blob: 15df5ed546da968b4d1d765738279de4c1dd52a0 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530177 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200179 if (req->started) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530180 i = 0;
181 do {
Felipe Balbief966b92016-04-05 13:09:51 +0300182 dwc3_ep_inc_deq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530183 } while(++i < req->request.num_mapped_sgs);
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200184 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 }
186 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200187 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
189 if (req->request.status == -EINPROGRESS)
190 req->request.status = status;
191
Pratyush Anand0416e492012-08-10 13:42:16 +0530192 if (dwc->ep0_bounced && dep->number == 0)
193 dwc->ep0_bounced = false;
194 else
195 usb_gadget_unmap_request(&dwc->gadget, &req->request,
196 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500198 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200201 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300202 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300203
204 if (dep->number > 1)
205 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500208int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300209{
210 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300211 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300212 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300213 u32 reg;
214
215 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
216 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
217
218 do {
219 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
220 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = DWC3_DGCMD_STATUS(reg);
222 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -EINVAL;
224 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300225 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 } while (timeout--);
227
228 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 }
232
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 trace_dwc3_gadget_generic_cmd(cmd, param, status);
234
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236}
237
Felipe Balbic36d8e92016-04-04 12:46:33 +0300238static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
239
Felipe Balbi2cd47182016-04-12 16:42:43 +0300240int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
241 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300243 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200244 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 u32 reg;
246
Felipe Balbi0933df12016-05-23 14:02:33 +0300247 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300248 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300249 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300250
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300251 /*
252 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
253 * we're issuing an endpoint command, we must check if
254 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
255 *
256 * We will also set SUSPHY bit to what it was before returning as stated
257 * by the same section on Synopsys databook.
258 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300259 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
260 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
261 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
262 susphy = true;
263 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
264 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
265 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300266 }
267
Felipe Balbic36d8e92016-04-04 12:46:33 +0300268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
Felipe Balbi2eb88012016-04-12 16:53:39 +0300282 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
283 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285
Felipe Balbi2eb88012016-04-12 16:53:39 +0300286 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300290 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000291
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000292 switch (cmd_status) {
293 case 0:
294 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300295 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000296 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297 ret = -EINVAL;
298 break;
299 case DEPEVT_TRANSFER_BUS_EXPIRY:
300 /*
301 * SW issues START TRANSFER command to
302 * isochronous ep with future frame interval. If
303 * future interval time has already passed when
304 * core receives the command, it will respond
305 * with an error status of 'Bus Expiry'.
306 *
307 * Instead of always returning -EINVAL, let's
308 * give a hint to the gadget driver that this is
309 * the case by returning -EAGAIN.
310 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 ret = -EAGAIN;
312 break;
313 default:
314 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
315 }
316
Felipe Balbic0ca3242016-04-04 09:11:51 +0300317 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300319 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300320
Felipe Balbif6bb2252016-05-23 13:53:34 +0300321 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300322 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300323 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300324 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300325
Felipe Balbi0933df12016-05-23 14:02:33 +0300326 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
327
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300328 if (unlikely(susphy)) {
329 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
330 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
331 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
332 }
333
Felipe Balbic0ca3242016-04-04 09:11:51 +0300334 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335}
336
John Youn50c763f2016-05-31 17:49:56 -0700337static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
338{
339 struct dwc3 *dwc = dep->dwc;
340 struct dwc3_gadget_ep_cmd_params params;
341 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
342
343 /*
344 * As of core revision 2.60a the recommended programming model
345 * is to set the ClearPendIN bit when issuing a Clear Stall EP
346 * command for IN endpoints. This is to prevent an issue where
347 * some (non-compliant) hosts may not send ACK TPs for pending
348 * IN transfers due to a mishandled error condition. Synopsys
349 * STAR 9000614252.
350 */
351 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
352 cmd |= DWC3_DEPCMD_CLEARPENDIN;
353
354 memset(&params, 0, sizeof(params));
355
Felipe Balbi2cd47182016-04-12 16:42:43 +0300356 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700357}
358
Felipe Balbi72246da2011-08-19 18:10:58 +0300359static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200360 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300361{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300362 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
364 return dep->trb_pool_dma + offset;
365}
366
367static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370
371 if (dep->trb_pool)
372 return 0;
373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 dep->trb_pool = dma_alloc_coherent(dwc->dev,
375 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
376 &dep->trb_pool_dma, GFP_KERNEL);
377 if (!dep->trb_pool) {
378 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
379 dep->name);
380 return -ENOMEM;
381 }
382
383 return 0;
384}
385
386static void dwc3_free_trb_pool(struct dwc3_ep *dep)
387{
388 struct dwc3 *dwc = dep->dwc;
389
390 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 dep->trb_pool, dep->trb_pool_dma);
392
393 dep->trb_pool = NULL;
394 dep->trb_pool_dma = 0;
395}
396
John Younc4509602016-02-16 20:10:53 -0800397static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
398
399/**
400 * dwc3_gadget_start_config - Configure EP resources
401 * @dwc: pointer to our controller context structure
402 * @dep: endpoint that is being enabled
403 *
404 * The assignment of transfer resources cannot perfectly follow the
405 * data book due to the fact that the controller driver does not have
406 * all knowledge of the configuration in advance. It is given this
407 * information piecemeal by the composite gadget framework after every
408 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
409 * programming model in this scenario can cause errors. For two
410 * reasons:
411 *
412 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
413 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
414 * multiple interfaces.
415 *
416 * 2) The databook does not mention doing more DEPXFERCFG for new
417 * endpoint on alt setting (8.1.6).
418 *
419 * The following simplified method is used instead:
420 *
421 * All hardware endpoints can be assigned a transfer resource and this
422 * setting will stay persistent until either a core reset or
423 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
424 * do DEPXFERCFG for every hardware endpoint as well. We are
425 * guaranteed that there are as many transfer resources as endpoints.
426 *
427 * This function is called for each endpoint when it is being enabled
428 * but is triggered only when called for EP0-out, which always happens
429 * first, and which should only happen in one of the above conditions.
430 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300431static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
432{
433 struct dwc3_gadget_ep_cmd_params params;
434 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800435 int i;
436 int ret;
437
438 if (dep->number)
439 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
441 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800442 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi2cd47182016-04-12 16:42:43 +0300444 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800445 if (ret)
446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
John Younc4509602016-02-16 20:10:53 -0800448 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
449 struct dwc3_ep *dep = dwc->eps[i];
450
451 if (!dep)
452 continue;
453
454 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
455 if (ret)
456 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300457 }
458
459 return 0;
460}
461
462static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200463 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300464 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300465 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300466{
467 struct dwc3_gadget_ep_cmd_params params;
468
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300469 if (dev_WARN_ONCE(dwc->dev, modify && restore,
470 "Can't modify and restore\n"))
471 return -EINVAL;
472
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 memset(&params, 0x00, sizeof(params));
474
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300475 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900476 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
477
478 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800479 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300480 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300481 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900482 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300483
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300484 if (modify) {
485 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
486 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600487 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
488 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300489 } else {
490 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600491 }
492
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300493 if (usb_endpoint_xfer_control(desc))
494 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300495
496 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
497 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300498
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200499 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300500 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
501 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300502 dep->stream_capable = true;
503 }
504
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500505 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300507
508 /*
509 * We are doing 1:1 mapping for endpoints, meaning
510 * Physical Endpoints 2 maps to Logical Endpoint 2 and
511 * so on. We consider the direction bit as part of the physical
512 * endpoint number. So USB endpoint 0x81 is 0x03.
513 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300514 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300515
516 /*
517 * We must use the lower 16 TX FIFOs even though
518 * HW might have more
519 */
520 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300521 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522
523 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300524 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300525 dep->interval = 1 << (desc->bInterval - 1);
526 }
527
Felipe Balbi2cd47182016-04-12 16:42:43 +0300528 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300529}
530
531static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
532{
533 struct dwc3_gadget_ep_cmd_params params;
534
535 memset(&params, 0x00, sizeof(params));
536
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
Felipe Balbi2cd47182016-04-12 16:42:43 +0300539 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
540 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541}
542
543/**
544 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
545 * @dep: endpoint to be initialized
546 * @desc: USB Endpoint Descriptor
547 *
548 * Caller should take care of locking
549 */
550static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200551 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300552 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300553 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300554{
555 struct dwc3 *dwc = dep->dwc;
556 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300557 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300558
Felipe Balbi73815282015-01-27 13:48:14 -0600559 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300560
Felipe Balbi72246da2011-08-19 18:10:58 +0300561 if (!(dep->flags & DWC3_EP_ENABLED)) {
562 ret = dwc3_gadget_start_config(dwc, dep);
563 if (ret)
564 return ret;
565 }
566
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300567 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600568 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569 if (ret)
570 return ret;
571
572 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200573 struct dwc3_trb *trb_st_hw;
574 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300575
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200576 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200577 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300578 dep->type = usb_endpoint_type(desc);
579 dep->flags |= DWC3_EP_ENABLED;
580
581 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
582 reg |= DWC3_DALEPENA_EP(dep->number);
583 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
584
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300585 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300586 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300587
John Youn0d257442016-05-19 17:26:08 -0700588 /* Initialize the TRB ring */
589 dep->trb_dequeue = 0;
590 dep->trb_enqueue = 0;
591 memset(dep->trb_pool, 0,
592 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
593
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300594 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 trb_st_hw = &dep->trb_pool[0];
596
Felipe Balbif6bafc62012-02-06 11:04:53 +0200597 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200598 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
599 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
600 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
601 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300602 }
603
604 return 0;
605}
606
Paul Zimmermanb992e682012-04-27 14:17:35 +0300607static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200608static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300609{
610 struct dwc3_request *req;
611
Felipe Balbi0e146022016-06-21 10:32:02 +0300612 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300613
Felipe Balbi0e146022016-06-21 10:32:02 +0300614 /* - giveback all requests to gadget driver */
615 while (!list_empty(&dep->started_list)) {
616 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200617
Felipe Balbi0e146022016-06-21 10:32:02 +0300618 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200619 }
620
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200621 while (!list_empty(&dep->pending_list)) {
622 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300623
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200624 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300626}
627
628/**
629 * __dwc3_gadget_ep_disable - Disables a HW endpoint
630 * @dep: the endpoint to disable
631 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200632 * This function also removes requests which are currently processed ny the
633 * hardware and those which are not yet scheduled.
634 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300636static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
637{
638 struct dwc3 *dwc = dep->dwc;
639 u32 reg;
640
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500641 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
642
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200643 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300644
Felipe Balbi687ef982014-04-16 10:30:33 -0500645 /* make sure HW endpoint isn't stalled */
646 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500647 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500648
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
650 reg &= ~DWC3_DALEPENA_EP(dep->number);
651 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
652
Felipe Balbi879631a2011-09-30 10:58:47 +0300653 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200654 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200655 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300656 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300657 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300658
659 return 0;
660}
661
662/* -------------------------------------------------------------------------- */
663
664static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
665 const struct usb_endpoint_descriptor *desc)
666{
667 return -EINVAL;
668}
669
670static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
671{
672 return -EINVAL;
673}
674
675/* -------------------------------------------------------------------------- */
676
677static int dwc3_gadget_ep_enable(struct usb_ep *ep,
678 const struct usb_endpoint_descriptor *desc)
679{
680 struct dwc3_ep *dep;
681 struct dwc3 *dwc;
682 unsigned long flags;
683 int ret;
684
685 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
686 pr_debug("dwc3: invalid parameters\n");
687 return -EINVAL;
688 }
689
690 if (!desc->wMaxPacketSize) {
691 pr_debug("dwc3: missing wMaxPacketSize\n");
692 return -EINVAL;
693 }
694
695 dep = to_dwc3_ep(ep);
696 dwc = dep->dwc;
697
Felipe Balbi95ca9612015-12-10 13:08:20 -0600698 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
699 "%s is already enabled\n",
700 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300701 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300702
Felipe Balbi72246da2011-08-19 18:10:58 +0300703 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600704 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300705 spin_unlock_irqrestore(&dwc->lock, flags);
706
707 return ret;
708}
709
710static int dwc3_gadget_ep_disable(struct usb_ep *ep)
711{
712 struct dwc3_ep *dep;
713 struct dwc3 *dwc;
714 unsigned long flags;
715 int ret;
716
717 if (!ep) {
718 pr_debug("dwc3: invalid parameters\n");
719 return -EINVAL;
720 }
721
722 dep = to_dwc3_ep(ep);
723 dwc = dep->dwc;
724
Felipe Balbi95ca9612015-12-10 13:08:20 -0600725 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
726 "%s is already disabled\n",
727 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300728 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300729
Felipe Balbi72246da2011-08-19 18:10:58 +0300730 spin_lock_irqsave(&dwc->lock, flags);
731 ret = __dwc3_gadget_ep_disable(dep);
732 spin_unlock_irqrestore(&dwc->lock, flags);
733
734 return ret;
735}
736
737static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
738 gfp_t gfp_flags)
739{
740 struct dwc3_request *req;
741 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
743 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900744 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300745 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300746
747 req->epnum = dep->number;
748 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300749
Felipe Balbi68d34c82016-05-30 13:34:58 +0300750 dep->allocated_requests++;
751
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500752 trace_dwc3_alloc_request(req);
753
Felipe Balbi72246da2011-08-19 18:10:58 +0300754 return &req->request;
755}
756
757static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
758 struct usb_request *request)
759{
760 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300761 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300762
Felipe Balbi68d34c82016-05-30 13:34:58 +0300763 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500764 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300765 kfree(req);
766}
767
Felipe Balbic71fc372011-11-22 11:37:34 +0200768/**
769 * dwc3_prepare_one_trb - setup one TRB from one request
770 * @dep: endpoint for which this request is prepared
771 * @req: dwc3_request pointer
772 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200773static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200774 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300775 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200776{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200777 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200778
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300779 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200780 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300781 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530782
Felipe Balbi4faf7552016-04-05 13:14:31 +0300783 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200784
Felipe Balbieeb720f2011-11-28 12:46:59 +0200785 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200786 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200787 req->trb = trb;
788 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300789 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200790 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200791
Felipe Balbief966b92016-04-05 13:09:51 +0300792 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530793
Felipe Balbif6bafc62012-02-06 11:04:53 +0200794 trb->size = DWC3_TRB_SIZE_LENGTH(length);
795 trb->bpl = lower_32_bits(dma);
796 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200797
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200798 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200799 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200800 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200801 break;
802
803 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530804 if (!node)
805 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
806 else
807 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200808
809 /* always enable Interrupt on Missed ISOC */
810 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200811 break;
812
813 case USB_ENDPOINT_XFER_BULK:
814 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200815 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200816 break;
817 default:
818 /*
819 * This is only possible with faulty memory because we
820 * checked it already :)
821 */
822 BUG();
823 }
824
Felipe Balbica4d44e2016-03-10 13:53:27 +0200825 /* always enable Continue on Short Packet */
826 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600827
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300828 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200829 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
830
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530831 if (chain)
832 trb->ctrl |= DWC3_TRB_CTRL_CHN;
833
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200834 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200835 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
836
837 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500838
Felipe Balbi68d34c82016-05-30 13:34:58 +0300839 dep->queued_requests++;
840
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500841 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200842}
843
John Youn361572b2016-05-19 17:26:17 -0700844/**
845 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
846 * @dep: The endpoint with the TRB ring
847 * @index: The index of the current TRB in the ring
848 *
849 * Returns the TRB prior to the one pointed to by the index. If the
850 * index is 0, we will wrap backwards, skip the link TRB, and return
851 * the one just before that.
852 */
853static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
854{
855 if (!index)
856 index = DWC3_TRB_NUM - 2;
857 else
858 index = dep->trb_enqueue - 1;
859
860 return &dep->trb_pool[index];
861}
862
Felipe Balbic4233572016-05-12 14:08:34 +0300863static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
864{
865 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700866 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300867
868 /*
869 * If enqueue & dequeue are equal than it is either full or empty.
870 *
871 * One way to know for sure is if the TRB right before us has HWO bit
872 * set or not. If it has, then we're definitely full and can't fit any
873 * more transfers in our ring.
874 */
875 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700876 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
877 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
878 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300879
880 return DWC3_TRB_NUM - 1;
881 }
882
John Youn32db3d92016-05-19 17:26:12 -0700883 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700884 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700885
John Youn7d0a0382016-05-19 17:26:15 -0700886 if (dep->trb_dequeue < dep->trb_enqueue)
887 trbs_left--;
888
John Youn32db3d92016-05-19 17:26:12 -0700889 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300890}
891
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300892static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300893 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300894{
895 struct usb_request *request = &req->request;
896 struct scatterlist *sg = request->sg;
897 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300898 unsigned int length;
899 dma_addr_t dma;
900 int i;
901
902 for_each_sg(sg, s, request->num_mapped_sgs, i) {
903 unsigned chain = true;
904
905 length = sg_dma_len(s);
906 dma = sg_dma_address(s);
907
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300908 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300909 chain = false;
910
911 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300912 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300913
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300914 if (!trbs_left--)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300915 break;
916 }
917}
918
919static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300920 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300921{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300922 unsigned int length;
923 dma_addr_t dma;
924
925 dma = req->request.dma;
926 length = req->request.length;
927
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300928 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300929 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300930}
931
Felipe Balbi72246da2011-08-19 18:10:58 +0300932/*
933 * dwc3_prepare_trbs - setup TRBs from requests
934 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300935 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800936 * The function goes through the requests list and sets up TRBs for the
937 * transfers. The function returns once there are no more TRBs available or
938 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300939 */
Felipe Balbic4233572016-05-12 14:08:34 +0300940static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300941{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200942 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 u32 trbs_left;
944
945 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
946
Felipe Balbic4233572016-05-12 14:08:34 +0300947 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700948 if (!trbs_left)
949 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300950
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200951 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300952 if (req->request.num_mapped_sgs > 0)
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300953 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300954 else
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300955 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
Felipe Balbi72246da2011-08-19 18:10:58 +0300956
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300957 if (!trbs_left)
958 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300959 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300960}
961
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300962static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300963{
964 struct dwc3_gadget_ep_cmd_params params;
965 struct dwc3_request *req;
966 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300967 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 int ret;
969 u32 cmd;
970
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300971 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300972
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300973 dwc3_prepare_trbs(dep);
974 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 if (!req) {
976 dep->flags |= DWC3_EP_PENDING_REQUEST;
977 return 0;
978 }
979
980 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300981
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300982 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530983 params.param0 = upper_32_bits(req->trb_dma);
984 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300985 cmd = DWC3_DEPCMD_STARTTRANSFER |
986 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530987 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300988 cmd = DWC3_DEPCMD_UPDATETRANSFER |
989 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530990 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300991
Felipe Balbi2cd47182016-04-12 16:42:43 +0300992 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300993 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 /*
995 * FIXME we need to iterate over the list of requests
996 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800997 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300998 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200999 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1000 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001001 list_del(&req->list);
1002 return ret;
1003 }
1004
1005 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001006
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001007 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001008 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001009 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001010 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001011
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 return 0;
1013}
1014
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301015static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1016 struct dwc3_ep *dep, u32 cur_uf)
1017{
1018 u32 uf;
1019
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001020 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001021 dwc3_trace(trace_dwc3_gadget,
1022 "ISOC ep %s run out for requests",
1023 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301024 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301025 return;
1026 }
1027
1028 /* 4 micro frames in the future */
1029 uf = cur_uf + dep->interval * 4;
1030
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001031 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301032}
1033
1034static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1035 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1036{
1037 u32 cur_uf, mask;
1038
1039 mask = ~(dep->interval - 1);
1040 cur_uf = event->parameters & mask;
1041
1042 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1043}
1044
Felipe Balbi72246da2011-08-19 18:10:58 +03001045static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1046{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001047 struct dwc3 *dwc = dep->dwc;
1048 int ret;
1049
Felipe Balbibb423982015-11-16 15:31:21 -06001050 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001051 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001052 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001053 &req->request, dep->endpoint.name);
1054 return -ESHUTDOWN;
1055 }
1056
1057 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1058 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001059 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001060 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001061 return -EINVAL;
1062 }
1063
Felipe Balbifc8bb912016-05-16 13:14:48 +03001064 pm_runtime_get(dwc->dev);
1065
Felipe Balbi72246da2011-08-19 18:10:58 +03001066 req->request.actual = 0;
1067 req->request.status = -EINPROGRESS;
1068 req->direction = dep->direction;
1069 req->epnum = dep->number;
1070
Felipe Balbife84f522015-09-01 09:01:38 -05001071 trace_dwc3_ep_queue(req);
1072
Felipe Balbi72246da2011-08-19 18:10:58 +03001073 /*
1074 * We only add to our list of requests now and
1075 * start consuming the list once we get XferNotReady
1076 * IRQ.
1077 *
1078 * That way, we avoid doing anything that we don't need
1079 * to do now and defer it until the point we receive a
1080 * particular token from the Host side.
1081 *
1082 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001083 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001084 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001085 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1086 dep->direction);
1087 if (ret)
1088 return ret;
1089
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001090 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001091
1092 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001093 * If there are no pending requests and the endpoint isn't already
1094 * busy, we will just start the request straight away.
1095 *
1096 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1097 * little bit faster.
1098 */
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001099 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001100 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001101 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001102 }
1103
1104 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001105 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001106 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001107 * 1. XferNotReady with empty list of requests. We need to kick the
1108 * transfer here in that situation, otherwise we will be NAKing
1109 * forever. If we get XferNotReady before gadget driver has a
1110 * chance to queue a request, we will ACK the IRQ but won't be
1111 * able to receive the data until the next request is queued.
1112 * The following code is handling exactly that.
1113 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001114 */
1115 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301116 /*
1117 * If xfernotready is already elapsed and it is a case
1118 * of isoc transfer, then issue END TRANSFER, so that
1119 * you can receive xfernotready again and can have
1120 * notion of current microframe.
1121 */
1122 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001123 if (list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001124 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301125 dep->flags = DWC3_EP_ENABLED;
1126 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301127 return 0;
1128 }
1129
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001130 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi89185912015-09-15 09:49:14 -05001131 if (!ret)
1132 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1133
Felipe Balbia8f32812015-09-16 10:40:07 -05001134 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001135 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001136
Felipe Balbib511e5e2012-06-06 12:00:50 +03001137 /*
1138 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1139 * kick the transfer here after queuing a request, otherwise the
1140 * core may not see the modified TRB(s).
1141 */
1142 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301143 (dep->flags & DWC3_EP_BUSY) &&
1144 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001145 WARN_ON_ONCE(!dep->resource_index);
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001146 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
Felipe Balbia8f32812015-09-16 10:40:07 -05001147 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001148 }
1149
Felipe Balbib997ada2012-07-26 13:26:50 +03001150 /*
1151 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1152 * right away, otherwise host will not know we have streams to be
1153 * handled.
1154 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001155 if (dep->stream_capable)
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001156 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbib997ada2012-07-26 13:26:50 +03001157
Felipe Balbia8f32812015-09-16 10:40:07 -05001158out:
1159 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001160 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001161 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001162 dep->name);
1163 if (ret == -EBUSY)
1164 ret = 0;
1165
1166 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001167}
1168
Felipe Balbi04c03d12015-12-02 10:06:45 -06001169static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1170 struct usb_request *request)
1171{
1172 dwc3_gadget_ep_free_request(ep, request);
1173}
1174
1175static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1176{
1177 struct dwc3_request *req;
1178 struct usb_request *request;
1179 struct usb_ep *ep = &dep->endpoint;
1180
Felipe Balbi60cfb372016-05-24 13:45:17 +03001181 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001182 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1183 if (!request)
1184 return -ENOMEM;
1185
1186 request->length = 0;
1187 request->buf = dwc->zlp_buf;
1188 request->complete = __dwc3_gadget_ep_zlp_complete;
1189
1190 req = to_dwc3_request(request);
1191
1192 return __dwc3_gadget_ep_queue(dep, req);
1193}
1194
Felipe Balbi72246da2011-08-19 18:10:58 +03001195static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1196 gfp_t gfp_flags)
1197{
1198 struct dwc3_request *req = to_dwc3_request(request);
1199 struct dwc3_ep *dep = to_dwc3_ep(ep);
1200 struct dwc3 *dwc = dep->dwc;
1201
1202 unsigned long flags;
1203
1204 int ret;
1205
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001206 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001207 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001208
1209 /*
1210 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1211 * setting request->zero, instead of doing magic, we will just queue an
1212 * extra usb_request ourselves so that it gets handled the same way as
1213 * any other request.
1214 */
John Yound92618982015-12-22 12:23:20 -08001215 if (ret == 0 && request->zero && request->length &&
1216 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001217 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1218
Felipe Balbi72246da2011-08-19 18:10:58 +03001219 spin_unlock_irqrestore(&dwc->lock, flags);
1220
1221 return ret;
1222}
1223
1224static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1225 struct usb_request *request)
1226{
1227 struct dwc3_request *req = to_dwc3_request(request);
1228 struct dwc3_request *r = NULL;
1229
1230 struct dwc3_ep *dep = to_dwc3_ep(ep);
1231 struct dwc3 *dwc = dep->dwc;
1232
1233 unsigned long flags;
1234 int ret = 0;
1235
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001236 trace_dwc3_ep_dequeue(req);
1237
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 spin_lock_irqsave(&dwc->lock, flags);
1239
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001240 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001241 if (r == req)
1242 break;
1243 }
1244
1245 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001246 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 if (r == req)
1248 break;
1249 }
1250 if (r == req) {
1251 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001252 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301253 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001254 }
1255 dev_err(dwc->dev, "request %p was not queued to %s\n",
1256 request, ep->name);
1257 ret = -EINVAL;
1258 goto out0;
1259 }
1260
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301261out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001262 /* giveback the request */
1263 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1264
1265out0:
1266 spin_unlock_irqrestore(&dwc->lock, flags);
1267
1268 return ret;
1269}
1270
Felipe Balbi7a608552014-09-24 14:19:52 -05001271int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001272{
1273 struct dwc3_gadget_ep_cmd_params params;
1274 struct dwc3 *dwc = dep->dwc;
1275 int ret;
1276
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001277 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1278 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1279 return -EINVAL;
1280 }
1281
Felipe Balbi72246da2011-08-19 18:10:58 +03001282 memset(&params, 0x00, sizeof(params));
1283
1284 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001285 struct dwc3_trb *trb;
1286
1287 unsigned transfer_in_flight;
1288 unsigned started;
1289
1290 if (dep->number > 1)
1291 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1292 else
1293 trb = &dwc->ep0_trb[dep->trb_enqueue];
1294
1295 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1296 started = !list_empty(&dep->started_list);
1297
1298 if (!protocol && ((dep->direction && transfer_in_flight) ||
1299 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001300 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001301 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001302 dep->name);
1303 return -EAGAIN;
1304 }
1305
Felipe Balbi2cd47182016-04-12 16:42:43 +03001306 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1307 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001308 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001309 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001310 dep->name);
1311 else
1312 dep->flags |= DWC3_EP_STALL;
1313 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001314
John Youn50c763f2016-05-31 17:49:56 -07001315 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001316 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001317 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001318 dep->name);
1319 else
Alan Sterna535d812013-11-01 12:05:12 -04001320 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001321 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001322
Felipe Balbi72246da2011-08-19 18:10:58 +03001323 return ret;
1324}
1325
1326static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1327{
1328 struct dwc3_ep *dep = to_dwc3_ep(ep);
1329 struct dwc3 *dwc = dep->dwc;
1330
1331 unsigned long flags;
1332
1333 int ret;
1334
1335 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001336 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001337 spin_unlock_irqrestore(&dwc->lock, flags);
1338
1339 return ret;
1340}
1341
1342static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1343{
1344 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001345 struct dwc3 *dwc = dep->dwc;
1346 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001347 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001348
Paul Zimmerman249a4562012-02-24 17:32:16 -08001349 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001350 dep->flags |= DWC3_EP_WEDGE;
1351
Pratyush Anand08f0d962012-06-25 22:40:43 +05301352 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001353 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301354 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001355 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001356 spin_unlock_irqrestore(&dwc->lock, flags);
1357
1358 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001359}
1360
1361/* -------------------------------------------------------------------------- */
1362
1363static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1364 .bLength = USB_DT_ENDPOINT_SIZE,
1365 .bDescriptorType = USB_DT_ENDPOINT,
1366 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1367};
1368
1369static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1370 .enable = dwc3_gadget_ep0_enable,
1371 .disable = dwc3_gadget_ep0_disable,
1372 .alloc_request = dwc3_gadget_ep_alloc_request,
1373 .free_request = dwc3_gadget_ep_free_request,
1374 .queue = dwc3_gadget_ep0_queue,
1375 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301376 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001377 .set_wedge = dwc3_gadget_ep_set_wedge,
1378};
1379
1380static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1381 .enable = dwc3_gadget_ep_enable,
1382 .disable = dwc3_gadget_ep_disable,
1383 .alloc_request = dwc3_gadget_ep_alloc_request,
1384 .free_request = dwc3_gadget_ep_free_request,
1385 .queue = dwc3_gadget_ep_queue,
1386 .dequeue = dwc3_gadget_ep_dequeue,
1387 .set_halt = dwc3_gadget_ep_set_halt,
1388 .set_wedge = dwc3_gadget_ep_set_wedge,
1389};
1390
1391/* -------------------------------------------------------------------------- */
1392
1393static int dwc3_gadget_get_frame(struct usb_gadget *g)
1394{
1395 struct dwc3 *dwc = gadget_to_dwc(g);
1396 u32 reg;
1397
1398 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1399 return DWC3_DSTS_SOFFN(reg);
1400}
1401
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001402static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001403{
Felipe Balbi72246da2011-08-19 18:10:58 +03001404 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001405
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001406 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001407 u32 reg;
1408
Felipe Balbi72246da2011-08-19 18:10:58 +03001409 u8 link_state;
1410 u8 speed;
1411
Felipe Balbi72246da2011-08-19 18:10:58 +03001412 /*
1413 * According to the Databook Remote wakeup request should
1414 * be issued only when the device is in early suspend state.
1415 *
1416 * We can check that via USB Link State bits in DSTS register.
1417 */
1418 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1419
1420 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001421 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1422 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001423 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001424 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001425 }
1426
1427 link_state = DWC3_DSTS_USBLNKST(reg);
1428
1429 switch (link_state) {
1430 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1431 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1432 break;
1433 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001434 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001435 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001436 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001437 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001438 }
1439
Felipe Balbi8598bde2012-01-02 18:55:57 +02001440 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1441 if (ret < 0) {
1442 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001443 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001444 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001445
Paul Zimmerman802fde92012-04-27 13:10:52 +03001446 /* Recent versions do this automatically */
1447 if (dwc->revision < DWC3_REVISION_194A) {
1448 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001449 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001450 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1451 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1452 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001453
Paul Zimmerman1d046792012-02-15 18:56:56 -08001454 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001455 timeout = jiffies + msecs_to_jiffies(100);
1456
Paul Zimmerman1d046792012-02-15 18:56:56 -08001457 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001458 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1459
1460 /* in HS, means ON */
1461 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1462 break;
1463 }
1464
1465 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1466 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001467 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001468 }
1469
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001470 return 0;
1471}
1472
1473static int dwc3_gadget_wakeup(struct usb_gadget *g)
1474{
1475 struct dwc3 *dwc = gadget_to_dwc(g);
1476 unsigned long flags;
1477 int ret;
1478
1479 spin_lock_irqsave(&dwc->lock, flags);
1480 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001481 spin_unlock_irqrestore(&dwc->lock, flags);
1482
1483 return ret;
1484}
1485
1486static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1487 int is_selfpowered)
1488{
1489 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001490 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001491
Paul Zimmerman249a4562012-02-24 17:32:16 -08001492 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001493 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001494 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001495
1496 return 0;
1497}
1498
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001499static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001500{
1501 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001502 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001503
Felipe Balbifc8bb912016-05-16 13:14:48 +03001504 if (pm_runtime_suspended(dwc->dev))
1505 return 0;
1506
Felipe Balbi72246da2011-08-19 18:10:58 +03001507 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001508 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001509 if (dwc->revision <= DWC3_REVISION_187A) {
1510 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1511 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1512 }
1513
1514 if (dwc->revision >= DWC3_REVISION_194A)
1515 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1516 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001517
1518 if (dwc->has_hibernation)
1519 reg |= DWC3_DCTL_KEEP_CONNECT;
1520
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001521 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001522 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001523 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001524
1525 if (dwc->has_hibernation && !suspend)
1526 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1527
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001528 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001529 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001530
1531 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1532
1533 do {
1534 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001535 reg &= DWC3_DSTS_DEVCTRLHLT;
1536 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001537
1538 if (!timeout)
1539 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001540
Felipe Balbi73815282015-01-27 13:48:14 -06001541 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001542 dwc->gadget_driver
1543 ? dwc->gadget_driver->function : "no-function",
1544 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301545
1546 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001547}
1548
1549static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1550{
1551 struct dwc3 *dwc = gadget_to_dwc(g);
1552 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301553 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001554
1555 is_on = !!is_on;
1556
1557 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001558 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001559 spin_unlock_irqrestore(&dwc->lock, flags);
1560
Pratyush Anand6f17f742012-07-02 10:21:55 +05301561 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001562}
1563
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001564static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1565{
1566 u32 reg;
1567
1568 /* Enable all but Start and End of Frame IRQs */
1569 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1570 DWC3_DEVTEN_EVNTOVERFLOWEN |
1571 DWC3_DEVTEN_CMDCMPLTEN |
1572 DWC3_DEVTEN_ERRTICERREN |
1573 DWC3_DEVTEN_WKUPEVTEN |
1574 DWC3_DEVTEN_ULSTCNGEN |
1575 DWC3_DEVTEN_CONNECTDONEEN |
1576 DWC3_DEVTEN_USBRSTEN |
1577 DWC3_DEVTEN_DISCONNEVTEN);
1578
1579 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1580}
1581
1582static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1583{
1584 /* mask all interrupts */
1585 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1586}
1587
1588static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001589static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001590
Felipe Balbi4e994722016-05-13 14:09:59 +03001591/**
1592 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1593 * dwc: pointer to our context structure
1594 *
1595 * The following looks like complex but it's actually very simple. In order to
1596 * calculate the number of packets we can burst at once on OUT transfers, we're
1597 * gonna use RxFIFO size.
1598 *
1599 * To calculate RxFIFO size we need two numbers:
1600 * MDWIDTH = size, in bits, of the internal memory bus
1601 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1602 *
1603 * Given these two numbers, the formula is simple:
1604 *
1605 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1606 *
1607 * 24 bytes is for 3x SETUP packets
1608 * 16 bytes is a clock domain crossing tolerance
1609 *
1610 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1611 */
1612static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1613{
1614 u32 ram2_depth;
1615 u32 mdwidth;
1616 u32 nump;
1617 u32 reg;
1618
1619 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1620 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1621
1622 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1623 nump = min_t(u32, nump, 16);
1624
1625 /* update NumP */
1626 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1627 reg &= ~DWC3_DCFG_NUMP_MASK;
1628 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1629 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1630}
1631
Felipe Balbid7be2952016-05-04 15:49:37 +03001632static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001633{
Felipe Balbi72246da2011-08-19 18:10:58 +03001634 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 int ret = 0;
1636 u32 reg;
1637
Felipe Balbi72246da2011-08-19 18:10:58 +03001638 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1639 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001640
1641 /**
1642 * WORKAROUND: DWC3 revision < 2.20a have an issue
1643 * which would cause metastability state on Run/Stop
1644 * bit if we try to force the IP to USB2-only mode.
1645 *
1646 * Because of that, we cannot configure the IP to any
1647 * speed other than the SuperSpeed
1648 *
1649 * Refers to:
1650 *
1651 * STAR#9000525659: Clock Domain Crossing on DCTL in
1652 * USB 2.0 Mode
1653 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001654 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001655 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001656 } else {
1657 switch (dwc->maximum_speed) {
1658 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001659 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001660 break;
1661 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001662 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001663 break;
1664 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001665 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001666 break;
John Youn75808622016-02-05 17:09:13 -08001667 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001668 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001669 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001670 default:
John Youn77966eb2016-02-19 17:31:01 -08001671 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1672 dwc->maximum_speed);
1673 /* fall through */
1674 case USB_SPEED_SUPER:
1675 reg |= DWC3_DCFG_SUPERSPEED;
1676 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001677 }
1678 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1680
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001681 /*
1682 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1683 * field instead of letting dwc3 itself calculate that automatically.
1684 *
1685 * This way, we maximize the chances that we'll be able to get several
1686 * bursts of data without going through any sort of endpoint throttling.
1687 */
1688 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1689 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1690 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1691
Felipe Balbi4e994722016-05-13 14:09:59 +03001692 dwc3_gadget_setup_nump(dwc);
1693
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 /* Start with SuperSpeed Default */
1695 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1696
1697 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001698 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1699 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001700 if (ret) {
1701 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001702 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 }
1704
1705 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001706 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1707 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 if (ret) {
1709 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001710 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001711 }
1712
1713 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001714 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001715 dwc3_ep0_out_start(dwc);
1716
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001717 dwc3_gadget_enable_irq(dwc);
1718
Felipe Balbid7be2952016-05-04 15:49:37 +03001719 return 0;
1720
1721err1:
1722 __dwc3_gadget_ep_disable(dwc->eps[0]);
1723
1724err0:
1725 return ret;
1726}
1727
1728static int dwc3_gadget_start(struct usb_gadget *g,
1729 struct usb_gadget_driver *driver)
1730{
1731 struct dwc3 *dwc = gadget_to_dwc(g);
1732 unsigned long flags;
1733 int ret = 0;
1734 int irq;
1735
Roger Quadros9522def2016-06-10 14:48:38 +03001736 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001737 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1738 IRQF_SHARED, "dwc3", dwc->ev_buf);
1739 if (ret) {
1740 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1741 irq, ret);
1742 goto err0;
1743 }
1744
1745 spin_lock_irqsave(&dwc->lock, flags);
1746 if (dwc->gadget_driver) {
1747 dev_err(dwc->dev, "%s is already bound to %s\n",
1748 dwc->gadget.name,
1749 dwc->gadget_driver->driver.name);
1750 ret = -EBUSY;
1751 goto err1;
1752 }
1753
1754 dwc->gadget_driver = driver;
1755
Felipe Balbifc8bb912016-05-16 13:14:48 +03001756 if (pm_runtime_active(dwc->dev))
1757 __dwc3_gadget_start(dwc);
1758
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 spin_unlock_irqrestore(&dwc->lock, flags);
1760
1761 return 0;
1762
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001763err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001765 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001766
1767err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001768 return ret;
1769}
1770
Felipe Balbid7be2952016-05-04 15:49:37 +03001771static void __dwc3_gadget_stop(struct dwc3 *dwc)
1772{
Baolin Wangda1410b2016-06-20 16:19:48 +08001773 if (pm_runtime_suspended(dwc->dev))
1774 return;
1775
Felipe Balbid7be2952016-05-04 15:49:37 +03001776 dwc3_gadget_disable_irq(dwc);
1777 __dwc3_gadget_ep_disable(dwc->eps[0]);
1778 __dwc3_gadget_ep_disable(dwc->eps[1]);
1779}
1780
Felipe Balbi22835b82014-10-17 12:05:12 -05001781static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001782{
1783 struct dwc3 *dwc = gadget_to_dwc(g);
1784 unsigned long flags;
1785
1786 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001787 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001788 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001789 spin_unlock_irqrestore(&dwc->lock, flags);
1790
Felipe Balbi3f308d12016-05-16 14:17:06 +03001791 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001792
Felipe Balbi72246da2011-08-19 18:10:58 +03001793 return 0;
1794}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001795
Felipe Balbi72246da2011-08-19 18:10:58 +03001796static const struct usb_gadget_ops dwc3_gadget_ops = {
1797 .get_frame = dwc3_gadget_get_frame,
1798 .wakeup = dwc3_gadget_wakeup,
1799 .set_selfpowered = dwc3_gadget_set_selfpowered,
1800 .pullup = dwc3_gadget_pullup,
1801 .udc_start = dwc3_gadget_start,
1802 .udc_stop = dwc3_gadget_stop,
1803};
1804
1805/* -------------------------------------------------------------------------- */
1806
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001807static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1808 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001809{
1810 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001811 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001812
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001813 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001814 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001815
Felipe Balbi72246da2011-08-19 18:10:58 +03001816 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001817 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001818 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001819
1820 dep->dwc = dwc;
1821 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001822 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001823 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001824 dwc->eps[epnum] = dep;
1825
1826 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1827 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001828
Felipe Balbi72246da2011-08-19 18:10:58 +03001829 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001830 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001831
Felipe Balbi73815282015-01-27 13:48:14 -06001832 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001833
Felipe Balbi72246da2011-08-19 18:10:58 +03001834 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001835 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301836 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001837 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1838 if (!epnum)
1839 dwc->gadget.ep0 = &dep->endpoint;
1840 } else {
1841 int ret;
1842
Robert Baldygae117e742013-12-13 12:23:38 +01001843 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001844 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001845 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1846 list_add_tail(&dep->endpoint.ep_list,
1847 &dwc->gadget.ep_list);
1848
1849 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001850 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001851 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001852 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001853
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001854 if (epnum == 0 || epnum == 1) {
1855 dep->endpoint.caps.type_control = true;
1856 } else {
1857 dep->endpoint.caps.type_iso = true;
1858 dep->endpoint.caps.type_bulk = true;
1859 dep->endpoint.caps.type_int = true;
1860 }
1861
1862 dep->endpoint.caps.dir_in = !!direction;
1863 dep->endpoint.caps.dir_out = !direction;
1864
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001865 INIT_LIST_HEAD(&dep->pending_list);
1866 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001867 }
1868
1869 return 0;
1870}
1871
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001872static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1873{
1874 int ret;
1875
1876 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1877
1878 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1879 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001880 dwc3_trace(trace_dwc3_gadget,
1881 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001882 return ret;
1883 }
1884
1885 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1886 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001887 dwc3_trace(trace_dwc3_gadget,
1888 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001889 return ret;
1890 }
1891
1892 return 0;
1893}
1894
Felipe Balbi72246da2011-08-19 18:10:58 +03001895static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1896{
1897 struct dwc3_ep *dep;
1898 u8 epnum;
1899
1900 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1901 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001902 if (!dep)
1903 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301904 /*
1905 * Physical endpoints 0 and 1 are special; they form the
1906 * bi-directional USB endpoint 0.
1907 *
1908 * For those two physical endpoints, we don't allocate a TRB
1909 * pool nor do we add them the endpoints list. Due to that, we
1910 * shouldn't do these two operations otherwise we would end up
1911 * with all sorts of bugs when removing dwc3.ko.
1912 */
1913 if (epnum != 0 && epnum != 1) {
1914 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001915 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301916 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001917
1918 kfree(dep);
1919 }
1920}
1921
Felipe Balbi72246da2011-08-19 18:10:58 +03001922/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001923
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301924static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1925 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001926 const struct dwc3_event_depevt *event, int status,
1927 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301928{
1929 unsigned int count;
1930 unsigned int s_pkt = 0;
1931 unsigned int trb_status;
1932
Felipe Balbi68d34c82016-05-30 13:34:58 +03001933 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001934 trace_dwc3_complete_trb(dep, trb);
1935
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001936 /*
1937 * If we're in the middle of series of chained TRBs and we
1938 * receive a short transfer along the way, DWC3 will skip
1939 * through all TRBs including the last TRB in the chain (the
1940 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1941 * bit and SW has to do it manually.
1942 *
1943 * We're going to do that here to avoid problems of HW trying
1944 * to use bogus TRBs for transfers.
1945 */
1946 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1947 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1948
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301949 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001950 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001951
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301952 count = trb->size & DWC3_TRB_SIZE_MASK;
1953
1954 if (dep->direction) {
1955 if (count) {
1956 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1957 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001958 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001959 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301960 dep->name);
1961 /*
1962 * If missed isoc occurred and there is
1963 * no request queued then issue END
1964 * TRANSFER, so that core generates
1965 * next xfernotready and we will issue
1966 * a fresh START TRANSFER.
1967 * If there are still queued request
1968 * then wait, do not issue either END
1969 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001970 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301971 * giveback.If any future queued request
1972 * is successfully transferred then we
1973 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001974 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301975 */
1976 dep->flags |= DWC3_EP_MISSED_ISOC;
1977 } else {
1978 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1979 dep->name);
1980 status = -ECONNRESET;
1981 }
1982 } else {
1983 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1984 }
1985 } else {
1986 if (count && (event->status & DEPEVT_STATUS_SHORT))
1987 s_pkt = 1;
1988 }
1989
Felipe Balbi7c705df2016-08-10 12:35:30 +03001990 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301991 return 1;
1992 if ((event->status & DEPEVT_STATUS_LST) &&
1993 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1994 DWC3_TRB_CTRL_HWO)))
1995 return 1;
1996 if ((event->status & DEPEVT_STATUS_IOC) &&
1997 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1998 return 1;
1999 return 0;
2000}
2001
Felipe Balbi72246da2011-08-19 18:10:58 +03002002static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2003 const struct dwc3_event_depevt *event, int status)
2004{
2005 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002006 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302007 unsigned int slot;
2008 unsigned int i;
Felipe Balbic7de5732016-07-29 03:17:58 +03002009 int count = 0;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302010 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002011
2012 do {
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002013 int chain;
2014
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002015 req = next_request(&dep->started_list);
Felipe Balbi4bc48c92016-08-10 16:04:33 +03002016 if (!req)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002017 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002018
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002019 chain = req->request.num_mapped_sgs > 0;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002020 i = 0;
2021 do {
Felipe Balbi53fd8812016-04-04 15:33:41 +03002022 slot = req->first_trb_index + i;
Felipe Balbi36b68aa2016-04-05 13:24:36 +03002023 if (slot == DWC3_TRB_NUM - 1)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002024 slot++;
2025 slot %= DWC3_TRB_NUM;
2026 trb = &dep->trb_pool[slot];
Felipe Balbic7de5732016-07-29 03:17:58 +03002027 count += trb->size & DWC3_TRB_SIZE_MASK;
2028
Ville Syrjäläd115d702015-08-31 19:48:28 +03002029 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002030 event, status, chain);
Ville Syrjäläd115d702015-08-31 19:48:28 +03002031 if (ret)
2032 break;
2033 } while (++i < req->request.num_mapped_sgs);
2034
Felipe Balbic7de5732016-07-29 03:17:58 +03002035 /*
2036 * We assume here we will always receive the entire data block
2037 * which we should receive. Meaning, if we program RX to
2038 * receive 4K but we receive only 2K, we assume that's all we
2039 * should receive and we simply bounce the request back to the
2040 * gadget driver for further processing.
2041 */
2042 req->request.actual += req->request.length - count;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002043 dwc3_gadget_giveback(dep, req, status);
2044
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302045 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002046 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002047 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03002048
Felipe Balbi4cb42212016-05-18 12:37:21 +03002049 /*
2050 * Our endpoint might get disabled by another thread during
2051 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2052 * early on so DWC3_EP_BUSY flag gets cleared
2053 */
2054 if (!dep->endpoint.desc)
2055 return 1;
2056
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302057 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002058 list_empty(&dep->started_list)) {
2059 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302060 /*
2061 * If there is no entry in request list then do
2062 * not issue END TRANSFER now. Just set PENDING
2063 * flag, so that END TRANSFER is issued when an
2064 * entry is added into request list.
2065 */
2066 dep->flags = DWC3_EP_PENDING_REQUEST;
2067 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002068 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302069 dep->flags = DWC3_EP_ENABLED;
2070 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302071 return 1;
2072 }
2073
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002074 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2075 if ((event->status & DEPEVT_STATUS_IOC) &&
2076 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2077 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002078 return 1;
2079}
2080
2081static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002082 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002083{
2084 unsigned status = 0;
2085 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002086 u32 is_xfer_complete;
2087
2088 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002089
2090 if (event->status & DEPEVT_STATUS_BUSERR)
2091 status = -ECONNRESET;
2092
Paul Zimmerman1d046792012-02-15 18:56:56 -08002093 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002094 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002095 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002096 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002097
2098 /*
2099 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2100 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2101 */
2102 if (dwc->revision < DWC3_REVISION_183A) {
2103 u32 reg;
2104 int i;
2105
2106 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002107 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002108
2109 if (!(dep->flags & DWC3_EP_ENABLED))
2110 continue;
2111
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002112 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002113 return;
2114 }
2115
2116 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2117 reg |= dwc->u1u2;
2118 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2119
2120 dwc->u1u2 = 0;
2121 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002122
Felipe Balbi4cb42212016-05-18 12:37:21 +03002123 /*
2124 * Our endpoint might get disabled by another thread during
2125 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2126 * early on so DWC3_EP_BUSY flag gets cleared
2127 */
2128 if (!dep->endpoint.desc)
2129 return;
2130
Felipe Balbie6e709b2015-09-28 15:16:56 -05002131 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002132 int ret;
2133
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002134 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002135 if (!ret || ret == -EBUSY)
2136 return;
2137 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002138}
2139
Felipe Balbi72246da2011-08-19 18:10:58 +03002140static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2141 const struct dwc3_event_depevt *event)
2142{
2143 struct dwc3_ep *dep;
2144 u8 epnum = event->endpoint_number;
2145
2146 dep = dwc->eps[epnum];
2147
Felipe Balbi3336abb2012-06-06 09:19:35 +03002148 if (!(dep->flags & DWC3_EP_ENABLED))
2149 return;
2150
Felipe Balbi72246da2011-08-19 18:10:58 +03002151 if (epnum == 0 || epnum == 1) {
2152 dwc3_ep0_interrupt(dwc, event);
2153 return;
2154 }
2155
2156 switch (event->endpoint_event) {
2157 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002158 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002159
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002160 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002161 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002162 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002163 dep->name);
2164 return;
2165 }
2166
Jingoo Han029d97f2014-07-04 15:00:51 +09002167 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002168 break;
2169 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002170 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 break;
2172 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002173 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002174 dwc3_gadget_start_isoc(dwc, dep, event);
2175 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002176 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002177 int ret;
2178
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002179 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2180
Felipe Balbi73815282015-01-27 13:48:14 -06002181 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002182 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002183 : "Transfer Not Active");
2184
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002185 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002186 if (!ret || ret == -EBUSY)
2187 return;
2188
Felipe Balbiec5e7952015-11-16 16:04:13 -06002189 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002190 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002191 dep->name);
2192 }
2193
2194 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002195 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002196 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002197 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2198 dep->name);
2199 return;
2200 }
2201
2202 switch (event->status) {
2203 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002204 dwc3_trace(trace_dwc3_gadget,
2205 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002206 event->parameters);
2207
2208 break;
2209 case DEPEVT_STREAMEVT_NOTFOUND:
2210 /* FALLTHROUGH */
2211 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002212 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002213 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002214 }
2215 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002216 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002217 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002218 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002219 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002220 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002221 break;
2222 }
2223}
2224
2225static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2226{
2227 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2228 spin_unlock(&dwc->lock);
2229 dwc->gadget_driver->disconnect(&dwc->gadget);
2230 spin_lock(&dwc->lock);
2231 }
2232}
2233
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002234static void dwc3_suspend_gadget(struct dwc3 *dwc)
2235{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002236 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002237 spin_unlock(&dwc->lock);
2238 dwc->gadget_driver->suspend(&dwc->gadget);
2239 spin_lock(&dwc->lock);
2240 }
2241}
2242
2243static void dwc3_resume_gadget(struct dwc3 *dwc)
2244{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002245 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002246 spin_unlock(&dwc->lock);
2247 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002248 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002249 }
2250}
2251
2252static void dwc3_reset_gadget(struct dwc3 *dwc)
2253{
2254 if (!dwc->gadget_driver)
2255 return;
2256
2257 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2258 spin_unlock(&dwc->lock);
2259 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002260 spin_lock(&dwc->lock);
2261 }
2262}
2263
Paul Zimmermanb992e682012-04-27 14:17:35 +03002264static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002265{
2266 struct dwc3_ep *dep;
2267 struct dwc3_gadget_ep_cmd_params params;
2268 u32 cmd;
2269 int ret;
2270
2271 dep = dwc->eps[epnum];
2272
Felipe Balbib4996a82012-06-06 12:04:13 +03002273 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302274 return;
2275
Pratyush Anand57911502012-07-06 15:19:10 +05302276 /*
2277 * NOTICE: We are violating what the Databook says about the
2278 * EndTransfer command. Ideally we would _always_ wait for the
2279 * EndTransfer Command Completion IRQ, but that's causing too
2280 * much trouble synchronizing between us and gadget driver.
2281 *
2282 * We have discussed this with the IP Provider and it was
2283 * suggested to giveback all requests here, but give HW some
2284 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002285 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302286 *
2287 * Note also that a similar handling was tested by Synopsys
2288 * (thanks a lot Paul) and nothing bad has come out of it.
2289 * In short, what we're doing is:
2290 *
2291 * - Issue EndTransfer WITH CMDIOC bit set
2292 * - Wait 100us
2293 */
2294
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302295 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002296 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2297 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002298 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302299 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002300 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302301 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002302 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002303 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302304 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002305}
2306
2307static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2308{
2309 u32 epnum;
2310
2311 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2312 struct dwc3_ep *dep;
2313
2314 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002315 if (!dep)
2316 continue;
2317
Felipe Balbi72246da2011-08-19 18:10:58 +03002318 if (!(dep->flags & DWC3_EP_ENABLED))
2319 continue;
2320
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002321 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002322 }
2323}
2324
2325static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2326{
2327 u32 epnum;
2328
2329 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2330 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002331 int ret;
2332
2333 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002334 if (!dep)
2335 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002336
2337 if (!(dep->flags & DWC3_EP_STALL))
2338 continue;
2339
2340 dep->flags &= ~DWC3_EP_STALL;
2341
John Youn50c763f2016-05-31 17:49:56 -07002342 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002343 WARN_ON_ONCE(ret);
2344 }
2345}
2346
2347static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2348{
Felipe Balbic4430a22012-05-24 10:30:01 +03002349 int reg;
2350
Felipe Balbi72246da2011-08-19 18:10:58 +03002351 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2352 reg &= ~DWC3_DCTL_INITU1ENA;
2353 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2354
2355 reg &= ~DWC3_DCTL_INITU2ENA;
2356 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002357
Felipe Balbi72246da2011-08-19 18:10:58 +03002358 dwc3_disconnect_gadget(dwc);
2359
2360 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002361 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002362 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002363
2364 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002365}
2366
Felipe Balbi72246da2011-08-19 18:10:58 +03002367static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2368{
2369 u32 reg;
2370
Felipe Balbifc8bb912016-05-16 13:14:48 +03002371 dwc->connected = true;
2372
Felipe Balbidf62df52011-10-14 15:11:49 +03002373 /*
2374 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2375 * would cause a missing Disconnect Event if there's a
2376 * pending Setup Packet in the FIFO.
2377 *
2378 * There's no suggested workaround on the official Bug
2379 * report, which states that "unless the driver/application
2380 * is doing any special handling of a disconnect event,
2381 * there is no functional issue".
2382 *
2383 * Unfortunately, it turns out that we _do_ some special
2384 * handling of a disconnect event, namely complete all
2385 * pending transfers, notify gadget driver of the
2386 * disconnection, and so on.
2387 *
2388 * Our suggested workaround is to follow the Disconnect
2389 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002390 * flag. Such flag gets set whenever we have a SETUP_PENDING
2391 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002392 * same endpoint.
2393 *
2394 * Refers to:
2395 *
2396 * STAR#9000466709: RTL: Device : Disconnect event not
2397 * generated if setup packet pending in FIFO
2398 */
2399 if (dwc->revision < DWC3_REVISION_188A) {
2400 if (dwc->setup_packet_pending)
2401 dwc3_gadget_disconnect_interrupt(dwc);
2402 }
2403
Felipe Balbi8e744752014-11-06 14:27:53 +08002404 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002405
2406 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2407 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2408 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002409 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002410
2411 dwc3_stop_active_transfers(dwc);
2412 dwc3_clear_stall_all_ep(dwc);
2413
2414 /* Reset device address to zero */
2415 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2416 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2417 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002418}
2419
2420static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2421{
2422 u32 reg;
2423 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2424
2425 /*
2426 * We change the clock only at SS but I dunno why I would want to do
2427 * this. Maybe it becomes part of the power saving plan.
2428 */
2429
John Younee5cd412016-02-05 17:08:45 -08002430 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2431 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002432 return;
2433
2434 /*
2435 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2436 * each time on Connect Done.
2437 */
2438 if (!usb30_clock)
2439 return;
2440
2441 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2442 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2443 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2444}
2445
Felipe Balbi72246da2011-08-19 18:10:58 +03002446static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2447{
Felipe Balbi72246da2011-08-19 18:10:58 +03002448 struct dwc3_ep *dep;
2449 int ret;
2450 u32 reg;
2451 u8 speed;
2452
Felipe Balbi72246da2011-08-19 18:10:58 +03002453 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2454 speed = reg & DWC3_DSTS_CONNECTSPD;
2455 dwc->speed = speed;
2456
2457 dwc3_update_ram_clk_sel(dwc, speed);
2458
2459 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002460 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002461 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2462 dwc->gadget.ep0->maxpacket = 512;
2463 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2464 break;
John Youn2da9ad72016-05-20 16:34:26 -07002465 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002466 /*
2467 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2468 * would cause a missing USB3 Reset event.
2469 *
2470 * In such situations, we should force a USB3 Reset
2471 * event by calling our dwc3_gadget_reset_interrupt()
2472 * routine.
2473 *
2474 * Refers to:
2475 *
2476 * STAR#9000483510: RTL: SS : USB3 reset event may
2477 * not be generated always when the link enters poll
2478 */
2479 if (dwc->revision < DWC3_REVISION_190A)
2480 dwc3_gadget_reset_interrupt(dwc);
2481
Felipe Balbi72246da2011-08-19 18:10:58 +03002482 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2483 dwc->gadget.ep0->maxpacket = 512;
2484 dwc->gadget.speed = USB_SPEED_SUPER;
2485 break;
John Youn2da9ad72016-05-20 16:34:26 -07002486 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002487 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2488 dwc->gadget.ep0->maxpacket = 64;
2489 dwc->gadget.speed = USB_SPEED_HIGH;
2490 break;
John Youn2da9ad72016-05-20 16:34:26 -07002491 case DWC3_DSTS_FULLSPEED2:
2492 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002493 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2494 dwc->gadget.ep0->maxpacket = 64;
2495 dwc->gadget.speed = USB_SPEED_FULL;
2496 break;
John Youn2da9ad72016-05-20 16:34:26 -07002497 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002498 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2499 dwc->gadget.ep0->maxpacket = 8;
2500 dwc->gadget.speed = USB_SPEED_LOW;
2501 break;
2502 }
2503
Pratyush Anand2b758352013-01-14 15:59:31 +05302504 /* Enable USB2 LPM Capability */
2505
John Younee5cd412016-02-05 17:08:45 -08002506 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002507 (speed != DWC3_DSTS_SUPERSPEED) &&
2508 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302509 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2510 reg |= DWC3_DCFG_LPM_CAP;
2511 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2512
2513 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2514 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2515
Huang Rui460d0982014-10-31 11:11:18 +08002516 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302517
Huang Rui80caf7d2014-10-28 19:54:26 +08002518 /*
2519 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2520 * DCFG.LPMCap is set, core responses with an ACK and the
2521 * BESL value in the LPM token is less than or equal to LPM
2522 * NYET threshold.
2523 */
2524 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2525 && dwc->has_lpm_erratum,
2526 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2527
2528 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2529 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2530
Pratyush Anand2b758352013-01-14 15:59:31 +05302531 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002532 } else {
2533 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2534 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2535 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302536 }
2537
Felipe Balbi72246da2011-08-19 18:10:58 +03002538 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002539 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2540 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002541 if (ret) {
2542 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2543 return;
2544 }
2545
2546 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002547 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2548 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002549 if (ret) {
2550 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2551 return;
2552 }
2553
2554 /*
2555 * Configure PHY via GUSB3PIPECTLn if required.
2556 *
2557 * Update GTXFIFOSIZn
2558 *
2559 * In both cases reset values should be sufficient.
2560 */
2561}
2562
2563static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2564{
Felipe Balbi72246da2011-08-19 18:10:58 +03002565 /*
2566 * TODO take core out of low power mode when that's
2567 * implemented.
2568 */
2569
Jiebing Liad14d4e2014-12-11 13:26:29 +08002570 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2571 spin_unlock(&dwc->lock);
2572 dwc->gadget_driver->resume(&dwc->gadget);
2573 spin_lock(&dwc->lock);
2574 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002575}
2576
2577static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2578 unsigned int evtinfo)
2579{
Felipe Balbifae2b902011-10-14 13:00:30 +03002580 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002581 unsigned int pwropt;
2582
2583 /*
2584 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2585 * Hibernation mode enabled which would show up when device detects
2586 * host-initiated U3 exit.
2587 *
2588 * In that case, device will generate a Link State Change Interrupt
2589 * from U3 to RESUME which is only necessary if Hibernation is
2590 * configured in.
2591 *
2592 * There are no functional changes due to such spurious event and we
2593 * just need to ignore it.
2594 *
2595 * Refers to:
2596 *
2597 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2598 * operational mode
2599 */
2600 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2601 if ((dwc->revision < DWC3_REVISION_250A) &&
2602 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2603 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2604 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002605 dwc3_trace(trace_dwc3_gadget,
2606 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002607 return;
2608 }
2609 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002610
2611 /*
2612 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2613 * on the link partner, the USB session might do multiple entry/exit
2614 * of low power states before a transfer takes place.
2615 *
2616 * Due to this problem, we might experience lower throughput. The
2617 * suggested workaround is to disable DCTL[12:9] bits if we're
2618 * transitioning from U1/U2 to U0 and enable those bits again
2619 * after a transfer completes and there are no pending transfers
2620 * on any of the enabled endpoints.
2621 *
2622 * This is the first half of that workaround.
2623 *
2624 * Refers to:
2625 *
2626 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2627 * core send LGO_Ux entering U0
2628 */
2629 if (dwc->revision < DWC3_REVISION_183A) {
2630 if (next == DWC3_LINK_STATE_U0) {
2631 u32 u1u2;
2632 u32 reg;
2633
2634 switch (dwc->link_state) {
2635 case DWC3_LINK_STATE_U1:
2636 case DWC3_LINK_STATE_U2:
2637 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2638 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2639 | DWC3_DCTL_ACCEPTU2ENA
2640 | DWC3_DCTL_INITU1ENA
2641 | DWC3_DCTL_ACCEPTU1ENA);
2642
2643 if (!dwc->u1u2)
2644 dwc->u1u2 = reg & u1u2;
2645
2646 reg &= ~u1u2;
2647
2648 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2649 break;
2650 default:
2651 /* do nothing */
2652 break;
2653 }
2654 }
2655 }
2656
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002657 switch (next) {
2658 case DWC3_LINK_STATE_U1:
2659 if (dwc->speed == USB_SPEED_SUPER)
2660 dwc3_suspend_gadget(dwc);
2661 break;
2662 case DWC3_LINK_STATE_U2:
2663 case DWC3_LINK_STATE_U3:
2664 dwc3_suspend_gadget(dwc);
2665 break;
2666 case DWC3_LINK_STATE_RESUME:
2667 dwc3_resume_gadget(dwc);
2668 break;
2669 default:
2670 /* do nothing */
2671 break;
2672 }
2673
Felipe Balbie57ebc12014-04-22 13:20:12 -05002674 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002675}
2676
Baolin Wang72704f82016-05-16 16:43:53 +08002677static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2678 unsigned int evtinfo)
2679{
2680 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2681
2682 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2683 dwc3_suspend_gadget(dwc);
2684
2685 dwc->link_state = next;
2686}
2687
Felipe Balbie1dadd32014-02-25 14:47:54 -06002688static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2689 unsigned int evtinfo)
2690{
2691 unsigned int is_ss = evtinfo & BIT(4);
2692
2693 /**
2694 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2695 * have a known issue which can cause USB CV TD.9.23 to fail
2696 * randomly.
2697 *
2698 * Because of this issue, core could generate bogus hibernation
2699 * events which SW needs to ignore.
2700 *
2701 * Refers to:
2702 *
2703 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2704 * Device Fallback from SuperSpeed
2705 */
2706 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2707 return;
2708
2709 /* enter hibernation here */
2710}
2711
Felipe Balbi72246da2011-08-19 18:10:58 +03002712static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2713 const struct dwc3_event_devt *event)
2714{
2715 switch (event->type) {
2716 case DWC3_DEVICE_EVENT_DISCONNECT:
2717 dwc3_gadget_disconnect_interrupt(dwc);
2718 break;
2719 case DWC3_DEVICE_EVENT_RESET:
2720 dwc3_gadget_reset_interrupt(dwc);
2721 break;
2722 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2723 dwc3_gadget_conndone_interrupt(dwc);
2724 break;
2725 case DWC3_DEVICE_EVENT_WAKEUP:
2726 dwc3_gadget_wakeup_interrupt(dwc);
2727 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002728 case DWC3_DEVICE_EVENT_HIBER_REQ:
2729 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2730 "unexpected hibernation event\n"))
2731 break;
2732
2733 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2734 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002735 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2736 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2737 break;
2738 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002739 /* It changed to be suspend event for version 2.30a and above */
2740 if (dwc->revision < DWC3_REVISION_230A) {
2741 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2742 } else {
2743 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2744
2745 /*
2746 * Ignore suspend event until the gadget enters into
2747 * USB_STATE_CONFIGURED state.
2748 */
2749 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2750 dwc3_gadget_suspend_interrupt(dwc,
2751 event->event_info);
2752 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002753 break;
2754 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002755 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002756 break;
2757 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002758 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002759 break;
2760 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002761 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002762 break;
2763 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002764 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002765 break;
2766 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002767 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002768 }
2769}
2770
2771static void dwc3_process_event_entry(struct dwc3 *dwc,
2772 const union dwc3_event *event)
2773{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002774 trace_dwc3_event(event->raw);
2775
Felipe Balbi72246da2011-08-19 18:10:58 +03002776 /* Endpoint IRQ, handle it and return early */
2777 if (event->type.is_devspec == 0) {
2778 /* depevt */
2779 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2780 }
2781
2782 switch (event->type.type) {
2783 case DWC3_EVENT_TYPE_DEV:
2784 dwc3_gadget_interrupt(dwc, &event->devt);
2785 break;
2786 /* REVISIT what to do with Carkit and I2C events ? */
2787 default:
2788 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2789 }
2790}
2791
Felipe Balbidea520a2016-03-30 09:39:34 +03002792static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002793{
Felipe Balbidea520a2016-03-30 09:39:34 +03002794 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002795 irqreturn_t ret = IRQ_NONE;
2796 int left;
2797 u32 reg;
2798
Felipe Balbif42f2442013-06-12 21:25:08 +03002799 left = evt->count;
2800
2801 if (!(evt->flags & DWC3_EVENT_PENDING))
2802 return IRQ_NONE;
2803
2804 while (left > 0) {
2805 union dwc3_event event;
2806
2807 event.raw = *(u32 *) (evt->buf + evt->lpos);
2808
2809 dwc3_process_event_entry(dwc, &event);
2810
2811 /*
2812 * FIXME we wrap around correctly to the next entry as
2813 * almost all entries are 4 bytes in size. There is one
2814 * entry which has 12 bytes which is a regular entry
2815 * followed by 8 bytes data. ATM I don't know how
2816 * things are organized if we get next to the a
2817 * boundary so I worry about that once we try to handle
2818 * that.
2819 */
2820 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2821 left -= 4;
2822
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002823 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002824 }
2825
2826 evt->count = 0;
2827 evt->flags &= ~DWC3_EVENT_PENDING;
2828 ret = IRQ_HANDLED;
2829
2830 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002831 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002832 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002833 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002834
2835 return ret;
2836}
2837
Felipe Balbidea520a2016-03-30 09:39:34 +03002838static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002839{
Felipe Balbidea520a2016-03-30 09:39:34 +03002840 struct dwc3_event_buffer *evt = _evt;
2841 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002842 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002843 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002844
Felipe Balbie5f68b42015-10-12 13:25:44 -05002845 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002846 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002847 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002848
2849 return ret;
2850}
2851
Felipe Balbidea520a2016-03-30 09:39:34 +03002852static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002853{
Felipe Balbidea520a2016-03-30 09:39:34 +03002854 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002855 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002856 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002857
Felipe Balbifc8bb912016-05-16 13:14:48 +03002858 if (pm_runtime_suspended(dwc->dev)) {
2859 pm_runtime_get(dwc->dev);
2860 disable_irq_nosync(dwc->irq_gadget);
2861 dwc->pending_events = true;
2862 return IRQ_HANDLED;
2863 }
2864
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002865 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002866 count &= DWC3_GEVNTCOUNT_MASK;
2867 if (!count)
2868 return IRQ_NONE;
2869
Felipe Balbib15a7622011-06-30 16:57:15 +03002870 evt->count = count;
2871 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002872
Felipe Balbie8adfc32013-06-12 21:11:14 +03002873 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002874 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002875 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002876 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002877
Felipe Balbib15a7622011-06-30 16:57:15 +03002878 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002879}
2880
Felipe Balbidea520a2016-03-30 09:39:34 +03002881static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002882{
Felipe Balbidea520a2016-03-30 09:39:34 +03002883 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002884
Felipe Balbidea520a2016-03-30 09:39:34 +03002885 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002886}
2887
2888/**
2889 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002890 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002891 *
2892 * Returns 0 on success otherwise negative errno.
2893 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002894int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002895{
Roger Quadros9522def2016-06-10 14:48:38 +03002896 int ret, irq;
2897 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2898
2899 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2900 if (irq == -EPROBE_DEFER)
2901 return irq;
2902
2903 if (irq <= 0) {
2904 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2905 if (irq == -EPROBE_DEFER)
2906 return irq;
2907
2908 if (irq <= 0) {
2909 irq = platform_get_irq(dwc3_pdev, 0);
2910 if (irq <= 0) {
2911 if (irq != -EPROBE_DEFER) {
2912 dev_err(dwc->dev,
2913 "missing peripheral IRQ\n");
2914 }
2915 if (!irq)
2916 irq = -EINVAL;
2917 return irq;
2918 }
2919 }
2920 }
2921
2922 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002923
2924 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2925 &dwc->ctrl_req_addr, GFP_KERNEL);
2926 if (!dwc->ctrl_req) {
2927 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2928 ret = -ENOMEM;
2929 goto err0;
2930 }
2931
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302932 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002933 &dwc->ep0_trb_addr, GFP_KERNEL);
2934 if (!dwc->ep0_trb) {
2935 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2936 ret = -ENOMEM;
2937 goto err1;
2938 }
2939
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002940 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002941 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002942 ret = -ENOMEM;
2943 goto err2;
2944 }
2945
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002946 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002947 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2948 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002949 if (!dwc->ep0_bounce) {
2950 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2951 ret = -ENOMEM;
2952 goto err3;
2953 }
2954
Felipe Balbi04c03d12015-12-02 10:06:45 -06002955 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2956 if (!dwc->zlp_buf) {
2957 ret = -ENOMEM;
2958 goto err4;
2959 }
2960
Felipe Balbi72246da2011-08-19 18:10:58 +03002961 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002963 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002965 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002966
2967 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002968 * FIXME We might be setting max_speed to <SUPER, however versions
2969 * <2.20a of dwc3 have an issue with metastability (documented
2970 * elsewhere in this driver) which tells us we can't set max speed to
2971 * anything lower than SUPER.
2972 *
2973 * Because gadget.max_speed is only used by composite.c and function
2974 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2975 * to happen so we avoid sending SuperSpeed Capability descriptor
2976 * together with our BOS descriptor as that could confuse host into
2977 * thinking we can handle super speed.
2978 *
2979 * Note that, in fact, we won't even support GetBOS requests when speed
2980 * is less than super speed because we don't have means, yet, to tell
2981 * composite.c that we are USB 2.0 + LPM ECN.
2982 */
2983 if (dwc->revision < DWC3_REVISION_220A)
2984 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002985 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002986 dwc->revision);
2987
2988 dwc->gadget.max_speed = dwc->maximum_speed;
2989
2990 /*
David Cohena4b9d942013-12-09 15:55:38 -08002991 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2992 * on ep out.
2993 */
2994 dwc->gadget.quirk_ep_out_aligned_size = true;
2995
2996 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002997 * REVISIT: Here we should clear all pending IRQs to be
2998 * sure we're starting from a well known location.
2999 */
3000
3001 ret = dwc3_gadget_init_endpoints(dwc);
3002 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003003 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003004
Felipe Balbi72246da2011-08-19 18:10:58 +03003005 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3006 if (ret) {
3007 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003008 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003009 }
3010
3011 return 0;
3012
Felipe Balbi04c03d12015-12-02 10:06:45 -06003013err5:
3014 kfree(dwc->zlp_buf);
3015
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003016err4:
David Cohene1f80462013-09-11 17:42:47 -07003017 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003018 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3019 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003020
Felipe Balbi72246da2011-08-19 18:10:58 +03003021err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003022 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003023
3024err2:
3025 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3026 dwc->ep0_trb, dwc->ep0_trb_addr);
3027
3028err1:
3029 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3030 dwc->ctrl_req, dwc->ctrl_req_addr);
3031
3032err0:
3033 return ret;
3034}
3035
Felipe Balbi7415f172012-04-30 14:56:33 +03003036/* -------------------------------------------------------------------------- */
3037
Felipe Balbi72246da2011-08-19 18:10:58 +03003038void dwc3_gadget_exit(struct dwc3 *dwc)
3039{
Felipe Balbi72246da2011-08-19 18:10:58 +03003040 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003041
Felipe Balbi72246da2011-08-19 18:10:58 +03003042 dwc3_gadget_free_endpoints(dwc);
3043
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003044 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3045 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003046
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003047 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003048 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003049
3050 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3051 dwc->ep0_trb, dwc->ep0_trb_addr);
3052
3053 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3054 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003055}
Felipe Balbi7415f172012-04-30 14:56:33 +03003056
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003057int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003058{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003059 int ret;
3060
Roger Quadros9772b472016-04-12 11:33:29 +03003061 if (!dwc->gadget_driver)
3062 return 0;
3063
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003064 ret = dwc3_gadget_run_stop(dwc, false, false);
3065 if (ret < 0)
3066 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003067
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003068 dwc3_disconnect_gadget(dwc);
3069 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003070
3071 return 0;
3072}
3073
3074int dwc3_gadget_resume(struct dwc3 *dwc)
3075{
Felipe Balbi7415f172012-04-30 14:56:33 +03003076 int ret;
3077
Roger Quadros9772b472016-04-12 11:33:29 +03003078 if (!dwc->gadget_driver)
3079 return 0;
3080
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003081 ret = __dwc3_gadget_start(dwc);
3082 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003083 goto err0;
3084
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003085 ret = dwc3_gadget_run_stop(dwc, true, false);
3086 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003087 goto err1;
3088
Felipe Balbi7415f172012-04-30 14:56:33 +03003089 return 0;
3090
3091err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003092 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003093
3094err0:
3095 return ret;
3096}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003097
3098void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3099{
3100 if (dwc->pending_events) {
3101 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3102 dwc->pending_events = false;
3103 enable_irq(dwc->irq_gadget);
3104 }
3105}