blob: 64b2a8303d33dd1d5220e238d9dedbd52937eeaf [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
Felipe Balbi457e84b2012-01-18 18:04:09 +0200148/**
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
151 *
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
155 *
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
160 *
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
163 *
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
166 *
167 * Unfortunately, due to many variables that's not always the case.
168 */
169int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
170{
171 int last_fifo_depth = 0;
172 int ram1_depth;
173 int fifo_size;
174 int mdwidth;
175 int num;
176
177 if (!dwc->needs_fifo_resize)
178 return 0;
179
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
182
183 /* MDWIDTH is represented in bits, we need it in bytes */
184 mdwidth >>= 3;
185
186 /*
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
190 * FIFO space
191 */
Jack Pham32702e92014-03-26 10:31:44 -0700192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
Felipe Balbi2e81c362012-02-02 13:01:12 +0200195 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200196 int tmp;
197
Felipe Balbi457e84b2012-01-18 18:04:09 +0200198 if (!(dep->flags & DWC3_EP_ENABLED))
199 continue;
200
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200203 mult = 3;
204
205 /*
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
209 * accordingly.
210 *
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
214 * packets
215 */
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200217 tmp += mdwidth;
218
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200220
Felipe Balbi457e84b2012-01-18 18:04:09 +0200221 fifo_size |= (last_fifo_depth << 16);
222
Felipe Balbi73815282015-01-27 13:48:14 -0600223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
Felipe Balbi457e84b2012-01-18 18:04:09 +0200224 dep->name, last_fifo_depth, fifo_size & 0xffff);
225
Jack Pham32702e92014-03-26 10:31:44 -0700226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200227
228 last_fifo_depth += (fifo_size & 0xffff);
229 }
230
231 return 0;
232}
233
Felipe Balbi72246da2011-08-19 18:10:58 +0300234void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
235 int status)
236{
237 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530238 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239
240 if (req->queued) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530241 i = 0;
242 do {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200243 dep->busy_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530244 /*
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
248 */
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
250 DWC3_TRB_NUM- 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530252 dep->busy_slot++;
253 } while(++i < req->request.num_mapped_sgs);
Pratyush Anandc9fda7d2013-01-14 15:59:38 +0530254 req->queued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300255 }
256 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200257 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300258
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
261
Pratyush Anand0416e492012-08-10 13:42:16 +0530262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
264 else
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
266 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300267
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500268 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300269
270 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200271 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300272 spin_lock(&dwc->lock);
273}
274
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500275int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300276{
277 u32 timeout = 500;
278 u32 reg;
279
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500280 trace_dwc3_gadget_generic_cmd(cmd, param);
Felipe Balbi427c3df2014-04-25 14:14:14 -0500281
Felipe Balbib09bb642012-04-24 16:19:11 +0300282 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
283 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
284
285 do {
286 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
287 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600288 dwc3_trace(trace_dwc3_gadget,
289 "Command Complete --> %d",
Felipe Balbib09bb642012-04-24 16:19:11 +0300290 DWC3_DGCMD_STATUS(reg));
Subbaraya Sundeep Bhatta891b1dc2015-05-21 15:46:47 +0530291 if (DWC3_DGCMD_STATUS(reg))
292 return -EINVAL;
Felipe Balbib09bb642012-04-24 16:19:11 +0300293 return 0;
294 }
295
296 /*
297 * We can't sleep here, because it's also called from
298 * interrupt context.
299 */
300 timeout--;
Felipe Balbi73815282015-01-27 13:48:14 -0600301 if (!timeout) {
302 dwc3_trace(trace_dwc3_gadget,
303 "Command Timed Out");
Felipe Balbib09bb642012-04-24 16:19:11 +0300304 return -ETIMEDOUT;
Felipe Balbi73815282015-01-27 13:48:14 -0600305 }
Felipe Balbib09bb642012-04-24 16:19:11 +0300306 udelay(1);
307 } while (1);
308}
309
Felipe Balbi72246da2011-08-19 18:10:58 +0300310int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
311 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
312{
313 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200314 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300315 u32 reg;
316
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500317 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300318
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300319 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
320 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
321 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300322
323 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
324 do {
325 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
326 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600327 dwc3_trace(trace_dwc3_gadget,
328 "Command Complete --> %d",
Felipe Balbi164f6e12011-08-27 20:29:58 +0300329 DWC3_DEPCMD_STATUS(reg));
Subbaraya Sundeep Bhatta76e838c2015-05-21 15:46:48 +0530330 if (DWC3_DEPCMD_STATUS(reg))
331 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300332 return 0;
333 }
334
335 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 * We can't sleep here, because it is also called from
337 * interrupt context.
338 */
339 timeout--;
Felipe Balbi73815282015-01-27 13:48:14 -0600340 if (!timeout) {
341 dwc3_trace(trace_dwc3_gadget,
342 "Command Timed Out");
Felipe Balbi72246da2011-08-19 18:10:58 +0300343 return -ETIMEDOUT;
Felipe Balbi73815282015-01-27 13:48:14 -0600344 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300345
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200346 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300347 } while (1);
348}
349
350static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200351 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300352{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300353 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300354
355 return dep->trb_pool_dma + offset;
356}
357
358static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
359{
360 struct dwc3 *dwc = dep->dwc;
361
362 if (dep->trb_pool)
363 return 0;
364
Felipe Balbi72246da2011-08-19 18:10:58 +0300365 dep->trb_pool = dma_alloc_coherent(dwc->dev,
366 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
367 &dep->trb_pool_dma, GFP_KERNEL);
368 if (!dep->trb_pool) {
369 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
370 dep->name);
371 return -ENOMEM;
372 }
373
374 return 0;
375}
376
377static void dwc3_free_trb_pool(struct dwc3_ep *dep)
378{
379 struct dwc3 *dwc = dep->dwc;
380
381 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
382 dep->trb_pool, dep->trb_pool_dma);
383
384 dep->trb_pool = NULL;
385 dep->trb_pool_dma = 0;
386}
387
388static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
389{
390 struct dwc3_gadget_ep_cmd_params params;
391 u32 cmd;
392
393 memset(&params, 0x00, sizeof(params));
394
395 if (dep->number != 1) {
396 cmd = DWC3_DEPCMD_DEPSTARTCFG;
397 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300398 if (dep->number > 1) {
399 if (dwc->start_config_issued)
400 return 0;
401 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300402 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300403 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300404
405 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
406 }
407
408 return 0;
409}
410
411static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200412 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300413 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600414 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300415{
416 struct dwc3_gadget_ep_cmd_params params;
417
418 memset(&params, 0x00, sizeof(params));
419
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300420 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900421 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
422
423 /* Burst size is only needed in SuperSpeed mode */
424 if (dwc->gadget.speed == USB_SPEED_SUPER) {
425 u32 burst = dep->endpoint.maxburst - 1;
426
427 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
428 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300429
Felipe Balbi4b345c92012-07-16 14:08:16 +0300430 if (ignore)
431 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
432
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600433 if (restore) {
434 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
435 params.param2 |= dep->saved_state;
436 }
437
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300438 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
439 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200441 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300442 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
443 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300444 dep->stream_capable = true;
445 }
446
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500447 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300448 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300449
450 /*
451 * We are doing 1:1 mapping for endpoints, meaning
452 * Physical Endpoints 2 maps to Logical Endpoint 2 and
453 * so on. We consider the direction bit as part of the physical
454 * endpoint number. So USB endpoint 0x81 is 0x03.
455 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300456 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300457
458 /*
459 * We must use the lower 16 TX FIFOs even though
460 * HW might have more
461 */
462 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300463 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300464
465 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300466 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 dep->interval = 1 << (desc->bInterval - 1);
468 }
469
470 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
471 DWC3_DEPCMD_SETEPCONFIG, &params);
472}
473
474static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
475{
476 struct dwc3_gadget_ep_cmd_params params;
477
478 memset(&params, 0x00, sizeof(params));
479
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300480 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300481
482 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
483 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
484}
485
486/**
487 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
488 * @dep: endpoint to be initialized
489 * @desc: USB Endpoint Descriptor
490 *
491 * Caller should take care of locking
492 */
493static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200494 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300495 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600496 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300497{
498 struct dwc3 *dwc = dep->dwc;
499 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300500 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
Felipe Balbi73815282015-01-27 13:48:14 -0600502 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 if (!(dep->flags & DWC3_EP_ENABLED)) {
505 ret = dwc3_gadget_start_config(dwc, dep);
506 if (ret)
507 return ret;
508 }
509
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600510 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
511 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300512 if (ret)
513 return ret;
514
515 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200516 struct dwc3_trb *trb_st_hw;
517 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300518
519 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
520 if (ret)
521 return ret;
522
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200523 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200524 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300525 dep->type = usb_endpoint_type(desc);
526 dep->flags |= DWC3_EP_ENABLED;
527
528 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
529 reg |= DWC3_DALEPENA_EP(dep->number);
530 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
531
532 if (!usb_endpoint_xfer_isoc(desc))
533 return 0;
534
Paul Zimmerman1d046792012-02-15 18:56:56 -0800535 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300536 trb_st_hw = &dep->trb_pool[0];
537
Felipe Balbif6bafc62012-02-06 11:04:53 +0200538 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Jack Pham1200a822014-10-21 16:31:10 -0700539 memset(trb_link, 0, sizeof(*trb_link));
Felipe Balbi72246da2011-08-19 18:10:58 +0300540
Felipe Balbif6bafc62012-02-06 11:04:53 +0200541 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
542 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
543 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
544 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300545 }
546
Felipe Balbiaa739972015-07-20 14:48:13 -0500547 switch (usb_endpoint_type(desc)) {
548 case USB_ENDPOINT_XFER_CONTROL:
549 strlcat(dep->name, "-control", sizeof(dep->name));
550 break;
551 case USB_ENDPOINT_XFER_ISOC:
552 strlcat(dep->name, "-isoc", sizeof(dep->name));
553 break;
554 case USB_ENDPOINT_XFER_BULK:
555 strlcat(dep->name, "-bulk", sizeof(dep->name));
556 break;
557 case USB_ENDPOINT_XFER_INT:
558 strlcat(dep->name, "-int", sizeof(dep->name));
559 break;
560 default:
561 dev_err(dwc->dev, "invalid endpoint transfer type\n");
562 }
563
Felipe Balbi72246da2011-08-19 18:10:58 +0300564 return 0;
565}
566
Paul Zimmermanb992e682012-04-27 14:17:35 +0300567static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200568static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300569{
570 struct dwc3_request *req;
571
Felipe Balbiea53b882012-02-17 12:10:04 +0200572 if (!list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300573 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200574
Pratyush Anand57911502012-07-06 15:19:10 +0530575 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530576 while (!list_empty(&dep->req_queued)) {
577 req = next_request(&dep->req_queued);
578
579 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
580 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200581 }
582
Felipe Balbi72246da2011-08-19 18:10:58 +0300583 while (!list_empty(&dep->request_list)) {
584 req = next_request(&dep->request_list);
585
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200586 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300588}
589
590/**
591 * __dwc3_gadget_ep_disable - Disables a HW endpoint
592 * @dep: the endpoint to disable
593 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200594 * This function also removes requests which are currently processed ny the
595 * hardware and those which are not yet scheduled.
596 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300598static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
599{
600 struct dwc3 *dwc = dep->dwc;
601 u32 reg;
602
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500603 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
604
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200605 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
Felipe Balbi687ef982014-04-16 10:30:33 -0500607 /* make sure HW endpoint isn't stalled */
608 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500609 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500610
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
612 reg &= ~DWC3_DALEPENA_EP(dep->number);
613 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
614
Felipe Balbi879631a2011-09-30 10:58:47 +0300615 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200616 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200617 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300619 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300620
Felipe Balbiaa739972015-07-20 14:48:13 -0500621 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
622 dep->number >> 1,
623 (dep->number & 1) ? "in" : "out");
624
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 return 0;
626}
627
628/* -------------------------------------------------------------------------- */
629
630static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
631 const struct usb_endpoint_descriptor *desc)
632{
633 return -EINVAL;
634}
635
636static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
637{
638 return -EINVAL;
639}
640
641/* -------------------------------------------------------------------------- */
642
643static int dwc3_gadget_ep_enable(struct usb_ep *ep,
644 const struct usb_endpoint_descriptor *desc)
645{
646 struct dwc3_ep *dep;
647 struct dwc3 *dwc;
648 unsigned long flags;
649 int ret;
650
651 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
652 pr_debug("dwc3: invalid parameters\n");
653 return -EINVAL;
654 }
655
656 if (!desc->wMaxPacketSize) {
657 pr_debug("dwc3: missing wMaxPacketSize\n");
658 return -EINVAL;
659 }
660
661 dep = to_dwc3_ep(ep);
662 dwc = dep->dwc;
663
Felipe Balbi95ca9612015-12-10 13:08:20 -0600664 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
665 "%s is already enabled\n",
666 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300667 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300668
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600670 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300671 spin_unlock_irqrestore(&dwc->lock, flags);
672
673 return ret;
674}
675
676static int dwc3_gadget_ep_disable(struct usb_ep *ep)
677{
678 struct dwc3_ep *dep;
679 struct dwc3 *dwc;
680 unsigned long flags;
681 int ret;
682
683 if (!ep) {
684 pr_debug("dwc3: invalid parameters\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
Felipe Balbi95ca9612015-12-10 13:08:20 -0600691 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
692 "%s is already disabled\n",
693 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300694 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 spin_lock_irqsave(&dwc->lock, flags);
697 ret = __dwc3_gadget_ep_disable(dep);
698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
704 gfp_t gfp_flags)
705{
706 struct dwc3_request *req;
707 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300708
709 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900710 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300712
713 req->epnum = dep->number;
714 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300715
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500716 trace_dwc3_alloc_request(req);
717
Felipe Balbi72246da2011-08-19 18:10:58 +0300718 return &req->request;
719}
720
721static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
722 struct usb_request *request)
723{
724 struct dwc3_request *req = to_dwc3_request(request);
725
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500726 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300727 kfree(req);
728}
729
Felipe Balbic71fc372011-11-22 11:37:34 +0200730/**
731 * dwc3_prepare_one_trb - setup one TRB from one request
732 * @dep: endpoint for which this request is prepared
733 * @req: dwc3_request pointer
734 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200735static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200736 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530737 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200738{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200739 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200740
Felipe Balbi73815282015-01-27 13:48:14 -0600741 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200742 dep->name, req, (unsigned long long) dma,
743 length, last ? " last" : "",
744 chain ? " chain" : "");
745
Pratyush Anand915e2022013-01-14 15:59:35 +0530746
747 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200748
Felipe Balbieeb720f2011-11-28 12:46:59 +0200749 if (!req->trb) {
750 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200751 req->trb = trb;
752 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530753 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200754 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200755
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530756 dep->free_slot++;
Zhuang Jin Can5cd8c482014-05-16 05:57:57 +0800757 /* Skip the LINK-TRB on ISOC */
758 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
759 usb_endpoint_xfer_isoc(dep->endpoint.desc))
760 dep->free_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530761
Felipe Balbif6bafc62012-02-06 11:04:53 +0200762 trb->size = DWC3_TRB_SIZE_LENGTH(length);
763 trb->bpl = lower_32_bits(dma);
764 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200765
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200766 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200767 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200768 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200769 break;
770
771 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530772 if (!node)
773 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
774 else
775 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbic71fc372011-11-22 11:37:34 +0200776 break;
777
778 case USB_ENDPOINT_XFER_BULK:
779 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200780 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200781 break;
782 default:
783 /*
784 * This is only possible with faulty memory because we
785 * checked it already :)
786 */
787 BUG();
788 }
789
Felipe Balbif3af3652013-12-13 14:19:33 -0600790 if (!req->request.no_interrupt && !chain)
791 trb->ctrl |= DWC3_TRB_CTRL_IOC;
792
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200793 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200794 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
795 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530796 } else if (last) {
797 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200798 }
799
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530800 if (chain)
801 trb->ctrl |= DWC3_TRB_CTRL_CHN;
802
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200803 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200804 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
805
806 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500807
808 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200809}
810
Felipe Balbi72246da2011-08-19 18:10:58 +0300811/*
812 * dwc3_prepare_trbs - setup TRBs from requests
813 * @dep: endpoint for which requests are being prepared
814 * @starting: true if the endpoint is idle and no requests are queued.
815 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800816 * The function goes through the requests list and sets up TRBs for the
817 * transfers. The function returns once there are no more TRBs available or
818 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300819 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200820static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300821{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200822 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300823 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200824 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200825 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300826
827 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
828
829 /* the first request must not be queued */
830 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200831
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200832 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200833 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200834 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
835 if (trbs_left > max)
836 trbs_left = max;
837 }
838
Felipe Balbi72246da2011-08-19 18:10:58 +0300839 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800840 * If busy & slot are equal than it is either full or empty. If we are
841 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300842 * full and don't do anything
843 */
844 if (!trbs_left) {
845 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200846 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300847 trbs_left = DWC3_TRB_NUM;
848 /*
849 * In case we start from scratch, we queue the ISOC requests
850 * starting from slot 1. This is done because we use ring
851 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800852 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300853 * after the first request so we start at slot 1 and have
854 * 7 requests proceed before we hit the first IOC.
855 * Other transfer types don't use the ring buffer and are
856 * processed from the first TRB until the last one. Since we
857 * don't wrap around we have to start at the beginning.
858 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200859 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 dep->busy_slot = 1;
861 dep->free_slot = 1;
862 } else {
863 dep->busy_slot = 0;
864 dep->free_slot = 0;
865 }
866 }
867
868 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200869 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200870 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300871
872 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200873 unsigned length;
874 dma_addr_t dma;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530875 last_one = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300876
Felipe Balbieeb720f2011-11-28 12:46:59 +0200877 if (req->request.num_mapped_sgs > 0) {
878 struct usb_request *request = &req->request;
879 struct scatterlist *sg = request->sg;
880 struct scatterlist *s;
881 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300882
Felipe Balbieeb720f2011-11-28 12:46:59 +0200883 for_each_sg(sg, s, request->num_mapped_sgs, i) {
884 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300885
Felipe Balbieeb720f2011-11-28 12:46:59 +0200886 length = sg_dma_len(s);
887 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300888
Paul Zimmerman1d046792012-02-15 18:56:56 -0800889 if (i == (request->num_mapped_sgs - 1) ||
890 sg_is_last(s)) {
Amit Virdiec512fb2015-01-13 14:27:20 +0530891 if (list_empty(&dep->request_list))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530892 last_one = true;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200893 chain = false;
894 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300895
Felipe Balbieeb720f2011-11-28 12:46:59 +0200896 trbs_left--;
897 if (!trbs_left)
898 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300899
Felipe Balbieeb720f2011-11-28 12:46:59 +0200900 if (last_one)
901 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300902
Felipe Balbieeb720f2011-11-28 12:46:59 +0200903 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530904 last_one, chain, i);
Felipe Balbi72246da2011-08-19 18:10:58 +0300905
Felipe Balbieeb720f2011-11-28 12:46:59 +0200906 if (last_one)
907 break;
908 }
Amit Virdi39e60632015-01-13 14:27:21 +0530909
910 if (last_one)
911 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300912 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200913 dma = req->request.dma;
914 length = req->request.length;
915 trbs_left--;
916
917 if (!trbs_left)
918 last_one = 1;
919
920 /* Is this the last request? */
921 if (list_is_last(&req->list, &dep->request_list))
922 last_one = 1;
923
924 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530925 last_one, false, 0);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200926
927 if (last_one)
928 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300929 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300930 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300931}
932
933static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
934 int start_new)
935{
936 struct dwc3_gadget_ep_cmd_params params;
937 struct dwc3_request *req;
938 struct dwc3 *dwc = dep->dwc;
939 int ret;
940 u32 cmd;
941
942 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600943 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300944 return -EBUSY;
945 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300946
947 /*
948 * If we are getting here after a short-out-packet we don't enqueue any
949 * new requests as we try to set the IOC bit only on the last request.
950 */
951 if (start_new) {
952 if (list_empty(&dep->req_queued))
953 dwc3_prepare_trbs(dep, start_new);
954
955 /* req points to the first request which will be sent */
956 req = next_request(&dep->req_queued);
957 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200958 dwc3_prepare_trbs(dep, start_new);
959
Felipe Balbi72246da2011-08-19 18:10:58 +0300960 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800961 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300962 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200963 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300964 }
965 if (!req) {
966 dep->flags |= DWC3_EP_PENDING_REQUEST;
967 return 0;
968 }
969
970 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300971
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530972 if (start_new) {
973 params.param0 = upper_32_bits(req->trb_dma);
974 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300977 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530978 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300979
980 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
981 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
982 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300983 /*
984 * FIXME we need to iterate over the list of requests
985 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800986 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200988 usb_gadget_unmap_request(&dwc->gadget, &req->request,
989 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300990 list_del(&req->list);
991 return ret;
992 }
993
994 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200995
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000996 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +0300997 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000998 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +0300999 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001000 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001001
Felipe Balbi72246da2011-08-19 18:10:58 +03001002 return 0;
1003}
1004
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301005static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1006 struct dwc3_ep *dep, u32 cur_uf)
1007{
1008 u32 uf;
1009
1010 if (list_empty(&dep->request_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001011 dwc3_trace(trace_dwc3_gadget,
1012 "ISOC ep %s run out for requests",
1013 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301014 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301015 return;
1016 }
1017
1018 /* 4 micro frames in the future */
1019 uf = cur_uf + dep->interval * 4;
1020
1021 __dwc3_gadget_kick_transfer(dep, uf, 1);
1022}
1023
1024static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1025 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1026{
1027 u32 cur_uf, mask;
1028
1029 mask = ~(dep->interval - 1);
1030 cur_uf = event->parameters & mask;
1031
1032 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1033}
1034
Felipe Balbi72246da2011-08-19 18:10:58 +03001035static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1036{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001037 struct dwc3 *dwc = dep->dwc;
1038 int ret;
1039
Felipe Balbibb423982015-11-16 15:31:21 -06001040 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001041 dwc3_trace(trace_dwc3_gadget,
1042 "trying to queue request %p to disabled %s\n",
Felipe Balbibb423982015-11-16 15:31:21 -06001043 &req->request, dep->endpoint.name);
1044 return -ESHUTDOWN;
1045 }
1046
1047 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1048 &req->request, req->dep->name)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001049 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
1050 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001051 return -EINVAL;
1052 }
1053
Felipe Balbi72246da2011-08-19 18:10:58 +03001054 req->request.actual = 0;
1055 req->request.status = -EINPROGRESS;
1056 req->direction = dep->direction;
1057 req->epnum = dep->number;
1058
Felipe Balbife84f522015-09-01 09:01:38 -05001059 trace_dwc3_ep_queue(req);
1060
Felipe Balbi72246da2011-08-19 18:10:58 +03001061 /*
1062 * We only add to our list of requests now and
1063 * start consuming the list once we get XferNotReady
1064 * IRQ.
1065 *
1066 * That way, we avoid doing anything that we don't need
1067 * to do now and defer it until the point we receive a
1068 * particular token from the Host side.
1069 *
1070 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001071 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001072 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001073 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1074 dep->direction);
1075 if (ret)
1076 return ret;
1077
Felipe Balbi72246da2011-08-19 18:10:58 +03001078 list_add_tail(&req->list, &dep->request_list);
1079
1080 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001081 * If there are no pending requests and the endpoint isn't already
1082 * busy, we will just start the request straight away.
1083 *
1084 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1085 * little bit faster.
1086 */
1087 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi62e345a2015-11-30 15:24:29 -06001088 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001089 !(dep->flags & DWC3_EP_BUSY)) {
1090 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Felipe Balbia8f32812015-09-16 10:40:07 -05001091 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001092 }
1093
1094 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001095 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001096 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001097 * 1. XferNotReady with empty list of requests. We need to kick the
1098 * transfer here in that situation, otherwise we will be NAKing
1099 * forever. If we get XferNotReady before gadget driver has a
1100 * chance to queue a request, we will ACK the IRQ but won't be
1101 * able to receive the data until the next request is queued.
1102 * The following code is handling exactly that.
1103 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001104 */
1105 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301106 /*
1107 * If xfernotready is already elapsed and it is a case
1108 * of isoc transfer, then issue END TRANSFER, so that
1109 * you can receive xfernotready again and can have
1110 * notion of current microframe.
1111 */
1112 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301113 if (list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001114 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301115 dep->flags = DWC3_EP_ENABLED;
1116 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301117 return 0;
1118 }
1119
Felipe Balbib511e5e2012-06-06 12:00:50 +03001120 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Felipe Balbi89185912015-09-15 09:49:14 -05001121 if (!ret)
1122 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1123
Felipe Balbia8f32812015-09-16 10:40:07 -05001124 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001125 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001126
Felipe Balbib511e5e2012-06-06 12:00:50 +03001127 /*
1128 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1129 * kick the transfer here after queuing a request, otherwise the
1130 * core may not see the modified TRB(s).
1131 */
1132 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301133 (dep->flags & DWC3_EP_BUSY) &&
1134 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001135 WARN_ON_ONCE(!dep->resource_index);
1136 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001137 false);
Felipe Balbia8f32812015-09-16 10:40:07 -05001138 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001139 }
1140
Felipe Balbib997ada2012-07-26 13:26:50 +03001141 /*
1142 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1143 * right away, otherwise host will not know we have streams to be
1144 * handled.
1145 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001146 if (dep->stream_capable)
Felipe Balbib997ada2012-07-26 13:26:50 +03001147 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Felipe Balbib997ada2012-07-26 13:26:50 +03001148
Felipe Balbia8f32812015-09-16 10:40:07 -05001149out:
1150 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001151 dwc3_trace(trace_dwc3_gadget,
1152 "%s: failed to kick transfers\n",
Felipe Balbia8f32812015-09-16 10:40:07 -05001153 dep->name);
1154 if (ret == -EBUSY)
1155 ret = 0;
1156
1157 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001158}
1159
Felipe Balbi04c03d12015-12-02 10:06:45 -06001160static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1161 struct usb_request *request)
1162{
1163 dwc3_gadget_ep_free_request(ep, request);
1164}
1165
1166static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1167{
1168 struct dwc3_request *req;
1169 struct usb_request *request;
1170 struct usb_ep *ep = &dep->endpoint;
1171
1172 dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
1173 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1174 if (!request)
1175 return -ENOMEM;
1176
1177 request->length = 0;
1178 request->buf = dwc->zlp_buf;
1179 request->complete = __dwc3_gadget_ep_zlp_complete;
1180
1181 req = to_dwc3_request(request);
1182
1183 return __dwc3_gadget_ep_queue(dep, req);
1184}
1185
Felipe Balbi72246da2011-08-19 18:10:58 +03001186static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1187 gfp_t gfp_flags)
1188{
1189 struct dwc3_request *req = to_dwc3_request(request);
1190 struct dwc3_ep *dep = to_dwc3_ep(ep);
1191 struct dwc3 *dwc = dep->dwc;
1192
1193 unsigned long flags;
1194
1195 int ret;
1196
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001197 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001198 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001199
1200 /*
1201 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1202 * setting request->zero, instead of doing magic, we will just queue an
1203 * extra usb_request ourselves so that it gets handled the same way as
1204 * any other request.
1205 */
1206 if (ret == 0 && request->zero && (request->length % ep->maxpacket == 0))
1207 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1208
Felipe Balbi72246da2011-08-19 18:10:58 +03001209 spin_unlock_irqrestore(&dwc->lock, flags);
1210
1211 return ret;
1212}
1213
1214static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1215 struct usb_request *request)
1216{
1217 struct dwc3_request *req = to_dwc3_request(request);
1218 struct dwc3_request *r = NULL;
1219
1220 struct dwc3_ep *dep = to_dwc3_ep(ep);
1221 struct dwc3 *dwc = dep->dwc;
1222
1223 unsigned long flags;
1224 int ret = 0;
1225
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001226 trace_dwc3_ep_dequeue(req);
1227
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 spin_lock_irqsave(&dwc->lock, flags);
1229
1230 list_for_each_entry(r, &dep->request_list, list) {
1231 if (r == req)
1232 break;
1233 }
1234
1235 if (r != req) {
1236 list_for_each_entry(r, &dep->req_queued, list) {
1237 if (r == req)
1238 break;
1239 }
1240 if (r == req) {
1241 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001242 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301243 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001244 }
1245 dev_err(dwc->dev, "request %p was not queued to %s\n",
1246 request, ep->name);
1247 ret = -EINVAL;
1248 goto out0;
1249 }
1250
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301251out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001252 /* giveback the request */
1253 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1254
1255out0:
1256 spin_unlock_irqrestore(&dwc->lock, flags);
1257
1258 return ret;
1259}
1260
Felipe Balbi7a608552014-09-24 14:19:52 -05001261int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001262{
1263 struct dwc3_gadget_ep_cmd_params params;
1264 struct dwc3 *dwc = dep->dwc;
1265 int ret;
1266
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001267 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1268 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1269 return -EINVAL;
1270 }
1271
Felipe Balbi72246da2011-08-19 18:10:58 +03001272 memset(&params, 0x00, sizeof(params));
1273
1274 if (value) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001275 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1276 (!list_empty(&dep->req_queued) ||
1277 !list_empty(&dep->request_list)))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001278 dwc3_trace(trace_dwc3_gadget,
1279 "%s: pending request, cannot halt\n",
Felipe Balbi7a608552014-09-24 14:19:52 -05001280 dep->name);
1281 return -EAGAIN;
1282 }
1283
Felipe Balbi72246da2011-08-19 18:10:58 +03001284 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1285 DWC3_DEPCMD_SETSTALL, &params);
1286 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001287 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001288 dep->name);
1289 else
1290 dep->flags |= DWC3_EP_STALL;
1291 } else {
1292 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1293 DWC3_DEPCMD_CLEARSTALL, &params);
1294 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001295 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001296 dep->name);
1297 else
Alan Sterna535d812013-11-01 12:05:12 -04001298 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001299 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001300
Felipe Balbi72246da2011-08-19 18:10:58 +03001301 return ret;
1302}
1303
1304static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1305{
1306 struct dwc3_ep *dep = to_dwc3_ep(ep);
1307 struct dwc3 *dwc = dep->dwc;
1308
1309 unsigned long flags;
1310
1311 int ret;
1312
1313 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001314 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001315 spin_unlock_irqrestore(&dwc->lock, flags);
1316
1317 return ret;
1318}
1319
1320static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1321{
1322 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001323 struct dwc3 *dwc = dep->dwc;
1324 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001325 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001326
Paul Zimmerman249a4562012-02-24 17:32:16 -08001327 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001328 dep->flags |= DWC3_EP_WEDGE;
1329
Pratyush Anand08f0d962012-06-25 22:40:43 +05301330 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001331 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301332 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001333 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001334 spin_unlock_irqrestore(&dwc->lock, flags);
1335
1336 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001337}
1338
1339/* -------------------------------------------------------------------------- */
1340
1341static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1342 .bLength = USB_DT_ENDPOINT_SIZE,
1343 .bDescriptorType = USB_DT_ENDPOINT,
1344 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1345};
1346
1347static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1348 .enable = dwc3_gadget_ep0_enable,
1349 .disable = dwc3_gadget_ep0_disable,
1350 .alloc_request = dwc3_gadget_ep_alloc_request,
1351 .free_request = dwc3_gadget_ep_free_request,
1352 .queue = dwc3_gadget_ep0_queue,
1353 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301354 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 .set_wedge = dwc3_gadget_ep_set_wedge,
1356};
1357
1358static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1359 .enable = dwc3_gadget_ep_enable,
1360 .disable = dwc3_gadget_ep_disable,
1361 .alloc_request = dwc3_gadget_ep_alloc_request,
1362 .free_request = dwc3_gadget_ep_free_request,
1363 .queue = dwc3_gadget_ep_queue,
1364 .dequeue = dwc3_gadget_ep_dequeue,
1365 .set_halt = dwc3_gadget_ep_set_halt,
1366 .set_wedge = dwc3_gadget_ep_set_wedge,
1367};
1368
1369/* -------------------------------------------------------------------------- */
1370
1371static int dwc3_gadget_get_frame(struct usb_gadget *g)
1372{
1373 struct dwc3 *dwc = gadget_to_dwc(g);
1374 u32 reg;
1375
1376 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1377 return DWC3_DSTS_SOFFN(reg);
1378}
1379
1380static int dwc3_gadget_wakeup(struct usb_gadget *g)
1381{
1382 struct dwc3 *dwc = gadget_to_dwc(g);
1383
1384 unsigned long timeout;
1385 unsigned long flags;
1386
1387 u32 reg;
1388
1389 int ret = 0;
1390
1391 u8 link_state;
1392 u8 speed;
1393
1394 spin_lock_irqsave(&dwc->lock, flags);
1395
1396 /*
1397 * According to the Databook Remote wakeup request should
1398 * be issued only when the device is in early suspend state.
1399 *
1400 * We can check that via USB Link State bits in DSTS register.
1401 */
1402 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1403
1404 speed = reg & DWC3_DSTS_CONNECTSPD;
1405 if (speed == DWC3_DSTS_SUPERSPEED) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001406 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03001407 ret = -EINVAL;
1408 goto out;
1409 }
1410
1411 link_state = DWC3_DSTS_USBLNKST(reg);
1412
1413 switch (link_state) {
1414 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1415 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1416 break;
1417 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001418 dwc3_trace(trace_dwc3_gadget,
1419 "can't wakeup from '%s'\n",
1420 dwc3_gadget_link_string(link_state));
Felipe Balbi72246da2011-08-19 18:10:58 +03001421 ret = -EINVAL;
1422 goto out;
1423 }
1424
Felipe Balbi8598bde2012-01-02 18:55:57 +02001425 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1426 if (ret < 0) {
1427 dev_err(dwc->dev, "failed to put link in Recovery\n");
1428 goto out;
1429 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001430
Paul Zimmerman802fde92012-04-27 13:10:52 +03001431 /* Recent versions do this automatically */
1432 if (dwc->revision < DWC3_REVISION_194A) {
1433 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001434 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001435 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1436 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1437 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001438
Paul Zimmerman1d046792012-02-15 18:56:56 -08001439 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001440 timeout = jiffies + msecs_to_jiffies(100);
1441
Paul Zimmerman1d046792012-02-15 18:56:56 -08001442 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001443 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1444
1445 /* in HS, means ON */
1446 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1447 break;
1448 }
1449
1450 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1451 dev_err(dwc->dev, "failed to send remote wakeup\n");
1452 ret = -EINVAL;
1453 }
1454
1455out:
1456 spin_unlock_irqrestore(&dwc->lock, flags);
1457
1458 return ret;
1459}
1460
1461static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1462 int is_selfpowered)
1463{
1464 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001465 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001466
Paul Zimmerman249a4562012-02-24 17:32:16 -08001467 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001468 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001469 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001470
1471 return 0;
1472}
1473
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001474static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001475{
1476 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001477 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001478
1479 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001480 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001481 if (dwc->revision <= DWC3_REVISION_187A) {
1482 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1483 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1484 }
1485
1486 if (dwc->revision >= DWC3_REVISION_194A)
1487 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1488 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001489
1490 if (dwc->has_hibernation)
1491 reg |= DWC3_DCTL_KEEP_CONNECT;
1492
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001493 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001494 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001495 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001496
1497 if (dwc->has_hibernation && !suspend)
1498 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1499
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001500 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001501 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001502
1503 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1504
1505 do {
1506 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1507 if (is_on) {
1508 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1509 break;
1510 } else {
1511 if (reg & DWC3_DSTS_DEVCTRLHLT)
1512 break;
1513 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001514 timeout--;
1515 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301516 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001517 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001518 } while (1);
1519
Felipe Balbi73815282015-01-27 13:48:14 -06001520 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001521 dwc->gadget_driver
1522 ? dwc->gadget_driver->function : "no-function",
1523 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301524
1525 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001526}
1527
1528static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1529{
1530 struct dwc3 *dwc = gadget_to_dwc(g);
1531 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301532 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001533
1534 is_on = !!is_on;
1535
1536 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001537 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001538 spin_unlock_irqrestore(&dwc->lock, flags);
1539
Pratyush Anand6f17f742012-07-02 10:21:55 +05301540 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001541}
1542
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001543static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1544{
1545 u32 reg;
1546
1547 /* Enable all but Start and End of Frame IRQs */
1548 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1549 DWC3_DEVTEN_EVNTOVERFLOWEN |
1550 DWC3_DEVTEN_CMDCMPLTEN |
1551 DWC3_DEVTEN_ERRTICERREN |
1552 DWC3_DEVTEN_WKUPEVTEN |
1553 DWC3_DEVTEN_ULSTCNGEN |
1554 DWC3_DEVTEN_CONNECTDONEEN |
1555 DWC3_DEVTEN_USBRSTEN |
1556 DWC3_DEVTEN_DISCONNEVTEN);
1557
1558 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1559}
1560
1561static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1562{
1563 /* mask all interrupts */
1564 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1565}
1566
1567static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001568static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001569
Felipe Balbi72246da2011-08-19 18:10:58 +03001570static int dwc3_gadget_start(struct usb_gadget *g,
1571 struct usb_gadget_driver *driver)
1572{
1573 struct dwc3 *dwc = gadget_to_dwc(g);
1574 struct dwc3_ep *dep;
1575 unsigned long flags;
1576 int ret = 0;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001577 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001578 u32 reg;
1579
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001580 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1581 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
Felipe Balbie8adfc32013-06-12 21:11:14 +03001582 IRQF_SHARED, "dwc3", dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001583 if (ret) {
1584 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1585 irq, ret);
1586 goto err0;
1587 }
1588
Felipe Balbi72246da2011-08-19 18:10:58 +03001589 spin_lock_irqsave(&dwc->lock, flags);
1590
1591 if (dwc->gadget_driver) {
1592 dev_err(dwc->dev, "%s is already bound to %s\n",
1593 dwc->gadget.name,
1594 dwc->gadget_driver->driver.name);
1595 ret = -EBUSY;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001596 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001597 }
1598
1599 dwc->gadget_driver = driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03001600
Felipe Balbi72246da2011-08-19 18:10:58 +03001601 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1602 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001603
1604 /**
1605 * WORKAROUND: DWC3 revision < 2.20a have an issue
1606 * which would cause metastability state on Run/Stop
1607 * bit if we try to force the IP to USB2-only mode.
1608 *
1609 * Because of that, we cannot configure the IP to any
1610 * speed other than the SuperSpeed
1611 *
1612 * Refers to:
1613 *
1614 * STAR#9000525659: Clock Domain Crossing on DCTL in
1615 * USB 2.0 Mode
1616 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001617 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001618 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001619 } else {
1620 switch (dwc->maximum_speed) {
1621 case USB_SPEED_LOW:
1622 reg |= DWC3_DSTS_LOWSPEED;
1623 break;
1624 case USB_SPEED_FULL:
1625 reg |= DWC3_DSTS_FULLSPEED1;
1626 break;
1627 case USB_SPEED_HIGH:
1628 reg |= DWC3_DSTS_HIGHSPEED;
1629 break;
1630 case USB_SPEED_SUPER: /* FALLTHROUGH */
1631 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1632 default:
1633 reg |= DWC3_DSTS_SUPERSPEED;
1634 }
1635 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001636 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1637
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001638 dwc->start_config_issued = false;
1639
Felipe Balbi72246da2011-08-19 18:10:58 +03001640 /* Start with SuperSpeed Default */
1641 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1642
1643 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001644 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1645 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001646 if (ret) {
1647 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001648 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +03001649 }
1650
1651 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001652 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1653 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001654 if (ret) {
1655 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001656 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03001657 }
1658
1659 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001660 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001661 dwc3_ep0_out_start(dwc);
1662
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001663 dwc3_gadget_enable_irq(dwc);
1664
Felipe Balbi72246da2011-08-19 18:10:58 +03001665 spin_unlock_irqrestore(&dwc->lock, flags);
1666
1667 return 0;
1668
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001669err3:
Felipe Balbi72246da2011-08-19 18:10:58 +03001670 __dwc3_gadget_ep_disable(dwc->eps[0]);
1671
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001672err2:
Felipe Balbicdcedd62013-07-15 12:36:35 +03001673 dwc->gadget_driver = NULL;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001674
1675err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 spin_unlock_irqrestore(&dwc->lock, flags);
1677
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001678 free_irq(irq, dwc);
1679
1680err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001681 return ret;
1682}
1683
Felipe Balbi22835b82014-10-17 12:05:12 -05001684static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001685{
1686 struct dwc3 *dwc = gadget_to_dwc(g);
1687 unsigned long flags;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001688 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001689
1690 spin_lock_irqsave(&dwc->lock, flags);
1691
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001692 dwc3_gadget_disable_irq(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001693 __dwc3_gadget_ep_disable(dwc->eps[0]);
1694 __dwc3_gadget_ep_disable(dwc->eps[1]);
1695
1696 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001697
1698 spin_unlock_irqrestore(&dwc->lock, flags);
1699
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001700 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1701 free_irq(irq, dwc);
1702
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 return 0;
1704}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001705
Felipe Balbi72246da2011-08-19 18:10:58 +03001706static const struct usb_gadget_ops dwc3_gadget_ops = {
1707 .get_frame = dwc3_gadget_get_frame,
1708 .wakeup = dwc3_gadget_wakeup,
1709 .set_selfpowered = dwc3_gadget_set_selfpowered,
1710 .pullup = dwc3_gadget_pullup,
1711 .udc_start = dwc3_gadget_start,
1712 .udc_stop = dwc3_gadget_stop,
1713};
1714
1715/* -------------------------------------------------------------------------- */
1716
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001717static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1718 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001719{
1720 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001721 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001722
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001723 for (i = 0; i < num; i++) {
1724 u8 epnum = (i << 1) | (!!direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001725
Felipe Balbi72246da2011-08-19 18:10:58 +03001726 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001727 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001728 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001729
1730 dep->dwc = dwc;
1731 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001732 dep->direction = !!direction;
Felipe Balbi72246da2011-08-19 18:10:58 +03001733 dwc->eps[epnum] = dep;
1734
1735 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1736 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001737
Felipe Balbi72246da2011-08-19 18:10:58 +03001738 dep->endpoint.name = dep->name;
Felipe Balbi72246da2011-08-19 18:10:58 +03001739
Felipe Balbi73815282015-01-27 13:48:14 -06001740 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001741
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001743 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301744 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1746 if (!epnum)
1747 dwc->gadget.ep0 = &dep->endpoint;
1748 } else {
1749 int ret;
1750
Robert Baldygae117e742013-12-13 12:23:38 +01001751 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001752 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001753 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1754 list_add_tail(&dep->endpoint.ep_list,
1755 &dwc->gadget.ep_list);
1756
1757 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001758 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001760 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001761
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001762 if (epnum == 0 || epnum == 1) {
1763 dep->endpoint.caps.type_control = true;
1764 } else {
1765 dep->endpoint.caps.type_iso = true;
1766 dep->endpoint.caps.type_bulk = true;
1767 dep->endpoint.caps.type_int = true;
1768 }
1769
1770 dep->endpoint.caps.dir_in = !!direction;
1771 dep->endpoint.caps.dir_out = !direction;
1772
Felipe Balbi72246da2011-08-19 18:10:58 +03001773 INIT_LIST_HEAD(&dep->request_list);
1774 INIT_LIST_HEAD(&dep->req_queued);
1775 }
1776
1777 return 0;
1778}
1779
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001780static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1781{
1782 int ret;
1783
1784 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1785
1786 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1787 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001788 dwc3_trace(trace_dwc3_gadget,
1789 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001790 return ret;
1791 }
1792
1793 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1794 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001795 dwc3_trace(trace_dwc3_gadget,
1796 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001797 return ret;
1798 }
1799
1800 return 0;
1801}
1802
Felipe Balbi72246da2011-08-19 18:10:58 +03001803static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1804{
1805 struct dwc3_ep *dep;
1806 u8 epnum;
1807
1808 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1809 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001810 if (!dep)
1811 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301812 /*
1813 * Physical endpoints 0 and 1 are special; they form the
1814 * bi-directional USB endpoint 0.
1815 *
1816 * For those two physical endpoints, we don't allocate a TRB
1817 * pool nor do we add them the endpoints list. Due to that, we
1818 * shouldn't do these two operations otherwise we would end up
1819 * with all sorts of bugs when removing dwc3.ko.
1820 */
1821 if (epnum != 0 && epnum != 1) {
1822 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001823 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301824 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001825
1826 kfree(dep);
1827 }
1828}
1829
Felipe Balbi72246da2011-08-19 18:10:58 +03001830/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001831
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301832static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1833 struct dwc3_request *req, struct dwc3_trb *trb,
1834 const struct dwc3_event_depevt *event, int status)
1835{
1836 unsigned int count;
1837 unsigned int s_pkt = 0;
1838 unsigned int trb_status;
1839
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001840 trace_dwc3_complete_trb(dep, trb);
1841
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301842 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1843 /*
1844 * We continue despite the error. There is not much we
1845 * can do. If we don't clean it up we loop forever. If
1846 * we skip the TRB then it gets overwritten after a
1847 * while since we use them in a ring buffer. A BUG()
1848 * would help. Lets hope that if this occurs, someone
1849 * fixes the root cause instead of looking away :)
1850 */
1851 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1852 dep->name, trb);
1853 count = trb->size & DWC3_TRB_SIZE_MASK;
1854
1855 if (dep->direction) {
1856 if (count) {
1857 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1858 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001859 dwc3_trace(trace_dwc3_gadget,
1860 "%s: incomplete IN transfer\n",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301861 dep->name);
1862 /*
1863 * If missed isoc occurred and there is
1864 * no request queued then issue END
1865 * TRANSFER, so that core generates
1866 * next xfernotready and we will issue
1867 * a fresh START TRANSFER.
1868 * If there are still queued request
1869 * then wait, do not issue either END
1870 * or UPDATE TRANSFER, just attach next
1871 * request in request_list during
1872 * giveback.If any future queued request
1873 * is successfully transferred then we
1874 * will issue UPDATE TRANSFER for all
1875 * request in the request_list.
1876 */
1877 dep->flags |= DWC3_EP_MISSED_ISOC;
1878 } else {
1879 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1880 dep->name);
1881 status = -ECONNRESET;
1882 }
1883 } else {
1884 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1885 }
1886 } else {
1887 if (count && (event->status & DEPEVT_STATUS_SHORT))
1888 s_pkt = 1;
1889 }
1890
1891 /*
1892 * We assume here we will always receive the entire data block
1893 * which we should receive. Meaning, if we program RX to
1894 * receive 4K but we receive only 2K, we assume that's all we
1895 * should receive and we simply bounce the request back to the
1896 * gadget driver for further processing.
1897 */
1898 req->request.actual += req->request.length - count;
1899 if (s_pkt)
1900 return 1;
1901 if ((event->status & DEPEVT_STATUS_LST) &&
1902 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1903 DWC3_TRB_CTRL_HWO)))
1904 return 1;
1905 if ((event->status & DEPEVT_STATUS_IOC) &&
1906 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1907 return 1;
1908 return 0;
1909}
1910
Felipe Balbi72246da2011-08-19 18:10:58 +03001911static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1912 const struct dwc3_event_depevt *event, int status)
1913{
1914 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001915 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301916 unsigned int slot;
1917 unsigned int i;
1918 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001919
1920 do {
Ville Syrjäläd115d702015-08-31 19:48:28 +03001921 req = next_request(&dep->req_queued);
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001922 if (WARN_ON_ONCE(!req))
Ville Syrjäläd115d702015-08-31 19:48:28 +03001923 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001924
Ville Syrjäläd115d702015-08-31 19:48:28 +03001925 i = 0;
1926 do {
1927 slot = req->start_slot + i;
1928 if ((slot == DWC3_TRB_NUM - 1) &&
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301929 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Ville Syrjäläd115d702015-08-31 19:48:28 +03001930 slot++;
1931 slot %= DWC3_TRB_NUM;
1932 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03001933
Ville Syrjäläd115d702015-08-31 19:48:28 +03001934 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1935 event, status);
1936 if (ret)
1937 break;
1938 } while (++i < req->request.num_mapped_sgs);
1939
1940 dwc3_gadget_giveback(dep, req, status);
1941
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301942 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001943 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03001944 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001945
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301946 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1947 list_empty(&dep->req_queued)) {
1948 if (list_empty(&dep->request_list)) {
1949 /*
1950 * If there is no entry in request list then do
1951 * not issue END TRANSFER now. Just set PENDING
1952 * flag, so that END TRANSFER is issued when an
1953 * entry is added into request list.
1954 */
1955 dep->flags = DWC3_EP_PENDING_REQUEST;
1956 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001957 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301958 dep->flags = DWC3_EP_ENABLED;
1959 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301960 return 1;
1961 }
1962
Felipe Balbi72246da2011-08-19 18:10:58 +03001963 return 1;
1964}
1965
1966static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09001967 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001968{
1969 unsigned status = 0;
1970 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05001971 u32 is_xfer_complete;
1972
1973 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001974
1975 if (event->status & DEPEVT_STATUS_BUSERR)
1976 status = -ECONNRESET;
1977
Paul Zimmerman1d046792012-02-15 18:56:56 -08001978 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbie18b7972015-05-29 10:06:38 -05001979 if (clean_busy && (is_xfer_complete ||
1980 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03001981 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001982
1983 /*
1984 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1985 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1986 */
1987 if (dwc->revision < DWC3_REVISION_183A) {
1988 u32 reg;
1989 int i;
1990
1991 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001992 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001993
1994 if (!(dep->flags & DWC3_EP_ENABLED))
1995 continue;
1996
1997 if (!list_empty(&dep->req_queued))
1998 return;
1999 }
2000
2001 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2002 reg |= dwc->u1u2;
2003 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2004
2005 dwc->u1u2 = 0;
2006 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002007
Felipe Balbie6e709b2015-09-28 15:16:56 -05002008 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002009 int ret;
2010
Felipe Balbie6e709b2015-09-28 15:16:56 -05002011 ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002012 if (!ret || ret == -EBUSY)
2013 return;
2014 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002015}
2016
Felipe Balbi72246da2011-08-19 18:10:58 +03002017static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2018 const struct dwc3_event_depevt *event)
2019{
2020 struct dwc3_ep *dep;
2021 u8 epnum = event->endpoint_number;
2022
2023 dep = dwc->eps[epnum];
2024
Felipe Balbi3336abb2012-06-06 09:19:35 +03002025 if (!(dep->flags & DWC3_EP_ENABLED))
2026 return;
2027
Felipe Balbi72246da2011-08-19 18:10:58 +03002028 if (epnum == 0 || epnum == 1) {
2029 dwc3_ep0_interrupt(dwc, event);
2030 return;
2031 }
2032
2033 switch (event->endpoint_event) {
2034 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002035 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002036
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002037 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002038 dwc3_trace(trace_dwc3_gadget,
2039 "%s is an Isochronous endpoint\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03002040 dep->name);
2041 return;
2042 }
2043
Jingoo Han029d97f2014-07-04 15:00:51 +09002044 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002045 break;
2046 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002047 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002048 break;
2049 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002050 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002051 dwc3_gadget_start_isoc(dwc, dep, event);
2052 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002053 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002054 int ret;
2055
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002056 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2057
Felipe Balbi73815282015-01-27 13:48:14 -06002058 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002059 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002060 : "Transfer Not Active");
2061
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002062 ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
Felipe Balbi72246da2011-08-19 18:10:58 +03002063 if (!ret || ret == -EBUSY)
2064 return;
2065
Felipe Balbiec5e7952015-11-16 16:04:13 -06002066 dwc3_trace(trace_dwc3_gadget,
2067 "%s: failed to kick transfers\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03002068 dep->name);
2069 }
2070
2071 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002072 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002073 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002074 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2075 dep->name);
2076 return;
2077 }
2078
2079 switch (event->status) {
2080 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002081 dwc3_trace(trace_dwc3_gadget,
2082 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002083 event->parameters);
2084
2085 break;
2086 case DEPEVT_STREAMEVT_NOTFOUND:
2087 /* FALLTHROUGH */
2088 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002089 dwc3_trace(trace_dwc3_gadget,
2090 "unable to find suitable stream\n");
Felipe Balbi879631a2011-09-30 10:58:47 +03002091 }
2092 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002093 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002094 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002095 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002096 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002097 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002098 break;
2099 }
2100}
2101
2102static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2103{
2104 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2105 spin_unlock(&dwc->lock);
2106 dwc->gadget_driver->disconnect(&dwc->gadget);
2107 spin_lock(&dwc->lock);
2108 }
2109}
2110
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002111static void dwc3_suspend_gadget(struct dwc3 *dwc)
2112{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002113 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002114 spin_unlock(&dwc->lock);
2115 dwc->gadget_driver->suspend(&dwc->gadget);
2116 spin_lock(&dwc->lock);
2117 }
2118}
2119
2120static void dwc3_resume_gadget(struct dwc3 *dwc)
2121{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002122 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002123 spin_unlock(&dwc->lock);
2124 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002125 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002126 }
2127}
2128
2129static void dwc3_reset_gadget(struct dwc3 *dwc)
2130{
2131 if (!dwc->gadget_driver)
2132 return;
2133
2134 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2135 spin_unlock(&dwc->lock);
2136 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002137 spin_lock(&dwc->lock);
2138 }
2139}
2140
Paul Zimmermanb992e682012-04-27 14:17:35 +03002141static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002142{
2143 struct dwc3_ep *dep;
2144 struct dwc3_gadget_ep_cmd_params params;
2145 u32 cmd;
2146 int ret;
2147
2148 dep = dwc->eps[epnum];
2149
Felipe Balbib4996a82012-06-06 12:04:13 +03002150 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302151 return;
2152
Pratyush Anand57911502012-07-06 15:19:10 +05302153 /*
2154 * NOTICE: We are violating what the Databook says about the
2155 * EndTransfer command. Ideally we would _always_ wait for the
2156 * EndTransfer Command Completion IRQ, but that's causing too
2157 * much trouble synchronizing between us and gadget driver.
2158 *
2159 * We have discussed this with the IP Provider and it was
2160 * suggested to giveback all requests here, but give HW some
2161 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002162 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302163 *
2164 * Note also that a similar handling was tested by Synopsys
2165 * (thanks a lot Paul) and nothing bad has come out of it.
2166 * In short, what we're doing is:
2167 *
2168 * - Issue EndTransfer WITH CMDIOC bit set
2169 * - Wait 100us
2170 */
2171
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302172 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002173 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2174 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002175 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302176 memset(&params, 0, sizeof(params));
2177 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2178 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002179 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002180 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302181 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002182}
2183
2184static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2185{
2186 u32 epnum;
2187
2188 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2189 struct dwc3_ep *dep;
2190
2191 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002192 if (!dep)
2193 continue;
2194
Felipe Balbi72246da2011-08-19 18:10:58 +03002195 if (!(dep->flags & DWC3_EP_ENABLED))
2196 continue;
2197
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002198 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002199 }
2200}
2201
2202static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2203{
2204 u32 epnum;
2205
2206 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2207 struct dwc3_ep *dep;
2208 struct dwc3_gadget_ep_cmd_params params;
2209 int ret;
2210
2211 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002212 if (!dep)
2213 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002214
2215 if (!(dep->flags & DWC3_EP_STALL))
2216 continue;
2217
2218 dep->flags &= ~DWC3_EP_STALL;
2219
2220 memset(&params, 0, sizeof(params));
2221 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2222 DWC3_DEPCMD_CLEARSTALL, &params);
2223 WARN_ON_ONCE(ret);
2224 }
2225}
2226
2227static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2228{
Felipe Balbic4430a22012-05-24 10:30:01 +03002229 int reg;
2230
Felipe Balbi72246da2011-08-19 18:10:58 +03002231 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2232 reg &= ~DWC3_DCTL_INITU1ENA;
2233 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2234
2235 reg &= ~DWC3_DCTL_INITU2ENA;
2236 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002237
Felipe Balbi72246da2011-08-19 18:10:58 +03002238 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002239 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002240
2241 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002242 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002243 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbi72246da2011-08-19 18:10:58 +03002244}
2245
Felipe Balbi72246da2011-08-19 18:10:58 +03002246static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2247{
2248 u32 reg;
2249
Felipe Balbidf62df52011-10-14 15:11:49 +03002250 /*
2251 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2252 * would cause a missing Disconnect Event if there's a
2253 * pending Setup Packet in the FIFO.
2254 *
2255 * There's no suggested workaround on the official Bug
2256 * report, which states that "unless the driver/application
2257 * is doing any special handling of a disconnect event,
2258 * there is no functional issue".
2259 *
2260 * Unfortunately, it turns out that we _do_ some special
2261 * handling of a disconnect event, namely complete all
2262 * pending transfers, notify gadget driver of the
2263 * disconnection, and so on.
2264 *
2265 * Our suggested workaround is to follow the Disconnect
2266 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002267 * flag. Such flag gets set whenever we have a SETUP_PENDING
2268 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002269 * same endpoint.
2270 *
2271 * Refers to:
2272 *
2273 * STAR#9000466709: RTL: Device : Disconnect event not
2274 * generated if setup packet pending in FIFO
2275 */
2276 if (dwc->revision < DWC3_REVISION_188A) {
2277 if (dwc->setup_packet_pending)
2278 dwc3_gadget_disconnect_interrupt(dwc);
2279 }
2280
Felipe Balbi8e744752014-11-06 14:27:53 +08002281 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002282
2283 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2284 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2285 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002286 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002287
2288 dwc3_stop_active_transfers(dwc);
2289 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002290 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002291
2292 /* Reset device address to zero */
2293 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2294 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2295 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002296}
2297
2298static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2299{
2300 u32 reg;
2301 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2302
2303 /*
2304 * We change the clock only at SS but I dunno why I would want to do
2305 * this. Maybe it becomes part of the power saving plan.
2306 */
2307
2308 if (speed != DWC3_DSTS_SUPERSPEED)
2309 return;
2310
2311 /*
2312 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2313 * each time on Connect Done.
2314 */
2315 if (!usb30_clock)
2316 return;
2317
2318 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2319 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2320 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2321}
2322
Felipe Balbi72246da2011-08-19 18:10:58 +03002323static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2324{
Felipe Balbi72246da2011-08-19 18:10:58 +03002325 struct dwc3_ep *dep;
2326 int ret;
2327 u32 reg;
2328 u8 speed;
2329
Felipe Balbi72246da2011-08-19 18:10:58 +03002330 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2331 speed = reg & DWC3_DSTS_CONNECTSPD;
2332 dwc->speed = speed;
2333
2334 dwc3_update_ram_clk_sel(dwc, speed);
2335
2336 switch (speed) {
2337 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002338 /*
2339 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2340 * would cause a missing USB3 Reset event.
2341 *
2342 * In such situations, we should force a USB3 Reset
2343 * event by calling our dwc3_gadget_reset_interrupt()
2344 * routine.
2345 *
2346 * Refers to:
2347 *
2348 * STAR#9000483510: RTL: SS : USB3 reset event may
2349 * not be generated always when the link enters poll
2350 */
2351 if (dwc->revision < DWC3_REVISION_190A)
2352 dwc3_gadget_reset_interrupt(dwc);
2353
Felipe Balbi72246da2011-08-19 18:10:58 +03002354 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2355 dwc->gadget.ep0->maxpacket = 512;
2356 dwc->gadget.speed = USB_SPEED_SUPER;
2357 break;
2358 case DWC3_DCFG_HIGHSPEED:
2359 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2360 dwc->gadget.ep0->maxpacket = 64;
2361 dwc->gadget.speed = USB_SPEED_HIGH;
2362 break;
2363 case DWC3_DCFG_FULLSPEED2:
2364 case DWC3_DCFG_FULLSPEED1:
2365 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2366 dwc->gadget.ep0->maxpacket = 64;
2367 dwc->gadget.speed = USB_SPEED_FULL;
2368 break;
2369 case DWC3_DCFG_LOWSPEED:
2370 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2371 dwc->gadget.ep0->maxpacket = 8;
2372 dwc->gadget.speed = USB_SPEED_LOW;
2373 break;
2374 }
2375
Pratyush Anand2b758352013-01-14 15:59:31 +05302376 /* Enable USB2 LPM Capability */
2377
2378 if ((dwc->revision > DWC3_REVISION_194A)
2379 && (speed != DWC3_DCFG_SUPERSPEED)) {
2380 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2381 reg |= DWC3_DCFG_LPM_CAP;
2382 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2383
2384 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2385 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2386
Huang Rui460d0982014-10-31 11:11:18 +08002387 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302388
Huang Rui80caf7d2014-10-28 19:54:26 +08002389 /*
2390 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2391 * DCFG.LPMCap is set, core responses with an ACK and the
2392 * BESL value in the LPM token is less than or equal to LPM
2393 * NYET threshold.
2394 */
2395 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2396 && dwc->has_lpm_erratum,
2397 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2398
2399 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2400 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2401
Pratyush Anand2b758352013-01-14 15:59:31 +05302402 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002403 } else {
2404 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2405 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302407 }
2408
Felipe Balbi72246da2011-08-19 18:10:58 +03002409 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002410 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2411 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002412 if (ret) {
2413 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2414 return;
2415 }
2416
2417 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002418 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2419 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002420 if (ret) {
2421 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2422 return;
2423 }
2424
2425 /*
2426 * Configure PHY via GUSB3PIPECTLn if required.
2427 *
2428 * Update GTXFIFOSIZn
2429 *
2430 * In both cases reset values should be sufficient.
2431 */
2432}
2433
2434static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2435{
Felipe Balbi72246da2011-08-19 18:10:58 +03002436 /*
2437 * TODO take core out of low power mode when that's
2438 * implemented.
2439 */
2440
2441 dwc->gadget_driver->resume(&dwc->gadget);
2442}
2443
2444static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2445 unsigned int evtinfo)
2446{
Felipe Balbifae2b902011-10-14 13:00:30 +03002447 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002448 unsigned int pwropt;
2449
2450 /*
2451 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2452 * Hibernation mode enabled which would show up when device detects
2453 * host-initiated U3 exit.
2454 *
2455 * In that case, device will generate a Link State Change Interrupt
2456 * from U3 to RESUME which is only necessary if Hibernation is
2457 * configured in.
2458 *
2459 * There are no functional changes due to such spurious event and we
2460 * just need to ignore it.
2461 *
2462 * Refers to:
2463 *
2464 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2465 * operational mode
2466 */
2467 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2468 if ((dwc->revision < DWC3_REVISION_250A) &&
2469 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2470 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2471 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002472 dwc3_trace(trace_dwc3_gadget,
2473 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002474 return;
2475 }
2476 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002477
2478 /*
2479 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2480 * on the link partner, the USB session might do multiple entry/exit
2481 * of low power states before a transfer takes place.
2482 *
2483 * Due to this problem, we might experience lower throughput. The
2484 * suggested workaround is to disable DCTL[12:9] bits if we're
2485 * transitioning from U1/U2 to U0 and enable those bits again
2486 * after a transfer completes and there are no pending transfers
2487 * on any of the enabled endpoints.
2488 *
2489 * This is the first half of that workaround.
2490 *
2491 * Refers to:
2492 *
2493 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2494 * core send LGO_Ux entering U0
2495 */
2496 if (dwc->revision < DWC3_REVISION_183A) {
2497 if (next == DWC3_LINK_STATE_U0) {
2498 u32 u1u2;
2499 u32 reg;
2500
2501 switch (dwc->link_state) {
2502 case DWC3_LINK_STATE_U1:
2503 case DWC3_LINK_STATE_U2:
2504 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2505 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2506 | DWC3_DCTL_ACCEPTU2ENA
2507 | DWC3_DCTL_INITU1ENA
2508 | DWC3_DCTL_ACCEPTU1ENA);
2509
2510 if (!dwc->u1u2)
2511 dwc->u1u2 = reg & u1u2;
2512
2513 reg &= ~u1u2;
2514
2515 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2516 break;
2517 default:
2518 /* do nothing */
2519 break;
2520 }
2521 }
2522 }
2523
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002524 switch (next) {
2525 case DWC3_LINK_STATE_U1:
2526 if (dwc->speed == USB_SPEED_SUPER)
2527 dwc3_suspend_gadget(dwc);
2528 break;
2529 case DWC3_LINK_STATE_U2:
2530 case DWC3_LINK_STATE_U3:
2531 dwc3_suspend_gadget(dwc);
2532 break;
2533 case DWC3_LINK_STATE_RESUME:
2534 dwc3_resume_gadget(dwc);
2535 break;
2536 default:
2537 /* do nothing */
2538 break;
2539 }
2540
Felipe Balbie57ebc12014-04-22 13:20:12 -05002541 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002542}
2543
Felipe Balbie1dadd32014-02-25 14:47:54 -06002544static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2545 unsigned int evtinfo)
2546{
2547 unsigned int is_ss = evtinfo & BIT(4);
2548
2549 /**
2550 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2551 * have a known issue which can cause USB CV TD.9.23 to fail
2552 * randomly.
2553 *
2554 * Because of this issue, core could generate bogus hibernation
2555 * events which SW needs to ignore.
2556 *
2557 * Refers to:
2558 *
2559 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2560 * Device Fallback from SuperSpeed
2561 */
2562 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2563 return;
2564
2565 /* enter hibernation here */
2566}
2567
Felipe Balbi72246da2011-08-19 18:10:58 +03002568static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2569 const struct dwc3_event_devt *event)
2570{
2571 switch (event->type) {
2572 case DWC3_DEVICE_EVENT_DISCONNECT:
2573 dwc3_gadget_disconnect_interrupt(dwc);
2574 break;
2575 case DWC3_DEVICE_EVENT_RESET:
2576 dwc3_gadget_reset_interrupt(dwc);
2577 break;
2578 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2579 dwc3_gadget_conndone_interrupt(dwc);
2580 break;
2581 case DWC3_DEVICE_EVENT_WAKEUP:
2582 dwc3_gadget_wakeup_interrupt(dwc);
2583 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002584 case DWC3_DEVICE_EVENT_HIBER_REQ:
2585 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2586 "unexpected hibernation event\n"))
2587 break;
2588
2589 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2590 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002591 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2592 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2593 break;
2594 case DWC3_DEVICE_EVENT_EOPF:
Felipe Balbi73815282015-01-27 13:48:14 -06002595 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002596 break;
2597 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002598 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002599 break;
2600 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002601 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002602 break;
2603 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002604 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002605 break;
2606 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002607 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002608 break;
2609 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002610 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002611 }
2612}
2613
2614static void dwc3_process_event_entry(struct dwc3 *dwc,
2615 const union dwc3_event *event)
2616{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002617 trace_dwc3_event(event->raw);
2618
Felipe Balbi72246da2011-08-19 18:10:58 +03002619 /* Endpoint IRQ, handle it and return early */
2620 if (event->type.is_devspec == 0) {
2621 /* depevt */
2622 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2623 }
2624
2625 switch (event->type.type) {
2626 case DWC3_EVENT_TYPE_DEV:
2627 dwc3_gadget_interrupt(dwc, &event->devt);
2628 break;
2629 /* REVISIT what to do with Carkit and I2C events ? */
2630 default:
2631 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2632 }
2633}
2634
Felipe Balbif42f2442013-06-12 21:25:08 +03002635static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2636{
2637 struct dwc3_event_buffer *evt;
2638 irqreturn_t ret = IRQ_NONE;
2639 int left;
2640 u32 reg;
2641
2642 evt = dwc->ev_buffs[buf];
2643 left = evt->count;
2644
2645 if (!(evt->flags & DWC3_EVENT_PENDING))
2646 return IRQ_NONE;
2647
2648 while (left > 0) {
2649 union dwc3_event event;
2650
2651 event.raw = *(u32 *) (evt->buf + evt->lpos);
2652
2653 dwc3_process_event_entry(dwc, &event);
2654
2655 /*
2656 * FIXME we wrap around correctly to the next entry as
2657 * almost all entries are 4 bytes in size. There is one
2658 * entry which has 12 bytes which is a regular entry
2659 * followed by 8 bytes data. ATM I don't know how
2660 * things are organized if we get next to the a
2661 * boundary so I worry about that once we try to handle
2662 * that.
2663 */
2664 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2665 left -= 4;
2666
2667 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2668 }
2669
2670 evt->count = 0;
2671 evt->flags &= ~DWC3_EVENT_PENDING;
2672 ret = IRQ_HANDLED;
2673
2674 /* Unmask interrupt */
2675 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2676 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2677 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2678
2679 return ret;
2680}
2681
Felipe Balbib15a7622011-06-30 16:57:15 +03002682static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2683{
2684 struct dwc3 *dwc = _dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002685 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002686 irqreturn_t ret = IRQ_NONE;
2687 int i;
2688
Felipe Balbie5f68b42015-10-12 13:25:44 -05002689 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002690
Felipe Balbif42f2442013-06-12 21:25:08 +03002691 for (i = 0; i < dwc->num_event_buffers; i++)
2692 ret |= dwc3_process_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002693
Felipe Balbie5f68b42015-10-12 13:25:44 -05002694 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002695
2696 return ret;
2697}
2698
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002699static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
Felipe Balbi72246da2011-08-19 18:10:58 +03002700{
2701 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002702 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002703 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002704
Felipe Balbib15a7622011-06-30 16:57:15 +03002705 evt = dwc->ev_buffs[buf];
2706
Felipe Balbi72246da2011-08-19 18:10:58 +03002707 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2708 count &= DWC3_GEVNTCOUNT_MASK;
2709 if (!count)
2710 return IRQ_NONE;
2711
Felipe Balbib15a7622011-06-30 16:57:15 +03002712 evt->count = count;
2713 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002714
Felipe Balbie8adfc32013-06-12 21:11:14 +03002715 /* Mask interrupt */
2716 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2717 reg |= DWC3_GEVNTSIZ_INTMASK;
2718 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2719
Felipe Balbib15a7622011-06-30 16:57:15 +03002720 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002721}
2722
2723static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2724{
2725 struct dwc3 *dwc = _dwc;
2726 int i;
2727 irqreturn_t ret = IRQ_NONE;
2728
Felipe Balbi9f622b22011-10-12 10:31:04 +03002729 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002730 irqreturn_t status;
2731
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002732 status = dwc3_check_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002733 if (status == IRQ_WAKE_THREAD)
Felipe Balbi72246da2011-08-19 18:10:58 +03002734 ret = status;
2735 }
2736
Felipe Balbi72246da2011-08-19 18:10:58 +03002737 return ret;
2738}
2739
2740/**
2741 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002742 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002743 *
2744 * Returns 0 on success otherwise negative errno.
2745 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002746int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002747{
Felipe Balbi72246da2011-08-19 18:10:58 +03002748 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002749
2750 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2751 &dwc->ctrl_req_addr, GFP_KERNEL);
2752 if (!dwc->ctrl_req) {
2753 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2754 ret = -ENOMEM;
2755 goto err0;
2756 }
2757
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302758 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002759 &dwc->ep0_trb_addr, GFP_KERNEL);
2760 if (!dwc->ep0_trb) {
2761 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2762 ret = -ENOMEM;
2763 goto err1;
2764 }
2765
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002766 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002767 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002768 ret = -ENOMEM;
2769 goto err2;
2770 }
2771
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002772 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002773 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2774 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002775 if (!dwc->ep0_bounce) {
2776 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2777 ret = -ENOMEM;
2778 goto err3;
2779 }
2780
Felipe Balbi04c03d12015-12-02 10:06:45 -06002781 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2782 if (!dwc->zlp_buf) {
2783 ret = -ENOMEM;
2784 goto err4;
2785 }
2786
Felipe Balbi72246da2011-08-19 18:10:58 +03002787 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002788 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002789 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002790 dwc->gadget.name = "dwc3-gadget";
2791
2792 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002793 * FIXME We might be setting max_speed to <SUPER, however versions
2794 * <2.20a of dwc3 have an issue with metastability (documented
2795 * elsewhere in this driver) which tells us we can't set max speed to
2796 * anything lower than SUPER.
2797 *
2798 * Because gadget.max_speed is only used by composite.c and function
2799 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2800 * to happen so we avoid sending SuperSpeed Capability descriptor
2801 * together with our BOS descriptor as that could confuse host into
2802 * thinking we can handle super speed.
2803 *
2804 * Note that, in fact, we won't even support GetBOS requests when speed
2805 * is less than super speed because we don't have means, yet, to tell
2806 * composite.c that we are USB 2.0 + LPM ECN.
2807 */
2808 if (dwc->revision < DWC3_REVISION_220A)
2809 dwc3_trace(trace_dwc3_gadget,
2810 "Changing max_speed on rev %08x\n",
2811 dwc->revision);
2812
2813 dwc->gadget.max_speed = dwc->maximum_speed;
2814
2815 /*
David Cohena4b9d942013-12-09 15:55:38 -08002816 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2817 * on ep out.
2818 */
2819 dwc->gadget.quirk_ep_out_aligned_size = true;
2820
2821 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002822 * REVISIT: Here we should clear all pending IRQs to be
2823 * sure we're starting from a well known location.
2824 */
2825
2826 ret = dwc3_gadget_init_endpoints(dwc);
2827 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002828 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002829
Felipe Balbi72246da2011-08-19 18:10:58 +03002830 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2831 if (ret) {
2832 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002833 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002834 }
2835
2836 return 0;
2837
Felipe Balbi04c03d12015-12-02 10:06:45 -06002838err5:
2839 kfree(dwc->zlp_buf);
2840
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002841err4:
David Cohene1f80462013-09-11 17:42:47 -07002842 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002843 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2844 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002845
Felipe Balbi72246da2011-08-19 18:10:58 +03002846err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002847 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002848
2849err2:
2850 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2851 dwc->ep0_trb, dwc->ep0_trb_addr);
2852
2853err1:
2854 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2855 dwc->ctrl_req, dwc->ctrl_req_addr);
2856
2857err0:
2858 return ret;
2859}
2860
Felipe Balbi7415f172012-04-30 14:56:33 +03002861/* -------------------------------------------------------------------------- */
2862
Felipe Balbi72246da2011-08-19 18:10:58 +03002863void dwc3_gadget_exit(struct dwc3 *dwc)
2864{
Felipe Balbi72246da2011-08-19 18:10:58 +03002865 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002866
Felipe Balbi72246da2011-08-19 18:10:58 +03002867 dwc3_gadget_free_endpoints(dwc);
2868
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002869 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2870 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002871
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002872 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06002873 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002874
2875 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2876 dwc->ep0_trb, dwc->ep0_trb_addr);
2877
2878 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2879 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002880}
Felipe Balbi7415f172012-04-30 14:56:33 +03002881
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002882int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03002883{
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002884 if (dwc->pullups_connected) {
Felipe Balbi7415f172012-04-30 14:56:33 +03002885 dwc3_gadget_disable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002886 dwc3_gadget_run_stop(dwc, true, true);
2887 }
Felipe Balbi7415f172012-04-30 14:56:33 +03002888
Felipe Balbi7415f172012-04-30 14:56:33 +03002889 __dwc3_gadget_ep_disable(dwc->eps[0]);
2890 __dwc3_gadget_ep_disable(dwc->eps[1]);
2891
2892 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2893
2894 return 0;
2895}
2896
2897int dwc3_gadget_resume(struct dwc3 *dwc)
2898{
2899 struct dwc3_ep *dep;
2900 int ret;
2901
2902 /* Start with SuperSpeed Default */
2903 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2904
2905 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002906 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2907 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002908 if (ret)
2909 goto err0;
2910
2911 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002912 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2913 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002914 if (ret)
2915 goto err1;
2916
2917 /* begin to receive SETUP packets */
2918 dwc->ep0state = EP0_SETUP_PHASE;
2919 dwc3_ep0_out_start(dwc);
2920
2921 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2922
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002923 if (dwc->pullups_connected) {
2924 dwc3_gadget_enable_irq(dwc);
2925 dwc3_gadget_run_stop(dwc, true, false);
2926 }
2927
Felipe Balbi7415f172012-04-30 14:56:33 +03002928 return 0;
2929
2930err1:
2931 __dwc3_gadget_ep_disable(dwc->eps[0]);
2932
2933err0:
2934 return ret;
2935}