blob: 91a5852b44f3a8fe09d0815009ff54329b23c582 [file] [log] [blame]
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04001/*
2 * arch/arm/mach-orion5x/common.c
3 *
4 * Core functions for Marvell Orion 5x SoCs
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/platform_device.h>
Andrew Lunnee962722011-05-15 13:32:48 +020016#include <linux/dma-mapping.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040017#include <linux/serial_8250.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040018#include <linux/mv643xx_i2c.h>
19#include <linux/ata_platform.h>
Russell King764cbcc22011-11-05 10:13:41 +000020#include <linux/delay.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010021#include <linux/clk-provider.h>
Arnd Bergmann7b2fea12013-04-25 17:10:04 +020022#include <linux/cpu.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020023#include <net/dsa.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040024#include <asm/page.h>
25#include <asm/setup.h>
David Howells9f97da72012-03-28 18:30:01 +010026#include <asm/system_misc.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040027#include <asm/timex.h>
28#include <asm/mach/arch.h>
29#include <asm/mach/map.h>
30#include <asm/mach/time.h>
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020031#include <mach/bridge-regs.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/hardware.h>
33#include <mach/orion5x.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020034#include <linux/platform_data/mtd-orion_nand.h>
35#include <linux/platform_data/usb-ehci-orion.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020036#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020037#include <plat/common.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040038#include "common.h"
39
40/*****************************************************************************
41 * I/O Address Mapping
42 ****************************************************************************/
43static struct map_desc orion5x_io_desc[] __initdata = {
44 {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020045 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040046 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
47 .length = ORION5X_REGS_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020048 .type = MT_DEVICE,
49 }, {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020050 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040051 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
52 .length = ORION5X_PCIE_WA_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020053 .type = MT_DEVICE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040054 },
55};
56
57void __init orion5x_map_io(void)
58{
59 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
60}
61
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020062
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040063/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010064 * CLK tree
65 ****************************************************************************/
66static struct clk *tclk;
67
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +010068void __init clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010069{
70 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
71 orion5x_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020072
73 orion_clkdev_init(tclk);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010074}
75
76/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020077 * EHCI0
78 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020079void __init orion5x_ehci0_init(void)
80{
Andrew Lunn72053352012-02-08 15:52:47 +010081 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
82 EHCI_PHY_ORION);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020083}
84
85
86/*****************************************************************************
87 * EHCI1
88 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020089void __init orion5x_ehci1_init(void)
90{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010091 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020092}
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040093
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020094
95/*****************************************************************************
Andrew Lunn5c602552011-05-15 13:32:40 +020096 * GE00
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020097 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040098void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
99{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100100 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200101 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200102 IRQ_ORION5X_ETH_ERR,
103 MV643XX_TX_CSUM_DEFAULT_LIMIT);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400104}
105
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400106
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200107/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200108 * Ethernet switch
109 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200110void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
111{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200112 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200113}
114
115
116/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200117 * I2C
118 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200119void __init orion5x_i2c_init(void)
120{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200121 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
122
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200123}
124
125
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400126/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200127 * SATA
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400128 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400129void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
130{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100131 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400132}
133
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200134
135/*****************************************************************************
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200136 * SPI
137 ****************************************************************************/
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200138void __init orion5x_spi_init()
139{
Andrew Lunn4574b882012-04-06 17:17:26 +0200140 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200141}
142
143
144/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200145 * UART0
146 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200147void __init orion5x_uart0_init(void)
148{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200149 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100150 IRQ_ORION5X_UART0, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200151}
152
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200153/*****************************************************************************
154 * UART1
155 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200156void __init orion5x_uart1_init(void)
157{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200158 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100159 IRQ_ORION5X_UART1, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200160}
161
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400162/*****************************************************************************
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100163 * XOR engine
164 ****************************************************************************/
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100165void __init orion5x_xor_init(void)
166{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100167 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200168 ORION5X_XOR_PHYS_BASE + 0x200,
169 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100170}
171
Andrew Lunn44350062011-05-15 13:32:51 +0200172/*****************************************************************************
173 * Cryptographic Engines and Security Accelerator (CESA)
174 ****************************************************************************/
175static void __init orion5x_crypto_init(void)
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200176{
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300177 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
178 ORION_MBUS_SRAM_ATTR,
179 ORION5X_SRAM_PHYS_BASE,
180 ORION5X_SRAM_SIZE);
Andrew Lunn44350062011-05-15 13:32:51 +0200181 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
182 SZ_8K, IRQ_ORION5X_CESA);
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200183}
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100184
185/*****************************************************************************
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800186 * Watchdog
187 ****************************************************************************/
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800188void __init orion5x_wdt_init(void)
189{
Andrew Lunn4f04be62012-03-04 16:57:31 +0100190 orion_wdt_init();
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800191}
192
193
194/*****************************************************************************
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400195 * Time handling
196 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200197void __init orion5x_init_early(void)
198{
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100199 u32 rev, dev;
200 const char *mbus_soc_name;
201
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200202 orion_time_set_base(TIMER_VIRT_BASE);
Andrew Lunn84d5dfb2012-09-24 07:54:33 +0200203
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100204 /* Initialize the MBUS driver */
205 orion5x_pcie_id(&dev, &rev);
206 if (dev == MV88F5281_DEV_ID)
207 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
208 else if (dev == MV88F5182_DEV_ID)
209 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
210 else if (dev == MV88F5181_DEV_ID)
211 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
212 else if (dev == MV88F6183_DEV_ID)
213 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
214 else
215 mbus_soc_name = NULL;
216 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
217 ORION5X_BRIDGE_WINS_SZ,
218 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
219}
220
221void orion5x_setup_wins(void)
222{
223 /*
224 * The PCIe windows will no longer be statically allocated
225 * here once Orion5x is migrated to the pci-mvebu driver.
226 */
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300227 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
228 ORION_MBUS_PCIE_IO_ATTR,
229 ORION5X_PCIE_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100230 ORION5X_PCIE_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300231 ORION5X_PCIE_IO_BUS_BASE);
232 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
233 ORION_MBUS_PCIE_MEM_ATTR,
234 ORION5X_PCIE_MEM_PHYS_BASE,
235 ORION5X_PCIE_MEM_SIZE);
236 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
237 ORION_MBUS_PCI_IO_ATTR,
238 ORION5X_PCI_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100239 ORION5X_PCI_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300240 ORION5X_PCI_IO_BUS_BASE);
241 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
242 ORION_MBUS_PCI_MEM_ATTR,
243 ORION5X_PCI_MEM_PHYS_BASE,
244 ORION5X_PCI_MEM_SIZE);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200245}
246
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200247int orion5x_tclk;
248
249int __init orion5x_find_tclk(void)
250{
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200251 u32 dev, rev;
252
253 orion5x_pcie_id(&dev, &rev);
254 if (dev == MV88F6183_DEV_ID &&
255 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
256 return 133333333;
257
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200258 return 166666667;
259}
260
Stephen Warren6bb27d72012-11-08 12:40:59 -0700261void __init orion5x_timer_init(void)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400262{
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200263 orion5x_tclk = orion5x_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200264
265 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
266 IRQ_ORION5X_BRIDGE, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400267}
268
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200269
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400270/*****************************************************************************
271 * General
272 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400273/*
Lennert Buytenhekb46926b2008-04-25 16:31:32 -0400274 * Identify device ID and rev from PCIe configuration header space '0'.
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400275 */
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +0100276void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400277{
278 orion5x_pcie_id(dev, rev);
279
280 if (*dev == MV88F5281_DEV_ID) {
281 if (*rev == MV88F5281_REV_D2) {
282 *dev_name = "MV88F5281-D2";
283 } else if (*rev == MV88F5281_REV_D1) {
284 *dev_name = "MV88F5281-D1";
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200285 } else if (*rev == MV88F5281_REV_D0) {
286 *dev_name = "MV88F5281-D0";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400287 } else {
288 *dev_name = "MV88F5281-Rev-Unsupported";
289 }
290 } else if (*dev == MV88F5182_DEV_ID) {
291 if (*rev == MV88F5182_REV_A2) {
292 *dev_name = "MV88F5182-A2";
293 } else {
294 *dev_name = "MV88F5182-Rev-Unsupported";
295 }
296 } else if (*dev == MV88F5181_DEV_ID) {
297 if (*rev == MV88F5181_REV_B1) {
298 *dev_name = "MV88F5181-Rev-B1";
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200299 } else if (*rev == MV88F5181L_REV_A1) {
300 *dev_name = "MV88F5181L-Rev-A1";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400301 } else {
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200302 *dev_name = "MV88F5181(L)-Rev-Unsupported";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400303 }
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200304 } else if (*dev == MV88F6183_DEV_ID) {
305 if (*rev == MV88F6183_REV_B0) {
306 *dev_name = "MV88F6183-Rev-B0";
307 } else {
308 *dev_name = "MV88F6183-Rev-Unsupported";
309 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400310 } else {
311 *dev_name = "Device-Unknown";
312 }
313}
314
315void __init orion5x_init(void)
316{
317 char *dev_name;
318 u32 dev, rev;
319
320 orion5x_id(&dev, &rev, &dev_name);
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200321 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
322
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400323 /*
324 * Setup Orion address map
325 */
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100326 orion5x_setup_wins();
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200327
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100328 /* Setup root of clk tree */
329 clk_init();
330
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200331 /*
332 * Don't issue "Wait for Interrupt" instruction if we are
333 * running on D0 5281 silicon.
334 */
335 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
336 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100337 cpu_idle_poll_ctrl(true);
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200338 }
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800339
340 /*
Nicolas Pitre3fade492009-06-11 22:27:20 +0200341 * The 5082/5181l/5182/6082/6082l/6183 have crypto
342 * while 5180n/5181/5281 don't have crypto.
343 */
344 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
345 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
346 orion5x_crypto_init();
347
348 /*
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800349 * Register watchdog driver
350 */
351 orion5x_wdt_init();
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400352}
353
Robin Holt7b6d8642013-07-08 16:01:40 -0700354void orion5x_restart(enum reboot_mode mode, const char *cmd)
Russell King764cbcc22011-11-05 10:13:41 +0000355{
356 /*
357 * Enable and issue soft reset
358 */
359 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
360 orion5x_setbits(CPU_SOFT_RESET, 1);
361 mdelay(200);
362 orion5x_clrbits(CPU_SOFT_RESET, 1);
363}
364
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400365/*
366 * Many orion-based systems have buggy bootloader implementations.
367 * This is a common fixup for bogus memory tags.
368 */
Russell King0744a3e2010-12-20 10:37:50 +0000369void __init tag_fixup_mem32(struct tag *t, char **from,
370 struct meminfo *meminfo)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400371{
372 for (; t->hdr.size; t = tag_next(t))
373 if (t->hdr.tag == ATAG_MEM &&
374 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
375 t->u.mem.start & ~PAGE_MASK)) {
376 printk(KERN_WARNING
377 "Clearing invalid memory bank %dKB@0x%08x\n",
378 t->u.mem.size / 1024, t->u.mem.start);
379 t->hdr.tag = 0;
380 }
381}