blob: 28477e4f2d497820afb126748bd33c9e5f61434b [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
Thomas Gleixner9b7dc562008-05-02 20:10:09 +02003
Ingo Molnar9fc2e792009-01-31 02:48:17 +01004/*
5 * Linux IRQ vector layout.
6 *
7 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
8 * be defined by Linux. They are used as a jump table by the CPU when a
9 * given vector is triggered - by a CPU-external, CPU-internal or
10 * software-triggered event.
11 *
12 * Linux sets the kernel code address each entry jumps to early during
13 * bootup, and never changes them. This is the general layout of the
14 * IDT entries:
15 *
16 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
17 * Vectors 32 ... 127 : device interrupts
18 * Vector 128 : legacy int80 syscall interface
19 * Vectors 129 ... 237 : device interrupts
20 * Vectors 238 ... 255 : special interrupts
21 *
22 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
23 *
24 * This file enumerates the exact layout of them:
25 */
26
27#define NMI_VECTOR 0x02
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020028
29/*
30 * IDT vectors usable for external interrupt sources start
31 * at 0x20:
32 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010033#define FIRST_EXTERNAL_VECTOR 0x20
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020034
35#ifdef CONFIG_X86_32
Ingo Molnar9fc2e792009-01-31 02:48:17 +010036# define SYSCALL_VECTOR 0x80
Pekka Enbergac3048d2009-04-09 11:52:29 +030037# define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020038#else
Ingo Molnar9fc2e792009-01-31 02:48:17 +010039# define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020040#endif
41
42/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020043 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
Yinghai Lu497c9a12008-08-19 20:50:28 -070044 * cleanup after irq migration.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020045 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010046#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020047
48/*
Yinghai Lu497c9a12008-08-19 20:50:28 -070049 * Vectors 0x30-0x3f are used for ISA interrupts.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020050 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010051#define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10)
52
53#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
54#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
55#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
56#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
57#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
58#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
59#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
60#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
61#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
62#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
63#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
64#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
65#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
66#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
67#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020068
69/*
70 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
71 *
72 * some of the following vectors are 'rare', they are merged
73 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
74 * TLB, reschedule and local APIC vectors are performance-critical.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020075 */
Ingo Molnar5da690d2009-01-31 02:10:03 +010076
77#define SPURIOUS_APIC_VECTOR 0xff
Ingo Molnar647ad942009-01-31 02:06:50 +010078/*
79 * Sanity check
80 */
81#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
82# error SPURIOUS_APIC_VECTOR definition error
83#endif
84
Ingo Molnar5da690d2009-01-31 02:10:03 +010085#define ERROR_APIC_VECTOR 0xfe
86#define RESCHEDULE_VECTOR 0xfd
87#define CALL_FUNCTION_VECTOR 0xfc
88#define CALL_FUNCTION_SINGLE_VECTOR 0xfb
89#define THERMAL_APIC_VECTOR 0xfa
Andi Kleen7856f6c2009-04-28 23:32:56 +020090#define THRESHOLD_APIC_VECTOR 0xf9
Andi Kleen4ef702c2009-05-27 21:56:52 +020091#define REBOOT_VECTOR 0xf8
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020092
Ingo Molnar5da690d2009-01-31 02:10:03 +010093/* f0-f7 used for spreading out TLB flushes: */
94#define INVALIDATE_TLB_VECTOR_END 0xf7
95#define INVALIDATE_TLB_VECTOR_START 0xf0
Ingo Molnar9fc2e792009-01-31 02:48:17 +010096#define NUM_INVALIDATE_TLB_VECTORS 8
Ingo Molnar5da690d2009-01-31 02:10:03 +010097
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020098/*
99 * Local APIC timer IRQ vector is on a different priority level,
100 * to work around the 'lost local interrupt if more than 2 IRQ
101 * sources per level' errata.
102 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100103#define LOCAL_TIMER_VECTOR 0xef
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200104
105/*
Ingo Molnar193c81b2009-01-31 02:23:27 +0100106 * Performance monitoring interrupt vector:
107 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100108#define LOCAL_PERF_VECTOR 0xee
Ingo Molnar193c81b2009-01-31 02:23:27 +0100109
110/*
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600111 * Generic system vector for platform specific use
112 */
113#define GENERIC_INTERRUPT_VECTOR 0xed
114
Andi Kleen4ef702c2009-05-27 21:56:52 +0200115#define UV_BAU_MESSAGE 0xec
116
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600117/*
Andi Kleenccc3c312009-05-27 21:56:54 +0200118 * Self IPI vector for machine checks
119 */
120#define MCE_SELF_VECTOR 0xeb
121
122/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200123 * First APIC vector available to drivers: (vectors 0x30-0xee) we
124 * start at 0x31(0x41) to spread out vectors evenly between priority
125 * levels. (0x80 is the syscall vector)
126 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100127#define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200128
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100129#define NR_VECTORS 256
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200130
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100131#define FPU_IRQ 13
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200132
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100133#define FIRST_VM86_IRQ 3
134#define LAST_VM86_IRQ 15
Ingo Molnard8106d22009-01-31 03:06:17 +0100135
136#ifndef __ASSEMBLY__
137static inline int invalid_vm86_irq(int irq)
138{
Cyrill Gorcunov57e37292009-02-23 22:56:59 +0300139 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
Ingo Molnard8106d22009-01-31 03:06:17 +0100140}
141#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200142
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100143/*
144 * Size the maximum number of interrupts.
145 *
146 * If the irq_desc[] array has a sparse layout, we can size things
147 * generously - it scales up linearly with the maximum number of CPUs,
148 * and the maximum number of IO-APICs, whichever is higher.
149 *
150 * In other cases we size more conservatively, to not create too large
151 * static arrays.
152 */
153
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100154#define NR_IRQS_LEGACY 16
Yinghai Lu99d093d2008-12-05 18:58:32 -0800155
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100156#define CPU_VECTOR_LIMIT ( 8 * NR_CPUS )
157#define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
158
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100159#ifdef CONFIG_X86_IO_APIC
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100160# ifdef CONFIG_SPARSE_IRQ
Ingo Molnarc3796982009-01-31 02:50:46 +0100161# define NR_IRQS \
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100162 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
163 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
164 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
165# else
166# if NR_CPUS < MAX_IO_APICS
167# define NR_IRQS (NR_VECTORS + 4*CPU_VECTOR_LIMIT)
168# else
169# define NR_IRQS (NR_VECTORS + IO_APIC_VECTOR_LIMIT)
170# endif
Ingo Molnarc3796982009-01-31 02:50:46 +0100171# endif
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100172#else /* !CONFIG_X86_IO_APIC: */
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100173# define NR_IRQS NR_IRQS_LEGACY
Yinghai Lu1b489762008-11-04 14:10:13 -0800174#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200175
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700176#endif /* _ASM_X86_IRQ_VECTORS_H */