blob: 67d2b00473718eec10b9f1fbdbf4f6a981aa02d0 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chan8a56d242013-08-06 15:50:12 -07003 * Copyright (c) 2004-2013 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080026#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000039#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080040#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070042#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <linux/workqueue.h>
45#include <linux/crc32.h>
46#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080047#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070048#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070049#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000050#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chan4edd4732009-06-08 18:14:42 -070052#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
53#define BCM_CNIC 1
54#include "cnic_if.h"
55#endif
Michael Chanb6016b72005-05-26 13:03:09 -070056#include "bnx2.h"
57#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070058
Michael Chanb6016b72005-05-26 13:03:09 -070059#define DRV_MODULE_NAME "bnx2"
Michael Chan487d9ed2013-12-31 23:22:35 -080060#define DRV_MODULE_VERSION "2.2.5"
61#define DRV_MODULE_RELDATE "December 20, 2013"
Michael Chanc2c20ef2011-12-18 18:15:09 +000062#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070063#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000064#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070065#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
66#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070067
68#define RUN_AT(x) (jiffies + (x))
69
70/* Time in jiffies before concluding the transmitter is hung. */
71#define TX_TIMEOUT (5*HZ)
72
Bill Pembertoncfd95a62012-12-03 09:22:58 -050073static char version[] =
Michael Chanb6016b72005-05-26 13:03:09 -070074 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
76MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070080MODULE_FIRMWARE(FW_MIPS_FILE_06);
81MODULE_FIRMWARE(FW_RV2P_FILE_06);
82MODULE_FIRMWARE(FW_MIPS_FILE_09);
83MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070084MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070085
86static int disable_msi = 0;
87
James M Leddy1c8bb762014-02-04 15:10:59 -050088module_param(disable_msi, int, S_IRUGO);
Michael Chanb6016b72005-05-26 13:03:09 -070089MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
90
91typedef enum {
92 BCM5706 = 0,
93 NC370T,
94 NC370I,
95 BCM5706S,
96 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080097 BCM5708,
98 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080099 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700100 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700101 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800102 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700103} board_t;
104
105/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800106static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700107 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500108} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700109 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
110 { "HP NC370T Multifunction Gigabit Server Adapter" },
111 { "HP NC370i Multifunction Gigabit Server Adapter" },
112 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
113 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
115 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800116 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700117 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700118 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800119 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700120 };
121
Michael Chan7bb0a042008-07-14 22:37:47 -0700122static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
124 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
132 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700141 { PCI_VENDOR_ID_BROADCOM, 0x163b,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800143 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700145 { 0, }
146};
147
Michael Chan0ced9d02009-08-21 16:20:49 +0000148static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700149{
Michael Chane30372c2007-07-16 18:26:23 -0700150#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
151#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800153 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700154 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700155 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
156 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800157 /* Expansion entry 0001 */
158 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700159 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800160 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
161 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700162 /* Saifun SA25F010 (non-buffered flash) */
163 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800164 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700165 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700166 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
167 "Non-buffered flash (128kB)"},
168 /* Saifun SA25F020 (non-buffered flash) */
169 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800170 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700172 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
173 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800174 /* Expansion entry 0100 */
175 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
178 "Entry 0100"},
179 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700181 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800182 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
183 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
184 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
185 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700186 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800187 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
188 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
189 /* Saifun SA25F005 (non-buffered flash) */
190 /* strap, cfg1, & write1 need updates */
191 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
194 "Non-buffered flash (64kB)"},
195 /* Fast EEPROM */
196 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700197 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
199 "EEPROM - fast"},
200 /* Expansion entry 1001 */
201 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700202 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
204 "Entry 1001"},
205 /* Expansion entry 1010 */
206 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1010"},
210 /* ATMEL AT45DB011B (buffered flash) */
211 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700212 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
214 "Buffered flash (128kB)"},
215 /* Expansion entry 1100 */
216 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700217 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1100"},
220 /* Expansion entry 1101 */
221 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700222 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
224 "Entry 1101"},
225 /* Ateml Expansion entry 1110 */
226 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700227 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800228 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
229 "Entry 1110 (Atmel)"},
230 /* ATMEL AT45DB021B (buffered flash) */
231 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700232 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800233 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
234 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700235};
236
Michael Chan0ced9d02009-08-21 16:20:49 +0000237static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700238 .flags = BNX2_NV_BUFFERED,
239 .page_bits = BCM5709_FLASH_PAGE_BITS,
240 .page_size = BCM5709_FLASH_PAGE_SIZE,
241 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
242 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
243 .name = "5709 Buffered flash (256kB)",
244};
245
Michael Chanb6016b72005-05-26 13:03:09 -0700246MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
247
Benjamin Li4327ba42010-03-23 13:13:11 +0000248static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000249static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000250
Michael Chan35e90102008-06-19 16:37:42 -0700251static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700252{
Michael Chan2f8af122006-08-15 01:39:10 -0700253 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700254
Michael Chan11848b962010-07-19 14:15:04 +0000255 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
256 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chan2bc40782012-12-06 10:33:09 +0000262 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800263 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000264 if (diff == BNX2_TX_DESC_CNT)
265 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800266 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000276 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
277 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Michael Chan1b8227c2007-05-03 13:24:05 -0700278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000286 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
Eric Dumazet807540b2010-09-23 05:40:09 +0000300 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan4ce45e02012-12-06 10:33:10 +0000308 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800309 int i;
310
Michael Chane503e062012-12-06 10:33:08 +0000311 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
312 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800314 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000315 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
Michael Chane503e062012-12-06 10:33:08 +0000321 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
Michael Chan41c21782011-07-13 17:24:22 +0000389 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
390 return -ENODEV;
391
Michael Chan4edd4732009-06-08 18:14:42 -0700392 bp->cnic_data = data;
393 rcu_assign_pointer(bp->cnic_ops, ops);
394
395 cp->num_irq = 0;
396 cp->drv_state = CNIC_DRV_STATE_REGD;
397
398 bnx2_setup_cnic_irq_info(bp);
399
400 return 0;
401}
402
403static int bnx2_unregister_cnic(struct net_device *dev)
404{
405 struct bnx2 *bp = netdev_priv(dev);
406 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
407 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
408
Michael Chanc5a88952009-08-14 15:49:45 +0000409 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700410 cp->drv_state = 0;
411 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000412 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000413 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700414 synchronize_rcu();
415 return 0;
416}
417
stephen hemminger61c2fc42013-04-10 10:53:40 +0000418static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
Michael Chan4edd4732009-06-08 18:14:42 -0700419{
420 struct bnx2 *bp = netdev_priv(dev);
421 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
422
Michael Chan7625eb22011-06-08 19:29:36 +0000423 if (!cp->max_iscsi_conn)
424 return NULL;
425
Michael Chan4edd4732009-06-08 18:14:42 -0700426 cp->drv_owner = THIS_MODULE;
427 cp->chip_id = bp->chip_id;
428 cp->pdev = bp->pdev;
429 cp->io_base = bp->regview;
430 cp->drv_ctl = bnx2_drv_ctl;
431 cp->drv_register_cnic = bnx2_register_cnic;
432 cp->drv_unregister_cnic = bnx2_unregister_cnic;
433
434 return cp;
435}
Michael Chan4edd4732009-06-08 18:14:42 -0700436
437static void
438bnx2_cnic_stop(struct bnx2 *bp)
439{
440 struct cnic_ops *c_ops;
441 struct cnic_ctl_info info;
442
Michael Chanc5a88952009-08-14 15:49:45 +0000443 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000444 c_ops = rcu_dereference_protected(bp->cnic_ops,
445 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700446 if (c_ops) {
447 info.cmd = CNIC_CTL_STOP_CMD;
448 c_ops->cnic_ctl(bp->cnic_data, &info);
449 }
Michael Chanc5a88952009-08-14 15:49:45 +0000450 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700451}
452
453static void
454bnx2_cnic_start(struct bnx2 *bp)
455{
456 struct cnic_ops *c_ops;
457 struct cnic_ctl_info info;
458
Michael Chanc5a88952009-08-14 15:49:45 +0000459 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000460 c_ops = rcu_dereference_protected(bp->cnic_ops,
461 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700462 if (c_ops) {
463 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
464 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
465
466 bnapi->cnic_tag = bnapi->last_status_idx;
467 }
468 info.cmd = CNIC_CTL_START_CMD;
469 c_ops->cnic_ctl(bp->cnic_data, &info);
470 }
Michael Chanc5a88952009-08-14 15:49:45 +0000471 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700472}
473
474#else
475
476static void
477bnx2_cnic_stop(struct bnx2 *bp)
478{
479}
480
481static void
482bnx2_cnic_start(struct bnx2 *bp)
483{
484}
485
486#endif
487
Michael Chanb6016b72005-05-26 13:03:09 -0700488static int
489bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
490{
491 u32 val1;
492 int i, ret;
493
Michael Chan583c28e2008-01-21 19:51:35 -0800494 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000495 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700496 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
497
Michael Chane503e062012-12-06 10:33:08 +0000498 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
499 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700500
501 udelay(40);
502 }
503
504 val1 = (bp->phy_addr << 21) | (reg << 16) |
505 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
506 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000507 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700508
509 for (i = 0; i < 50; i++) {
510 udelay(10);
511
Michael Chane503e062012-12-06 10:33:08 +0000512 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700513 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
514 udelay(5);
515
Michael Chane503e062012-12-06 10:33:08 +0000516 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700517 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
518
519 break;
520 }
521 }
522
523 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
524 *val = 0x0;
525 ret = -EBUSY;
526 }
527 else {
528 *val = val1;
529 ret = 0;
530 }
531
Michael Chan583c28e2008-01-21 19:51:35 -0800532 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000533 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700534 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
535
Michael Chane503e062012-12-06 10:33:08 +0000536 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
537 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700538
539 udelay(40);
540 }
541
542 return ret;
543}
544
545static int
546bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
547{
548 u32 val1;
549 int i, ret;
550
Michael Chan583c28e2008-01-21 19:51:35 -0800551 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000552 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700553 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
554
Michael Chane503e062012-12-06 10:33:08 +0000555 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
556 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700557
558 udelay(40);
559 }
560
561 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
562 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
563 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000564 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400565
Michael Chanb6016b72005-05-26 13:03:09 -0700566 for (i = 0; i < 50; i++) {
567 udelay(10);
568
Michael Chane503e062012-12-06 10:33:08 +0000569 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700570 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
571 udelay(5);
572 break;
573 }
574 }
575
576 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
577 ret = -EBUSY;
578 else
579 ret = 0;
580
Michael Chan583c28e2008-01-21 19:51:35 -0800581 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000582 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700583 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
584
Michael Chane503e062012-12-06 10:33:08 +0000585 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
586 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700587
588 udelay(40);
589 }
590
591 return ret;
592}
593
594static void
595bnx2_disable_int(struct bnx2 *bp)
596{
Michael Chanb4b36042007-12-20 19:59:30 -0800597 int i;
598 struct bnx2_napi *bnapi;
599
600 for (i = 0; i < bp->irq_nvecs; i++) {
601 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000602 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800603 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
604 }
Michael Chane503e062012-12-06 10:33:08 +0000605 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700606}
607
608static void
609bnx2_enable_int(struct bnx2 *bp)
610{
Michael Chanb4b36042007-12-20 19:59:30 -0800611 int i;
612 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800613
Michael Chanb4b36042007-12-20 19:59:30 -0800614 for (i = 0; i < bp->irq_nvecs; i++) {
615 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800616
Michael Chane503e062012-12-06 10:33:08 +0000617 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
618 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
619 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
620 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700621
Michael Chane503e062012-12-06 10:33:08 +0000622 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
623 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
624 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800625 }
Michael Chane503e062012-12-06 10:33:08 +0000626 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700627}
628
629static void
630bnx2_disable_int_sync(struct bnx2 *bp)
631{
Michael Chanb4b36042007-12-20 19:59:30 -0800632 int i;
633
Michael Chanb6016b72005-05-26 13:03:09 -0700634 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000635 if (!netif_running(bp->dev))
636 return;
637
Michael Chanb6016b72005-05-26 13:03:09 -0700638 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800639 for (i = 0; i < bp->irq_nvecs; i++)
640 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700641}
642
643static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800644bnx2_napi_disable(struct bnx2 *bp)
645{
Michael Chanb4b36042007-12-20 19:59:30 -0800646 int i;
647
648 for (i = 0; i < bp->irq_nvecs; i++)
649 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800650}
651
652static void
653bnx2_napi_enable(struct bnx2 *bp)
654{
Michael Chanb4b36042007-12-20 19:59:30 -0800655 int i;
656
657 for (i = 0; i < bp->irq_nvecs; i++)
658 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800659}
660
661static void
Michael Chan212f9932010-04-27 11:28:10 +0000662bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700663{
Michael Chan212f9932010-04-27 11:28:10 +0000664 if (stop_cnic)
665 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700666 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800667 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700668 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 }
Michael Chanb7466562009-12-20 18:40:18 -0800670 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700671 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700672}
673
674static void
Michael Chan212f9932010-04-27 11:28:10 +0000675bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700676{
677 if (atomic_dec_and_test(&bp->intr_sem)) {
678 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700679 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700680 spin_lock_bh(&bp->phy_lock);
681 if (bp->link_up)
682 netif_carrier_on(bp->dev);
683 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800684 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700685 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000686 if (start_cnic)
687 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700688 }
689 }
690}
691
692static void
Michael Chan35e90102008-06-19 16:37:42 -0700693bnx2_free_tx_mem(struct bnx2 *bp)
694{
695 int i;
696
697 for (i = 0; i < bp->num_tx_rings; i++) {
698 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
699 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
700
701 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000702 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
703 txr->tx_desc_ring,
704 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700705 txr->tx_desc_ring = NULL;
706 }
707 kfree(txr->tx_buf_ring);
708 txr->tx_buf_ring = NULL;
709 }
710}
711
Michael Chanbb4f98a2008-06-19 16:38:19 -0700712static void
713bnx2_free_rx_mem(struct bnx2 *bp)
714{
715 int i;
716
717 for (i = 0; i < bp->num_rx_rings; i++) {
718 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
719 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
720 int j;
721
722 for (j = 0; j < bp->rx_max_ring; j++) {
723 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000724 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
725 rxr->rx_desc_ring[j],
726 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700727 rxr->rx_desc_ring[j] = NULL;
728 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000729 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700730 rxr->rx_buf_ring = NULL;
731
732 for (j = 0; j < bp->rx_max_pg_ring; j++) {
733 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000734 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
735 rxr->rx_pg_desc_ring[j],
736 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800737 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700738 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000739 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700740 rxr->rx_pg_ring = NULL;
741 }
742}
743
Michael Chan35e90102008-06-19 16:37:42 -0700744static int
745bnx2_alloc_tx_mem(struct bnx2 *bp)
746{
747 int i;
748
749 for (i = 0; i < bp->num_tx_rings; i++) {
750 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
751 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
752
753 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
754 if (txr->tx_buf_ring == NULL)
755 return -ENOMEM;
756
757 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000758 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
759 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700760 if (txr->tx_desc_ring == NULL)
761 return -ENOMEM;
762 }
763 return 0;
764}
765
Michael Chanbb4f98a2008-06-19 16:38:19 -0700766static int
767bnx2_alloc_rx_mem(struct bnx2 *bp)
768{
769 int i;
770
771 for (i = 0; i < bp->num_rx_rings; i++) {
772 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
773 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
774 int j;
775
776 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000777 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700778 if (rxr->rx_buf_ring == NULL)
779 return -ENOMEM;
780
Michael Chanbb4f98a2008-06-19 16:38:19 -0700781 for (j = 0; j < bp->rx_max_ring; j++) {
782 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000783 dma_alloc_coherent(&bp->pdev->dev,
784 RXBD_RING_SIZE,
785 &rxr->rx_desc_mapping[j],
786 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700787 if (rxr->rx_desc_ring[j] == NULL)
788 return -ENOMEM;
789
790 }
791
792 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000793 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700794 bp->rx_max_pg_ring);
795 if (rxr->rx_pg_ring == NULL)
796 return -ENOMEM;
797
Michael Chanbb4f98a2008-06-19 16:38:19 -0700798 }
799
800 for (j = 0; j < bp->rx_max_pg_ring; j++) {
801 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000802 dma_alloc_coherent(&bp->pdev->dev,
803 RXBD_RING_SIZE,
804 &rxr->rx_pg_desc_mapping[j],
805 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700806 if (rxr->rx_pg_desc_ring[j] == NULL)
807 return -ENOMEM;
808
809 }
810 }
811 return 0;
812}
813
Michael Chan35e90102008-06-19 16:37:42 -0700814static void
Michael Chanb6016b72005-05-26 13:03:09 -0700815bnx2_free_mem(struct bnx2 *bp)
816{
Michael Chan13daffa2006-03-20 17:49:20 -0800817 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700818 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800819
Michael Chan35e90102008-06-19 16:37:42 -0700820 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700821 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700822
Michael Chan59b47d82006-11-19 14:10:45 -0800823 for (i = 0; i < bp->ctx_pages; i++) {
824 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000825 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000826 bp->ctx_blk[i],
827 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800828 bp->ctx_blk[i] = NULL;
829 }
830 }
Michael Chan43e80b82008-06-19 16:41:08 -0700831 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000832 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
833 bnapi->status_blk.msi,
834 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700835 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800836 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700837 }
Michael Chanb6016b72005-05-26 13:03:09 -0700838}
839
840static int
841bnx2_alloc_mem(struct bnx2 *bp)
842{
Michael Chan35e90102008-06-19 16:37:42 -0700843 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700844 struct bnx2_napi *bnapi;
845 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700846
Michael Chan0f31f992006-03-23 01:12:38 -0800847 /* Combine status and statistics blocks into one allocation. */
848 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800849 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800850 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
851 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800852 bp->status_stats_size = status_blk_size +
853 sizeof(struct statistics_block);
854
Joe Perchesede23fa2013-08-26 22:45:23 -0700855 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
856 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700857 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700858 goto alloc_mem_err;
859
Michael Chan43e80b82008-06-19 16:41:08 -0700860 bnapi = &bp->bnx2_napi[0];
861 bnapi->status_blk.msi = status_blk;
862 bnapi->hw_tx_cons_ptr =
863 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
864 bnapi->hw_rx_cons_ptr =
865 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800866 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000867 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700868 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800869
Michael Chan43e80b82008-06-19 16:41:08 -0700870 bnapi = &bp->bnx2_napi[i];
871
Joe Perches64699332012-06-04 12:44:16 +0000872 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700873 bnapi->status_blk.msix = sblk;
874 bnapi->hw_tx_cons_ptr =
875 &sblk->status_tx_quick_consumer_index;
876 bnapi->hw_rx_cons_ptr =
877 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800878 bnapi->int_num = i << 24;
879 }
880 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800881
Michael Chan43e80b82008-06-19 16:41:08 -0700882 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700883
Michael Chan0f31f992006-03-23 01:12:38 -0800884 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700885
Michael Chan4ce45e02012-12-06 10:33:10 +0000886 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000887 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800888 if (bp->ctx_pages == 0)
889 bp->ctx_pages = 1;
890 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000891 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000892 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000893 &bp->ctx_blk_mapping[i],
894 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800895 if (bp->ctx_blk[i] == NULL)
896 goto alloc_mem_err;
897 }
898 }
Michael Chan35e90102008-06-19 16:37:42 -0700899
Michael Chanbb4f98a2008-06-19 16:38:19 -0700900 err = bnx2_alloc_rx_mem(bp);
901 if (err)
902 goto alloc_mem_err;
903
Michael Chan35e90102008-06-19 16:37:42 -0700904 err = bnx2_alloc_tx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chanb6016b72005-05-26 13:03:09 -0700908 return 0;
909
910alloc_mem_err:
911 bnx2_free_mem(bp);
912 return -ENOMEM;
913}
914
915static void
Michael Chane3648b32005-11-04 08:51:21 -0800916bnx2_report_fw_link(struct bnx2 *bp)
917{
918 u32 fw_link_status = 0;
919
Michael Chan583c28e2008-01-21 19:51:35 -0800920 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700921 return;
922
Michael Chane3648b32005-11-04 08:51:21 -0800923 if (bp->link_up) {
924 u32 bmsr;
925
926 switch (bp->line_speed) {
927 case SPEED_10:
928 if (bp->duplex == DUPLEX_HALF)
929 fw_link_status = BNX2_LINK_STATUS_10HALF;
930 else
931 fw_link_status = BNX2_LINK_STATUS_10FULL;
932 break;
933 case SPEED_100:
934 if (bp->duplex == DUPLEX_HALF)
935 fw_link_status = BNX2_LINK_STATUS_100HALF;
936 else
937 fw_link_status = BNX2_LINK_STATUS_100FULL;
938 break;
939 case SPEED_1000:
940 if (bp->duplex == DUPLEX_HALF)
941 fw_link_status = BNX2_LINK_STATUS_1000HALF;
942 else
943 fw_link_status = BNX2_LINK_STATUS_1000FULL;
944 break;
945 case SPEED_2500:
946 if (bp->duplex == DUPLEX_HALF)
947 fw_link_status = BNX2_LINK_STATUS_2500HALF;
948 else
949 fw_link_status = BNX2_LINK_STATUS_2500FULL;
950 break;
951 }
952
953 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
954
955 if (bp->autoneg) {
956 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
957
Michael Chanca58c3a2007-05-03 13:22:52 -0700958 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
959 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800960
961 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800962 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800963 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
964 else
965 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
966 }
967 }
968 else
969 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
970
Michael Chan2726d6e2008-01-29 21:35:05 -0800971 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800972}
973
Michael Chan9b1084b2007-07-07 22:50:37 -0700974static char *
975bnx2_xceiver_str(struct bnx2 *bp)
976{
Eric Dumazet807540b2010-09-23 05:40:09 +0000977 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800978 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000979 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700980}
981
Michael Chane3648b32005-11-04 08:51:21 -0800982static void
Michael Chanb6016b72005-05-26 13:03:09 -0700983bnx2_report_link(struct bnx2 *bp)
984{
985 if (bp->link_up) {
986 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000987 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
988 bnx2_xceiver_str(bp),
989 bp->line_speed,
990 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700991
992 if (bp->flow_ctrl) {
993 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000994 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700995 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000996 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700997 }
998 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000999 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001000 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001001 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001002 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont("\n");
1004 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001005 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001006 netdev_err(bp->dev, "NIC %s Link is Down\n",
1007 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001008 }
Michael Chane3648b32005-11-04 08:51:21 -08001009
1010 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001011}
1012
1013static void
1014bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1015{
1016 u32 local_adv, remote_adv;
1017
1018 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001019 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001020 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1021
1022 if (bp->duplex == DUPLEX_FULL) {
1023 bp->flow_ctrl = bp->req_flow_ctrl;
1024 }
1025 return;
1026 }
1027
1028 if (bp->duplex != DUPLEX_FULL) {
1029 return;
1030 }
1031
Michael Chan583c28e2008-01-21 19:51:35 -08001032 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001033 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001034 u32 val;
1035
1036 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1037 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1038 bp->flow_ctrl |= FLOW_CTRL_TX;
1039 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1040 bp->flow_ctrl |= FLOW_CTRL_RX;
1041 return;
1042 }
1043
Michael Chanca58c3a2007-05-03 13:22:52 -07001044 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1045 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001046
Michael Chan583c28e2008-01-21 19:51:35 -08001047 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001048 u32 new_local_adv = 0;
1049 u32 new_remote_adv = 0;
1050
1051 if (local_adv & ADVERTISE_1000XPAUSE)
1052 new_local_adv |= ADVERTISE_PAUSE_CAP;
1053 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1054 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1055 if (remote_adv & ADVERTISE_1000XPAUSE)
1056 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1057 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1059
1060 local_adv = new_local_adv;
1061 remote_adv = new_remote_adv;
1062 }
1063
1064 /* See Table 28B-3 of 802.3ab-1999 spec. */
1065 if (local_adv & ADVERTISE_PAUSE_CAP) {
1066 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1067 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1068 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1069 }
1070 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1071 bp->flow_ctrl = FLOW_CTRL_RX;
1072 }
1073 }
1074 else {
1075 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1076 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1077 }
1078 }
1079 }
1080 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1081 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1082 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1083
1084 bp->flow_ctrl = FLOW_CTRL_TX;
1085 }
1086 }
1087}
1088
1089static int
Michael Chan27a005b2007-05-03 13:23:41 -07001090bnx2_5709s_linkup(struct bnx2 *bp)
1091{
1092 u32 val, speed;
1093
1094 bp->link_up = 1;
1095
1096 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1097 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1098 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1099
1100 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1101 bp->line_speed = bp->req_line_speed;
1102 bp->duplex = bp->req_duplex;
1103 return 0;
1104 }
1105 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1106 switch (speed) {
1107 case MII_BNX2_GP_TOP_AN_SPEED_10:
1108 bp->line_speed = SPEED_10;
1109 break;
1110 case MII_BNX2_GP_TOP_AN_SPEED_100:
1111 bp->line_speed = SPEED_100;
1112 break;
1113 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1114 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1115 bp->line_speed = SPEED_1000;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1118 bp->line_speed = SPEED_2500;
1119 break;
1120 }
1121 if (val & MII_BNX2_GP_TOP_AN_FD)
1122 bp->duplex = DUPLEX_FULL;
1123 else
1124 bp->duplex = DUPLEX_HALF;
1125 return 0;
1126}
1127
1128static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001129bnx2_5708s_linkup(struct bnx2 *bp)
1130{
1131 u32 val;
1132
1133 bp->link_up = 1;
1134 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1135 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1136 case BCM5708S_1000X_STAT1_SPEED_10:
1137 bp->line_speed = SPEED_10;
1138 break;
1139 case BCM5708S_1000X_STAT1_SPEED_100:
1140 bp->line_speed = SPEED_100;
1141 break;
1142 case BCM5708S_1000X_STAT1_SPEED_1G:
1143 bp->line_speed = SPEED_1000;
1144 break;
1145 case BCM5708S_1000X_STAT1_SPEED_2G5:
1146 bp->line_speed = SPEED_2500;
1147 break;
1148 }
1149 if (val & BCM5708S_1000X_STAT1_FD)
1150 bp->duplex = DUPLEX_FULL;
1151 else
1152 bp->duplex = DUPLEX_HALF;
1153
1154 return 0;
1155}
1156
1157static int
1158bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001159{
1160 u32 bmcr, local_adv, remote_adv, common;
1161
1162 bp->link_up = 1;
1163 bp->line_speed = SPEED_1000;
1164
Michael Chanca58c3a2007-05-03 13:22:52 -07001165 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001166 if (bmcr & BMCR_FULLDPLX) {
1167 bp->duplex = DUPLEX_FULL;
1168 }
1169 else {
1170 bp->duplex = DUPLEX_HALF;
1171 }
1172
1173 if (!(bmcr & BMCR_ANENABLE)) {
1174 return 0;
1175 }
1176
Michael Chanca58c3a2007-05-03 13:22:52 -07001177 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1178 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001179
1180 common = local_adv & remote_adv;
1181 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1182
1183 if (common & ADVERTISE_1000XFULL) {
1184 bp->duplex = DUPLEX_FULL;
1185 }
1186 else {
1187 bp->duplex = DUPLEX_HALF;
1188 }
1189 }
1190
1191 return 0;
1192}
1193
1194static int
1195bnx2_copper_linkup(struct bnx2 *bp)
1196{
1197 u32 bmcr;
1198
Michael Chan4016bad2013-12-31 23:22:34 -08001199 bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
1200
Michael Chanca58c3a2007-05-03 13:22:52 -07001201 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001202 if (bmcr & BMCR_ANENABLE) {
1203 u32 local_adv, remote_adv, common;
1204
1205 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1206 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1207
1208 common = local_adv & (remote_adv >> 2);
1209 if (common & ADVERTISE_1000FULL) {
1210 bp->line_speed = SPEED_1000;
1211 bp->duplex = DUPLEX_FULL;
1212 }
1213 else if (common & ADVERTISE_1000HALF) {
1214 bp->line_speed = SPEED_1000;
1215 bp->duplex = DUPLEX_HALF;
1216 }
1217 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001218 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1219 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001220
1221 common = local_adv & remote_adv;
1222 if (common & ADVERTISE_100FULL) {
1223 bp->line_speed = SPEED_100;
1224 bp->duplex = DUPLEX_FULL;
1225 }
1226 else if (common & ADVERTISE_100HALF) {
1227 bp->line_speed = SPEED_100;
1228 bp->duplex = DUPLEX_HALF;
1229 }
1230 else if (common & ADVERTISE_10FULL) {
1231 bp->line_speed = SPEED_10;
1232 bp->duplex = DUPLEX_FULL;
1233 }
1234 else if (common & ADVERTISE_10HALF) {
1235 bp->line_speed = SPEED_10;
1236 bp->duplex = DUPLEX_HALF;
1237 }
1238 else {
1239 bp->line_speed = 0;
1240 bp->link_up = 0;
1241 }
1242 }
1243 }
1244 else {
1245 if (bmcr & BMCR_SPEED100) {
1246 bp->line_speed = SPEED_100;
1247 }
1248 else {
1249 bp->line_speed = SPEED_10;
1250 }
1251 if (bmcr & BMCR_FULLDPLX) {
1252 bp->duplex = DUPLEX_FULL;
1253 }
1254 else {
1255 bp->duplex = DUPLEX_HALF;
1256 }
1257 }
1258
Michael Chan4016bad2013-12-31 23:22:34 -08001259 if (bp->link_up) {
1260 u32 ext_status;
1261
1262 bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
1263 if (ext_status & EXT_STATUS_MDIX)
1264 bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
1265 }
1266
Michael Chanb6016b72005-05-26 13:03:09 -07001267 return 0;
1268}
1269
Michael Chan83e3fc82008-01-29 21:37:17 -08001270static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001271bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001272{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001273 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001274
1275 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1276 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1277 val |= 0x02 << 8;
1278
Michael Chan22fa1592010-10-11 16:12:00 -07001279 if (bp->flow_ctrl & FLOW_CTRL_TX)
1280 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001281
Michael Chan83e3fc82008-01-29 21:37:17 -08001282 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1283}
1284
Michael Chanbb4f98a2008-06-19 16:38:19 -07001285static void
1286bnx2_init_all_rx_contexts(struct bnx2 *bp)
1287{
1288 int i;
1289 u32 cid;
1290
1291 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1292 if (i == 1)
1293 cid = RX_RSS_CID;
1294 bnx2_init_rx_context(bp, cid);
1295 }
1296}
1297
Benjamin Li344478d2008-09-18 16:38:24 -07001298static void
Michael Chanb6016b72005-05-26 13:03:09 -07001299bnx2_set_mac_link(struct bnx2 *bp)
1300{
1301 u32 val;
1302
Michael Chane503e062012-12-06 10:33:08 +00001303 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001304 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1305 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001306 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001307 }
1308
1309 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001310 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001311
1312 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001313 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001314 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001315
1316 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001317 switch (bp->line_speed) {
1318 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001319 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001320 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001321 break;
1322 }
1323 /* fall through */
1324 case SPEED_100:
1325 val |= BNX2_EMAC_MODE_PORT_MII;
1326 break;
1327 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001328 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001329 /* fall through */
1330 case SPEED_1000:
1331 val |= BNX2_EMAC_MODE_PORT_GMII;
1332 break;
1333 }
Michael Chanb6016b72005-05-26 13:03:09 -07001334 }
1335 else {
1336 val |= BNX2_EMAC_MODE_PORT_GMII;
1337 }
1338
1339 /* Set the MAC to operate in the appropriate duplex mode. */
1340 if (bp->duplex == DUPLEX_HALF)
1341 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001342 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001343
1344 /* Enable/disable rx PAUSE. */
1345 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1346
1347 if (bp->flow_ctrl & FLOW_CTRL_RX)
1348 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001349 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001350
1351 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001352 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001353 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1354
1355 if (bp->flow_ctrl & FLOW_CTRL_TX)
1356 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001357 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001358
1359 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001360 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001361
Michael Chan22fa1592010-10-11 16:12:00 -07001362 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001363}
1364
Michael Chan27a005b2007-05-03 13:23:41 -07001365static void
1366bnx2_enable_bmsr1(struct bnx2 *bp)
1367{
Michael Chan583c28e2008-01-21 19:51:35 -08001368 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001369 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1371 MII_BNX2_BLK_ADDR_GP_STATUS);
1372}
1373
1374static void
1375bnx2_disable_bmsr1(struct bnx2 *bp)
1376{
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001378 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001379 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1380 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1381}
1382
Michael Chanb6016b72005-05-26 13:03:09 -07001383static int
Michael Chan605a9e22007-05-03 13:23:13 -07001384bnx2_test_and_enable_2g5(struct bnx2 *bp)
1385{
1386 u32 up1;
1387 int ret = 1;
1388
Michael Chan583c28e2008-01-21 19:51:35 -08001389 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001390 return 0;
1391
1392 if (bp->autoneg & AUTONEG_SPEED)
1393 bp->advertising |= ADVERTISED_2500baseX_Full;
1394
Michael Chan4ce45e02012-12-06 10:33:10 +00001395 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001396 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1397
Michael Chan605a9e22007-05-03 13:23:13 -07001398 bnx2_read_phy(bp, bp->mii_up1, &up1);
1399 if (!(up1 & BCM5708S_UP1_2G5)) {
1400 up1 |= BCM5708S_UP1_2G5;
1401 bnx2_write_phy(bp, bp->mii_up1, up1);
1402 ret = 0;
1403 }
1404
Michael Chan4ce45e02012-12-06 10:33:10 +00001405 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001406 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1407 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1408
Michael Chan605a9e22007-05-03 13:23:13 -07001409 return ret;
1410}
1411
1412static int
1413bnx2_test_and_disable_2g5(struct bnx2 *bp)
1414{
1415 u32 up1;
1416 int ret = 0;
1417
Michael Chan583c28e2008-01-21 19:51:35 -08001418 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001419 return 0;
1420
Michael Chan4ce45e02012-12-06 10:33:10 +00001421 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001422 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1423
Michael Chan605a9e22007-05-03 13:23:13 -07001424 bnx2_read_phy(bp, bp->mii_up1, &up1);
1425 if (up1 & BCM5708S_UP1_2G5) {
1426 up1 &= ~BCM5708S_UP1_2G5;
1427 bnx2_write_phy(bp, bp->mii_up1, up1);
1428 ret = 1;
1429 }
1430
Michael Chan4ce45e02012-12-06 10:33:10 +00001431 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001432 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1433 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1434
Michael Chan605a9e22007-05-03 13:23:13 -07001435 return ret;
1436}
1437
1438static void
1439bnx2_enable_forced_2g5(struct bnx2 *bp)
1440{
Michael Chancbd68902010-06-08 07:21:30 +00001441 u32 uninitialized_var(bmcr);
1442 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001443
Michael Chan583c28e2008-01-21 19:51:35 -08001444 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001445 return;
1446
Michael Chan4ce45e02012-12-06 10:33:10 +00001447 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001448 u32 val;
1449
1450 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1451 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001452 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1453 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1454 val |= MII_BNX2_SD_MISC1_FORCE |
1455 MII_BNX2_SD_MISC1_FORCE_2_5G;
1456 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1457 }
Michael Chan27a005b2007-05-03 13:23:41 -07001458
1459 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1460 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001461 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001462
Michael Chan4ce45e02012-12-06 10:33:10 +00001463 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001464 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1465 if (!err)
1466 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001467 } else {
1468 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001469 }
1470
Michael Chancbd68902010-06-08 07:21:30 +00001471 if (err)
1472 return;
1473
Michael Chan605a9e22007-05-03 13:23:13 -07001474 if (bp->autoneg & AUTONEG_SPEED) {
1475 bmcr &= ~BMCR_ANENABLE;
1476 if (bp->req_duplex == DUPLEX_FULL)
1477 bmcr |= BMCR_FULLDPLX;
1478 }
1479 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1480}
1481
1482static void
1483bnx2_disable_forced_2g5(struct bnx2 *bp)
1484{
Michael Chancbd68902010-06-08 07:21:30 +00001485 u32 uninitialized_var(bmcr);
1486 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001487
Michael Chan583c28e2008-01-21 19:51:35 -08001488 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001489 return;
1490
Michael Chan4ce45e02012-12-06 10:33:10 +00001491 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001492 u32 val;
1493
1494 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1495 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001496 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1497 val &= ~MII_BNX2_SD_MISC1_FORCE;
1498 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1499 }
Michael Chan27a005b2007-05-03 13:23:41 -07001500
1501 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1502 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001503 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001504
Michael Chan4ce45e02012-12-06 10:33:10 +00001505 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001506 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1507 if (!err)
1508 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001509 } else {
1510 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001511 }
1512
Michael Chancbd68902010-06-08 07:21:30 +00001513 if (err)
1514 return;
1515
Michael Chan605a9e22007-05-03 13:23:13 -07001516 if (bp->autoneg & AUTONEG_SPEED)
1517 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1518 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1519}
1520
Michael Chanb2fadea2008-01-21 17:07:06 -08001521static void
1522bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1523{
1524 u32 val;
1525
1526 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1527 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1528 if (start)
1529 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1530 else
1531 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1532}
1533
Michael Chan605a9e22007-05-03 13:23:13 -07001534static int
Michael Chanb6016b72005-05-26 13:03:09 -07001535bnx2_set_link(struct bnx2 *bp)
1536{
1537 u32 bmsr;
1538 u8 link_up;
1539
Michael Chan80be4432006-11-19 14:07:28 -08001540 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001541 bp->link_up = 1;
1542 return 0;
1543 }
1544
Michael Chan583c28e2008-01-21 19:51:35 -08001545 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001546 return 0;
1547
Michael Chanb6016b72005-05-26 13:03:09 -07001548 link_up = bp->link_up;
1549
Michael Chan27a005b2007-05-03 13:23:41 -07001550 bnx2_enable_bmsr1(bp);
1551 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1552 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1553 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001554
Michael Chan583c28e2008-01-21 19:51:35 -08001555 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001556 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001557 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001558
Michael Chan583c28e2008-01-21 19:51:35 -08001559 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001560 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001561 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001562 }
Michael Chane503e062012-12-06 10:33:08 +00001563 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001564
1565 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1566 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1567 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1568
1569 if ((val & BNX2_EMAC_STATUS_LINK) &&
1570 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001571 bmsr |= BMSR_LSTATUS;
1572 else
1573 bmsr &= ~BMSR_LSTATUS;
1574 }
1575
1576 if (bmsr & BMSR_LSTATUS) {
1577 bp->link_up = 1;
1578
Michael Chan583c28e2008-01-21 19:51:35 -08001579 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001580 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001581 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001582 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001583 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001584 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001585 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001586 }
1587 else {
1588 bnx2_copper_linkup(bp);
1589 }
1590 bnx2_resolve_flow_ctrl(bp);
1591 }
1592 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001593 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001594 (bp->autoneg & AUTONEG_SPEED))
1595 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001596
Michael Chan583c28e2008-01-21 19:51:35 -08001597 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001598 u32 bmcr;
1599
1600 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1601 bmcr |= BMCR_ANENABLE;
1602 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1603
Michael Chan583c28e2008-01-21 19:51:35 -08001604 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001605 }
Michael Chanb6016b72005-05-26 13:03:09 -07001606 bp->link_up = 0;
1607 }
1608
1609 if (bp->link_up != link_up) {
1610 bnx2_report_link(bp);
1611 }
1612
1613 bnx2_set_mac_link(bp);
1614
1615 return 0;
1616}
1617
1618static int
1619bnx2_reset_phy(struct bnx2 *bp)
1620{
1621 int i;
1622 u32 reg;
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001625
1626#define PHY_RESET_MAX_WAIT 100
1627 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1628 udelay(10);
1629
Michael Chanca58c3a2007-05-03 13:22:52 -07001630 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001631 if (!(reg & BMCR_RESET)) {
1632 udelay(20);
1633 break;
1634 }
1635 }
1636 if (i == PHY_RESET_MAX_WAIT) {
1637 return -EBUSY;
1638 }
1639 return 0;
1640}
1641
1642static u32
1643bnx2_phy_get_pause_adv(struct bnx2 *bp)
1644{
1645 u32 adv = 0;
1646
1647 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1648 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1649
Michael Chan583c28e2008-01-21 19:51:35 -08001650 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001651 adv = ADVERTISE_1000XPAUSE;
1652 }
1653 else {
1654 adv = ADVERTISE_PAUSE_CAP;
1655 }
1656 }
1657 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001658 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001659 adv = ADVERTISE_1000XPSE_ASYM;
1660 }
1661 else {
1662 adv = ADVERTISE_PAUSE_ASYM;
1663 }
1664 }
1665 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001666 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001667 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1668 }
1669 else {
1670 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1671 }
1672 }
1673 return adv;
1674}
1675
Michael Chana2f13892008-07-14 22:38:23 -07001676static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001677
Michael Chanb6016b72005-05-26 13:03:09 -07001678static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001679bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001680__releases(&bp->phy_lock)
1681__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001682{
1683 u32 speed_arg = 0, pause_adv;
1684
1685 pause_adv = bnx2_phy_get_pause_adv(bp);
1686
1687 if (bp->autoneg & AUTONEG_SPEED) {
1688 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1689 if (bp->advertising & ADVERTISED_10baseT_Half)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1691 if (bp->advertising & ADVERTISED_10baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1693 if (bp->advertising & ADVERTISED_100baseT_Half)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1695 if (bp->advertising & ADVERTISED_100baseT_Full)
1696 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1697 if (bp->advertising & ADVERTISED_1000baseT_Full)
1698 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1699 if (bp->advertising & ADVERTISED_2500baseX_Full)
1700 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1701 } else {
1702 if (bp->req_line_speed == SPEED_2500)
1703 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1704 else if (bp->req_line_speed == SPEED_1000)
1705 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1706 else if (bp->req_line_speed == SPEED_100) {
1707 if (bp->req_duplex == DUPLEX_FULL)
1708 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1709 else
1710 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1711 } else if (bp->req_line_speed == SPEED_10) {
1712 if (bp->req_duplex == DUPLEX_FULL)
1713 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1714 else
1715 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1716 }
1717 }
1718
1719 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1720 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001721 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001722 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1723
1724 if (port == PORT_TP)
1725 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1726 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1727
Michael Chan2726d6e2008-01-29 21:35:05 -08001728 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001729
1730 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001731 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001732 spin_lock_bh(&bp->phy_lock);
1733
1734 return 0;
1735}
1736
1737static int
1738bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001739__releases(&bp->phy_lock)
1740__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001741{
Michael Chan605a9e22007-05-03 13:23:13 -07001742 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001743 u32 new_adv = 0;
1744
Michael Chan583c28e2008-01-21 19:51:35 -08001745 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001746 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001747
Michael Chanb6016b72005-05-26 13:03:09 -07001748 if (!(bp->autoneg & AUTONEG_SPEED)) {
1749 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001750 int force_link_down = 0;
1751
Michael Chan605a9e22007-05-03 13:23:13 -07001752 if (bp->req_line_speed == SPEED_2500) {
1753 if (!bnx2_test_and_enable_2g5(bp))
1754 force_link_down = 1;
1755 } else if (bp->req_line_speed == SPEED_1000) {
1756 if (bnx2_test_and_disable_2g5(bp))
1757 force_link_down = 1;
1758 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001759 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001760 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1761
Michael Chanca58c3a2007-05-03 13:22:52 -07001762 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001763 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001764 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001765
Michael Chan4ce45e02012-12-06 10:33:10 +00001766 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001767 if (bp->req_line_speed == SPEED_2500)
1768 bnx2_enable_forced_2g5(bp);
1769 else if (bp->req_line_speed == SPEED_1000) {
1770 bnx2_disable_forced_2g5(bp);
1771 new_bmcr &= ~0x2000;
1772 }
1773
Michael Chan4ce45e02012-12-06 10:33:10 +00001774 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001775 if (bp->req_line_speed == SPEED_2500)
1776 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1777 else
1778 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001779 }
1780
Michael Chanb6016b72005-05-26 13:03:09 -07001781 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001782 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001783 new_bmcr |= BMCR_FULLDPLX;
1784 }
1785 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001786 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001787 new_bmcr &= ~BMCR_FULLDPLX;
1788 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001789 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001790 /* Force a link down visible on the other side */
1791 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001792 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001793 ~(ADVERTISE_1000XFULL |
1794 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001795 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001796 BMCR_ANRESTART | BMCR_ANENABLE);
1797
1798 bp->link_up = 0;
1799 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001800 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001801 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001803 bnx2_write_phy(bp, bp->mii_adv, adv);
1804 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001805 } else {
1806 bnx2_resolve_flow_ctrl(bp);
1807 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001808 }
1809 return 0;
1810 }
1811
Michael Chan605a9e22007-05-03 13:23:13 -07001812 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001813
Michael Chanb6016b72005-05-26 13:03:09 -07001814 if (bp->advertising & ADVERTISED_1000baseT_Full)
1815 new_adv |= ADVERTISE_1000XFULL;
1816
1817 new_adv |= bnx2_phy_get_pause_adv(bp);
1818
Michael Chanca58c3a2007-05-03 13:22:52 -07001819 bnx2_read_phy(bp, bp->mii_adv, &adv);
1820 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001821
1822 bp->serdes_an_pending = 0;
1823 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1824 /* Force a link down visible on the other side */
1825 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001827 spin_unlock_bh(&bp->phy_lock);
1828 msleep(20);
1829 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001830 }
1831
Michael Chanca58c3a2007-05-03 13:22:52 -07001832 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1833 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001834 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001835 /* Speed up link-up time when the link partner
1836 * does not autonegotiate which is very common
1837 * in blade servers. Some blade servers use
1838 * IPMI for kerboard input and it's important
1839 * to minimize link disruptions. Autoneg. involves
1840 * exchanging base pages plus 3 next pages and
1841 * normally completes in about 120 msec.
1842 */
Michael Chan40105c02008-11-12 16:02:45 -08001843 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001844 bp->serdes_an_pending = 1;
1845 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001846 } else {
1847 bnx2_resolve_flow_ctrl(bp);
1848 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001849 }
1850
1851 return 0;
1852}
1853
1854#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001855 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001856 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1857 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001858
1859#define ETHTOOL_ALL_COPPER_SPEED \
1860 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1861 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1862 ADVERTISED_1000baseT_Full)
1863
1864#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1865 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001866
Michael Chanb6016b72005-05-26 13:03:09 -07001867#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1868
Michael Chandeaf3912007-07-07 22:48:00 -07001869static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001870bnx2_set_default_remote_link(struct bnx2 *bp)
1871{
1872 u32 link;
1873
1874 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001875 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001876 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001877 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001878
1879 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1880 bp->req_line_speed = 0;
1881 bp->autoneg |= AUTONEG_SPEED;
1882 bp->advertising = ADVERTISED_Autoneg;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1884 bp->advertising |= ADVERTISED_10baseT_Half;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1886 bp->advertising |= ADVERTISED_10baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1888 bp->advertising |= ADVERTISED_100baseT_Half;
1889 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1890 bp->advertising |= ADVERTISED_100baseT_Full;
1891 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1892 bp->advertising |= ADVERTISED_1000baseT_Full;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1894 bp->advertising |= ADVERTISED_2500baseX_Full;
1895 } else {
1896 bp->autoneg = 0;
1897 bp->advertising = 0;
1898 bp->req_duplex = DUPLEX_FULL;
1899 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1900 bp->req_line_speed = SPEED_10;
1901 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1902 bp->req_duplex = DUPLEX_HALF;
1903 }
1904 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1905 bp->req_line_speed = SPEED_100;
1906 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1907 bp->req_duplex = DUPLEX_HALF;
1908 }
1909 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1910 bp->req_line_speed = SPEED_1000;
1911 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1912 bp->req_line_speed = SPEED_2500;
1913 }
1914}
1915
1916static void
Michael Chandeaf3912007-07-07 22:48:00 -07001917bnx2_set_default_link(struct bnx2 *bp)
1918{
Harvey Harrisonab598592008-05-01 02:47:38 -07001919 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1920 bnx2_set_default_remote_link(bp);
1921 return;
1922 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001923
Michael Chandeaf3912007-07-07 22:48:00 -07001924 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1925 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001926 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001927 u32 reg;
1928
1929 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1930
Michael Chan2726d6e2008-01-29 21:35:05 -08001931 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001932 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1933 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1934 bp->autoneg = 0;
1935 bp->req_line_speed = bp->line_speed = SPEED_1000;
1936 bp->req_duplex = DUPLEX_FULL;
1937 }
1938 } else
1939 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1940}
1941
Michael Chan0d8a6572007-07-07 22:49:43 -07001942static void
Michael Chandf149d72007-07-07 22:51:36 -07001943bnx2_send_heart_beat(struct bnx2 *bp)
1944{
1945 u32 msg;
1946 u32 addr;
1947
1948 spin_lock(&bp->indirect_lock);
1949 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1950 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001951 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1952 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001953 spin_unlock(&bp->indirect_lock);
1954}
1955
1956static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001957bnx2_remote_phy_event(struct bnx2 *bp)
1958{
1959 u32 msg;
1960 u8 link_up = bp->link_up;
1961 u8 old_port;
1962
Michael Chan2726d6e2008-01-29 21:35:05 -08001963 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001964
Michael Chandf149d72007-07-07 22:51:36 -07001965 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1966 bnx2_send_heart_beat(bp);
1967
1968 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1969
Michael Chan0d8a6572007-07-07 22:49:43 -07001970 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1971 bp->link_up = 0;
1972 else {
1973 u32 speed;
1974
1975 bp->link_up = 1;
1976 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1977 bp->duplex = DUPLEX_FULL;
1978 switch (speed) {
1979 case BNX2_LINK_STATUS_10HALF:
1980 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001981 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001982 case BNX2_LINK_STATUS_10FULL:
1983 bp->line_speed = SPEED_10;
1984 break;
1985 case BNX2_LINK_STATUS_100HALF:
1986 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001987 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001988 case BNX2_LINK_STATUS_100BASE_T4:
1989 case BNX2_LINK_STATUS_100FULL:
1990 bp->line_speed = SPEED_100;
1991 break;
1992 case BNX2_LINK_STATUS_1000HALF:
1993 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001994 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001995 case BNX2_LINK_STATUS_1000FULL:
1996 bp->line_speed = SPEED_1000;
1997 break;
1998 case BNX2_LINK_STATUS_2500HALF:
1999 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002000 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002001 case BNX2_LINK_STATUS_2500FULL:
2002 bp->line_speed = SPEED_2500;
2003 break;
2004 default:
2005 bp->line_speed = 0;
2006 break;
2007 }
2008
Michael Chan0d8a6572007-07-07 22:49:43 -07002009 bp->flow_ctrl = 0;
2010 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2011 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2012 if (bp->duplex == DUPLEX_FULL)
2013 bp->flow_ctrl = bp->req_flow_ctrl;
2014 } else {
2015 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2016 bp->flow_ctrl |= FLOW_CTRL_TX;
2017 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2018 bp->flow_ctrl |= FLOW_CTRL_RX;
2019 }
2020
2021 old_port = bp->phy_port;
2022 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2023 bp->phy_port = PORT_FIBRE;
2024 else
2025 bp->phy_port = PORT_TP;
2026
2027 if (old_port != bp->phy_port)
2028 bnx2_set_default_link(bp);
2029
Michael Chan0d8a6572007-07-07 22:49:43 -07002030 }
2031 if (bp->link_up != link_up)
2032 bnx2_report_link(bp);
2033
2034 bnx2_set_mac_link(bp);
2035}
2036
2037static int
2038bnx2_set_remote_link(struct bnx2 *bp)
2039{
2040 u32 evt_code;
2041
Michael Chan2726d6e2008-01-29 21:35:05 -08002042 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002043 switch (evt_code) {
2044 case BNX2_FW_EVT_CODE_LINK_EVENT:
2045 bnx2_remote_phy_event(bp);
2046 break;
2047 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2048 default:
Michael Chandf149d72007-07-07 22:51:36 -07002049 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002050 break;
2051 }
2052 return 0;
2053}
2054
Michael Chanb6016b72005-05-26 13:03:09 -07002055static int
2056bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002057__releases(&bp->phy_lock)
2058__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002059{
Michael Chand17e53b2013-12-31 23:22:32 -08002060 u32 bmcr, adv_reg, new_adv = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002061 u32 new_bmcr;
2062
Michael Chanca58c3a2007-05-03 13:22:52 -07002063 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002064
Michael Chand17e53b2013-12-31 23:22:32 -08002065 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
2066 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2067 ADVERTISE_PAUSE_ASYM);
2068
2069 new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
2070
Michael Chanb6016b72005-05-26 13:03:09 -07002071 if (bp->autoneg & AUTONEG_SPEED) {
Michael Chand17e53b2013-12-31 23:22:32 -08002072 u32 adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002073 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002074
Michael Chand17e53b2013-12-31 23:22:32 -08002075 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002076
2077 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2078 adv1000_reg &= PHY_ALL_1000_SPEED;
2079
Matt Carlson37f07022011-11-17 14:30:55 +00002080 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson37f07022011-11-17 14:30:55 +00002081 if ((adv1000_reg != new_adv1000) ||
2082 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002083 ((bmcr & BMCR_ANENABLE) == 0)) {
2084
Matt Carlson37f07022011-11-17 14:30:55 +00002085 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2086 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002087 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002088 BMCR_ANENABLE);
2089 }
2090 else if (bp->link_up) {
2091 /* Flow ctrl may have changed from auto to forced */
2092 /* or vice-versa. */
2093
2094 bnx2_resolve_flow_ctrl(bp);
2095 bnx2_set_mac_link(bp);
2096 }
2097 return 0;
2098 }
2099
Michael Chand17e53b2013-12-31 23:22:32 -08002100 /* advertise nothing when forcing speed */
2101 if (adv_reg != new_adv)
2102 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2103
Michael Chanb6016b72005-05-26 13:03:09 -07002104 new_bmcr = 0;
2105 if (bp->req_line_speed == SPEED_100) {
2106 new_bmcr |= BMCR_SPEED100;
2107 }
2108 if (bp->req_duplex == DUPLEX_FULL) {
2109 new_bmcr |= BMCR_FULLDPLX;
2110 }
2111 if (new_bmcr != bmcr) {
2112 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002113
Michael Chanca58c3a2007-05-03 13:22:52 -07002114 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2115 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002116
Michael Chanb6016b72005-05-26 13:03:09 -07002117 if (bmsr & BMSR_LSTATUS) {
2118 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002119 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002120 spin_unlock_bh(&bp->phy_lock);
2121 msleep(50);
2122 spin_lock_bh(&bp->phy_lock);
2123
Michael Chanca58c3a2007-05-03 13:22:52 -07002124 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2125 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002126 }
2127
Michael Chanca58c3a2007-05-03 13:22:52 -07002128 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002129
2130 /* Normally, the new speed is setup after the link has
2131 * gone down and up again. In some cases, link will not go
2132 * down so we need to set up the new speed here.
2133 */
2134 if (bmsr & BMSR_LSTATUS) {
2135 bp->line_speed = bp->req_line_speed;
2136 bp->duplex = bp->req_duplex;
2137 bnx2_resolve_flow_ctrl(bp);
2138 bnx2_set_mac_link(bp);
2139 }
Michael Chan27a005b2007-05-03 13:23:41 -07002140 } else {
2141 bnx2_resolve_flow_ctrl(bp);
2142 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002143 }
2144 return 0;
2145}
2146
2147static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002148bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002149__releases(&bp->phy_lock)
2150__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002151{
2152 if (bp->loopback == MAC_LOOPBACK)
2153 return 0;
2154
Michael Chan583c28e2008-01-21 19:51:35 -08002155 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002156 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002157 }
2158 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002159 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002160 }
2161}
2162
2163static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002164bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002165{
2166 u32 val;
2167
2168 bp->mii_bmcr = MII_BMCR + 0x10;
2169 bp->mii_bmsr = MII_BMSR + 0x10;
2170 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2171 bp->mii_adv = MII_ADVERTISE + 0x10;
2172 bp->mii_lpa = MII_LPA + 0x10;
2173 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2174
2175 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2176 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2177
2178 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002179 if (reset_phy)
2180 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002181
2182 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2183
2184 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2185 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2186 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2187 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2190 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002191 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002192 val |= BCM5708S_UP1_2G5;
2193 else
2194 val &= ~BCM5708S_UP1_2G5;
2195 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2196
2197 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2198 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2199 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2200 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2201
2202 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2203
2204 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2205 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2206 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2207
2208 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2209
2210 return 0;
2211}
2212
2213static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002214bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002215{
2216 u32 val;
2217
Michael Chan9a120bc2008-05-16 22:17:45 -07002218 if (reset_phy)
2219 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002220
2221 bp->mii_up1 = BCM5708S_UP1;
2222
Michael Chan5b0c76a2005-11-04 08:45:49 -08002223 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2224 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2225 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2226
2227 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2228 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2229 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2230
2231 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2232 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2233 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2234
Michael Chan583c28e2008-01-21 19:51:35 -08002235 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002236 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2237 val |= BCM5708S_UP1_2G5;
2238 bnx2_write_phy(bp, BCM5708S_UP1, val);
2239 }
2240
Michael Chan4ce45e02012-12-06 10:33:10 +00002241 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2242 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2243 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002244 /* increase tx signal amplitude */
2245 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2246 BCM5708S_BLK_ADDR_TX_MISC);
2247 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2248 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2249 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2250 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2251 }
2252
Michael Chan2726d6e2008-01-29 21:35:05 -08002253 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002254 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2255
2256 if (val) {
2257 u32 is_backplane;
2258
Michael Chan2726d6e2008-01-29 21:35:05 -08002259 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002260 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2262 BCM5708S_BLK_ADDR_TX_MISC);
2263 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2264 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2265 BCM5708S_BLK_ADDR_DIG);
2266 }
2267 }
2268 return 0;
2269}
2270
2271static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002272bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002273{
Michael Chan9a120bc2008-05-16 22:17:45 -07002274 if (reset_phy)
2275 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002276
Michael Chan583c28e2008-01-21 19:51:35 -08002277 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002278
Michael Chan4ce45e02012-12-06 10:33:10 +00002279 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002280 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002281
2282 if (bp->dev->mtu > 1500) {
2283 u32 val;
2284
2285 /* Set extended packet length bit */
2286 bnx2_write_phy(bp, 0x18, 0x7);
2287 bnx2_read_phy(bp, 0x18, &val);
2288 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2289
2290 bnx2_write_phy(bp, 0x1c, 0x6c00);
2291 bnx2_read_phy(bp, 0x1c, &val);
2292 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2293 }
2294 else {
2295 u32 val;
2296
2297 bnx2_write_phy(bp, 0x18, 0x7);
2298 bnx2_read_phy(bp, 0x18, &val);
2299 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2300
2301 bnx2_write_phy(bp, 0x1c, 0x6c00);
2302 bnx2_read_phy(bp, 0x1c, &val);
2303 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2304 }
2305
2306 return 0;
2307}
2308
2309static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002310bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002311{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002312 u32 val;
2313
Michael Chan9a120bc2008-05-16 22:17:45 -07002314 if (reset_phy)
2315 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002316
Michael Chan583c28e2008-01-21 19:51:35 -08002317 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002318 bnx2_write_phy(bp, 0x18, 0x0c00);
2319 bnx2_write_phy(bp, 0x17, 0x000a);
2320 bnx2_write_phy(bp, 0x15, 0x310b);
2321 bnx2_write_phy(bp, 0x17, 0x201f);
2322 bnx2_write_phy(bp, 0x15, 0x9506);
2323 bnx2_write_phy(bp, 0x17, 0x401f);
2324 bnx2_write_phy(bp, 0x15, 0x14e2);
2325 bnx2_write_phy(bp, 0x18, 0x0400);
2326 }
2327
Michael Chan583c28e2008-01-21 19:51:35 -08002328 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002329 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2330 MII_BNX2_DSP_EXPAND_REG | 0x8);
2331 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2332 val &= ~(1 << 8);
2333 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2334 }
2335
Michael Chanb6016b72005-05-26 13:03:09 -07002336 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002337 /* Set extended packet length bit */
2338 bnx2_write_phy(bp, 0x18, 0x7);
2339 bnx2_read_phy(bp, 0x18, &val);
2340 bnx2_write_phy(bp, 0x18, val | 0x4000);
2341
2342 bnx2_read_phy(bp, 0x10, &val);
2343 bnx2_write_phy(bp, 0x10, val | 0x1);
2344 }
2345 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002346 bnx2_write_phy(bp, 0x18, 0x7);
2347 bnx2_read_phy(bp, 0x18, &val);
2348 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2349
2350 bnx2_read_phy(bp, 0x10, &val);
2351 bnx2_write_phy(bp, 0x10, val & ~0x1);
2352 }
2353
Michael Chan5b0c76a2005-11-04 08:45:49 -08002354 /* ethernet@wirespeed */
Michael Chan41033b62013-12-31 23:22:33 -08002355 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
2356 bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
2357 val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
2358
2359 /* auto-mdix */
2360 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
2361 val |= AUX_CTL_MISC_CTL_AUTOMDIX;
2362
2363 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002364 return 0;
2365}
2366
2367
2368static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002369bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002370__releases(&bp->phy_lock)
2371__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002372{
2373 u32 val;
2374 int rc = 0;
2375
Michael Chan583c28e2008-01-21 19:51:35 -08002376 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2377 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002378
Michael Chanca58c3a2007-05-03 13:22:52 -07002379 bp->mii_bmcr = MII_BMCR;
2380 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002381 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002382 bp->mii_adv = MII_ADVERTISE;
2383 bp->mii_lpa = MII_LPA;
2384
Michael Chane503e062012-12-06 10:33:08 +00002385 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002386
Michael Chan583c28e2008-01-21 19:51:35 -08002387 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002388 goto setup_phy;
2389
Michael Chanb6016b72005-05-26 13:03:09 -07002390 bnx2_read_phy(bp, MII_PHYSID1, &val);
2391 bp->phy_id = val << 16;
2392 bnx2_read_phy(bp, MII_PHYSID2, &val);
2393 bp->phy_id |= val & 0xffff;
2394
Michael Chan583c28e2008-01-21 19:51:35 -08002395 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002396 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002397 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002398 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002399 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002400 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002401 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002402 }
2403 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002404 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002405 }
2406
Michael Chan0d8a6572007-07-07 22:49:43 -07002407setup_phy:
2408 if (!rc)
2409 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002410
2411 return rc;
2412}
2413
2414static int
2415bnx2_set_mac_loopback(struct bnx2 *bp)
2416{
2417 u32 mac_mode;
2418
Michael Chane503e062012-12-06 10:33:08 +00002419 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002420 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2421 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002422 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002423 bp->link_up = 1;
2424 return 0;
2425}
2426
Michael Chanbc5a0692006-01-23 16:13:22 -08002427static int bnx2_test_link(struct bnx2 *);
2428
2429static int
2430bnx2_set_phy_loopback(struct bnx2 *bp)
2431{
2432 u32 mac_mode;
2433 int rc, i;
2434
2435 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002436 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002437 BMCR_SPEED1000);
2438 spin_unlock_bh(&bp->phy_lock);
2439 if (rc)
2440 return rc;
2441
2442 for (i = 0; i < 10; i++) {
2443 if (bnx2_test_link(bp) == 0)
2444 break;
Michael Chan80be4432006-11-19 14:07:28 -08002445 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002446 }
2447
Michael Chane503e062012-12-06 10:33:08 +00002448 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002449 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2450 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002451 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002452
2453 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002454 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002455 bp->link_up = 1;
2456 return 0;
2457}
2458
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002459static void
2460bnx2_dump_mcp_state(struct bnx2 *bp)
2461{
2462 struct net_device *dev = bp->dev;
2463 u32 mcp_p0, mcp_p1;
2464
2465 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002466 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002467 mcp_p0 = BNX2_MCP_STATE_P0;
2468 mcp_p1 = BNX2_MCP_STATE_P1;
2469 } else {
2470 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2471 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2472 }
2473 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2474 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2475 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2476 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2477 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2478 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2479 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2480 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2481 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2482 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2483 netdev_err(dev, "DEBUG: shmem states:\n");
2484 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2485 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2486 bnx2_shmem_rd(bp, BNX2_FW_MB),
2487 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2488 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2489 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2490 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2491 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2492 pr_cont(" condition[%08x]\n",
2493 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002494 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002495 DP_SHMEM_LINE(bp, 0x3cc);
2496 DP_SHMEM_LINE(bp, 0x3dc);
2497 DP_SHMEM_LINE(bp, 0x3ec);
2498 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2499 netdev_err(dev, "<--- end MCP states dump --->\n");
2500}
2501
Michael Chanb6016b72005-05-26 13:03:09 -07002502static int
Michael Chana2f13892008-07-14 22:38:23 -07002503bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002504{
2505 int i;
2506 u32 val;
2507
Michael Chanb6016b72005-05-26 13:03:09 -07002508 bp->fw_wr_seq++;
2509 msg_data |= bp->fw_wr_seq;
Michael Chana8d9bc22014-03-09 15:45:32 -08002510 bp->fw_last_msg = msg_data;
Michael Chanb6016b72005-05-26 13:03:09 -07002511
Michael Chan2726d6e2008-01-29 21:35:05 -08002512 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002513
Michael Chana2f13892008-07-14 22:38:23 -07002514 if (!ack)
2515 return 0;
2516
Michael Chanb6016b72005-05-26 13:03:09 -07002517 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002518 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002519 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002520
Michael Chan2726d6e2008-01-29 21:35:05 -08002521 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002522
2523 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2524 break;
2525 }
Michael Chanb090ae22006-01-23 16:07:10 -08002526 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2527 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002528
2529 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002530 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002531 msg_data &= ~BNX2_DRV_MSG_CODE;
2532 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2533
Michael Chan2726d6e2008-01-29 21:35:05 -08002534 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002535 if (!silent) {
2536 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2537 bnx2_dump_mcp_state(bp);
2538 }
Michael Chanb6016b72005-05-26 13:03:09 -07002539
Michael Chanb6016b72005-05-26 13:03:09 -07002540 return -EBUSY;
2541 }
2542
Michael Chanb090ae22006-01-23 16:07:10 -08002543 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2544 return -EIO;
2545
Michael Chanb6016b72005-05-26 13:03:09 -07002546 return 0;
2547}
2548
Michael Chan59b47d82006-11-19 14:10:45 -08002549static int
2550bnx2_init_5709_context(struct bnx2 *bp)
2551{
2552 int i, ret = 0;
2553 u32 val;
2554
2555 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002556 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002557 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002558 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002559 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002560 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2561 break;
2562 udelay(2);
2563 }
2564 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2565 return -EBUSY;
2566
Michael Chan59b47d82006-11-19 14:10:45 -08002567 for (i = 0; i < bp->ctx_pages; i++) {
2568 int j;
2569
Michael Chan352f7682008-05-02 16:57:26 -07002570 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002571 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002572 else
2573 return -ENOMEM;
2574
Michael Chane503e062012-12-06 10:33:08 +00002575 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2576 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2577 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2578 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2579 (u64) bp->ctx_blk_mapping[i] >> 32);
2580 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2581 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002582 for (j = 0; j < 10; j++) {
2583
Michael Chane503e062012-12-06 10:33:08 +00002584 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002585 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2586 break;
2587 udelay(5);
2588 }
2589 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2590 ret = -EBUSY;
2591 break;
2592 }
2593 }
2594 return ret;
2595}
2596
Michael Chanb6016b72005-05-26 13:03:09 -07002597static void
2598bnx2_init_context(struct bnx2 *bp)
2599{
2600 u32 vcid;
2601
2602 vcid = 96;
2603 while (vcid) {
2604 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002605 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002606
2607 vcid--;
2608
Michael Chan4ce45e02012-12-06 10:33:10 +00002609 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002610 u32 new_vcid;
2611
2612 vcid_addr = GET_PCID_ADDR(vcid);
2613 if (vcid & 0x8) {
2614 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2615 }
2616 else {
2617 new_vcid = vcid;
2618 }
2619 pcid_addr = GET_PCID_ADDR(new_vcid);
2620 }
2621 else {
2622 vcid_addr = GET_CID_ADDR(vcid);
2623 pcid_addr = vcid_addr;
2624 }
2625
Michael Chan7947b202007-06-04 21:17:10 -07002626 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2627 vcid_addr += (i << PHY_CTX_SHIFT);
2628 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002629
Michael Chane503e062012-12-06 10:33:08 +00002630 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2631 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002632
2633 /* Zero out the context. */
2634 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002635 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002636 }
Michael Chanb6016b72005-05-26 13:03:09 -07002637 }
2638}
2639
2640static int
2641bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2642{
2643 u16 *good_mbuf;
2644 u32 good_mbuf_cnt;
2645 u32 val;
2646
2647 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002648 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002649 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002650
Michael Chane503e062012-12-06 10:33:08 +00002651 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002652 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2653
2654 good_mbuf_cnt = 0;
2655
2656 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002657 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002658 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002659 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2660 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002661
Michael Chan2726d6e2008-01-29 21:35:05 -08002662 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002663
2664 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2665
2666 /* The addresses with Bit 9 set are bad memory blocks. */
2667 if (!(val & (1 << 9))) {
2668 good_mbuf[good_mbuf_cnt] = (u16) val;
2669 good_mbuf_cnt++;
2670 }
2671
Michael Chan2726d6e2008-01-29 21:35:05 -08002672 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002673 }
2674
2675 /* Free the good ones back to the mbuf pool thus discarding
2676 * all the bad ones. */
2677 while (good_mbuf_cnt) {
2678 good_mbuf_cnt--;
2679
2680 val = good_mbuf[good_mbuf_cnt];
2681 val = (val << 9) | val | 1;
2682
Michael Chan2726d6e2008-01-29 21:35:05 -08002683 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002684 }
2685 kfree(good_mbuf);
2686 return 0;
2687}
2688
2689static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002690bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002691{
2692 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002693
2694 val = (mac_addr[0] << 8) | mac_addr[1];
2695
Michael Chane503e062012-12-06 10:33:08 +00002696 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002697
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002698 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002699 (mac_addr[4] << 8) | mac_addr[5];
2700
Michael Chane503e062012-12-06 10:33:08 +00002701 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002702}
2703
2704static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002705bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002706{
2707 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002708 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2709 struct bnx2_rx_bd *rxbd =
2710 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002711 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002712
2713 if (!page)
2714 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002715 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002716 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002717 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002718 __free_page(page);
2719 return -EIO;
2720 }
2721
Michael Chan47bf4242007-12-12 11:19:12 -08002722 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002723 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002724 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2725 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2726 return 0;
2727}
2728
2729static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002730bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002731{
Michael Chan2bc40782012-12-06 10:33:09 +00002732 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002733 struct page *page = rx_pg->page;
2734
2735 if (!page)
2736 return;
2737
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002738 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2739 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002740
2741 __free_page(page);
2742 rx_pg->page = NULL;
2743}
2744
2745static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002746bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002747{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002748 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002749 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002750 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002751 struct bnx2_rx_bd *rxbd =
2752 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002753
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002754 data = kmalloc(bp->rx_buf_size, gfp);
2755 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002756 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002757
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002758 mapping = dma_map_single(&bp->pdev->dev,
2759 get_l2_fhdr(data),
2760 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002761 PCI_DMA_FROMDEVICE);
2762 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002763 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002764 return -EIO;
2765 }
Michael Chanb6016b72005-05-26 13:03:09 -07002766
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002767 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002768 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002769
2770 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2771 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2772
Michael Chanbb4f98a2008-06-19 16:38:19 -07002773 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002774
2775 return 0;
2776}
2777
Michael Chanda3e4fb2007-05-03 13:24:23 -07002778static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002779bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002780{
Michael Chan43e80b82008-06-19 16:41:08 -07002781 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002782 u32 new_link_state, old_link_state;
2783 int is_set = 1;
2784
2785 new_link_state = sblk->status_attn_bits & event;
2786 old_link_state = sblk->status_attn_bits_ack & event;
2787 if (new_link_state != old_link_state) {
2788 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002789 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002790 else
Michael Chane503e062012-12-06 10:33:08 +00002791 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002792 } else
2793 is_set = 0;
2794
2795 return is_set;
2796}
2797
Michael Chanb6016b72005-05-26 13:03:09 -07002798static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002799bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002800{
Michael Chan74ecc622008-05-02 16:56:16 -07002801 spin_lock(&bp->phy_lock);
2802
2803 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002804 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002805 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002806 bnx2_set_remote_link(bp);
2807
Michael Chan74ecc622008-05-02 16:56:16 -07002808 spin_unlock(&bp->phy_lock);
2809
Michael Chanb6016b72005-05-26 13:03:09 -07002810}
2811
Michael Chanead72702007-12-20 19:55:39 -08002812static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002813bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002814{
2815 u16 cons;
2816
Michael Chan43e80b82008-06-19 16:41:08 -07002817 /* Tell compiler that status block fields can change. */
2818 barrier();
2819 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002820 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00002821 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002822 cons++;
2823 return cons;
2824}
2825
Michael Chan57851d82007-12-20 20:01:44 -08002826static int
2827bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002828{
Michael Chan35e90102008-06-19 16:37:42 -07002829 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002830 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002831 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002832 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002833 struct netdev_queue *txq;
2834
2835 index = (bnapi - bp->bnx2_napi);
2836 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002837
Michael Chan35efa7c2007-12-20 19:56:37 -08002838 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002839 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002840
2841 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002842 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002843 struct sk_buff *skb;
2844 int i, last;
2845
Michael Chan2bc40782012-12-06 10:33:09 +00002846 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002847
Michael Chan35e90102008-06-19 16:37:42 -07002848 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002849 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002850
Eric Dumazetd62fda02009-05-12 20:48:02 +00002851 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2852 prefetch(&skb->end);
2853
Michael Chanb6016b72005-05-26 13:03:09 -07002854 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002855 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002856 u16 last_idx, last_ring_idx;
2857
Eric Dumazetd62fda02009-05-12 20:48:02 +00002858 last_idx = sw_cons + tx_buf->nr_frags + 1;
2859 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002860 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002861 last_idx++;
2862 }
2863 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2864 break;
2865 }
2866 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002867
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002868 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002869 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002870
2871 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002872 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002873
2874 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002875 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002876
Michael Chan2bc40782012-12-06 10:33:09 +00002877 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2878
2879 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002880 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002881 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002882 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002883 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002884 }
2885
Michael Chan2bc40782012-12-06 10:33:09 +00002886 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002887
Eric Dumazete9831902011-11-29 11:53:05 +00002888 tx_bytes += skb->len;
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07002889 dev_kfree_skb_any(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002890 tx_pkt++;
2891 if (tx_pkt == budget)
2892 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002893
Eric Dumazetd62fda02009-05-12 20:48:02 +00002894 if (hw_cons == sw_cons)
2895 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002896 }
2897
Eric Dumazete9831902011-11-29 11:53:05 +00002898 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002899 txr->hw_tx_cons = hw_cons;
2900 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002901
Michael Chan2f8af122006-08-15 01:39:10 -07002902 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002903 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002904 * memory barrier, there is a small possibility that bnx2_start_xmit()
2905 * will miss it and cause the queue to be stopped forever.
2906 */
2907 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002908
Benjamin Li706bf242008-07-18 17:55:11 -07002909 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002910 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002911 __netif_tx_lock(txq, smp_processor_id());
2912 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002913 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002914 netif_tx_wake_queue(txq);
2915 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002916 }
Benjamin Li706bf242008-07-18 17:55:11 -07002917
Michael Chan57851d82007-12-20 20:01:44 -08002918 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002919}
2920
Michael Chan1db82f22007-12-12 11:19:35 -08002921static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002922bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002923 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002924{
Michael Chan2bc40782012-12-06 10:33:09 +00002925 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2926 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002927 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002928 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002929 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002930
Benjamin Li3d16af82008-10-09 12:26:41 -07002931 cons_rx_pg = &rxr->rx_pg_ring[cons];
2932
2933 /* The caller was unable to allocate a new page to replace the
2934 * last one in the frags array, so we need to recycle that page
2935 * and then free the skb.
2936 */
2937 if (skb) {
2938 struct page *page;
2939 struct skb_shared_info *shinfo;
2940
2941 shinfo = skb_shinfo(skb);
2942 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002943 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2944 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002945
2946 cons_rx_pg->page = page;
2947 dev_kfree_skb(skb);
2948 }
2949
2950 hw_prod = rxr->rx_pg_prod;
2951
Michael Chan1db82f22007-12-12 11:19:35 -08002952 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002953 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002954
Michael Chanbb4f98a2008-06-19 16:38:19 -07002955 prod_rx_pg = &rxr->rx_pg_ring[prod];
2956 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002957 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2958 [BNX2_RX_IDX(cons)];
2959 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2960 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002961
Michael Chan1db82f22007-12-12 11:19:35 -08002962 if (prod != cons) {
2963 prod_rx_pg->page = cons_rx_pg->page;
2964 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002965 dma_unmap_addr_set(prod_rx_pg, mapping,
2966 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002967
2968 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2969 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2970
2971 }
Michael Chan2bc40782012-12-06 10:33:09 +00002972 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2973 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002974 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002975 rxr->rx_pg_prod = hw_prod;
2976 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002977}
2978
Michael Chanb6016b72005-05-26 13:03:09 -07002979static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002980bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2981 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002982{
Michael Chan2bc40782012-12-06 10:33:09 +00002983 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2984 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08002985
Michael Chanbb4f98a2008-06-19 16:38:19 -07002986 cons_rx_buf = &rxr->rx_buf_ring[cons];
2987 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002988
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002989 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002990 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002991 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002992
Michael Chanbb4f98a2008-06-19 16:38:19 -07002993 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002994
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002995 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002996
2997 if (cons == prod)
2998 return;
2999
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003000 dma_unmap_addr_set(prod_rx_buf, mapping,
3001 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07003002
Michael Chan2bc40782012-12-06 10:33:09 +00003003 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
3004 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08003005 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
3006 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07003007}
3008
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003009static struct sk_buff *
3010bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08003011 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
3012 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08003013{
3014 int err;
3015 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003016 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08003017
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003018 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003019 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003020 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3021error:
Michael Chan1db82f22007-12-12 11:19:35 -08003022 if (hdr_len) {
3023 unsigned int raw_len = len + 4;
3024 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3025
Michael Chanbb4f98a2008-06-19 16:38:19 -07003026 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003027 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003028 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003029 }
3030
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003031 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003032 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003033 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003034 if (!skb) {
3035 kfree(data);
3036 goto error;
3037 }
3038 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003039 if (hdr_len == 0) {
3040 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003041 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003042 } else {
3043 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003044 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003045 u16 pg_cons = rxr->rx_pg_cons;
3046 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003047
3048 frag_size = len + 4 - hdr_len;
3049 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3050 skb_put(skb, hdr_len);
3051
3052 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003053 dma_addr_t mapping_old;
3054
Michael Chan1db82f22007-12-12 11:19:35 -08003055 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3056 if (unlikely(frag_len <= 4)) {
3057 unsigned int tail = 4 - frag_len;
3058
Michael Chanbb4f98a2008-06-19 16:38:19 -07003059 rxr->rx_pg_cons = pg_cons;
3060 rxr->rx_pg_prod = pg_prod;
3061 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003062 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003063 skb->len -= tail;
3064 if (i == 0) {
3065 skb->tail -= tail;
3066 } else {
3067 skb_frag_t *frag =
3068 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003069 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003070 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003071 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003072 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003073 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003074 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003075
Benjamin Li3d16af82008-10-09 12:26:41 -07003076 /* Don't unmap yet. If we're unable to allocate a new
3077 * page, we need to recycle the page and the DMA addr.
3078 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003079 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003080 if (i == pages - 1)
3081 frag_len -= 4;
3082
3083 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3084 rx_pg->page = NULL;
3085
Michael Chanbb4f98a2008-06-19 16:38:19 -07003086 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003087 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003088 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003089 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003090 rxr->rx_pg_cons = pg_cons;
3091 rxr->rx_pg_prod = pg_prod;
3092 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003093 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003094 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003095 }
3096
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003097 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003098 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3099
Michael Chan1db82f22007-12-12 11:19:35 -08003100 frag_size -= frag_len;
3101 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003102 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003103 skb->len += frag_len;
3104
Michael Chan2bc40782012-12-06 10:33:09 +00003105 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3106 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003107 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003108 rxr->rx_pg_prod = pg_prod;
3109 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003110 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003111 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003112}
3113
Michael Chanc09c2622007-12-10 17:18:37 -08003114static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003115bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003116{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003117 u16 cons;
3118
Michael Chan43e80b82008-06-19 16:41:08 -07003119 /* Tell compiler that status block fields can change. */
3120 barrier();
3121 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003122 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00003123 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003124 cons++;
3125 return cons;
3126}
3127
Michael Chanb6016b72005-05-26 13:03:09 -07003128static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003129bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003130{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003131 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003132 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3133 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003134 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003135
Eric W. Biederman310c4d42014-03-11 14:31:09 -07003136 if (budget <= 0)
3137 return rx_pkt;
3138
Michael Chan35efa7c2007-12-20 19:56:37 -08003139 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003140 sw_cons = rxr->rx_cons;
3141 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003142
3143 /* Memory barrier necessary as speculative reads of the rx
3144 * buffer can be ahead of the index in the status block
3145 */
3146 rmb();
3147 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003148 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003149 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003150 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003151 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003152 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003153 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003154 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003155
Michael Chan2bc40782012-12-06 10:33:09 +00003156 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3157 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003158
Michael Chanbb4f98a2008-06-19 16:38:19 -07003159 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003160 data = rx_buf->data;
3161 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003162
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003163 rx_hdr = get_l2_fhdr(data);
3164 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003165
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003166 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003167
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003168 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003169 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3170 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003171
Michael Chan2bc40782012-12-06 10:33:09 +00003172 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3173 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003174 prefetch(get_l2_fhdr(next_rx_buf->data));
3175
Michael Chan1db82f22007-12-12 11:19:35 -08003176 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003177 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003178
Michael Chan1db82f22007-12-12 11:19:35 -08003179 hdr_len = 0;
3180 if (status & L2_FHDR_STATUS_SPLIT) {
3181 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3182 pg_ring_used = 1;
3183 } else if (len > bp->rx_jumbo_thresh) {
3184 hdr_len = bp->rx_jumbo_thresh;
3185 pg_ring_used = 1;
3186 }
3187
Michael Chan990ec382009-02-12 16:54:13 -08003188 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3189 L2_FHDR_ERRORS_PHY_DECODE |
3190 L2_FHDR_ERRORS_ALIGNMENT |
3191 L2_FHDR_ERRORS_TOO_SHORT |
3192 L2_FHDR_ERRORS_GIANT_FRAME))) {
3193
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003194 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003195 sw_ring_prod);
3196 if (pg_ring_used) {
3197 int pages;
3198
3199 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3200
3201 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3202 }
3203 goto next_rx;
3204 }
3205
Michael Chan1db82f22007-12-12 11:19:35 -08003206 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003207
Michael Chan5d5d0012007-12-12 11:17:43 -08003208 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003209 skb = netdev_alloc_skb(bp->dev, len + 6);
3210 if (skb == NULL) {
3211 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003212 sw_ring_prod);
3213 goto next_rx;
3214 }
Michael Chanb6016b72005-05-26 13:03:09 -07003215
3216 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003217 memcpy(skb->data,
3218 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3219 len + 6);
3220 skb_reserve(skb, 6);
3221 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003222
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003223 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003224 sw_ring_cons, sw_ring_prod);
3225
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003226 } else {
3227 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3228 (sw_ring_cons << 16) | sw_ring_prod);
3229 if (!skb)
3230 goto next_rx;
3231 }
Michael Chanf22828e2008-08-14 15:30:14 -07003232 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003233 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00003234 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003235
Michael Chanb6016b72005-05-26 13:03:09 -07003236 skb->protocol = eth_type_trans(skb, bp->dev);
3237
3238 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003239 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003240
Michael Chan745720e2006-06-29 12:37:41 -07003241 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003242 goto next_rx;
3243
3244 }
3245
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003246 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003247 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003248 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3249 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3250
Michael Chanade2bfe2006-01-23 16:09:51 -08003251 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3252 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003253 skb->ip_summed = CHECKSUM_UNNECESSARY;
3254 }
Michael Chanfdc85412010-07-03 20:42:16 +00003255 if ((bp->dev->features & NETIF_F_RXHASH) &&
3256 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3257 L2_FHDR_STATUS_USE_RXHASH))
Tom Herbertcf1bfd62013-12-17 23:22:57 -08003258 skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
3259 PKT_HASH_TYPE_L3);
Michael Chanb6016b72005-05-26 13:03:09 -07003260
David S. Miller0c8dfc82009-01-27 16:22:32 -08003261 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003262 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003263 rx_pkt++;
3264
3265next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003266 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3267 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003268
3269 if ((rx_pkt == budget))
3270 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003271
3272 /* Refresh hw_cons to see if there is new work */
3273 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003274 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003275 rmb();
3276 }
Michael Chanb6016b72005-05-26 13:03:09 -07003277 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003278 rxr->rx_cons = sw_cons;
3279 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003280
Michael Chan1db82f22007-12-12 11:19:35 -08003281 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003282 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003283
Michael Chane503e062012-12-06 10:33:08 +00003284 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003285
Michael Chane503e062012-12-06 10:33:08 +00003286 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003287
3288 mmiowb();
3289
3290 return rx_pkt;
3291
3292}
3293
3294/* MSI ISR - The only difference between this and the INTx ISR
3295 * is that the MSI interrupt is always serviced.
3296 */
3297static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003298bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003299{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003300 struct bnx2_napi *bnapi = dev_instance;
3301 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003302
Michael Chan43e80b82008-06-19 16:41:08 -07003303 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003304 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003305 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3306 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3307
3308 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003309 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3310 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003311
Ben Hutchings288379f2009-01-19 16:43:59 -08003312 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003313
Michael Chan73eef4c2005-08-25 15:39:15 -07003314 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003315}
3316
3317static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003318bnx2_msi_1shot(int irq, void *dev_instance)
3319{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003320 struct bnx2_napi *bnapi = dev_instance;
3321 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003322
Michael Chan43e80b82008-06-19 16:41:08 -07003323 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003324
3325 /* Return here if interrupt is disabled. */
3326 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3327 return IRQ_HANDLED;
3328
Ben Hutchings288379f2009-01-19 16:43:59 -08003329 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003330
3331 return IRQ_HANDLED;
3332}
3333
3334static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003335bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003336{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003337 struct bnx2_napi *bnapi = dev_instance;
3338 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003339 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003340
3341 /* When using INTx, it is possible for the interrupt to arrive
3342 * at the CPU before the status block posted prior to the
3343 * interrupt. Reading a register will flush the status block.
3344 * When using MSI, the MSI message will always complete after
3345 * the status block write.
3346 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003347 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003348 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003349 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003350 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003351
Michael Chane503e062012-12-06 10:33:08 +00003352 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003353 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3354 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3355
Michael Chanb8a7ce72007-07-07 22:51:03 -07003356 /* Read back to deassert IRQ immediately to avoid too many
3357 * spurious interrupts.
3358 */
Michael Chane503e062012-12-06 10:33:08 +00003359 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003360
Michael Chanb6016b72005-05-26 13:03:09 -07003361 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003362 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3363 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003364
Ben Hutchings288379f2009-01-19 16:43:59 -08003365 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003366 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003367 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003368 }
Michael Chanb6016b72005-05-26 13:03:09 -07003369
Michael Chan73eef4c2005-08-25 15:39:15 -07003370 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003371}
3372
Michael Chan43e80b82008-06-19 16:41:08 -07003373static inline int
3374bnx2_has_fast_work(struct bnx2_napi *bnapi)
3375{
3376 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3377 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3378
3379 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3380 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3381 return 1;
3382 return 0;
3383}
3384
Michael Chan0d8a6572007-07-07 22:49:43 -07003385#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3386 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003387
Michael Chanf4e418f2005-11-04 08:53:48 -08003388static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003389bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003390{
Michael Chan43e80b82008-06-19 16:41:08 -07003391 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003392
Michael Chan43e80b82008-06-19 16:41:08 -07003393 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003394 return 1;
3395
Michael Chan4edd4732009-06-08 18:14:42 -07003396#ifdef BCM_CNIC
3397 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3398 return 1;
3399#endif
3400
Michael Chanda3e4fb2007-05-03 13:24:23 -07003401 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3402 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003403 return 1;
3404
3405 return 0;
3406}
3407
Michael Chanefba0182008-12-03 00:36:15 -08003408static void
3409bnx2_chk_missed_msi(struct bnx2 *bp)
3410{
3411 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3412 u32 msi_ctrl;
3413
3414 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003415 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003416 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3417 return;
3418
3419 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003420 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3421 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3422 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003423 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3424 }
3425 }
3426
3427 bp->idle_chk_status_idx = bnapi->last_status_idx;
3428}
3429
Michael Chan4edd4732009-06-08 18:14:42 -07003430#ifdef BCM_CNIC
3431static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3432{
3433 struct cnic_ops *c_ops;
3434
3435 if (!bnapi->cnic_present)
3436 return;
3437
3438 rcu_read_lock();
3439 c_ops = rcu_dereference(bp->cnic_ops);
3440 if (c_ops)
3441 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3442 bnapi->status_blk.msi);
3443 rcu_read_unlock();
3444}
3445#endif
3446
Michael Chan43e80b82008-06-19 16:41:08 -07003447static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003448{
Michael Chan43e80b82008-06-19 16:41:08 -07003449 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003450 u32 status_attn_bits = sblk->status_attn_bits;
3451 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003452
Michael Chanda3e4fb2007-05-03 13:24:23 -07003453 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3454 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003455
Michael Chan35efa7c2007-12-20 19:56:37 -08003456 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003457
3458 /* This is needed to take care of transient status
3459 * during link changes.
3460 */
Michael Chane503e062012-12-06 10:33:08 +00003461 BNX2_WR(bp, BNX2_HC_COMMAND,
3462 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3463 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003464 }
Michael Chan43e80b82008-06-19 16:41:08 -07003465}
3466
3467static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3468 int work_done, int budget)
3469{
3470 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3471 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003472
Michael Chan35e90102008-06-19 16:37:42 -07003473 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003474 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003475
Michael Chanbb4f98a2008-06-19 16:38:19 -07003476 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003477 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003478
David S. Miller6f535762007-10-11 18:08:29 -07003479 return work_done;
3480}
Michael Chanf4e418f2005-11-04 08:53:48 -08003481
Michael Chanf0ea2e62008-06-19 16:41:57 -07003482static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3483{
3484 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3485 struct bnx2 *bp = bnapi->bp;
3486 int work_done = 0;
3487 struct status_block_msix *sblk = bnapi->status_blk.msix;
3488
3489 while (1) {
3490 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3491 if (unlikely(work_done >= budget))
3492 break;
3493
3494 bnapi->last_status_idx = sblk->status_idx;
3495 /* status idx must be read before checking for more work. */
3496 rmb();
3497 if (likely(!bnx2_has_fast_work(bnapi))) {
3498
Ben Hutchings288379f2009-01-19 16:43:59 -08003499 napi_complete(napi);
Michael Chane503e062012-12-06 10:33:08 +00003500 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3501 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3502 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003503 break;
3504 }
3505 }
3506 return work_done;
3507}
3508
David S. Miller6f535762007-10-11 18:08:29 -07003509static int bnx2_poll(struct napi_struct *napi, int budget)
3510{
Michael Chan35efa7c2007-12-20 19:56:37 -08003511 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3512 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003513 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003514 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003515
3516 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003517 bnx2_poll_link(bp, bnapi);
3518
Michael Chan35efa7c2007-12-20 19:56:37 -08003519 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003520
Michael Chan4edd4732009-06-08 18:14:42 -07003521#ifdef BCM_CNIC
3522 bnx2_poll_cnic(bp, bnapi);
3523#endif
3524
Michael Chan35efa7c2007-12-20 19:56:37 -08003525 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003526 * much work has been processed, so we must read it before
3527 * checking for more work.
3528 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003529 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003530
3531 if (unlikely(work_done >= budget))
3532 break;
3533
Michael Chan6dee6422007-10-12 01:40:38 -07003534 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003535 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003536 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003537 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003538 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3539 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3540 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003541 break;
David S. Miller6f535762007-10-11 18:08:29 -07003542 }
Michael Chane503e062012-12-06 10:33:08 +00003543 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3544 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3545 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3546 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003547
Michael Chane503e062012-12-06 10:33:08 +00003548 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3549 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3550 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003551 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003552 }
Michael Chanb6016b72005-05-26 13:03:09 -07003553 }
3554
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003555 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003556}
3557
Herbert Xu932ff272006-06-09 12:20:56 -07003558/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003559 * from set_multicast.
3560 */
3561static void
3562bnx2_set_rx_mode(struct net_device *dev)
3563{
Michael Chan972ec0d2006-01-23 16:12:43 -08003564 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003565 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003566 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003567 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003568
Michael Chan9f52b562008-10-09 12:21:46 -07003569 if (!netif_running(dev))
3570 return;
3571
Michael Chanc770a652005-08-25 15:38:39 -07003572 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003573
3574 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3575 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3576 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Patrick McHardyf6469682013-04-19 02:04:27 +00003577 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003578 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003579 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003580 if (dev->flags & IFF_PROMISC) {
3581 /* Promiscuous mode. */
3582 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003583 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3584 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003585 }
3586 else if (dev->flags & IFF_ALLMULTI) {
3587 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003588 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3589 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003590 }
3591 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3592 }
3593 else {
3594 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003595 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3596 u32 regidx;
3597 u32 bit;
3598 u32 crc;
3599
3600 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3601
Jiri Pirko22bedad32010-04-01 21:22:57 +00003602 netdev_for_each_mc_addr(ha, dev) {
3603 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003604 bit = crc & 0xff;
3605 regidx = (bit & 0xe0) >> 5;
3606 bit &= 0x1f;
3607 mc_filter[regidx] |= (1 << bit);
3608 }
3609
3610 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003611 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3612 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003613 }
3614
3615 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3616 }
3617
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003618 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003619 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3620 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3621 BNX2_RPM_SORT_USER0_PROM_VLAN;
3622 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003623 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003624 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003625 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003626 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003627 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3628 sort_mode |= (1 <<
3629 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003630 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003631 }
3632
3633 }
3634
Michael Chanb6016b72005-05-26 13:03:09 -07003635 if (rx_mode != bp->rx_mode) {
3636 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003637 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003638 }
3639
Michael Chane503e062012-12-06 10:33:08 +00003640 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3641 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3642 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003643
Michael Chanc770a652005-08-25 15:38:39 -07003644 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003645}
3646
françois romieu7880b722011-09-30 00:36:52 +00003647static int
Michael Chan57579f72009-04-04 16:51:14 -07003648check_fw_section(const struct firmware *fw,
3649 const struct bnx2_fw_file_section *section,
3650 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003651{
Michael Chan57579f72009-04-04 16:51:14 -07003652 u32 offset = be32_to_cpu(section->offset);
3653 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003654
Michael Chan57579f72009-04-04 16:51:14 -07003655 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3656 return -EINVAL;
3657 if ((non_empty && len == 0) || len > fw->size - offset ||
3658 len & (alignment - 1))
3659 return -EINVAL;
3660 return 0;
3661}
3662
françois romieu7880b722011-09-30 00:36:52 +00003663static int
Michael Chan57579f72009-04-04 16:51:14 -07003664check_mips_fw_entry(const struct firmware *fw,
3665 const struct bnx2_mips_fw_file_entry *entry)
3666{
3667 if (check_fw_section(fw, &entry->text, 4, true) ||
3668 check_fw_section(fw, &entry->data, 4, false) ||
3669 check_fw_section(fw, &entry->rodata, 4, false))
3670 return -EINVAL;
3671 return 0;
3672}
3673
françois romieu7880b722011-09-30 00:36:52 +00003674static void bnx2_release_firmware(struct bnx2 *bp)
3675{
3676 if (bp->rv2p_firmware) {
3677 release_firmware(bp->mips_firmware);
3678 release_firmware(bp->rv2p_firmware);
3679 bp->rv2p_firmware = NULL;
3680 }
3681}
3682
3683static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003684{
3685 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003686 const struct bnx2_mips_fw_file *mips_fw;
3687 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003688 int rc;
3689
Michael Chan4ce45e02012-12-06 10:33:10 +00003690 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003691 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003692 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3693 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003694 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3695 else
3696 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003697 } else {
3698 mips_fw_file = FW_MIPS_FILE_06;
3699 rv2p_fw_file = FW_RV2P_FILE_06;
3700 }
3701
3702 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3703 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003704 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003705 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003706 }
3707
3708 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3709 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003710 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003711 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003712 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003713 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3714 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3715 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3716 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3717 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3718 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3719 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3720 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003721 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003722 rc = -EINVAL;
3723 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003724 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003725 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3726 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3727 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003728 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003729 rc = -EINVAL;
3730 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003731 }
françois romieu7880b722011-09-30 00:36:52 +00003732out:
3733 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003734
françois romieu7880b722011-09-30 00:36:52 +00003735err_release_firmware:
3736 release_firmware(bp->rv2p_firmware);
3737 bp->rv2p_firmware = NULL;
3738err_release_mips_firmware:
3739 release_firmware(bp->mips_firmware);
3740 goto out;
3741}
3742
3743static int bnx2_request_firmware(struct bnx2 *bp)
3744{
3745 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003746}
3747
3748static u32
3749rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3750{
3751 switch (idx) {
3752 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3753 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3754 rv2p_code |= RV2P_BD_PAGE_SIZE;
3755 break;
3756 }
3757 return rv2p_code;
3758}
3759
3760static int
3761load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3762 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3763{
3764 u32 rv2p_code_len, file_offset;
3765 __be32 *rv2p_code;
3766 int i;
3767 u32 val, cmd, addr;
3768
3769 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3770 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3771
3772 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3773
3774 if (rv2p_proc == RV2P_PROC1) {
3775 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3776 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3777 } else {
3778 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3779 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003780 }
Michael Chanb6016b72005-05-26 13:03:09 -07003781
3782 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003783 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003784 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003785 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003786 rv2p_code++;
3787
Michael Chan57579f72009-04-04 16:51:14 -07003788 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003789 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003790 }
3791
3792 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3793 for (i = 0; i < 8; i++) {
3794 u32 loc, code;
3795
3796 loc = be32_to_cpu(fw_entry->fixup[i]);
3797 if (loc && ((loc * 4) < rv2p_code_len)) {
3798 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003799 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003800 code = be32_to_cpu(*(rv2p_code + loc));
3801 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003802 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003803
3804 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003805 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003806 }
3807 }
3808
3809 /* Reset the processor, un-stall is done later. */
3810 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003811 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003812 }
3813 else {
Michael Chane503e062012-12-06 10:33:08 +00003814 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003815 }
Michael Chan57579f72009-04-04 16:51:14 -07003816
3817 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003818}
3819
Michael Chanaf3ee512006-11-19 14:09:25 -08003820static int
Michael Chan57579f72009-04-04 16:51:14 -07003821load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3822 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003823{
Michael Chan57579f72009-04-04 16:51:14 -07003824 u32 addr, len, file_offset;
3825 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003826 u32 offset;
3827 u32 val;
3828
3829 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003830 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003831 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003832 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3833 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003834
3835 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003836 addr = be32_to_cpu(fw_entry->text.addr);
3837 len = be32_to_cpu(fw_entry->text.len);
3838 file_offset = be32_to_cpu(fw_entry->text.offset);
3839 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3840
3841 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3842 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003843 int j;
3844
Michael Chan57579f72009-04-04 16:51:14 -07003845 for (j = 0; j < (len / 4); j++, offset += 4)
3846 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003847 }
3848
3849 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003850 addr = be32_to_cpu(fw_entry->data.addr);
3851 len = be32_to_cpu(fw_entry->data.len);
3852 file_offset = be32_to_cpu(fw_entry->data.offset);
3853 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3854
3855 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3856 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003857 int j;
3858
Michael Chan57579f72009-04-04 16:51:14 -07003859 for (j = 0; j < (len / 4); j++, offset += 4)
3860 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003861 }
3862
3863 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003864 addr = be32_to_cpu(fw_entry->rodata.addr);
3865 len = be32_to_cpu(fw_entry->rodata.len);
3866 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3867 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3868
3869 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3870 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003871 int j;
3872
Michael Chan57579f72009-04-04 16:51:14 -07003873 for (j = 0; j < (len / 4); j++, offset += 4)
3874 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003875 }
3876
3877 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003878 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003879
3880 val = be32_to_cpu(fw_entry->start_addr);
3881 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003882
3883 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003884 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003885 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003886 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3887 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003888
3889 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003890}
3891
Michael Chanfba9fe92006-06-12 22:21:25 -07003892static int
Michael Chanb6016b72005-05-26 13:03:09 -07003893bnx2_init_cpus(struct bnx2 *bp)
3894{
Michael Chan57579f72009-04-04 16:51:14 -07003895 const struct bnx2_mips_fw_file *mips_fw =
3896 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3897 const struct bnx2_rv2p_fw_file *rv2p_fw =
3898 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3899 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003900
3901 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003902 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3903 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003904
3905 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003906 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003907 if (rc)
3908 goto init_cpu_err;
3909
Michael Chanb6016b72005-05-26 13:03:09 -07003910 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003911 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003912 if (rc)
3913 goto init_cpu_err;
3914
Michael Chanb6016b72005-05-26 13:03:09 -07003915 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003916 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003917 if (rc)
3918 goto init_cpu_err;
3919
Michael Chanb6016b72005-05-26 13:03:09 -07003920 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003921 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003922 if (rc)
3923 goto init_cpu_err;
3924
Michael Chand43584c2006-11-19 14:14:35 -08003925 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003926 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003927
Michael Chanfba9fe92006-06-12 22:21:25 -07003928init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003929 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003930}
3931
Michael Chanb6a23e92013-08-06 15:50:09 -07003932static void
3933bnx2_setup_wol(struct bnx2 *bp)
3934{
3935 int i;
3936 u32 val, wol_msg;
3937
3938 if (bp->wol) {
3939 u32 advertising;
3940 u8 autoneg;
3941
3942 autoneg = bp->autoneg;
3943 advertising = bp->advertising;
3944
3945 if (bp->phy_port == PORT_TP) {
3946 bp->autoneg = AUTONEG_SPEED;
3947 bp->advertising = ADVERTISED_10baseT_Half |
3948 ADVERTISED_10baseT_Full |
3949 ADVERTISED_100baseT_Half |
3950 ADVERTISED_100baseT_Full |
3951 ADVERTISED_Autoneg;
3952 }
3953
3954 spin_lock_bh(&bp->phy_lock);
3955 bnx2_setup_phy(bp, bp->phy_port);
3956 spin_unlock_bh(&bp->phy_lock);
3957
3958 bp->autoneg = autoneg;
3959 bp->advertising = advertising;
3960
3961 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3962
3963 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3964
3965 /* Enable port mode. */
3966 val &= ~BNX2_EMAC_MODE_PORT;
3967 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3968 BNX2_EMAC_MODE_ACPI_RCVD |
3969 BNX2_EMAC_MODE_MPKT;
3970 if (bp->phy_port == PORT_TP) {
3971 val |= BNX2_EMAC_MODE_PORT_MII;
3972 } else {
3973 val |= BNX2_EMAC_MODE_PORT_GMII;
3974 if (bp->line_speed == SPEED_2500)
3975 val |= BNX2_EMAC_MODE_25G_MODE;
3976 }
3977
3978 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3979
3980 /* receive all multicast */
3981 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3982 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3983 0xffffffff);
3984 }
3985 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
3986
3987 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
3988 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3989 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
3990 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
3991
3992 /* Need to enable EMAC and RPM for WOL. */
3993 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3994 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3995 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3996 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3997
3998 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
3999 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
4000 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
4001
4002 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4003 } else {
4004 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4005 }
4006
Michael Chana8d9bc22014-03-09 15:45:32 -08004007 if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
4008 u32 val;
4009
4010 wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
4011 if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
4012 bnx2_fw_sync(bp, wol_msg, 1, 0);
4013 return;
4014 }
4015 /* Tell firmware not to power down the PHY yet, otherwise
4016 * the chip will take a long time to respond to MMIO reads.
4017 */
4018 val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
4019 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
4020 val | BNX2_PORT_FEATURE_ASF_ENABLED);
4021 bnx2_fw_sync(bp, wol_msg, 1, 0);
4022 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
4023 }
Michael Chanb6a23e92013-08-06 15:50:09 -07004024
4025}
4026
Michael Chanb6016b72005-05-26 13:03:09 -07004027static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07004028bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07004029{
Michael Chanb6016b72005-05-26 13:03:09 -07004030 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07004031 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07004032 u32 val;
4033
Michael Chan6d5e85c2013-08-06 15:50:08 -07004034 pci_enable_wake(bp->pdev, PCI_D0, false);
4035 pci_set_power_state(bp->pdev, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07004036
Michael Chane503e062012-12-06 10:33:08 +00004037 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07004038 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4039 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00004040 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004041
Michael Chane503e062012-12-06 10:33:08 +00004042 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004043 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004044 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004045 break;
4046 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07004047 case PCI_D3hot: {
Michael Chanb6a23e92013-08-06 15:50:09 -07004048 bnx2_setup_wol(bp);
Michael Chan6d5e85c2013-08-06 15:50:08 -07004049 pci_wake_from_d3(bp->pdev, bp->wol);
Michael Chan4ce45e02012-12-06 10:33:10 +00004050 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4051 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004052
4053 if (bp->wol)
Michael Chan6d5e85c2013-08-06 15:50:08 -07004054 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chana8d9bc22014-03-09 15:45:32 -08004055 break;
4056
Michael Chanb6016b72005-05-26 13:03:09 -07004057 }
Michael Chana8d9bc22014-03-09 15:45:32 -08004058 if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
4059 u32 val;
4060
4061 /* Tell firmware not to power down the PHY yet,
4062 * otherwise the other port may not respond to
4063 * MMIO reads.
4064 */
4065 val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
4066 val &= ~BNX2_CONDITION_PM_STATE_MASK;
4067 val |= BNX2_CONDITION_PM_STATE_UNPREP;
4068 bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
4069 }
4070 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07004071
4072 /* No more memory access after this point until
4073 * device is brought back to D0.
4074 */
Michael Chanb6016b72005-05-26 13:03:09 -07004075 break;
4076 }
4077 default:
4078 return -EINVAL;
4079 }
4080 return 0;
4081}
4082
4083static int
4084bnx2_acquire_nvram_lock(struct bnx2 *bp)
4085{
4086 u32 val;
4087 int j;
4088
4089 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004090 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004091 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004092 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004093 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4094 break;
4095
4096 udelay(5);
4097 }
4098
4099 if (j >= NVRAM_TIMEOUT_COUNT)
4100 return -EBUSY;
4101
4102 return 0;
4103}
4104
4105static int
4106bnx2_release_nvram_lock(struct bnx2 *bp)
4107{
4108 int j;
4109 u32 val;
4110
4111 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004112 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004113
4114 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004115 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004116 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4117 break;
4118
4119 udelay(5);
4120 }
4121
4122 if (j >= NVRAM_TIMEOUT_COUNT)
4123 return -EBUSY;
4124
4125 return 0;
4126}
4127
4128
4129static int
4130bnx2_enable_nvram_write(struct bnx2 *bp)
4131{
4132 u32 val;
4133
Michael Chane503e062012-12-06 10:33:08 +00004134 val = BNX2_RD(bp, BNX2_MISC_CFG);
4135 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004136
Michael Chane30372c2007-07-16 18:26:23 -07004137 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004138 int j;
4139
Michael Chane503e062012-12-06 10:33:08 +00004140 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4141 BNX2_WR(bp, BNX2_NVM_COMMAND,
4142 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004143
4144 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4145 udelay(5);
4146
Michael Chane503e062012-12-06 10:33:08 +00004147 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004148 if (val & BNX2_NVM_COMMAND_DONE)
4149 break;
4150 }
4151
4152 if (j >= NVRAM_TIMEOUT_COUNT)
4153 return -EBUSY;
4154 }
4155 return 0;
4156}
4157
4158static void
4159bnx2_disable_nvram_write(struct bnx2 *bp)
4160{
4161 u32 val;
4162
Michael Chane503e062012-12-06 10:33:08 +00004163 val = BNX2_RD(bp, BNX2_MISC_CFG);
4164 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004165}
4166
4167
4168static void
4169bnx2_enable_nvram_access(struct bnx2 *bp)
4170{
4171 u32 val;
4172
Michael Chane503e062012-12-06 10:33:08 +00004173 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004174 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004175 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4176 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004177}
4178
4179static void
4180bnx2_disable_nvram_access(struct bnx2 *bp)
4181{
4182 u32 val;
4183
Michael Chane503e062012-12-06 10:33:08 +00004184 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004185 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004186 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004187 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4188 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4189}
4190
4191static int
4192bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4193{
4194 u32 cmd;
4195 int j;
4196
Michael Chane30372c2007-07-16 18:26:23 -07004197 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004198 /* Buffered flash, no erase needed */
4199 return 0;
4200
4201 /* Build an erase command */
4202 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4203 BNX2_NVM_COMMAND_DOIT;
4204
4205 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004206 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004207
4208 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004209 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004210
4211 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004212 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004213
4214 /* Wait for completion. */
4215 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4216 u32 val;
4217
4218 udelay(5);
4219
Michael Chane503e062012-12-06 10:33:08 +00004220 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004221 if (val & BNX2_NVM_COMMAND_DONE)
4222 break;
4223 }
4224
4225 if (j >= NVRAM_TIMEOUT_COUNT)
4226 return -EBUSY;
4227
4228 return 0;
4229}
4230
4231static int
4232bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4233{
4234 u32 cmd;
4235 int j;
4236
4237 /* Build the command word. */
4238 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4239
Michael Chane30372c2007-07-16 18:26:23 -07004240 /* Calculate an offset of a buffered flash, not needed for 5709. */
4241 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004242 offset = ((offset / bp->flash_info->page_size) <<
4243 bp->flash_info->page_bits) +
4244 (offset % bp->flash_info->page_size);
4245 }
4246
4247 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004248 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004249
4250 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004251 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004252
4253 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004254 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004255
4256 /* Wait for completion. */
4257 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4258 u32 val;
4259
4260 udelay(5);
4261
Michael Chane503e062012-12-06 10:33:08 +00004262 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004263 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004264 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004265 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004266 break;
4267 }
4268 }
4269 if (j >= NVRAM_TIMEOUT_COUNT)
4270 return -EBUSY;
4271
4272 return 0;
4273}
4274
4275
4276static int
4277bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4278{
Al Virob491edd2007-12-22 19:44:51 +00004279 u32 cmd;
4280 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004281 int j;
4282
4283 /* Build the command word. */
4284 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4285
Michael Chane30372c2007-07-16 18:26:23 -07004286 /* Calculate an offset of a buffered flash, not needed for 5709. */
4287 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004288 offset = ((offset / bp->flash_info->page_size) <<
4289 bp->flash_info->page_bits) +
4290 (offset % bp->flash_info->page_size);
4291 }
4292
4293 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004294 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004295
4296 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004297
4298 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004299 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004300
4301 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004302 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004303
4304 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004305 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004306
4307 /* Wait for completion. */
4308 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4309 udelay(5);
4310
Michael Chane503e062012-12-06 10:33:08 +00004311 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004312 break;
4313 }
4314 if (j >= NVRAM_TIMEOUT_COUNT)
4315 return -EBUSY;
4316
4317 return 0;
4318}
4319
4320static int
4321bnx2_init_nvram(struct bnx2 *bp)
4322{
4323 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004324 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004325 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004326
Michael Chan4ce45e02012-12-06 10:33:10 +00004327 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004328 bp->flash_info = &flash_5709;
4329 goto get_flash_size;
4330 }
4331
Michael Chanb6016b72005-05-26 13:03:09 -07004332 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004333 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004334
Denis Chengff8ac602007-09-02 18:30:18 +08004335 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004336
Michael Chanb6016b72005-05-26 13:03:09 -07004337 if (val & 0x40000000) {
4338
4339 /* Flash interface has been reconfigured */
4340 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004341 j++, flash++) {
4342 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4343 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004344 bp->flash_info = flash;
4345 break;
4346 }
4347 }
4348 }
4349 else {
Michael Chan37137702005-11-04 08:49:17 -08004350 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004351 /* Not yet been reconfigured */
4352
Michael Chan37137702005-11-04 08:49:17 -08004353 if (val & (1 << 23))
4354 mask = FLASH_BACKUP_STRAP_MASK;
4355 else
4356 mask = FLASH_STRAP_MASK;
4357
Michael Chanb6016b72005-05-26 13:03:09 -07004358 for (j = 0, flash = &flash_table[0]; j < entry_count;
4359 j++, flash++) {
4360
Michael Chan37137702005-11-04 08:49:17 -08004361 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004362 bp->flash_info = flash;
4363
4364 /* Request access to the flash interface. */
4365 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4366 return rc;
4367
4368 /* Enable access to flash interface */
4369 bnx2_enable_nvram_access(bp);
4370
4371 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004372 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4373 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4374 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4375 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004376
4377 /* Disable access to flash interface */
4378 bnx2_disable_nvram_access(bp);
4379 bnx2_release_nvram_lock(bp);
4380
4381 break;
4382 }
4383 }
4384 } /* if (val & 0x40000000) */
4385
4386 if (j == entry_count) {
4387 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004388 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004389 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004390 }
4391
Michael Chane30372c2007-07-16 18:26:23 -07004392get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004393 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004394 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4395 if (val)
4396 bp->flash_size = val;
4397 else
4398 bp->flash_size = bp->flash_info->total_size;
4399
Michael Chanb6016b72005-05-26 13:03:09 -07004400 return rc;
4401}
4402
4403static int
4404bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4405 int buf_size)
4406{
4407 int rc = 0;
4408 u32 cmd_flags, offset32, len32, extra;
4409
4410 if (buf_size == 0)
4411 return 0;
4412
4413 /* Request access to the flash interface. */
4414 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4415 return rc;
4416
4417 /* Enable access to flash interface */
4418 bnx2_enable_nvram_access(bp);
4419
4420 len32 = buf_size;
4421 offset32 = offset;
4422 extra = 0;
4423
4424 cmd_flags = 0;
4425
4426 if (offset32 & 3) {
4427 u8 buf[4];
4428 u32 pre_len;
4429
4430 offset32 &= ~3;
4431 pre_len = 4 - (offset & 3);
4432
4433 if (pre_len >= len32) {
4434 pre_len = len32;
4435 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4436 BNX2_NVM_COMMAND_LAST;
4437 }
4438 else {
4439 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4440 }
4441
4442 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4443
4444 if (rc)
4445 return rc;
4446
4447 memcpy(ret_buf, buf + (offset & 3), pre_len);
4448
4449 offset32 += 4;
4450 ret_buf += pre_len;
4451 len32 -= pre_len;
4452 }
4453 if (len32 & 3) {
4454 extra = 4 - (len32 & 3);
4455 len32 = (len32 + 4) & ~3;
4456 }
4457
4458 if (len32 == 4) {
4459 u8 buf[4];
4460
4461 if (cmd_flags)
4462 cmd_flags = BNX2_NVM_COMMAND_LAST;
4463 else
4464 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4465 BNX2_NVM_COMMAND_LAST;
4466
4467 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4468
4469 memcpy(ret_buf, buf, 4 - extra);
4470 }
4471 else if (len32 > 0) {
4472 u8 buf[4];
4473
4474 /* Read the first word. */
4475 if (cmd_flags)
4476 cmd_flags = 0;
4477 else
4478 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4479
4480 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4481
4482 /* Advance to the next dword. */
4483 offset32 += 4;
4484 ret_buf += 4;
4485 len32 -= 4;
4486
4487 while (len32 > 4 && rc == 0) {
4488 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4489
4490 /* Advance to the next dword. */
4491 offset32 += 4;
4492 ret_buf += 4;
4493 len32 -= 4;
4494 }
4495
4496 if (rc)
4497 return rc;
4498
4499 cmd_flags = BNX2_NVM_COMMAND_LAST;
4500 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4501
4502 memcpy(ret_buf, buf, 4 - extra);
4503 }
4504
4505 /* Disable access to flash interface */
4506 bnx2_disable_nvram_access(bp);
4507
4508 bnx2_release_nvram_lock(bp);
4509
4510 return rc;
4511}
4512
4513static int
4514bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4515 int buf_size)
4516{
4517 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004518 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004519 int rc = 0;
4520 int align_start, align_end;
4521
4522 buf = data_buf;
4523 offset32 = offset;
4524 len32 = buf_size;
4525 align_start = align_end = 0;
4526
4527 if ((align_start = (offset32 & 3))) {
4528 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004529 len32 += align_start;
4530 if (len32 < 4)
4531 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004532 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4533 return rc;
4534 }
4535
4536 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004537 align_end = 4 - (len32 & 3);
4538 len32 += align_end;
4539 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4540 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004541 }
4542
4543 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004544 align_buf = kmalloc(len32, GFP_KERNEL);
4545 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004546 return -ENOMEM;
4547 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004548 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004549 }
4550 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004551 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004552 }
Michael Chane6be7632007-01-08 19:56:13 -08004553 memcpy(align_buf + align_start, data_buf, buf_size);
4554 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004555 }
4556
Michael Chane30372c2007-07-16 18:26:23 -07004557 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004558 flash_buffer = kmalloc(264, GFP_KERNEL);
4559 if (flash_buffer == NULL) {
4560 rc = -ENOMEM;
4561 goto nvram_write_end;
4562 }
4563 }
4564
Michael Chanb6016b72005-05-26 13:03:09 -07004565 written = 0;
4566 while ((written < len32) && (rc == 0)) {
4567 u32 page_start, page_end, data_start, data_end;
4568 u32 addr, cmd_flags;
4569 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004570
4571 /* Find the page_start addr */
4572 page_start = offset32 + written;
4573 page_start -= (page_start % bp->flash_info->page_size);
4574 /* Find the page_end addr */
4575 page_end = page_start + bp->flash_info->page_size;
4576 /* Find the data_start addr */
4577 data_start = (written == 0) ? offset32 : page_start;
4578 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004579 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004580 (offset32 + len32) : page_end;
4581
4582 /* Request access to the flash interface. */
4583 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4584 goto nvram_write_end;
4585
4586 /* Enable access to flash interface */
4587 bnx2_enable_nvram_access(bp);
4588
4589 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004590 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004591 int j;
4592
4593 /* Read the whole page into the buffer
4594 * (non-buffer flash only) */
4595 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4596 if (j == (bp->flash_info->page_size - 4)) {
4597 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4598 }
4599 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004600 page_start + j,
4601 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004602 cmd_flags);
4603
4604 if (rc)
4605 goto nvram_write_end;
4606
4607 cmd_flags = 0;
4608 }
4609 }
4610
4611 /* Enable writes to flash interface (unlock write-protect) */
4612 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4613 goto nvram_write_end;
4614
Michael Chanb6016b72005-05-26 13:03:09 -07004615 /* Loop to write back the buffer data from page_start to
4616 * data_start */
4617 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004618 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004619 /* Erase the page */
4620 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4621 goto nvram_write_end;
4622
4623 /* Re-enable the write again for the actual write */
4624 bnx2_enable_nvram_write(bp);
4625
Michael Chanb6016b72005-05-26 13:03:09 -07004626 for (addr = page_start; addr < data_start;
4627 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004628
Michael Chanb6016b72005-05-26 13:03:09 -07004629 rc = bnx2_nvram_write_dword(bp, addr,
4630 &flash_buffer[i], cmd_flags);
4631
4632 if (rc != 0)
4633 goto nvram_write_end;
4634
4635 cmd_flags = 0;
4636 }
4637 }
4638
4639 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004640 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004641 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004642 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004643 (addr == data_end - 4))) {
4644
4645 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4646 }
4647 rc = bnx2_nvram_write_dword(bp, addr, buf,
4648 cmd_flags);
4649
4650 if (rc != 0)
4651 goto nvram_write_end;
4652
4653 cmd_flags = 0;
4654 buf += 4;
4655 }
4656
4657 /* Loop to write back the buffer data from data_end
4658 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004659 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004660 for (addr = data_end; addr < page_end;
4661 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004662
Michael Chanb6016b72005-05-26 13:03:09 -07004663 if (addr == page_end-4) {
4664 cmd_flags = BNX2_NVM_COMMAND_LAST;
4665 }
4666 rc = bnx2_nvram_write_dword(bp, addr,
4667 &flash_buffer[i], cmd_flags);
4668
4669 if (rc != 0)
4670 goto nvram_write_end;
4671
4672 cmd_flags = 0;
4673 }
4674 }
4675
4676 /* Disable writes to flash interface (lock write-protect) */
4677 bnx2_disable_nvram_write(bp);
4678
4679 /* Disable access to flash interface */
4680 bnx2_disable_nvram_access(bp);
4681 bnx2_release_nvram_lock(bp);
4682
4683 /* Increment written */
4684 written += data_end - data_start;
4685 }
4686
4687nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004688 kfree(flash_buffer);
4689 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004690 return rc;
4691}
4692
Michael Chan0d8a6572007-07-07 22:49:43 -07004693static void
Michael Chan7c62e832008-07-14 22:39:03 -07004694bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004695{
Michael Chan7c62e832008-07-14 22:39:03 -07004696 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004697
Michael Chan583c28e2008-01-21 19:51:35 -08004698 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004699 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4700
4701 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4702 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004703
Michael Chan2726d6e2008-01-29 21:35:05 -08004704 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004705 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4706 return;
4707
Michael Chan7c62e832008-07-14 22:39:03 -07004708 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4709 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4710 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4711 }
4712
4713 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4714 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4715 u32 link;
4716
Michael Chan583c28e2008-01-21 19:51:35 -08004717 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004718
Michael Chan7c62e832008-07-14 22:39:03 -07004719 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4720 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004721 bp->phy_port = PORT_FIBRE;
4722 else
4723 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004724
Michael Chan7c62e832008-07-14 22:39:03 -07004725 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4726 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004727 }
Michael Chan7c62e832008-07-14 22:39:03 -07004728
4729 if (netif_running(bp->dev) && sig)
4730 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004731}
4732
Michael Chanb4b36042007-12-20 19:59:30 -08004733static void
4734bnx2_setup_msix_tbl(struct bnx2 *bp)
4735{
Michael Chane503e062012-12-06 10:33:08 +00004736 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004737
Michael Chane503e062012-12-06 10:33:08 +00004738 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4739 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004740}
4741
Michael Chanb6016b72005-05-26 13:03:09 -07004742static int
4743bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4744{
4745 u32 val;
4746 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004747 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004748
4749 /* Wait for the current PCI transaction to complete before
4750 * issuing a reset. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004751 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4752 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004753 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4754 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4755 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4756 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4757 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4758 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004759 udelay(5);
4760 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004761 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004762 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004763 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4764 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004765
4766 for (i = 0; i < 100; i++) {
4767 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004768 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004769 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4770 break;
4771 }
4772 }
Michael Chanb6016b72005-05-26 13:03:09 -07004773
Michael Chanb090ae22006-01-23 16:07:10 -08004774 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004775 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004776
Michael Chanb6016b72005-05-26 13:03:09 -07004777 /* Deposit a driver reset signature so the firmware knows that
4778 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004779 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4780 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004781
Michael Chanb6016b72005-05-26 13:03:09 -07004782 /* Do a dummy read to force the chip to complete all current transaction
4783 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004784 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004785
Michael Chan4ce45e02012-12-06 10:33:10 +00004786 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004787 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4788 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004789 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004790
Michael Chan234754d2006-11-19 14:11:41 -08004791 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4792 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004793
Michael Chane503e062012-12-06 10:33:08 +00004794 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004795
Michael Chan234754d2006-11-19 14:11:41 -08004796 } else {
4797 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4798 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4799 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4800
4801 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004802 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004803
Michael Chan594a9df2007-08-28 15:39:42 -07004804 /* Reading back any register after chip reset will hang the
4805 * bus on 5706 A0 and A1. The msleep below provides plenty
4806 * of margin for write posting.
4807 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004808 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4809 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004810 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004811
Michael Chan234754d2006-11-19 14:11:41 -08004812 /* Reset takes approximate 30 usec */
4813 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004814 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004815 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4816 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4817 break;
4818 udelay(10);
4819 }
4820
4821 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4822 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004823 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004824 return -EBUSY;
4825 }
Michael Chanb6016b72005-05-26 13:03:09 -07004826 }
4827
4828 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004829 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004830 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004831 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004832 return -ENODEV;
4833 }
4834
Michael Chanb6016b72005-05-26 13:03:09 -07004835 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004836 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004837 if (rc)
4838 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004839
Michael Chan0d8a6572007-07-07 22:49:43 -07004840 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004841 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004842 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004843 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4844 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004845 bnx2_set_default_remote_link(bp);
4846 spin_unlock_bh(&bp->phy_lock);
4847
Michael Chan4ce45e02012-12-06 10:33:10 +00004848 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004849 /* Adjust the voltage regular to two steps lower. The default
4850 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004851 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004852
4853 /* Remove bad rbuf memory from the free pool. */
4854 rc = bnx2_alloc_bad_rbuf(bp);
4855 }
4856
Michael Chanc441b8d2010-04-27 11:28:09 +00004857 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004858 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004859 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004860 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004861 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4862 }
Michael Chanb4b36042007-12-20 19:59:30 -08004863
Michael Chanb6016b72005-05-26 13:03:09 -07004864 return rc;
4865}
4866
4867static int
4868bnx2_init_chip(struct bnx2 *bp)
4869{
Michael Chand8026d92008-11-12 16:02:20 -08004870 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004871 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004872
4873 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004874 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004875
4876 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4877 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4878#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004879 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004880#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004881 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004882 DMA_READ_CHANS << 12 |
4883 DMA_WRITE_CHANS << 16;
4884
4885 val |= (0x2 << 20) | (1 << 11);
4886
David S. Millerf86e82f2008-01-21 17:15:40 -08004887 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004888 val |= (1 << 23);
4889
Michael Chan4ce45e02012-12-06 10:33:10 +00004890 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4891 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4892 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004893 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4894
Michael Chane503e062012-12-06 10:33:08 +00004895 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004896
Michael Chan4ce45e02012-12-06 10:33:10 +00004897 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004898 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004899 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004900 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004901 }
4902
David S. Millerf86e82f2008-01-21 17:15:40 -08004903 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004904 u16 val16;
4905
4906 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4907 &val16);
4908 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4909 val16 & ~PCI_X_CMD_ERO);
4910 }
4911
Michael Chane503e062012-12-06 10:33:08 +00004912 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4913 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4914 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4915 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004916
4917 /* Initialize context mapping and zero out the quick contexts. The
4918 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004919 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004920 rc = bnx2_init_5709_context(bp);
4921 if (rc)
4922 return rc;
4923 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004924 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004925
Michael Chanfba9fe92006-06-12 22:21:25 -07004926 if ((rc = bnx2_init_cpus(bp)) != 0)
4927 return rc;
4928
Michael Chanb6016b72005-05-26 13:03:09 -07004929 bnx2_init_nvram(bp);
4930
Benjamin Li5fcaed02008-07-14 22:39:52 -07004931 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004932
Michael Chane503e062012-12-06 10:33:08 +00004933 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004934 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4935 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004936 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004937 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004938 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004939 val |= BNX2_MQ_CONFIG_HALT_DIS;
4940 }
Michael Chan68c9f752007-04-24 15:35:53 -07004941
Michael Chane503e062012-12-06 10:33:08 +00004942 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004943
4944 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004945 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4946 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004947
Michael Chan2bc40782012-12-06 10:33:09 +00004948 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004949 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004950
4951 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004952 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004953 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004954 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004955 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004956
4957 val = bp->mac_addr[0] +
4958 (bp->mac_addr[1] << 8) +
4959 (bp->mac_addr[2] << 16) +
4960 bp->mac_addr[3] +
4961 (bp->mac_addr[4] << 8) +
4962 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004963 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004964
4965 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004966 mtu = bp->dev->mtu;
4967 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004968 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4969 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004970 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004971
Michael Chand8026d92008-11-12 16:02:20 -08004972 if (mtu < 1500)
4973 mtu = 1500;
4974
4975 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4976 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4977 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4978
Michael Chan155d5562009-08-21 16:20:43 +00004979 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004980 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4981 bp->bnx2_napi[i].last_status_idx = 0;
4982
Michael Chanefba0182008-12-03 00:36:15 -08004983 bp->idle_chk_status_idx = 0xffff;
4984
Michael Chanb6016b72005-05-26 13:03:09 -07004985 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4986
4987 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00004988 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07004989
Michael Chane503e062012-12-06 10:33:08 +00004990 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4991 (u64) bp->status_blk_mapping & 0xffffffff);
4992 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004993
Michael Chane503e062012-12-06 10:33:08 +00004994 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4995 (u64) bp->stats_blk_mapping & 0xffffffff);
4996 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4997 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004998
Michael Chane503e062012-12-06 10:33:08 +00004999 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
5000 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005001
Michael Chane503e062012-12-06 10:33:08 +00005002 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
5003 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005004
Michael Chane503e062012-12-06 10:33:08 +00005005 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
5006 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07005007
Michael Chane503e062012-12-06 10:33:08 +00005008 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005009
Michael Chane503e062012-12-06 10:33:08 +00005010 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005011
Michael Chane503e062012-12-06 10:33:08 +00005012 BNX2_WR(bp, BNX2_HC_COM_TICKS,
5013 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005014
Michael Chane503e062012-12-06 10:33:08 +00005015 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
5016 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07005017
Michael Chan61d9e3f2009-08-21 16:20:46 +00005018 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00005019 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07005020 else
Michael Chane503e062012-12-06 10:33:08 +00005021 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
5022 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07005023
Michael Chan4ce45e02012-12-06 10:33:10 +00005024 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07005025 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07005026 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07005027 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
5028 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07005029 }
5030
Michael Chanefde73a2010-02-15 19:42:07 +00005031 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00005032 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5033 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08005034
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005035 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5036 }
5037
5038 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00005039 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005040
Michael Chane503e062012-12-06 10:33:08 +00005041 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005042
Michael Chan22fa1592010-10-11 16:12:00 -07005043 if (bp->rx_ticks < 25)
5044 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5045 else
5046 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5047
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005048 for (i = 1; i < bp->irq_nvecs; i++) {
5049 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5050 BNX2_HC_SB_CONFIG_1;
5051
Michael Chane503e062012-12-06 10:33:08 +00005052 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005053 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005054 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005055 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5056
Michael Chane503e062012-12-06 10:33:08 +00005057 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005058 (bp->tx_quick_cons_trip_int << 16) |
5059 bp->tx_quick_cons_trip);
5060
Michael Chane503e062012-12-06 10:33:08 +00005061 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005062 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5063
Michael Chane503e062012-12-06 10:33:08 +00005064 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5065 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005066 bp->rx_quick_cons_trip);
5067
Michael Chane503e062012-12-06 10:33:08 +00005068 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005069 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005070 }
5071
Michael Chanb6016b72005-05-26 13:03:09 -07005072 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005073 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005074
Michael Chane503e062012-12-06 10:33:08 +00005075 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005076
5077 /* Initialize the receive filter. */
5078 bnx2_set_rx_mode(bp->dev);
5079
Michael Chan4ce45e02012-12-06 10:33:10 +00005080 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005081 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005082 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005083 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005084 }
Michael Chanb090ae22006-01-23 16:07:10 -08005085 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005086 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005087
Michael Chane503e062012-12-06 10:33:08 +00005088 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5089 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005090
5091 udelay(20);
5092
Michael Chane503e062012-12-06 10:33:08 +00005093 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005094
Michael Chanb090ae22006-01-23 16:07:10 -08005095 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005096}
5097
Michael Chan59b47d82006-11-19 14:10:45 -08005098static void
Michael Chanc76c0472007-12-20 20:01:19 -08005099bnx2_clear_ring_states(struct bnx2 *bp)
5100{
5101 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005102 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005103 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005104 int i;
5105
5106 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5107 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005108 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005109 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005110
Michael Chan35e90102008-06-19 16:37:42 -07005111 txr->tx_cons = 0;
5112 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005113 rxr->rx_prod_bseq = 0;
5114 rxr->rx_prod = 0;
5115 rxr->rx_cons = 0;
5116 rxr->rx_pg_prod = 0;
5117 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005118 }
5119}
5120
5121static void
Michael Chan35e90102008-06-19 16:37:42 -07005122bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005123{
5124 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005125 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005126
Michael Chan4ce45e02012-12-06 10:33:10 +00005127 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005128 offset0 = BNX2_L2CTX_TYPE_XI;
5129 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5130 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5131 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5132 } else {
5133 offset0 = BNX2_L2CTX_TYPE;
5134 offset1 = BNX2_L2CTX_CMD_TYPE;
5135 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5136 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5137 }
5138 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005139 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005140
5141 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005142 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005143
Michael Chan35e90102008-06-19 16:37:42 -07005144 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005145 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005146
Michael Chan35e90102008-06-19 16:37:42 -07005147 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005148 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005149}
Michael Chanb6016b72005-05-26 13:03:09 -07005150
5151static void
Michael Chan35e90102008-06-19 16:37:42 -07005152bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005153{
Michael Chan2bc40782012-12-06 10:33:09 +00005154 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005155 u32 cid = TX_CID;
5156 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005157 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005158
Michael Chan35e90102008-06-19 16:37:42 -07005159 bnapi = &bp->bnx2_napi[ring_num];
5160 txr = &bnapi->tx_ring;
5161
5162 if (ring_num == 0)
5163 cid = TX_CID;
5164 else
5165 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005166
Michael Chan2f8af122006-08-15 01:39:10 -07005167 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5168
Michael Chan2bc40782012-12-06 10:33:09 +00005169 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005170
Michael Chan35e90102008-06-19 16:37:42 -07005171 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5172 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005173
Michael Chan35e90102008-06-19 16:37:42 -07005174 txr->tx_prod = 0;
5175 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005176
Michael Chan35e90102008-06-19 16:37:42 -07005177 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5178 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005179
Michael Chan35e90102008-06-19 16:37:42 -07005180 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005181}
5182
5183static void
Michael Chan2bc40782012-12-06 10:33:09 +00005184bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5185 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005186{
Michael Chanb6016b72005-05-26 13:03:09 -07005187 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005188 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005189
Michael Chan5d5d0012007-12-12 11:17:43 -08005190 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005191 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005192
Michael Chan5d5d0012007-12-12 11:17:43 -08005193 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005194 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005195 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005196 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5197 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005198 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005199 j = 0;
5200 else
5201 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005202 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5203 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005204 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005205}
5206
5207static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005208bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005209{
5210 int i;
5211 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005212 u32 cid, rx_cid_addr, val;
5213 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5214 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005215
Michael Chanbb4f98a2008-06-19 16:38:19 -07005216 if (ring_num == 0)
5217 cid = RX_CID;
5218 else
5219 cid = RX_RSS_CID + ring_num - 1;
5220
5221 rx_cid_addr = GET_CID_ADDR(cid);
5222
5223 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005224 bp->rx_buf_use_size, bp->rx_max_ring);
5225
Michael Chanbb4f98a2008-06-19 16:38:19 -07005226 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005227
Michael Chan4ce45e02012-12-06 10:33:10 +00005228 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005229 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5230 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005231 }
5232
Michael Chan62a83132008-01-29 21:35:40 -08005233 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005234 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005235 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5236 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005237 PAGE_SIZE, bp->rx_max_pg_ring);
5238 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005239 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5240 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005241 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005242
Michael Chanbb4f98a2008-06-19 16:38:19 -07005243 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005244 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005245
Michael Chanbb4f98a2008-06-19 16:38:19 -07005246 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005247 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005248
Michael Chan4ce45e02012-12-06 10:33:10 +00005249 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005250 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005251 }
Michael Chanb6016b72005-05-26 13:03:09 -07005252
Michael Chanbb4f98a2008-06-19 16:38:19 -07005253 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005254 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005255
Michael Chanbb4f98a2008-06-19 16:38:19 -07005256 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005257 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005258
Michael Chanbb4f98a2008-06-19 16:38:19 -07005259 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005260 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005261 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005262 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5263 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005264 break;
Michael Chanb929e532009-12-03 09:46:33 +00005265 }
Michael Chan2bc40782012-12-06 10:33:09 +00005266 prod = BNX2_NEXT_RX_BD(prod);
5267 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005268 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005269 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005270
Michael Chanbb4f98a2008-06-19 16:38:19 -07005271 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005272 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005273 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005274 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5275 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005276 break;
Michael Chanb929e532009-12-03 09:46:33 +00005277 }
Michael Chan2bc40782012-12-06 10:33:09 +00005278 prod = BNX2_NEXT_RX_BD(prod);
5279 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005280 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005281 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005282
Michael Chanbb4f98a2008-06-19 16:38:19 -07005283 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5284 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5285 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005286
Michael Chane503e062012-12-06 10:33:08 +00005287 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5288 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005289
Michael Chane503e062012-12-06 10:33:08 +00005290 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005291}
5292
Michael Chan35e90102008-06-19 16:37:42 -07005293static void
5294bnx2_init_all_rings(struct bnx2 *bp)
5295{
5296 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005297 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005298
5299 bnx2_clear_ring_states(bp);
5300
Michael Chane503e062012-12-06 10:33:08 +00005301 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005302 for (i = 0; i < bp->num_tx_rings; i++)
5303 bnx2_init_tx_ring(bp, i);
5304
5305 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005306 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5307 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005308
Michael Chane503e062012-12-06 10:33:08 +00005309 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005310 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5311
Michael Chanbb4f98a2008-06-19 16:38:19 -07005312 for (i = 0; i < bp->num_rx_rings; i++)
5313 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005314
5315 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005316 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005317
5318 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005319 int shift = (i % 8) << 2;
5320
5321 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5322 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005323 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5324 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005325 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5326 BNX2_RLUP_RSS_COMMAND_WRITE |
5327 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5328 tbl_32 = 0;
5329 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005330 }
5331
5332 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5333 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5334
Michael Chane503e062012-12-06 10:33:08 +00005335 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005336
5337 }
Michael Chan35e90102008-06-19 16:37:42 -07005338}
5339
Michael Chan5d5d0012007-12-12 11:17:43 -08005340static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005341{
Michael Chan5d5d0012007-12-12 11:17:43 -08005342 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005343
Michael Chan2bc40782012-12-06 10:33:09 +00005344 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5345 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005346 num_rings++;
5347 }
5348 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005349 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005350 while ((max & num_rings) == 0)
5351 max >>= 1;
5352
5353 if (num_rings != max)
5354 max <<= 1;
5355
Michael Chan5d5d0012007-12-12 11:17:43 -08005356 return max;
5357}
5358
5359static void
5360bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5361{
Michael Chan84eaa182007-12-12 11:19:57 -08005362 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005363
5364 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005365 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005366
Michael Chan84eaa182007-12-12 11:19:57 -08005367 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005368 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005369
Benjamin Li601d3d12008-05-16 22:19:35 -07005370 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005371 bp->rx_pg_ring_size = 0;
5372 bp->rx_max_pg_ring = 0;
5373 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005374 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005375 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5376
5377 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005378 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5379 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005380
5381 bp->rx_pg_ring_size = jumbo_size;
5382 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005383 BNX2_MAX_RX_PG_RINGS);
5384 bp->rx_max_pg_ring_idx =
5385 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005386 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005387 bp->rx_copy_thresh = 0;
5388 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005389
5390 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005391 /* hw alignment + build_skb() overhead*/
5392 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5393 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005394 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005395 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005396 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5397 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005398}
5399
5400static void
Michael Chanb6016b72005-05-26 13:03:09 -07005401bnx2_free_tx_skbs(struct bnx2 *bp)
5402{
5403 int i;
5404
Michael Chan35e90102008-06-19 16:37:42 -07005405 for (i = 0; i < bp->num_tx_rings; i++) {
5406 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5407 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5408 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005409
Michael Chan35e90102008-06-19 16:37:42 -07005410 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005411 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005412
Michael Chan2bc40782012-12-06 10:33:09 +00005413 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5414 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005415 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005416 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005417
5418 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005419 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005420 continue;
5421 }
5422
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005423 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005424 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005425 skb_headlen(skb),
5426 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005427
Michael Chan35e90102008-06-19 16:37:42 -07005428 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005429
Alexander Duycke95524a2009-12-02 16:47:57 +00005430 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005431 j = BNX2_NEXT_TX_BD(j);
5432 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5433 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005434 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005435 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005436 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005437 PCI_DMA_TODEVICE);
5438 }
Michael Chan35e90102008-06-19 16:37:42 -07005439 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005440 }
Eric Dumazete9831902011-11-29 11:53:05 +00005441 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005442 }
Michael Chanb6016b72005-05-26 13:03:09 -07005443}
5444
5445static void
5446bnx2_free_rx_skbs(struct bnx2 *bp)
5447{
5448 int i;
5449
Michael Chanbb4f98a2008-06-19 16:38:19 -07005450 for (i = 0; i < bp->num_rx_rings; i++) {
5451 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5452 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5453 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005454
Michael Chanbb4f98a2008-06-19 16:38:19 -07005455 if (rxr->rx_buf_ring == NULL)
5456 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005457
Michael Chanbb4f98a2008-06-19 16:38:19 -07005458 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005459 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005460 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005461
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005462 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005463 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005464
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005465 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005466 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005467 bp->rx_buf_use_size,
5468 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005469
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005470 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005471
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005472 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005473 }
5474 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5475 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005476 }
5477}
5478
5479static void
5480bnx2_free_skbs(struct bnx2 *bp)
5481{
5482 bnx2_free_tx_skbs(bp);
5483 bnx2_free_rx_skbs(bp);
5484}
5485
5486static int
5487bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5488{
5489 int rc;
5490
5491 rc = bnx2_reset_chip(bp, reset_code);
5492 bnx2_free_skbs(bp);
5493 if (rc)
5494 return rc;
5495
Michael Chanfba9fe92006-06-12 22:21:25 -07005496 if ((rc = bnx2_init_chip(bp)) != 0)
5497 return rc;
5498
Michael Chan35e90102008-06-19 16:37:42 -07005499 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005500 return 0;
5501}
5502
5503static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005504bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005505{
5506 int rc;
5507
5508 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5509 return rc;
5510
Michael Chan80be4432006-11-19 14:07:28 -08005511 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005512 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005513 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005514 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5515 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005516 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005517 return 0;
5518}
5519
5520static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005521bnx2_shutdown_chip(struct bnx2 *bp)
5522{
5523 u32 reset_code;
5524
5525 if (bp->flags & BNX2_FLAG_NO_WOL)
5526 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5527 else if (bp->wol)
5528 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5529 else
5530 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5531
5532 return bnx2_reset_chip(bp, reset_code);
5533}
5534
5535static int
Michael Chanb6016b72005-05-26 13:03:09 -07005536bnx2_test_registers(struct bnx2 *bp)
5537{
5538 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005539 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005540 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005541 u16 offset;
5542 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005543#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005544 u32 rw_mask;
5545 u32 ro_mask;
5546 } reg_tbl[] = {
5547 { 0x006c, 0, 0x00000000, 0x0000003f },
5548 { 0x0090, 0, 0xffffffff, 0x00000000 },
5549 { 0x0094, 0, 0x00000000, 0x00000000 },
5550
Michael Chan5bae30c2007-05-03 13:18:46 -07005551 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5552 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5553 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5554 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5555 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5556 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5557 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5558 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5559 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005560
Michael Chan5bae30c2007-05-03 13:18:46 -07005561 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5562 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5563 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5564 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5565 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5566 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005567
Michael Chan5bae30c2007-05-03 13:18:46 -07005568 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5569 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5570 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005571
5572 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005573 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005574
5575 { 0x1408, 0, 0x01c00800, 0x00000000 },
5576 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5577 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005578 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005579 { 0x14b0, 0, 0x00000002, 0x00000001 },
5580 { 0x14b8, 0, 0x00000000, 0x00000000 },
5581 { 0x14c0, 0, 0x00000000, 0x00000009 },
5582 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5583 { 0x14cc, 0, 0x00000000, 0x00000001 },
5584 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005585
5586 { 0x1800, 0, 0x00000000, 0x00000001 },
5587 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005588
5589 { 0x2800, 0, 0x00000000, 0x00000001 },
5590 { 0x2804, 0, 0x00000000, 0x00003f01 },
5591 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5592 { 0x2810, 0, 0xffff0000, 0x00000000 },
5593 { 0x2814, 0, 0xffff0000, 0x00000000 },
5594 { 0x2818, 0, 0xffff0000, 0x00000000 },
5595 { 0x281c, 0, 0xffff0000, 0x00000000 },
5596 { 0x2834, 0, 0xffffffff, 0x00000000 },
5597 { 0x2840, 0, 0x00000000, 0xffffffff },
5598 { 0x2844, 0, 0x00000000, 0xffffffff },
5599 { 0x2848, 0, 0xffffffff, 0x00000000 },
5600 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5601
5602 { 0x2c00, 0, 0x00000000, 0x00000011 },
5603 { 0x2c04, 0, 0x00000000, 0x00030007 },
5604
Michael Chanb6016b72005-05-26 13:03:09 -07005605 { 0x3c00, 0, 0x00000000, 0x00000001 },
5606 { 0x3c04, 0, 0x00000000, 0x00070000 },
5607 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5608 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5609 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5610 { 0x3c14, 0, 0x00000000, 0xffffffff },
5611 { 0x3c18, 0, 0x00000000, 0xffffffff },
5612 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5613 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005614
5615 { 0x5004, 0, 0x00000000, 0x0000007f },
5616 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005617
Michael Chanb6016b72005-05-26 13:03:09 -07005618 { 0x5c00, 0, 0x00000000, 0x00000001 },
5619 { 0x5c04, 0, 0x00000000, 0x0003000f },
5620 { 0x5c08, 0, 0x00000003, 0x00000000 },
5621 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5622 { 0x5c10, 0, 0x00000000, 0xffffffff },
5623 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5624 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5625 { 0x5c88, 0, 0x00000000, 0x00077373 },
5626 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5627
5628 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5629 { 0x680c, 0, 0xffffffff, 0x00000000 },
5630 { 0x6810, 0, 0xffffffff, 0x00000000 },
5631 { 0x6814, 0, 0xffffffff, 0x00000000 },
5632 { 0x6818, 0, 0xffffffff, 0x00000000 },
5633 { 0x681c, 0, 0xffffffff, 0x00000000 },
5634 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5635 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5636 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5637 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5638 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5639 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5640 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5641 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5642 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5643 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5644 { 0x684c, 0, 0xffffffff, 0x00000000 },
5645 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5646 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5647 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5648 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5649 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5650 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5651
5652 { 0xffff, 0, 0x00000000, 0x00000000 },
5653 };
5654
5655 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005656 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005657 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005658 is_5709 = 1;
5659
Michael Chanb6016b72005-05-26 13:03:09 -07005660 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5661 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005662 u16 flags = reg_tbl[i].flags;
5663
5664 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5665 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005666
5667 offset = (u32) reg_tbl[i].offset;
5668 rw_mask = reg_tbl[i].rw_mask;
5669 ro_mask = reg_tbl[i].ro_mask;
5670
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005671 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005672
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005673 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005674
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005675 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005676 if ((val & rw_mask) != 0) {
5677 goto reg_test_err;
5678 }
5679
5680 if ((val & ro_mask) != (save_val & ro_mask)) {
5681 goto reg_test_err;
5682 }
5683
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005684 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005685
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005686 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005687 if ((val & rw_mask) != rw_mask) {
5688 goto reg_test_err;
5689 }
5690
5691 if ((val & ro_mask) != (save_val & ro_mask)) {
5692 goto reg_test_err;
5693 }
5694
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005695 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005696 continue;
5697
5698reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005699 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005700 ret = -ENODEV;
5701 break;
5702 }
5703 return ret;
5704}
5705
5706static int
5707bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5708{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005709 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005710 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5711 int i;
5712
5713 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5714 u32 offset;
5715
5716 for (offset = 0; offset < size; offset += 4) {
5717
Michael Chan2726d6e2008-01-29 21:35:05 -08005718 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005719
Michael Chan2726d6e2008-01-29 21:35:05 -08005720 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005721 test_pattern[i]) {
5722 return -ENODEV;
5723 }
5724 }
5725 }
5726 return 0;
5727}
5728
5729static int
5730bnx2_test_memory(struct bnx2 *bp)
5731{
5732 int ret = 0;
5733 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005734 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005735 u32 offset;
5736 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005737 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005738 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005739 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005740 { 0xe0000, 0x4000 },
5741 { 0x120000, 0x4000 },
5742 { 0x1a0000, 0x4000 },
5743 { 0x160000, 0x4000 },
5744 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005745 },
5746 mem_tbl_5709[] = {
5747 { 0x60000, 0x4000 },
5748 { 0xa0000, 0x3000 },
5749 { 0xe0000, 0x4000 },
5750 { 0x120000, 0x4000 },
5751 { 0x1a0000, 0x4000 },
5752 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005753 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005754 struct mem_entry *mem_tbl;
5755
Michael Chan4ce45e02012-12-06 10:33:10 +00005756 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005757 mem_tbl = mem_tbl_5709;
5758 else
5759 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005760
5761 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5762 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5763 mem_tbl[i].len)) != 0) {
5764 return ret;
5765 }
5766 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005767
Michael Chanb6016b72005-05-26 13:03:09 -07005768 return ret;
5769}
5770
Michael Chanbc5a0692006-01-23 16:13:22 -08005771#define BNX2_MAC_LOOPBACK 0
5772#define BNX2_PHY_LOOPBACK 1
5773
Michael Chanb6016b72005-05-26 13:03:09 -07005774static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005775bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005776{
5777 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005778 struct sk_buff *skb;
5779 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005780 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005781 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005782 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005783 struct bnx2_tx_bd *txbd;
5784 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005785 struct l2_fhdr *rx_hdr;
5786 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005787 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005788 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005789 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005790
5791 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005792
Michael Chan35e90102008-06-19 16:37:42 -07005793 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005794 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005795 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5796 bp->loopback = MAC_LOOPBACK;
5797 bnx2_set_mac_loopback(bp);
5798 }
5799 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005800 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005801 return 0;
5802
Michael Chan80be4432006-11-19 14:07:28 -08005803 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005804 bnx2_set_phy_loopback(bp);
5805 }
5806 else
5807 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005808
Michael Chan84eaa182007-12-12 11:19:57 -08005809 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005810 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005811 if (!skb)
5812 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005813 packet = skb_put(skb, pkt_size);
Joe Perchesd458cdf2013-10-01 19:04:40 -07005814 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
5815 memset(packet + ETH_ALEN, 0x0, 8);
Michael Chanb6016b72005-05-26 13:03:09 -07005816 for (i = 14; i < pkt_size; i++)
5817 packet[i] = (unsigned char) (i & 0xff);
5818
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005819 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5820 PCI_DMA_TODEVICE);
5821 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005822 dev_kfree_skb(skb);
5823 return -EIO;
5824 }
Michael Chanb6016b72005-05-26 13:03:09 -07005825
Michael Chane503e062012-12-06 10:33:08 +00005826 BNX2_WR(bp, BNX2_HC_COMMAND,
5827 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005828
Michael Chane503e062012-12-06 10:33:08 +00005829 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005830
5831 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005832 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005833
Michael Chanb6016b72005-05-26 13:03:09 -07005834 num_pkts = 0;
5835
Michael Chan2bc40782012-12-06 10:33:09 +00005836 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005837
5838 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5839 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5840 txbd->tx_bd_mss_nbytes = pkt_size;
5841 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5842
5843 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005844 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005845 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005846
Michael Chane503e062012-12-06 10:33:08 +00005847 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5848 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005849
5850 udelay(100);
5851
Michael Chane503e062012-12-06 10:33:08 +00005852 BNX2_WR(bp, BNX2_HC_COMMAND,
5853 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005854
Michael Chane503e062012-12-06 10:33:08 +00005855 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005856
5857 udelay(5);
5858
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005859 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005860 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005861
Michael Chan35e90102008-06-19 16:37:42 -07005862 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005863 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005864
Michael Chan35efa7c2007-12-20 19:56:37 -08005865 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005866 if (rx_idx != rx_start_idx + num_pkts) {
5867 goto loopback_test_done;
5868 }
5869
Michael Chanbb4f98a2008-06-19 16:38:19 -07005870 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005871 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005872
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005873 rx_hdr = get_l2_fhdr(data);
5874 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005875
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005876 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005877 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005878 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005879
Michael Chanade2bfe2006-01-23 16:09:51 -08005880 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005881 (L2_FHDR_ERRORS_BAD_CRC |
5882 L2_FHDR_ERRORS_PHY_DECODE |
5883 L2_FHDR_ERRORS_ALIGNMENT |
5884 L2_FHDR_ERRORS_TOO_SHORT |
5885 L2_FHDR_ERRORS_GIANT_FRAME)) {
5886
5887 goto loopback_test_done;
5888 }
5889
5890 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5891 goto loopback_test_done;
5892 }
5893
5894 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005895 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005896 goto loopback_test_done;
5897 }
5898 }
5899
5900 ret = 0;
5901
5902loopback_test_done:
5903 bp->loopback = 0;
5904 return ret;
5905}
5906
Michael Chanbc5a0692006-01-23 16:13:22 -08005907#define BNX2_MAC_LOOPBACK_FAILED 1
5908#define BNX2_PHY_LOOPBACK_FAILED 2
5909#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5910 BNX2_PHY_LOOPBACK_FAILED)
5911
5912static int
5913bnx2_test_loopback(struct bnx2 *bp)
5914{
5915 int rc = 0;
5916
5917 if (!netif_running(bp->dev))
5918 return BNX2_LOOPBACK_FAILED;
5919
5920 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5921 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005922 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005923 spin_unlock_bh(&bp->phy_lock);
5924 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5925 rc |= BNX2_MAC_LOOPBACK_FAILED;
5926 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5927 rc |= BNX2_PHY_LOOPBACK_FAILED;
5928 return rc;
5929}
5930
Michael Chanb6016b72005-05-26 13:03:09 -07005931#define NVRAM_SIZE 0x200
5932#define CRC32_RESIDUAL 0xdebb20e3
5933
5934static int
5935bnx2_test_nvram(struct bnx2 *bp)
5936{
Al Virob491edd2007-12-22 19:44:51 +00005937 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005938 u8 *data = (u8 *) buf;
5939 int rc = 0;
5940 u32 magic, csum;
5941
5942 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5943 goto test_nvram_done;
5944
5945 magic = be32_to_cpu(buf[0]);
5946 if (magic != 0x669955aa) {
5947 rc = -ENODEV;
5948 goto test_nvram_done;
5949 }
5950
5951 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5952 goto test_nvram_done;
5953
5954 csum = ether_crc_le(0x100, data);
5955 if (csum != CRC32_RESIDUAL) {
5956 rc = -ENODEV;
5957 goto test_nvram_done;
5958 }
5959
5960 csum = ether_crc_le(0x100, data + 0x100);
5961 if (csum != CRC32_RESIDUAL) {
5962 rc = -ENODEV;
5963 }
5964
5965test_nvram_done:
5966 return rc;
5967}
5968
5969static int
5970bnx2_test_link(struct bnx2 *bp)
5971{
5972 u32 bmsr;
5973
Michael Chan9f52b562008-10-09 12:21:46 -07005974 if (!netif_running(bp->dev))
5975 return -ENODEV;
5976
Michael Chan583c28e2008-01-21 19:51:35 -08005977 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005978 if (bp->link_up)
5979 return 0;
5980 return -ENODEV;
5981 }
Michael Chanc770a652005-08-25 15:38:39 -07005982 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005983 bnx2_enable_bmsr1(bp);
5984 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5985 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5986 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005987 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005988
Michael Chanb6016b72005-05-26 13:03:09 -07005989 if (bmsr & BMSR_LSTATUS) {
5990 return 0;
5991 }
5992 return -ENODEV;
5993}
5994
5995static int
5996bnx2_test_intr(struct bnx2 *bp)
5997{
5998 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005999 u16 status_idx;
6000
6001 if (!netif_running(bp->dev))
6002 return -ENODEV;
6003
Michael Chane503e062012-12-06 10:33:08 +00006004 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07006005
6006 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00006007 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
6008 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07006009
6010 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00006011 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07006012 status_idx) {
6013
6014 break;
6015 }
6016
6017 msleep_interruptible(10);
6018 }
6019 if (i < 10)
6020 return 0;
6021
6022 return -ENODEV;
6023}
6024
Michael Chan38ea3682008-02-23 19:48:57 -08006025/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08006026static int
6027bnx2_5706_serdes_has_link(struct bnx2 *bp)
6028{
6029 u32 mode_ctl, an_dbg, exp;
6030
Michael Chan38ea3682008-02-23 19:48:57 -08006031 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6032 return 0;
6033
Michael Chanb2fadea2008-01-21 17:07:06 -08006034 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6035 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6036
6037 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6038 return 0;
6039
6040 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6041 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6042 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6043
Michael Chanf3014c0c2008-01-29 21:33:03 -08006044 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08006045 return 0;
6046
6047 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6048 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6049 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6050
6051 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6052 return 0;
6053
6054 return 1;
6055}
6056
Michael Chanb6016b72005-05-26 13:03:09 -07006057static void
Michael Chan48b01e22006-11-19 14:08:00 -08006058bnx2_5706_serdes_timer(struct bnx2 *bp)
6059{
Michael Chanb2fadea2008-01-21 17:07:06 -08006060 int check_link = 1;
6061
Michael Chan48b01e22006-11-19 14:08:00 -08006062 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006063 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006064 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006065 check_link = 0;
6066 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006067 u32 bmcr;
6068
Benjamin Liac392ab2008-09-18 16:40:49 -07006069 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006070
Michael Chanca58c3a2007-05-03 13:22:52 -07006071 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006072
6073 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006074 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006075 bmcr &= ~BMCR_ANENABLE;
6076 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006077 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006078 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006079 }
6080 }
6081 }
6082 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006083 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006084 u32 phy2;
6085
6086 bnx2_write_phy(bp, 0x17, 0x0f01);
6087 bnx2_read_phy(bp, 0x15, &phy2);
6088 if (phy2 & 0x20) {
6089 u32 bmcr;
6090
Michael Chanca58c3a2007-05-03 13:22:52 -07006091 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006092 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006093 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006094
Michael Chan583c28e2008-01-21 19:51:35 -08006095 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006096 }
6097 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006098 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006099
Michael Chana2724e22008-02-23 19:47:44 -08006100 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006101 u32 val;
6102
6103 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6104 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6105 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6106
Michael Chana2724e22008-02-23 19:47:44 -08006107 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6108 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6109 bnx2_5706s_force_link_dn(bp, 1);
6110 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6111 } else
6112 bnx2_set_link(bp);
6113 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6114 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006115 }
Michael Chan48b01e22006-11-19 14:08:00 -08006116 spin_unlock(&bp->phy_lock);
6117}
6118
6119static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006120bnx2_5708_serdes_timer(struct bnx2 *bp)
6121{
Michael Chan583c28e2008-01-21 19:51:35 -08006122 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006123 return;
6124
Michael Chan583c28e2008-01-21 19:51:35 -08006125 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006126 bp->serdes_an_pending = 0;
6127 return;
6128 }
6129
6130 spin_lock(&bp->phy_lock);
6131 if (bp->serdes_an_pending)
6132 bp->serdes_an_pending--;
6133 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6134 u32 bmcr;
6135
Michael Chanca58c3a2007-05-03 13:22:52 -07006136 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006137 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006138 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006139 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006140 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006141 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006142 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006143 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006144 }
6145
6146 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006147 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006148
6149 spin_unlock(&bp->phy_lock);
6150}
6151
6152static void
Michael Chanb6016b72005-05-26 13:03:09 -07006153bnx2_timer(unsigned long data)
6154{
6155 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006156
Michael Chancd339a02005-08-25 15:35:24 -07006157 if (!netif_running(bp->dev))
6158 return;
6159
Michael Chanb6016b72005-05-26 13:03:09 -07006160 if (atomic_read(&bp->intr_sem) != 0)
6161 goto bnx2_restart_timer;
6162
Michael Chanefba0182008-12-03 00:36:15 -08006163 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6164 BNX2_FLAG_USING_MSI)
6165 bnx2_chk_missed_msi(bp);
6166
Michael Chandf149d72007-07-07 22:51:36 -07006167 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006168
Michael Chan2726d6e2008-01-29 21:35:05 -08006169 bp->stats_blk->stat_FwRxDrop =
6170 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006171
Michael Chan02537b062007-06-04 21:24:07 -07006172 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006173 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006174 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6175 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006176
Michael Chan583c28e2008-01-21 19:51:35 -08006177 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006178 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006179 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006180 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006181 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006182 }
6183
6184bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006185 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006186}
6187
Michael Chan8e6a72c2007-05-03 13:24:48 -07006188static int
6189bnx2_request_irq(struct bnx2 *bp)
6190{
Michael Chan6d866ff2007-12-20 19:56:09 -08006191 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006192 struct bnx2_irq *irq;
6193 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006194
David S. Millerf86e82f2008-01-21 17:15:40 -08006195 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006196 flags = 0;
6197 else
6198 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006199
6200 for (i = 0; i < bp->irq_nvecs; i++) {
6201 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006202 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006203 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006204 if (rc)
6205 break;
6206 irq->requested = 1;
6207 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006208 return rc;
6209}
6210
6211static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006212__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006213{
Michael Chanb4b36042007-12-20 19:59:30 -08006214 struct bnx2_irq *irq;
6215 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006216
Michael Chanb4b36042007-12-20 19:59:30 -08006217 for (i = 0; i < bp->irq_nvecs; i++) {
6218 irq = &bp->irq_tbl[i];
6219 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006220 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006221 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006222 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006223}
6224
6225static void
6226bnx2_free_irq(struct bnx2 *bp)
6227{
6228
6229 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006230 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006231 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006232 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006233 pci_disable_msix(bp->pdev);
6234
David S. Millerf86e82f2008-01-21 17:15:40 -08006235 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006236}
6237
6238static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006239bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006240{
Alexander Gordeevf2a2dfe2014-02-18 11:07:53 +01006241 int i, total_vecs;
Michael Chan57851d82007-12-20 20:01:44 -08006242 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006243 struct net_device *dev = bp->dev;
6244 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006245
Michael Chanb4b36042007-12-20 19:59:30 -08006246 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006247 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6248 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6249 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006250
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006251 /* Need to flush the previous three writes to ensure MSI-X
6252 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006253 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006254
Michael Chan57851d82007-12-20 20:01:44 -08006255 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6256 msix_ent[i].entry = i;
6257 msix_ent[i].vector = 0;
6258 }
6259
Michael Chan379b39a2010-07-19 14:15:03 +00006260 total_vecs = msix_vecs;
6261#ifdef BCM_CNIC
6262 total_vecs++;
6263#endif
Alexander Gordeevf2a2dfe2014-02-18 11:07:53 +01006264 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
6265 BNX2_MIN_MSIX_VEC, total_vecs);
6266 if (total_vecs < 0)
Michael Chan57851d82007-12-20 20:01:44 -08006267 return;
6268
Michael Chan379b39a2010-07-19 14:15:03 +00006269 msix_vecs = total_vecs;
6270#ifdef BCM_CNIC
6271 msix_vecs--;
6272#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006273 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006274 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006275 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006276 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006277 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6278 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6279 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006280}
6281
Ben Hutchings657d92f2010-09-27 08:25:16 +00006282static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006283bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6284{
Yuval Mintz0a742122012-07-01 03:18:58 +00006285 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006286 int msix_vecs;
6287
6288 if (!bp->num_req_rx_rings)
6289 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6290 else if (!bp->num_req_tx_rings)
6291 msix_vecs = max(cpus, bp->num_req_rx_rings);
6292 else
6293 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6294
6295 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006296
Michael Chan6d866ff2007-12-20 19:56:09 -08006297 bp->irq_tbl[0].handler = bnx2_interrupt;
6298 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006299 bp->irq_nvecs = 1;
6300 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006301
Michael Chan3d5f3a72010-07-03 20:42:15 +00006302 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006303 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006304
David S. Millerf86e82f2008-01-21 17:15:40 -08006305 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6306 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006307 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006308 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006310 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006311 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6312 } else
6313 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006314
6315 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006316 }
6317 }
Benjamin Li706bf242008-07-18 17:55:11 -07006318
Michael Chanb0332812012-02-05 15:24:38 +00006319 if (!bp->num_req_tx_rings)
6320 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6321 else
6322 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6323
6324 if (!bp->num_req_rx_rings)
6325 bp->num_rx_rings = bp->irq_nvecs;
6326 else
6327 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6328
Ben Hutchings657d92f2010-09-27 08:25:16 +00006329 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006330
Ben Hutchings657d92f2010-09-27 08:25:16 +00006331 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006332}
6333
Michael Chanb6016b72005-05-26 13:03:09 -07006334/* Called with rtnl_lock */
6335static int
6336bnx2_open(struct net_device *dev)
6337{
Michael Chan972ec0d2006-01-23 16:12:43 -08006338 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006339 int rc;
6340
françois romieu7880b722011-09-30 00:36:52 +00006341 rc = bnx2_request_firmware(bp);
6342 if (rc < 0)
6343 goto out;
6344
Michael Chan1b2f9222007-05-03 13:20:19 -07006345 netif_carrier_off(dev);
6346
Michael Chanb6016b72005-05-26 13:03:09 -07006347 bnx2_disable_int(bp);
6348
Ben Hutchings657d92f2010-09-27 08:25:16 +00006349 rc = bnx2_setup_int_mode(bp, disable_msi);
6350 if (rc)
6351 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006352 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006353 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006354 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006355 if (rc)
6356 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006357
Michael Chan8e6a72c2007-05-03 13:24:48 -07006358 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006359 if (rc)
6360 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006361
Michael Chan9a120bc2008-05-16 22:17:45 -07006362 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006363 if (rc)
6364 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006365
Michael Chancd339a02005-08-25 15:35:24 -07006366 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006367
6368 atomic_set(&bp->intr_sem, 0);
6369
Michael Chan354fcd72010-01-17 07:30:44 +00006370 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6371
Michael Chanb6016b72005-05-26 13:03:09 -07006372 bnx2_enable_int(bp);
6373
David S. Millerf86e82f2008-01-21 17:15:40 -08006374 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006375 /* Test MSI to make sure it is working
6376 * If MSI test fails, go back to INTx mode
6377 */
6378 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006379 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006380
6381 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006382 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006383
Michael Chan6d866ff2007-12-20 19:56:09 -08006384 bnx2_setup_int_mode(bp, 1);
6385
Michael Chan9a120bc2008-05-16 22:17:45 -07006386 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006387
Michael Chan8e6a72c2007-05-03 13:24:48 -07006388 if (!rc)
6389 rc = bnx2_request_irq(bp);
6390
Michael Chanb6016b72005-05-26 13:03:09 -07006391 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006392 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006393 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006394 }
6395 bnx2_enable_int(bp);
6396 }
6397 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006398 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006399 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006400 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006401 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006402
Benjamin Li706bf242008-07-18 17:55:11 -07006403 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006404out:
6405 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006406
6407open_err:
6408 bnx2_napi_disable(bp);
6409 bnx2_free_skbs(bp);
6410 bnx2_free_irq(bp);
6411 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006412 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006413 bnx2_release_firmware(bp);
6414 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006415}
6416
6417static void
David Howellsc4028952006-11-22 14:57:56 +00006418bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006419{
David Howellsc4028952006-11-22 14:57:56 +00006420 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006421 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006422 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006423
Michael Chan51bf6bb2009-12-03 09:46:31 +00006424 rtnl_lock();
6425 if (!netif_running(bp->dev)) {
6426 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006427 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006428 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006429
Michael Chan212f9932010-04-27 11:28:10 +00006430 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006431
Michael Chanefdfad32012-07-16 14:25:56 +00006432 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6433 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6434 /* in case PCI block has reset */
6435 pci_restore_state(bp->pdev);
6436 pci_save_state(bp->pdev);
6437 }
Michael Chancd634012011-07-15 06:53:58 +00006438 rc = bnx2_init_nic(bp, 1);
6439 if (rc) {
6440 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6441 bnx2_napi_enable(bp);
6442 dev_close(bp->dev);
6443 rtnl_unlock();
6444 return;
6445 }
Michael Chanb6016b72005-05-26 13:03:09 -07006446
6447 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006448 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006449 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006450}
6451
Michael Chan555069d2012-06-16 15:45:41 +00006452#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6453
6454static void
6455bnx2_dump_ftq(struct bnx2 *bp)
6456{
6457 int i;
6458 u32 reg, bdidx, cid, valid;
6459 struct net_device *dev = bp->dev;
6460 static const struct ftq_reg {
6461 char *name;
6462 u32 off;
6463 } ftq_arr[] = {
6464 BNX2_FTQ_ENTRY(RV2P_P),
6465 BNX2_FTQ_ENTRY(RV2P_T),
6466 BNX2_FTQ_ENTRY(RV2P_M),
6467 BNX2_FTQ_ENTRY(TBDR_),
6468 BNX2_FTQ_ENTRY(TDMA_),
6469 BNX2_FTQ_ENTRY(TXP_),
6470 BNX2_FTQ_ENTRY(TXP_),
6471 BNX2_FTQ_ENTRY(TPAT_),
6472 BNX2_FTQ_ENTRY(RXP_C),
6473 BNX2_FTQ_ENTRY(RXP_),
6474 BNX2_FTQ_ENTRY(COM_COMXQ_),
6475 BNX2_FTQ_ENTRY(COM_COMTQ_),
6476 BNX2_FTQ_ENTRY(COM_COMQ_),
6477 BNX2_FTQ_ENTRY(CP_CPQ_),
6478 };
6479
6480 netdev_err(dev, "<--- start FTQ dump --->\n");
6481 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6482 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6483 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6484
6485 netdev_err(dev, "CPU states:\n");
6486 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6487 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6488 reg, bnx2_reg_rd_ind(bp, reg),
6489 bnx2_reg_rd_ind(bp, reg + 4),
6490 bnx2_reg_rd_ind(bp, reg + 8),
6491 bnx2_reg_rd_ind(bp, reg + 0x1c),
6492 bnx2_reg_rd_ind(bp, reg + 0x1c),
6493 bnx2_reg_rd_ind(bp, reg + 0x20));
6494
6495 netdev_err(dev, "<--- end FTQ dump --->\n");
6496 netdev_err(dev, "<--- start TBDC dump --->\n");
6497 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006498 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006499 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6500 for (i = 0; i < 0x20; i++) {
6501 int j = 0;
6502
Michael Chane503e062012-12-06 10:33:08 +00006503 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6504 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6505 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6506 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6507 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006508 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6509 j++;
6510
Michael Chane503e062012-12-06 10:33:08 +00006511 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6512 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6513 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006514 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6515 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6516 bdidx >> 24, (valid >> 8) & 0x0ff);
6517 }
6518 netdev_err(dev, "<--- end TBDC dump --->\n");
6519}
6520
Michael Chanb6016b72005-05-26 13:03:09 -07006521static void
Michael Chan20175c52009-12-03 09:46:32 +00006522bnx2_dump_state(struct bnx2 *bp)
6523{
6524 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006525 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006526
Michael Chan5804a8f2010-07-03 20:42:17 +00006527 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6528 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6529 atomic_read(&bp->intr_sem), val1);
6530 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6531 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6532 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006533 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006534 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6535 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006536 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006537 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006538 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006539 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006540 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006541 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006542 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006543}
6544
6545static void
Michael Chanb6016b72005-05-26 13:03:09 -07006546bnx2_tx_timeout(struct net_device *dev)
6547{
Michael Chan972ec0d2006-01-23 16:12:43 -08006548 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006549
Michael Chan555069d2012-06-16 15:45:41 +00006550 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006551 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006552 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006553
Michael Chanb6016b72005-05-26 13:03:09 -07006554 /* This allows the netif to be shutdown gracefully before resetting */
6555 schedule_work(&bp->reset_task);
6556}
6557
Herbert Xu932ff272006-06-09 12:20:56 -07006558/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006559 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6560 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006561 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006562static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006563bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6564{
Michael Chan972ec0d2006-01-23 16:12:43 -08006565 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006566 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006567 struct bnx2_tx_bd *txbd;
6568 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006569 u32 len, vlan_tag_flags, last_frag, mss;
6570 u16 prod, ring_prod;
6571 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006572 struct bnx2_napi *bnapi;
6573 struct bnx2_tx_ring_info *txr;
6574 struct netdev_queue *txq;
6575
6576 /* Determine which tx ring we will be placed on */
6577 i = skb_get_queue_mapping(skb);
6578 bnapi = &bp->bnx2_napi[i];
6579 txr = &bnapi->tx_ring;
6580 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006581
Michael Chan35e90102008-06-19 16:37:42 -07006582 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006583 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006584 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006585 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006586
6587 return NETDEV_TX_BUSY;
6588 }
6589 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006590 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006591 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006592
6593 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006594 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006595 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6596 }
6597
Jesse Grosseab6d182010-10-20 13:56:03 +00006598 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006599 vlan_tag_flags |=
6600 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6601 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006602
Michael Chanfde82052007-05-03 17:23:35 -07006603 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006604 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006605 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006606
Michael Chanb6016b72005-05-26 13:03:09 -07006607 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6608
Michael Chan4666f872007-05-03 13:22:28 -07006609 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006610
Michael Chan4666f872007-05-03 13:22:28 -07006611 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6612 u32 tcp_off = skb_transport_offset(skb) -
6613 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006614
Michael Chan4666f872007-05-03 13:22:28 -07006615 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6616 TX_BD_FLAGS_SW_FLAGS;
6617 if (likely(tcp_off == 0))
6618 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6619 else {
6620 tcp_off >>= 3;
6621 vlan_tag_flags |= ((tcp_off & 0x3) <<
6622 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6623 ((tcp_off & 0x10) <<
6624 TX_BD_FLAGS_TCP6_OFF4_SHL);
6625 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6626 }
6627 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006628 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006629 if (tcp_opt_len || (iph->ihl > 5)) {
6630 vlan_tag_flags |= ((iph->ihl - 5) +
6631 (tcp_opt_len >> 2)) << 8;
6632 }
Michael Chanb6016b72005-05-26 13:03:09 -07006633 }
Michael Chan4666f872007-05-03 13:22:28 -07006634 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006635 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006636
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006637 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6638 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07006639 dev_kfree_skb_any(skb);
Benjamin Li3d16af82008-10-09 12:26:41 -07006640 return NETDEV_TX_OK;
6641 }
6642
Michael Chan35e90102008-06-19 16:37:42 -07006643 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006644 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006645 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006646
Michael Chan35e90102008-06-19 16:37:42 -07006647 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006648
6649 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6650 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6651 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6652 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6653
6654 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006655 tx_buf->nr_frags = last_frag;
6656 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006657
6658 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006659 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006660
Michael Chan2bc40782012-12-06 10:33:09 +00006661 prod = BNX2_NEXT_TX_BD(prod);
6662 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006663 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006664
Eric Dumazet9e903e02011-10-18 21:00:24 +00006665 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006666 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006667 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006668 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006669 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006670 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006671 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006672
6673 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6674 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6675 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6676 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6677
6678 }
6679 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6680
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006681 /* Sync BD data before updating TX mailbox */
6682 wmb();
6683
Eric Dumazete9831902011-11-29 11:53:05 +00006684 netdev_tx_sent_queue(txq, skb->len);
6685
Michael Chan2bc40782012-12-06 10:33:09 +00006686 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006687 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006688
Michael Chane503e062012-12-06 10:33:08 +00006689 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6690 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006691
6692 mmiowb();
6693
Michael Chan35e90102008-06-19 16:37:42 -07006694 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006695
Michael Chan35e90102008-06-19 16:37:42 -07006696 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006697 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006698
6699 /* netif_tx_stop_queue() must be done before checking
6700 * tx index in bnx2_tx_avail() below, because in
6701 * bnx2_tx_int(), we update tx index before checking for
6702 * netif_tx_queue_stopped().
6703 */
6704 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006705 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006706 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006707 }
6708
6709 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006710dma_error:
6711 /* save value of frag that failed */
6712 last_frag = i;
6713
6714 /* start back at beginning and unmap skb */
6715 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006716 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006717 tx_buf = &txr->tx_buf_ring[ring_prod];
6718 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006719 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006720 skb_headlen(skb), PCI_DMA_TODEVICE);
6721
6722 /* unmap remaining mapped pages */
6723 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006724 prod = BNX2_NEXT_TX_BD(prod);
6725 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006726 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006727 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006728 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006729 PCI_DMA_TODEVICE);
6730 }
6731
Eric W. Biedermanf458b2e2014-03-11 14:17:41 -07006732 dev_kfree_skb_any(skb);
Alexander Duycke95524a2009-12-02 16:47:57 +00006733 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006734}
6735
6736/* Called with rtnl_lock */
6737static int
6738bnx2_close(struct net_device *dev)
6739{
Michael Chan972ec0d2006-01-23 16:12:43 -08006740 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006741
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006742 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006743 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006744 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006745 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006746 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006747 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006748 bnx2_free_skbs(bp);
6749 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006750 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006751 bp->link_up = 0;
6752 netif_carrier_off(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006753 return 0;
6754}
6755
Michael Chan354fcd72010-01-17 07:30:44 +00006756static void
6757bnx2_save_stats(struct bnx2 *bp)
6758{
6759 u32 *hw_stats = (u32 *) bp->stats_blk;
6760 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6761 int i;
6762
6763 /* The 1st 10 counters are 64-bit counters */
6764 for (i = 0; i < 20; i += 2) {
6765 u32 hi;
6766 u64 lo;
6767
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006768 hi = temp_stats[i] + hw_stats[i];
6769 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006770 if (lo > 0xffffffff)
6771 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006772 temp_stats[i] = hi;
6773 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006774 }
6775
6776 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006777 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006778}
6779
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006780#define GET_64BIT_NET_STATS64(ctr) \
6781 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006782
Michael Chana4743052010-01-17 07:30:43 +00006783#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006784 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6785 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006786
Michael Chana4743052010-01-17 07:30:43 +00006787#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006788 (unsigned long) (bp->stats_blk->ctr + \
6789 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006790
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006791static struct rtnl_link_stats64 *
6792bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006793{
Michael Chan972ec0d2006-01-23 16:12:43 -08006794 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006795
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006796 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006797 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006798
Michael Chanb6016b72005-05-26 13:03:09 -07006799 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006800 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6801 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6802 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006803
6804 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006805 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6806 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6807 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006808
6809 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006810 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006811
6812 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006813 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006814
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006815 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006816 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006817
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006818 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006819 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006820
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006821 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006822 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6823 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006824
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006825 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006826 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6827 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006828
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006829 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006830 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006831
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006832 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006833 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006834
6835 net_stats->rx_errors = net_stats->rx_length_errors +
6836 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6837 net_stats->rx_crc_errors;
6838
6839 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006840 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6841 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006842
Michael Chan4ce45e02012-12-06 10:33:10 +00006843 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6844 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006845 net_stats->tx_carrier_errors = 0;
6846 else {
6847 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006848 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006849 }
6850
6851 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006852 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006853 net_stats->tx_aborted_errors +
6854 net_stats->tx_carrier_errors;
6855
Michael Chancea94db2006-06-12 22:16:13 -07006856 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006857 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6858 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6859 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006860
Michael Chanb6016b72005-05-26 13:03:09 -07006861 return net_stats;
6862}
6863
6864/* All ethtool functions called with rtnl_lock */
6865
6866static int
6867bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6868{
Michael Chan972ec0d2006-01-23 16:12:43 -08006869 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006870 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006871
6872 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006873 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006874 support_serdes = 1;
6875 support_copper = 1;
6876 } else if (bp->phy_port == PORT_FIBRE)
6877 support_serdes = 1;
6878 else
6879 support_copper = 1;
6880
6881 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006882 cmd->supported |= SUPPORTED_1000baseT_Full |
6883 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006884 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006885 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006886
Michael Chanb6016b72005-05-26 13:03:09 -07006887 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006888 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006889 cmd->supported |= SUPPORTED_10baseT_Half |
6890 SUPPORTED_10baseT_Full |
6891 SUPPORTED_100baseT_Half |
6892 SUPPORTED_100baseT_Full |
6893 SUPPORTED_1000baseT_Full |
6894 SUPPORTED_TP;
6895
Michael Chanb6016b72005-05-26 13:03:09 -07006896 }
6897
Michael Chan7b6b8342007-07-07 22:50:15 -07006898 spin_lock_bh(&bp->phy_lock);
6899 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006900 cmd->advertising = bp->advertising;
6901
6902 if (bp->autoneg & AUTONEG_SPEED) {
6903 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006904 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006905 cmd->autoneg = AUTONEG_DISABLE;
6906 }
6907
6908 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006909 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006910 cmd->duplex = bp->duplex;
Michael Chan4016bad2013-12-31 23:22:34 -08006911 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
6912 if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
6913 cmd->eth_tp_mdix = ETH_TP_MDI_X;
6914 else
6915 cmd->eth_tp_mdix = ETH_TP_MDI;
6916 }
Michael Chanb6016b72005-05-26 13:03:09 -07006917 }
6918 else {
Jiri Pirko537fae02014-06-06 14:17:00 +02006919 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
6920 cmd->duplex = DUPLEX_UNKNOWN;
Michael Chanb6016b72005-05-26 13:03:09 -07006921 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006922 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006923
6924 cmd->transceiver = XCVR_INTERNAL;
6925 cmd->phy_address = bp->phy_addr;
6926
6927 return 0;
6928}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006929
Michael Chanb6016b72005-05-26 13:03:09 -07006930static int
6931bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6932{
Michael Chan972ec0d2006-01-23 16:12:43 -08006933 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006934 u8 autoneg = bp->autoneg;
6935 u8 req_duplex = bp->req_duplex;
6936 u16 req_line_speed = bp->req_line_speed;
6937 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006938 int err = -EINVAL;
6939
6940 spin_lock_bh(&bp->phy_lock);
6941
6942 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6943 goto err_out_unlock;
6944
Michael Chan583c28e2008-01-21 19:51:35 -08006945 if (cmd->port != bp->phy_port &&
6946 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006947 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006948
Michael Chand6b14482008-07-14 22:37:21 -07006949 /* If device is down, we can store the settings only if the user
6950 * is setting the currently active port.
6951 */
6952 if (!netif_running(dev) && cmd->port != bp->phy_port)
6953 goto err_out_unlock;
6954
Michael Chanb6016b72005-05-26 13:03:09 -07006955 if (cmd->autoneg == AUTONEG_ENABLE) {
6956 autoneg |= AUTONEG_SPEED;
6957
Michael Chanbeb499a2010-02-15 19:42:10 +00006958 advertising = cmd->advertising;
6959 if (cmd->port == PORT_TP) {
6960 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6961 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006962 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006963 } else {
6964 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6965 if (!advertising)
6966 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006967 }
6968 advertising |= ADVERTISED_Autoneg;
6969 }
6970 else {
David Decotigny25db0332011-04-27 18:32:39 +00006971 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006972 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006973 if ((speed != SPEED_1000 &&
6974 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006975 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006976 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006977
David Decotigny25db0332011-04-27 18:32:39 +00006978 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006979 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006980 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006981 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006982 goto err_out_unlock;
6983
Michael Chanb6016b72005-05-26 13:03:09 -07006984 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006985 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006986 req_duplex = cmd->duplex;
6987 advertising = 0;
6988 }
6989
6990 bp->autoneg = autoneg;
6991 bp->advertising = advertising;
6992 bp->req_line_speed = req_line_speed;
6993 bp->req_duplex = req_duplex;
6994
Michael Chand6b14482008-07-14 22:37:21 -07006995 err = 0;
6996 /* If device is down, the new settings will be picked up when it is
6997 * brought up.
6998 */
6999 if (netif_running(dev))
7000 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07007001
Michael Chan7b6b8342007-07-07 22:50:15 -07007002err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07007003 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007004
Michael Chan7b6b8342007-07-07 22:50:15 -07007005 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07007006}
7007
7008static void
7009bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
7010{
Michael Chan972ec0d2006-01-23 16:12:43 -08007011 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007012
Rick Jones68aad782011-11-07 13:29:27 +00007013 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
7014 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
7015 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
7016 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07007017}
7018
Michael Chan244ac4f2006-03-20 17:48:46 -08007019#define BNX2_REGDUMP_LEN (32 * 1024)
7020
7021static int
7022bnx2_get_regs_len(struct net_device *dev)
7023{
7024 return BNX2_REGDUMP_LEN;
7025}
7026
7027static void
7028bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7029{
7030 u32 *p = _p, i, offset;
7031 u8 *orig_p = _p;
7032 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08007033 static const u32 reg_boundaries[] = {
7034 0x0000, 0x0098, 0x0400, 0x045c,
7035 0x0800, 0x0880, 0x0c00, 0x0c10,
7036 0x0c30, 0x0d08, 0x1000, 0x101c,
7037 0x1040, 0x1048, 0x1080, 0x10a4,
7038 0x1400, 0x1490, 0x1498, 0x14f0,
7039 0x1500, 0x155c, 0x1580, 0x15dc,
7040 0x1600, 0x1658, 0x1680, 0x16d8,
7041 0x1800, 0x1820, 0x1840, 0x1854,
7042 0x1880, 0x1894, 0x1900, 0x1984,
7043 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7044 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7045 0x2000, 0x2030, 0x23c0, 0x2400,
7046 0x2800, 0x2820, 0x2830, 0x2850,
7047 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7048 0x3c00, 0x3c94, 0x4000, 0x4010,
7049 0x4080, 0x4090, 0x43c0, 0x4458,
7050 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7051 0x4fc0, 0x5010, 0x53c0, 0x5444,
7052 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7053 0x5fc0, 0x6000, 0x6400, 0x6428,
7054 0x6800, 0x6848, 0x684c, 0x6860,
7055 0x6888, 0x6910, 0x8000
7056 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007057
7058 regs->version = 0;
7059
7060 memset(p, 0, BNX2_REGDUMP_LEN);
7061
7062 if (!netif_running(bp->dev))
7063 return;
7064
7065 i = 0;
7066 offset = reg_boundaries[0];
7067 p += offset;
7068 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007069 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007070 offset += 4;
7071 if (offset == reg_boundaries[i + 1]) {
7072 offset = reg_boundaries[i + 2];
7073 p = (u32 *) (orig_p + offset);
7074 i += 2;
7075 }
7076 }
7077}
7078
Michael Chanb6016b72005-05-26 13:03:09 -07007079static void
7080bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7081{
Michael Chan972ec0d2006-01-23 16:12:43 -08007082 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007083
David S. Millerf86e82f2008-01-21 17:15:40 -08007084 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007085 wol->supported = 0;
7086 wol->wolopts = 0;
7087 }
7088 else {
7089 wol->supported = WAKE_MAGIC;
7090 if (bp->wol)
7091 wol->wolopts = WAKE_MAGIC;
7092 else
7093 wol->wolopts = 0;
7094 }
7095 memset(&wol->sopass, 0, sizeof(wol->sopass));
7096}
7097
7098static int
7099bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7100{
Michael Chan972ec0d2006-01-23 16:12:43 -08007101 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007102
7103 if (wol->wolopts & ~WAKE_MAGIC)
7104 return -EINVAL;
7105
7106 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007107 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007108 return -EINVAL;
7109
7110 bp->wol = 1;
7111 }
7112 else {
7113 bp->wol = 0;
7114 }
Michael Chan6d5e85c2013-08-06 15:50:08 -07007115
7116 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7117
Michael Chanb6016b72005-05-26 13:03:09 -07007118 return 0;
7119}
7120
7121static int
7122bnx2_nway_reset(struct net_device *dev)
7123{
Michael Chan972ec0d2006-01-23 16:12:43 -08007124 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007125 u32 bmcr;
7126
Michael Chan9f52b562008-10-09 12:21:46 -07007127 if (!netif_running(dev))
7128 return -EAGAIN;
7129
Michael Chanb6016b72005-05-26 13:03:09 -07007130 if (!(bp->autoneg & AUTONEG_SPEED)) {
7131 return -EINVAL;
7132 }
7133
Michael Chanc770a652005-08-25 15:38:39 -07007134 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007135
Michael Chan583c28e2008-01-21 19:51:35 -08007136 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007137 int rc;
7138
7139 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7140 spin_unlock_bh(&bp->phy_lock);
7141 return rc;
7142 }
7143
Michael Chanb6016b72005-05-26 13:03:09 -07007144 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007145 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007146 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007147 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007148
7149 msleep(20);
7150
Michael Chanc770a652005-08-25 15:38:39 -07007151 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007152
Michael Chan40105c02008-11-12 16:02:45 -08007153 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007154 bp->serdes_an_pending = 1;
7155 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007156 }
7157
Michael Chanca58c3a2007-05-03 13:22:52 -07007158 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007159 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007160 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007161
Michael Chanc770a652005-08-25 15:38:39 -07007162 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007163
7164 return 0;
7165}
7166
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007167static u32
7168bnx2_get_link(struct net_device *dev)
7169{
7170 struct bnx2 *bp = netdev_priv(dev);
7171
7172 return bp->link_up;
7173}
7174
Michael Chanb6016b72005-05-26 13:03:09 -07007175static int
7176bnx2_get_eeprom_len(struct net_device *dev)
7177{
Michael Chan972ec0d2006-01-23 16:12:43 -08007178 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007179
Michael Chan1122db72006-01-23 16:11:42 -08007180 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007181 return 0;
7182
Michael Chan1122db72006-01-23 16:11:42 -08007183 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007184}
7185
7186static int
7187bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7188 u8 *eebuf)
7189{
Michael Chan972ec0d2006-01-23 16:12:43 -08007190 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007191 int rc;
7192
John W. Linville1064e942005-11-10 12:58:24 -08007193 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007194
7195 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7196
7197 return rc;
7198}
7199
7200static int
7201bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7202 u8 *eebuf)
7203{
Michael Chan972ec0d2006-01-23 16:12:43 -08007204 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007205 int rc;
7206
John W. Linville1064e942005-11-10 12:58:24 -08007207 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007208
7209 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7210
7211 return rc;
7212}
7213
7214static int
7215bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7216{
Michael Chan972ec0d2006-01-23 16:12:43 -08007217 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007218
7219 memset(coal, 0, sizeof(struct ethtool_coalesce));
7220
7221 coal->rx_coalesce_usecs = bp->rx_ticks;
7222 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7223 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7224 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7225
7226 coal->tx_coalesce_usecs = bp->tx_ticks;
7227 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7228 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7229 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7230
7231 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7232
7233 return 0;
7234}
7235
7236static int
7237bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7238{
Michael Chan972ec0d2006-01-23 16:12:43 -08007239 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007240
7241 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7242 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7243
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007244 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007245 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7246
7247 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7248 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7249
7250 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7251 if (bp->rx_quick_cons_trip_int > 0xff)
7252 bp->rx_quick_cons_trip_int = 0xff;
7253
7254 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7255 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7256
7257 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7258 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7259
7260 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7261 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7262
7263 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7264 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7265 0xff;
7266
7267 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007268 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007269 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7270 bp->stats_ticks = USEC_PER_SEC;
7271 }
Michael Chan7ea69202007-07-16 18:27:10 -07007272 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7273 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7274 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007275
7276 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007277 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007278 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007279 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007280 }
7281
7282 return 0;
7283}
7284
7285static void
7286bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7287{
Michael Chan972ec0d2006-01-23 16:12:43 -08007288 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007289
Michael Chan2bc40782012-12-06 10:33:09 +00007290 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7291 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007292
7293 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007294 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007295
Michael Chan2bc40782012-12-06 10:33:09 +00007296 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007297 ering->tx_pending = bp->tx_ring_size;
7298}
7299
7300static int
Michael Chanb0332812012-02-05 15:24:38 +00007301bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007302{
Michael Chan13daffa2006-03-20 17:49:20 -08007303 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007304 /* Reset will erase chipset stats; save them */
7305 bnx2_save_stats(bp);
7306
Michael Chan212f9932010-04-27 11:28:10 +00007307 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007308 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007309 if (reset_irq) {
7310 bnx2_free_irq(bp);
7311 bnx2_del_napi(bp);
7312 } else {
7313 __bnx2_free_irq(bp);
7314 }
Michael Chan13daffa2006-03-20 17:49:20 -08007315 bnx2_free_skbs(bp);
7316 bnx2_free_mem(bp);
7317 }
7318
Michael Chan5d5d0012007-12-12 11:17:43 -08007319 bnx2_set_rx_ring_size(bp, rx);
7320 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007321
7322 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007323 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007324
Michael Chanb0332812012-02-05 15:24:38 +00007325 if (reset_irq) {
7326 rc = bnx2_setup_int_mode(bp, disable_msi);
7327 bnx2_init_napi(bp);
7328 }
7329
7330 if (!rc)
7331 rc = bnx2_alloc_mem(bp);
7332
Michael Chan6fefb652009-08-21 16:20:45 +00007333 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007334 rc = bnx2_request_irq(bp);
7335
7336 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007337 rc = bnx2_init_nic(bp, 0);
7338
7339 if (rc) {
7340 bnx2_napi_enable(bp);
7341 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007342 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007343 }
Michael Chane9f26c42010-02-15 19:42:08 +00007344#ifdef BCM_CNIC
7345 mutex_lock(&bp->cnic_lock);
7346 /* Let cnic know about the new status block. */
7347 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7348 bnx2_setup_cnic_irq_info(bp);
7349 mutex_unlock(&bp->cnic_lock);
7350#endif
Michael Chan212f9932010-04-27 11:28:10 +00007351 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007352 }
Michael Chanb6016b72005-05-26 13:03:09 -07007353 return 0;
7354}
7355
Michael Chan5d5d0012007-12-12 11:17:43 -08007356static int
7357bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7358{
7359 struct bnx2 *bp = netdev_priv(dev);
7360 int rc;
7361
Michael Chan2bc40782012-12-06 10:33:09 +00007362 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7363 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007364 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7365
7366 return -EINVAL;
7367 }
Michael Chanb0332812012-02-05 15:24:38 +00007368 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7369 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007370 return rc;
7371}
7372
Michael Chanb6016b72005-05-26 13:03:09 -07007373static void
7374bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7375{
Michael Chan972ec0d2006-01-23 16:12:43 -08007376 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007377
7378 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7379 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7380 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7381}
7382
7383static int
7384bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7385{
Michael Chan972ec0d2006-01-23 16:12:43 -08007386 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007387
7388 bp->req_flow_ctrl = 0;
7389 if (epause->rx_pause)
7390 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7391 if (epause->tx_pause)
7392 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7393
7394 if (epause->autoneg) {
7395 bp->autoneg |= AUTONEG_FLOW_CTRL;
7396 }
7397 else {
7398 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7399 }
7400
Michael Chan9f52b562008-10-09 12:21:46 -07007401 if (netif_running(dev)) {
7402 spin_lock_bh(&bp->phy_lock);
7403 bnx2_setup_phy(bp, bp->phy_port);
7404 spin_unlock_bh(&bp->phy_lock);
7405 }
Michael Chanb6016b72005-05-26 13:03:09 -07007406
7407 return 0;
7408}
7409
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007410static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007411 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007412} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007413 { "rx_bytes" },
7414 { "rx_error_bytes" },
7415 { "tx_bytes" },
7416 { "tx_error_bytes" },
7417 { "rx_ucast_packets" },
7418 { "rx_mcast_packets" },
7419 { "rx_bcast_packets" },
7420 { "tx_ucast_packets" },
7421 { "tx_mcast_packets" },
7422 { "tx_bcast_packets" },
7423 { "tx_mac_errors" },
7424 { "tx_carrier_errors" },
7425 { "rx_crc_errors" },
7426 { "rx_align_errors" },
7427 { "tx_single_collisions" },
7428 { "tx_multi_collisions" },
7429 { "tx_deferred" },
7430 { "tx_excess_collisions" },
7431 { "tx_late_collisions" },
7432 { "tx_total_collisions" },
7433 { "rx_fragments" },
7434 { "rx_jabbers" },
7435 { "rx_undersize_packets" },
7436 { "rx_oversize_packets" },
7437 { "rx_64_byte_packets" },
7438 { "rx_65_to_127_byte_packets" },
7439 { "rx_128_to_255_byte_packets" },
7440 { "rx_256_to_511_byte_packets" },
7441 { "rx_512_to_1023_byte_packets" },
7442 { "rx_1024_to_1522_byte_packets" },
7443 { "rx_1523_to_9022_byte_packets" },
7444 { "tx_64_byte_packets" },
7445 { "tx_65_to_127_byte_packets" },
7446 { "tx_128_to_255_byte_packets" },
7447 { "tx_256_to_511_byte_packets" },
7448 { "tx_512_to_1023_byte_packets" },
7449 { "tx_1024_to_1522_byte_packets" },
7450 { "tx_1523_to_9022_byte_packets" },
7451 { "rx_xon_frames" },
7452 { "rx_xoff_frames" },
7453 { "tx_xon_frames" },
7454 { "tx_xoff_frames" },
7455 { "rx_mac_ctrl_frames" },
7456 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007457 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007458 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007459 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007460};
7461
Jim Cromie0db83cd2012-04-10 14:56:03 +00007462#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007463
Michael Chanb6016b72005-05-26 13:03:09 -07007464#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7465
Arjan van de Venf71e1302006-03-03 21:33:57 -05007466static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007467 STATS_OFFSET32(stat_IfHCInOctets_hi),
7468 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7469 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7470 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7471 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7472 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7473 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7474 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7475 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7476 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7477 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007478 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7479 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7480 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7481 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7482 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7483 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7484 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7485 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7486 STATS_OFFSET32(stat_EtherStatsCollisions),
7487 STATS_OFFSET32(stat_EtherStatsFragments),
7488 STATS_OFFSET32(stat_EtherStatsJabbers),
7489 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7490 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7491 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7492 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7493 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7494 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7495 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7496 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7497 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7498 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7499 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7500 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7501 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7502 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7503 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7504 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7505 STATS_OFFSET32(stat_XonPauseFramesReceived),
7506 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7507 STATS_OFFSET32(stat_OutXonSent),
7508 STATS_OFFSET32(stat_OutXoffSent),
7509 STATS_OFFSET32(stat_MacControlFramesReceived),
7510 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007511 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007512 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007513 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007514};
7515
7516/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7517 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007518 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007519static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007520 8,0,8,8,8,8,8,8,8,8,
7521 4,0,4,4,4,4,4,4,4,4,
7522 4,4,4,4,4,4,4,4,4,4,
7523 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007524 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007525};
7526
Michael Chan5b0c76a2005-11-04 08:45:49 -08007527static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7528 8,0,8,8,8,8,8,8,8,8,
7529 4,4,4,4,4,4,4,4,4,4,
7530 4,4,4,4,4,4,4,4,4,4,
7531 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007532 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007533};
7534
Michael Chanb6016b72005-05-26 13:03:09 -07007535#define BNX2_NUM_TESTS 6
7536
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007537static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007538 char string[ETH_GSTRING_LEN];
7539} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7540 { "register_test (offline)" },
7541 { "memory_test (offline)" },
7542 { "loopback_test (offline)" },
7543 { "nvram_test (online)" },
7544 { "interrupt_test (online)" },
7545 { "link_test (online)" },
7546};
7547
7548static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007549bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007550{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007551 switch (sset) {
7552 case ETH_SS_TEST:
7553 return BNX2_NUM_TESTS;
7554 case ETH_SS_STATS:
7555 return BNX2_NUM_STATS;
7556 default:
7557 return -EOPNOTSUPP;
7558 }
Michael Chanb6016b72005-05-26 13:03:09 -07007559}
7560
7561static void
7562bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7563{
Michael Chan972ec0d2006-01-23 16:12:43 -08007564 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007565
7566 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7567 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007568 int i;
7569
Michael Chan212f9932010-04-27 11:28:10 +00007570 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007571 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7572 bnx2_free_skbs(bp);
7573
7574 if (bnx2_test_registers(bp) != 0) {
7575 buf[0] = 1;
7576 etest->flags |= ETH_TEST_FL_FAILED;
7577 }
7578 if (bnx2_test_memory(bp) != 0) {
7579 buf[1] = 1;
7580 etest->flags |= ETH_TEST_FL_FAILED;
7581 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007582 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007583 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007584
Michael Chan9f52b562008-10-09 12:21:46 -07007585 if (!netif_running(bp->dev))
7586 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007587 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007588 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007589 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007590 }
7591
7592 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007593 for (i = 0; i < 7; i++) {
7594 if (bp->link_up)
7595 break;
7596 msleep_interruptible(1000);
7597 }
Michael Chanb6016b72005-05-26 13:03:09 -07007598 }
7599
7600 if (bnx2_test_nvram(bp) != 0) {
7601 buf[3] = 1;
7602 etest->flags |= ETH_TEST_FL_FAILED;
7603 }
7604 if (bnx2_test_intr(bp) != 0) {
7605 buf[4] = 1;
7606 etest->flags |= ETH_TEST_FL_FAILED;
7607 }
7608
7609 if (bnx2_test_link(bp) != 0) {
7610 buf[5] = 1;
7611 etest->flags |= ETH_TEST_FL_FAILED;
7612
7613 }
7614}
7615
7616static void
7617bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7618{
7619 switch (stringset) {
7620 case ETH_SS_STATS:
7621 memcpy(buf, bnx2_stats_str_arr,
7622 sizeof(bnx2_stats_str_arr));
7623 break;
7624 case ETH_SS_TEST:
7625 memcpy(buf, bnx2_tests_str_arr,
7626 sizeof(bnx2_tests_str_arr));
7627 break;
7628 }
7629}
7630
Michael Chanb6016b72005-05-26 13:03:09 -07007631static void
7632bnx2_get_ethtool_stats(struct net_device *dev,
7633 struct ethtool_stats *stats, u64 *buf)
7634{
Michael Chan972ec0d2006-01-23 16:12:43 -08007635 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007636 int i;
7637 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007638 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007639 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007640
7641 if (hw_stats == NULL) {
7642 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7643 return;
7644 }
7645
Michael Chan4ce45e02012-12-06 10:33:10 +00007646 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7647 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7648 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7649 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007650 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007651 else
7652 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007653
7654 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007655 unsigned long offset;
7656
Michael Chanb6016b72005-05-26 13:03:09 -07007657 if (stats_len_arr[i] == 0) {
7658 /* skip this counter */
7659 buf[i] = 0;
7660 continue;
7661 }
Michael Chan354fcd72010-01-17 07:30:44 +00007662
7663 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007664 if (stats_len_arr[i] == 4) {
7665 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007666 buf[i] = (u64) *(hw_stats + offset) +
7667 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007668 continue;
7669 }
7670 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007671 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7672 *(hw_stats + offset + 1) +
7673 (((u64) *(temp_stats + offset)) << 32) +
7674 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007675 }
7676}
7677
7678static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007679bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007680{
Michael Chan972ec0d2006-01-23 16:12:43 -08007681 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007682
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007683 switch (state) {
7684 case ETHTOOL_ID_ACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007685 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7686 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007687 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007688
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007689 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007690 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7691 BNX2_EMAC_LED_1000MB_OVERRIDE |
7692 BNX2_EMAC_LED_100MB_OVERRIDE |
7693 BNX2_EMAC_LED_10MB_OVERRIDE |
7694 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7695 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007696 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007697
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007698 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007699 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007700 break;
7701
7702 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007703 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7704 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007705 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007706 }
Michael Chan9f52b562008-10-09 12:21:46 -07007707
Michael Chanb6016b72005-05-26 13:03:09 -07007708 return 0;
7709}
7710
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007711static netdev_features_t
7712bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007713{
7714 struct bnx2 *bp = netdev_priv(dev);
7715
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007716 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Patrick McHardyf6469682013-04-19 02:04:27 +00007717 features |= NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007718
7719 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007720}
7721
Michael Chanfdc85412010-07-03 20:42:16 +00007722static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007723bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007724{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007725 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007726
Michael Chan7c810472011-01-24 12:59:02 +00007727 /* TSO with VLAN tag won't work with current firmware */
Patrick McHardyf6469682013-04-19 02:04:27 +00007728 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007729 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7730 else
7731 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007732
Patrick McHardyf6469682013-04-19 02:04:27 +00007733 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007734 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7735 netif_running(dev)) {
7736 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007737 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007738 bnx2_set_rx_mode(dev);
7739 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7740 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007741 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007742 }
7743
7744 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007745}
7746
Michael Chanb0332812012-02-05 15:24:38 +00007747static void bnx2_get_channels(struct net_device *dev,
7748 struct ethtool_channels *channels)
7749{
7750 struct bnx2 *bp = netdev_priv(dev);
7751 u32 max_rx_rings = 1;
7752 u32 max_tx_rings = 1;
7753
7754 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7755 max_rx_rings = RX_MAX_RINGS;
7756 max_tx_rings = TX_MAX_RINGS;
7757 }
7758
7759 channels->max_rx = max_rx_rings;
7760 channels->max_tx = max_tx_rings;
7761 channels->max_other = 0;
7762 channels->max_combined = 0;
7763 channels->rx_count = bp->num_rx_rings;
7764 channels->tx_count = bp->num_tx_rings;
7765 channels->other_count = 0;
7766 channels->combined_count = 0;
7767}
7768
7769static int bnx2_set_channels(struct net_device *dev,
7770 struct ethtool_channels *channels)
7771{
7772 struct bnx2 *bp = netdev_priv(dev);
7773 u32 max_rx_rings = 1;
7774 u32 max_tx_rings = 1;
7775 int rc = 0;
7776
7777 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7778 max_rx_rings = RX_MAX_RINGS;
7779 max_tx_rings = TX_MAX_RINGS;
7780 }
7781 if (channels->rx_count > max_rx_rings ||
7782 channels->tx_count > max_tx_rings)
7783 return -EINVAL;
7784
7785 bp->num_req_rx_rings = channels->rx_count;
7786 bp->num_req_tx_rings = channels->tx_count;
7787
7788 if (netif_running(dev))
7789 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7790 bp->tx_ring_size, true);
7791
7792 return rc;
7793}
7794
Jeff Garzik7282d492006-09-13 14:30:00 -04007795static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007796 .get_settings = bnx2_get_settings,
7797 .set_settings = bnx2_set_settings,
7798 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007799 .get_regs_len = bnx2_get_regs_len,
7800 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007801 .get_wol = bnx2_get_wol,
7802 .set_wol = bnx2_set_wol,
7803 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007804 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007805 .get_eeprom_len = bnx2_get_eeprom_len,
7806 .get_eeprom = bnx2_get_eeprom,
7807 .set_eeprom = bnx2_set_eeprom,
7808 .get_coalesce = bnx2_get_coalesce,
7809 .set_coalesce = bnx2_set_coalesce,
7810 .get_ringparam = bnx2_get_ringparam,
7811 .set_ringparam = bnx2_set_ringparam,
7812 .get_pauseparam = bnx2_get_pauseparam,
7813 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007814 .self_test = bnx2_self_test,
7815 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007816 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007817 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007818 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007819 .get_channels = bnx2_get_channels,
7820 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007821};
7822
7823/* Called with rtnl_lock */
7824static int
7825bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7826{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007827 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007828 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007829 int err;
7830
7831 switch(cmd) {
7832 case SIOCGMIIPHY:
7833 data->phy_id = bp->phy_addr;
7834
7835 /* fallthru */
7836 case SIOCGMIIREG: {
7837 u32 mii_regval;
7838
Michael Chan583c28e2008-01-21 19:51:35 -08007839 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007840 return -EOPNOTSUPP;
7841
Michael Chandad3e452007-05-03 13:18:03 -07007842 if (!netif_running(dev))
7843 return -EAGAIN;
7844
Michael Chanc770a652005-08-25 15:38:39 -07007845 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007846 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007847 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007848
7849 data->val_out = mii_regval;
7850
7851 return err;
7852 }
7853
7854 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007855 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007856 return -EOPNOTSUPP;
7857
Michael Chandad3e452007-05-03 13:18:03 -07007858 if (!netif_running(dev))
7859 return -EAGAIN;
7860
Michael Chanc770a652005-08-25 15:38:39 -07007861 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007862 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007863 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007864
7865 return err;
7866
7867 default:
7868 /* do nothing */
7869 break;
7870 }
7871 return -EOPNOTSUPP;
7872}
7873
7874/* Called with rtnl_lock */
7875static int
7876bnx2_change_mac_addr(struct net_device *dev, void *p)
7877{
7878 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007879 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007880
Michael Chan73eef4c2005-08-25 15:39:15 -07007881 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007882 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007883
Michael Chanb6016b72005-05-26 13:03:09 -07007884 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7885 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007886 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007887
7888 return 0;
7889}
7890
7891/* Called with rtnl_lock */
7892static int
7893bnx2_change_mtu(struct net_device *dev, int new_mtu)
7894{
Michael Chan972ec0d2006-01-23 16:12:43 -08007895 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007896
7897 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7898 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7899 return -EINVAL;
7900
7901 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007902 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7903 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007904}
7905
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007906#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007907static void
7908poll_bnx2(struct net_device *dev)
7909{
Michael Chan972ec0d2006-01-23 16:12:43 -08007910 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007911 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007912
Neil Hormanb2af2c12008-11-12 16:23:44 -08007913 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007914 struct bnx2_irq *irq = &bp->irq_tbl[i];
7915
7916 disable_irq(irq->vector);
7917 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7918 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007919 }
Michael Chanb6016b72005-05-26 13:03:09 -07007920}
7921#endif
7922
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007923static void
Michael Chan253c8b72007-01-08 19:56:01 -08007924bnx2_get_5709_media(struct bnx2 *bp)
7925{
Michael Chane503e062012-12-06 10:33:08 +00007926 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b72007-01-08 19:56:01 -08007927 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7928 u32 strap;
7929
7930 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7931 return;
7932 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007933 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007934 return;
7935 }
7936
7937 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7938 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7939 else
7940 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7941
Michael Chanaefd90e2012-06-16 15:45:43 +00007942 if (bp->func == 0) {
Michael Chan253c8b72007-01-08 19:56:01 -08007943 switch (strap) {
7944 case 0x4:
7945 case 0x5:
7946 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007947 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007948 return;
7949 }
7950 } else {
7951 switch (strap) {
7952 case 0x1:
7953 case 0x2:
7954 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007955 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007956 return;
7957 }
7958 }
7959}
7960
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007961static void
Michael Chan883e5152007-05-03 13:25:11 -07007962bnx2_get_pci_speed(struct bnx2 *bp)
7963{
7964 u32 reg;
7965
Michael Chane503e062012-12-06 10:33:08 +00007966 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007967 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7968 u32 clkreg;
7969
David S. Millerf86e82f2008-01-21 17:15:40 -08007970 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007971
Michael Chane503e062012-12-06 10:33:08 +00007972 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007973
7974 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7975 switch (clkreg) {
7976 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7977 bp->bus_speed_mhz = 133;
7978 break;
7979
7980 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7981 bp->bus_speed_mhz = 100;
7982 break;
7983
7984 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7985 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7986 bp->bus_speed_mhz = 66;
7987 break;
7988
7989 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7990 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7991 bp->bus_speed_mhz = 50;
7992 break;
7993
7994 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7995 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7996 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7997 bp->bus_speed_mhz = 33;
7998 break;
7999 }
8000 }
8001 else {
8002 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
8003 bp->bus_speed_mhz = 66;
8004 else
8005 bp->bus_speed_mhz = 33;
8006 }
8007
8008 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08008009 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07008010
8011}
8012
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008013static void
Michael Chan76d99062009-12-03 09:46:34 +00008014bnx2_read_vpd_fw_ver(struct bnx2 *bp)
8015{
Matt Carlsondf25bc32010-02-26 14:04:44 +00008016 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00008017 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008018 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00008019
Michael Chan012093f2009-12-03 15:58:00 -08008020#define BNX2_VPD_NVRAM_OFFSET 0x300
8021#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00008022#define BNX2_MAX_VER_SLEN 30
8023
8024 data = kmalloc(256, GFP_KERNEL);
8025 if (!data)
8026 return;
8027
Michael Chan012093f2009-12-03 15:58:00 -08008028 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8029 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00008030 if (rc)
8031 goto vpd_done;
8032
Michael Chan012093f2009-12-03 15:58:00 -08008033 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8034 data[i] = data[i + BNX2_VPD_LEN + 3];
8035 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8036 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8037 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00008038 }
8039
Matt Carlsondf25bc32010-02-26 14:04:44 +00008040 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8041 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00008042 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008043
8044 rosize = pci_vpd_lrdt_size(&data[i]);
8045 i += PCI_VPD_LRDT_TAG_SIZE;
8046 block_end = i + rosize;
8047
8048 if (block_end > BNX2_VPD_LEN)
8049 goto vpd_done;
8050
8051 j = pci_vpd_find_info_keyword(data, i, rosize,
8052 PCI_VPD_RO_KEYWORD_MFR_ID);
8053 if (j < 0)
8054 goto vpd_done;
8055
8056 len = pci_vpd_info_field_size(&data[j]);
8057
8058 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8059 if (j + len > block_end || len != 4 ||
8060 memcmp(&data[j], "1028", 4))
8061 goto vpd_done;
8062
8063 j = pci_vpd_find_info_keyword(data, i, rosize,
8064 PCI_VPD_RO_KEYWORD_VENDOR0);
8065 if (j < 0)
8066 goto vpd_done;
8067
8068 len = pci_vpd_info_field_size(&data[j]);
8069
8070 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8071 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8072 goto vpd_done;
8073
8074 memcpy(bp->fw_version, &data[j], len);
8075 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008076
8077vpd_done:
8078 kfree(data);
8079}
8080
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008081static int
Michael Chanb6016b72005-05-26 13:03:09 -07008082bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8083{
8084 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008085 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008086 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008087 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008088 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008089
Michael Chanb6016b72005-05-26 13:03:09 -07008090 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008091 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008092
8093 bp->flags = 0;
8094 bp->phy_flags = 0;
8095
Michael Chan354fcd72010-01-17 07:30:44 +00008096 bp->temp_stats_blk =
8097 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8098
8099 if (bp->temp_stats_blk == NULL) {
8100 rc = -ENOMEM;
8101 goto err_out;
8102 }
8103
Michael Chanb6016b72005-05-26 13:03:09 -07008104 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8105 rc = pci_enable_device(pdev);
8106 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008107 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008108 goto err_out;
8109 }
8110
8111 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008112 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008113 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008114 rc = -ENODEV;
8115 goto err_out_disable;
8116 }
8117
8118 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8119 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008120 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008121 goto err_out_disable;
8122 }
8123
8124 pci_set_master(pdev);
8125
Yijing Wang85768272013-06-18 16:12:37 +08008126 bp->pm_cap = pdev->pm_cap;
Michael Chanb6016b72005-05-26 13:03:09 -07008127 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008128 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008129 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008130 rc = -EIO;
8131 goto err_out_release;
8132 }
8133
Michael Chanb6016b72005-05-26 13:03:09 -07008134 bp->dev = dev;
8135 bp->pdev = pdev;
8136
8137 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008138 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008139#ifdef BCM_CNIC
8140 mutex_init(&bp->cnic_lock);
8141#endif
David Howellsc4028952006-11-22 14:57:56 +00008142 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008143
Francois Romieuc0357e92012-03-09 14:51:47 +01008144 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8145 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008146 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008147 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008148 rc = -ENOMEM;
8149 goto err_out_release;
8150 }
8151
8152 /* Configure byte swap and enable write to the reg_window registers.
8153 * Rely on CPU to do target byte swapping on big endian systems
8154 * The chip's target access swapping will not swap all accesses
8155 */
Michael Chane503e062012-12-06 10:33:08 +00008156 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8157 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8158 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008159
Michael Chane503e062012-12-06 10:33:08 +00008160 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008161
Michael Chan4ce45e02012-12-06 10:33:10 +00008162 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008163 if (!pci_is_pcie(pdev)) {
8164 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008165 rc = -EIO;
8166 goto err_out_unmap;
8167 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008168 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008169 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008170 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008171
8172 /* AER (Advanced Error Reporting) hooks */
8173 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008174 if (!err)
8175 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008176
Michael Chan883e5152007-05-03 13:25:11 -07008177 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008178 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8179 if (bp->pcix_cap == 0) {
8180 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008181 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008182 rc = -EIO;
8183 goto err_out_unmap;
8184 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008185 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008186 }
8187
Michael Chan4ce45e02012-12-06 10:33:10 +00008188 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8189 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Yijing Wang555a8422013-08-08 21:02:22 +08008190 if (pdev->msix_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008191 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008192 }
8193
Michael Chan4ce45e02012-12-06 10:33:10 +00008194 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8195 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Yijing Wang555a8422013-08-08 21:02:22 +08008196 if (pdev->msi_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008197 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008198 }
8199
Michael Chan40453c82007-05-03 13:19:18 -07008200 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008201 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008202 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008203 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008204 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008205
8206 /* Configure DMA attributes. */
8207 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8208 dev->features |= NETIF_F_HIGHDMA;
8209 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8210 if (rc) {
8211 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008212 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008213 goto err_out_unmap;
8214 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008215 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008216 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008217 goto err_out_unmap;
8218 }
8219
David S. Millerf86e82f2008-01-21 17:15:40 -08008220 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008221 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008222
8223 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008224 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008225 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008226 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008227 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008228 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008229 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008230
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008231 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008232 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008233 goto err_out_unmap;
8234 }
8235
8236 bnx2_init_nvram(bp);
8237
Michael Chan2726d6e2008-01-29 21:35:05 -08008238 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008239
Michael Chanaefd90e2012-06-16 15:45:43 +00008240 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8241 bp->func = 1;
8242
Michael Chane3648b32005-11-04 08:51:21 -08008243 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008244 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008245 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008246
Michael Chan2726d6e2008-01-29 21:35:05 -08008247 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008248 } else
Michael Chane3648b32005-11-04 08:51:21 -08008249 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8250
Michael Chanb6016b72005-05-26 13:03:09 -07008251 /* Get the permanent MAC address. First we need to make sure the
8252 * firmware is actually running.
8253 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008254 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008255
8256 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8257 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008258 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008259 rc = -ENODEV;
8260 goto err_out_unmap;
8261 }
8262
Michael Chan76d99062009-12-03 09:46:34 +00008263 bnx2_read_vpd_fw_ver(bp);
8264
8265 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008266 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008267 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008268 u8 num, k, skip0;
8269
Michael Chan76d99062009-12-03 09:46:34 +00008270 if (i == 0) {
8271 bp->fw_version[j++] = 'b';
8272 bp->fw_version[j++] = 'c';
8273 bp->fw_version[j++] = ' ';
8274 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008275 num = (u8) (reg >> (24 - (i * 8)));
8276 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8277 if (num >= k || !skip0 || k == 1) {
8278 bp->fw_version[j++] = (num / k) + '0';
8279 skip0 = 0;
8280 }
8281 }
8282 if (i != 2)
8283 bp->fw_version[j++] = '.';
8284 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008285 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008286 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8287 bp->wol = 1;
8288
8289 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008290 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008291
8292 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008293 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008294 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8295 break;
8296 msleep(10);
8297 }
8298 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008299 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008300 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8301 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8302 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008303 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008304
Michael Chan76d99062009-12-03 09:46:34 +00008305 if (j < 32)
8306 bp->fw_version[j++] = ' ';
8307 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008308 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008309 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008310 memcpy(&bp->fw_version[j], &reg, 4);
8311 j += 4;
8312 }
8313 }
Michael Chanb6016b72005-05-26 13:03:09 -07008314
Michael Chan2726d6e2008-01-29 21:35:05 -08008315 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008316 bp->mac_addr[0] = (u8) (reg >> 8);
8317 bp->mac_addr[1] = (u8) reg;
8318
Michael Chan2726d6e2008-01-29 21:35:05 -08008319 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008320 bp->mac_addr[2] = (u8) (reg >> 24);
8321 bp->mac_addr[3] = (u8) (reg >> 16);
8322 bp->mac_addr[4] = (u8) (reg >> 8);
8323 bp->mac_addr[5] = (u8) reg;
8324
Michael Chan2bc40782012-12-06 10:33:09 +00008325 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008326 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008327
Michael Chancf7474a2009-08-21 16:20:48 +00008328 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008329 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008330 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008331 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008332
Michael Chancf7474a2009-08-21 16:20:48 +00008333 bp->rx_quick_cons_trip_int = 2;
8334 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008335 bp->rx_ticks_int = 18;
8336 bp->rx_ticks = 18;
8337
Michael Chan7ea69202007-07-16 18:27:10 -07008338 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008339
Benjamin Liac392ab2008-09-18 16:40:49 -07008340 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008341
Michael Chan5b0c76a2005-11-04 08:45:49 -08008342 bp->phy_addr = 1;
8343
Michael Chanb6016b72005-05-26 13:03:09 -07008344 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008345 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b72007-01-08 19:56:01 -08008346 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008347 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008348 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008349
Michael Chan0d8a6572007-07-07 22:49:43 -07008350 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008351 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008352 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008353 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008354 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008355 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008356 bp->wol = 0;
8357 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008358 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008359 /* Don't do parallel detect on this board because of
8360 * some board problems. The link will not go down
8361 * if we do parallel detect.
8362 */
8363 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8364 pdev->subsystem_device == 0x310c)
8365 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8366 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008367 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008368 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008369 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008370 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008371 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8372 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008373 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008374 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8375 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8376 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008377 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008378
Michael Chan7c62e832008-07-14 22:39:03 -07008379 bnx2_init_fw_cap(bp);
8380
Michael Chan4ce45e02012-12-06 10:33:10 +00008381 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8382 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8383 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008384 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008385 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008386 bp->wol = 0;
8387 }
Michael Chandda1e392006-01-23 16:08:14 -08008388
Michael Chan6d5e85c2013-08-06 15:50:08 -07008389 if (bp->flags & BNX2_FLAG_NO_WOL)
8390 device_set_wakeup_capable(&bp->pdev->dev, false);
8391 else
8392 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8393
Michael Chan4ce45e02012-12-06 10:33:10 +00008394 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008395 bp->tx_quick_cons_trip_int =
8396 bp->tx_quick_cons_trip;
8397 bp->tx_ticks_int = bp->tx_ticks;
8398 bp->rx_quick_cons_trip_int =
8399 bp->rx_quick_cons_trip;
8400 bp->rx_ticks_int = bp->rx_ticks;
8401 bp->comp_prod_trip_int = bp->comp_prod_trip;
8402 bp->com_ticks_int = bp->com_ticks;
8403 bp->cmd_ticks_int = bp->cmd_ticks;
8404 }
8405
Michael Chanf9317a42006-09-29 17:06:23 -07008406 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8407 *
8408 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8409 * with byte enables disabled on the unused 32-bit word. This is legal
8410 * but causes problems on the AMD 8132 which will eventually stop
8411 * responding after a while.
8412 *
8413 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008414 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008415 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008416 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008417 struct pci_dev *amd_8132 = NULL;
8418
8419 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8420 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8421 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008422
Auke Kok44c10132007-06-08 15:46:36 -07008423 if (amd_8132->revision >= 0x10 &&
8424 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008425 disable_msi = 1;
8426 pci_dev_put(amd_8132);
8427 break;
8428 }
8429 }
8430 }
8431
Michael Chandeaf3912007-07-07 22:48:00 -07008432 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008433 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8434
Michael Chancd339a02005-08-25 15:35:24 -07008435 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008436 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008437 bp->timer.data = (unsigned long) bp;
8438 bp->timer.function = bnx2_timer;
8439
Michael Chan7625eb22011-06-08 19:29:36 +00008440#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008441 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8442 bp->cnic_eth_dev.max_iscsi_conn =
8443 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8444 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00008445 bp->cnic_probe = bnx2_cnic_probe;
Michael Chan7625eb22011-06-08 19:29:36 +00008446#endif
Michael Chanc239f272010-10-11 16:12:28 -07008447 pci_save_state(pdev);
8448
Michael Chanb6016b72005-05-26 13:03:09 -07008449 return 0;
8450
8451err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008452 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008453 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008454 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8455 }
Michael Chanc239f272010-10-11 16:12:28 -07008456
Francois Romieuc0357e92012-03-09 14:51:47 +01008457 pci_iounmap(pdev, bp->regview);
8458 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008459
8460err_out_release:
8461 pci_release_regions(pdev);
8462
8463err_out_disable:
8464 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008465
8466err_out:
8467 return rc;
8468}
8469
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008470static char *
Michael Chan883e5152007-05-03 13:25:11 -07008471bnx2_bus_string(struct bnx2 *bp, char *str)
8472{
8473 char *s = str;
8474
David S. Millerf86e82f2008-01-21 17:15:40 -08008475 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008476 s += sprintf(s, "PCI Express");
8477 } else {
8478 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008479 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008480 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008481 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008482 s += sprintf(s, " 32-bit");
8483 else
8484 s += sprintf(s, " 64-bit");
8485 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8486 }
8487 return str;
8488}
8489
Michael Chanf048fa92010-06-01 15:05:36 +00008490static void
8491bnx2_del_napi(struct bnx2 *bp)
8492{
8493 int i;
8494
8495 for (i = 0; i < bp->irq_nvecs; i++)
8496 netif_napi_del(&bp->bnx2_napi[i].napi);
8497}
8498
8499static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008500bnx2_init_napi(struct bnx2 *bp)
8501{
Michael Chanb4b36042007-12-20 19:59:30 -08008502 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008503
Benjamin Li4327ba42010-03-23 13:13:11 +00008504 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008505 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8506 int (*poll)(struct napi_struct *, int);
8507
8508 if (i == 0)
8509 poll = bnx2_poll;
8510 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008511 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008512
8513 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008514 bnapi->bp = bp;
8515 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008516}
8517
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008518static const struct net_device_ops bnx2_netdev_ops = {
8519 .ndo_open = bnx2_open,
8520 .ndo_start_xmit = bnx2_start_xmit,
8521 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008522 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008523 .ndo_set_rx_mode = bnx2_set_rx_mode,
8524 .ndo_do_ioctl = bnx2_ioctl,
8525 .ndo_validate_addr = eth_validate_addr,
8526 .ndo_set_mac_address = bnx2_change_mac_addr,
8527 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008528 .ndo_fix_features = bnx2_fix_features,
8529 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008530 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008531#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008532 .ndo_poll_controller = poll_bnx2,
8533#endif
8534};
8535
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008536static int
Michael Chanb6016b72005-05-26 13:03:09 -07008537bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8538{
8539 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008540 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008541 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008542 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008543 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008544
8545 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008546 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008547
8548 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008549 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008550 if (!dev)
8551 return -ENOMEM;
8552
8553 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008554 if (rc < 0)
8555 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008556
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008557 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008558 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008559 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008560
Michael Chan972ec0d2006-01-23 16:12:43 -08008561 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008562
Michael Chan1b2f9222007-05-03 13:20:19 -07008563 pci_set_drvdata(pdev, dev);
8564
Joe Perchesd458cdf2013-10-01 19:04:40 -07008565 memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
Michael Chan1b2f9222007-05-03 13:20:19 -07008566
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008567 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8568 NETIF_F_TSO | NETIF_F_TSO_ECN |
8569 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8570
Michael Chan4ce45e02012-12-06 10:33:10 +00008571 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008572 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8573
8574 dev->vlan_features = dev->hw_features;
Patrick McHardyf6469682013-04-19 02:04:27 +00008575 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008576 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008577 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008578
Michael Chanb6016b72005-05-26 13:03:09 -07008579 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008580 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008581 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008582 }
8583
Francois Romieuc0357e92012-03-09 14:51:47 +01008584 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8585 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008586 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8587 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008588 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8589 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008590
Michael Chanb6016b72005-05-26 13:03:09 -07008591 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008592
8593error:
Michael Chanfda4d852012-12-11 18:24:20 -08008594 pci_iounmap(pdev, bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008595 pci_release_regions(pdev);
8596 pci_disable_device(pdev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008597err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008598 free_netdev(dev);
8599 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008600}
8601
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008602static void
Michael Chanb6016b72005-05-26 13:03:09 -07008603bnx2_remove_one(struct pci_dev *pdev)
8604{
8605 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008606 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008607
8608 unregister_netdev(dev);
8609
Neil Horman8333a462011-04-26 10:30:11 +00008610 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008611 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008612
Francois Romieuc0357e92012-03-09 14:51:47 +01008613 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008614
Michael Chan354fcd72010-01-17 07:30:44 +00008615 kfree(bp->temp_stats_blk);
8616
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008617 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008618 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008619 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8620 }
John Feeneycd709aa2010-08-22 17:45:53 +00008621
françois romieu7880b722011-09-30 00:36:52 +00008622 bnx2_release_firmware(bp);
8623
Michael Chanc239f272010-10-11 16:12:28 -07008624 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008625
Michael Chanb6016b72005-05-26 13:03:09 -07008626 pci_release_regions(pdev);
8627 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008628}
8629
Daniel J Blueman77d149c2014-04-11 16:14:26 +08008630#ifdef CONFIG_PM_SLEEP
Michael Chanb6016b72005-05-26 13:03:09 -07008631static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008632bnx2_suspend(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008633{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008634 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008635 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008636 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008637
Michael Chan28fb4eb2013-08-06 15:50:10 -07008638 if (netif_running(dev)) {
8639 cancel_work_sync(&bp->reset_task);
8640 bnx2_netif_stop(bp, true);
8641 netif_device_detach(dev);
8642 del_timer_sync(&bp->timer);
8643 bnx2_shutdown_chip(bp);
8644 __bnx2_free_irq(bp);
8645 bnx2_free_skbs(bp);
8646 }
8647 bnx2_setup_wol(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008648 return 0;
8649}
8650
8651static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008652bnx2_resume(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008653{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008654 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008655 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008656 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008657
8658 if (!netif_running(dev))
8659 return 0;
8660
Pavel Machek829ca9a2005-09-03 15:56:56 -07008661 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008662 netif_device_attach(dev);
Michael Chan28fb4eb2013-08-06 15:50:10 -07008663 bnx2_request_irq(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07008664 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008665 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008666 return 0;
8667}
8668
Michael Chan28fb4eb2013-08-06 15:50:10 -07008669static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8670#define BNX2_PM_OPS (&bnx2_pm_ops)
8671
8672#else
8673
8674#define BNX2_PM_OPS NULL
8675
8676#endif /* CONFIG_PM_SLEEP */
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008677/**
8678 * bnx2_io_error_detected - called when PCI error is detected
8679 * @pdev: Pointer to PCI device
8680 * @state: The current pci connection state
8681 *
8682 * This function is called after a PCI bus error affecting
8683 * this device has been detected.
8684 */
8685static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8686 pci_channel_state_t state)
8687{
8688 struct net_device *dev = pci_get_drvdata(pdev);
8689 struct bnx2 *bp = netdev_priv(dev);
8690
8691 rtnl_lock();
8692 netif_device_detach(dev);
8693
Dean Nelson2ec3de22009-07-31 09:13:18 +00008694 if (state == pci_channel_io_perm_failure) {
8695 rtnl_unlock();
8696 return PCI_ERS_RESULT_DISCONNECT;
8697 }
8698
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008699 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008700 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008701 del_timer_sync(&bp->timer);
8702 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8703 }
8704
8705 pci_disable_device(pdev);
8706 rtnl_unlock();
8707
8708 /* Request a slot slot reset. */
8709 return PCI_ERS_RESULT_NEED_RESET;
8710}
8711
8712/**
8713 * bnx2_io_slot_reset - called after the pci bus has been reset.
8714 * @pdev: Pointer to PCI device
8715 *
8716 * Restart the card from scratch, as if from a cold-boot.
8717 */
8718static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8719{
8720 struct net_device *dev = pci_get_drvdata(pdev);
8721 struct bnx2 *bp = netdev_priv(dev);
Michael Chan02481bc2013-08-06 15:50:07 -07008722 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8723 int err = 0;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008724
8725 rtnl_lock();
8726 if (pci_enable_device(pdev)) {
8727 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008728 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008729 } else {
8730 pci_set_master(pdev);
8731 pci_restore_state(pdev);
8732 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008733
Michael Chan25bfb1d2013-08-06 15:50:11 -07008734 if (netif_running(dev))
Michael Chan02481bc2013-08-06 15:50:07 -07008735 err = bnx2_init_nic(bp, 1);
Michael Chan25bfb1d2013-08-06 15:50:11 -07008736
Michael Chan02481bc2013-08-06 15:50:07 -07008737 if (!err)
8738 result = PCI_ERS_RESULT_RECOVERED;
8739 }
8740
8741 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8742 bnx2_napi_enable(bp);
8743 dev_close(dev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008744 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008745 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008746
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008747 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008748 return result;
8749
John Feeneycd709aa2010-08-22 17:45:53 +00008750 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8751 if (err) {
8752 dev_err(&pdev->dev,
8753 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8754 err); /* non-fatal, continue */
8755 }
8756
8757 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008758}
8759
8760/**
8761 * bnx2_io_resume - called when traffic can start flowing again.
8762 * @pdev: Pointer to PCI device
8763 *
8764 * This callback is called when the error recovery driver tells us that
8765 * its OK to resume normal operation.
8766 */
8767static void bnx2_io_resume(struct pci_dev *pdev)
8768{
8769 struct net_device *dev = pci_get_drvdata(pdev);
8770 struct bnx2 *bp = netdev_priv(dev);
8771
8772 rtnl_lock();
8773 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008774 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008775
8776 netif_device_attach(dev);
8777 rtnl_unlock();
8778}
8779
Michael Chan25bfb1d2013-08-06 15:50:11 -07008780static void bnx2_shutdown(struct pci_dev *pdev)
8781{
8782 struct net_device *dev = pci_get_drvdata(pdev);
8783 struct bnx2 *bp;
8784
8785 if (!dev)
8786 return;
8787
8788 bp = netdev_priv(dev);
8789 if (!bp)
8790 return;
8791
8792 rtnl_lock();
8793 if (netif_running(dev))
8794 dev_close(bp->dev);
8795
8796 if (system_state == SYSTEM_POWER_OFF)
8797 bnx2_set_power_state(bp, PCI_D3hot);
8798
8799 rtnl_unlock();
8800}
8801
Michael Chanfda4d852012-12-11 18:24:20 -08008802static const struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008803 .error_detected = bnx2_io_error_detected,
8804 .slot_reset = bnx2_io_slot_reset,
8805 .resume = bnx2_io_resume,
8806};
8807
Michael Chanb6016b72005-05-26 13:03:09 -07008808static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008809 .name = DRV_MODULE_NAME,
8810 .id_table = bnx2_pci_tbl,
8811 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008812 .remove = bnx2_remove_one,
Michael Chan28fb4eb2013-08-06 15:50:10 -07008813 .driver.pm = BNX2_PM_OPS,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008814 .err_handler = &bnx2_err_handler,
Michael Chan25bfb1d2013-08-06 15:50:11 -07008815 .shutdown = bnx2_shutdown,
Michael Chanb6016b72005-05-26 13:03:09 -07008816};
8817
Peter Hüwe5a4123f2013-05-21 12:58:05 +00008818module_pci_driver(bnx2_pci_driver);