blob: 8196194f07587025591da280b5567358adc8c417 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Krzysztof Kozlowskic9cf9962016-05-08 18:41:57 +020016#include "exynos54xx.dtsi"
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090017#include <dt-bindings/clock/exynos5420.h>
Tushar Behera602408e2014-03-21 04:31:30 +090018#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Chander Kashyap34dcedf2013-06-19 00:29:35 +090020/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090021 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090023 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090024 mshc0 = &mmc_0;
25 mshc1 = &mmc_1;
26 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090027 pinctrl0 = &pinctrl_0;
28 pinctrl1 = &pinctrl_1;
29 pinctrl2 = &pinctrl_2;
30 pinctrl3 = &pinctrl_3;
31 pinctrl4 = &pinctrl_4;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090032 i2c8 = &hsi2c_8;
33 i2c9 = &hsi2c_9;
34 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090035 gsc0 = &gsc_0;
36 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090037 spi0 = &spi_0;
38 spi1 = &spi_1;
39 spi2 = &spi_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090040 };
41
Krzysztof Kozlowski4f0d20e2015-12-11 15:05:56 +090042 /*
43 * The 'cpus' node is not present here but instead it is provided
44 * by exynos5420-cpus.dtsi or exynos5422-cpus.dtsi.
45 */
Andrew Bresticker5b566422014-05-16 04:23:26 +090046
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +020047 soc: soc {
48 cluster_a15_opp_table: opp_table0 {
49 compatible = "operating-points-v2";
50 opp-shared;
51 opp@1800000000 {
52 opp-hz = /bits/ 64 <1800000000>;
53 opp-microvolt = <1250000>;
54 clock-latency-ns = <140000>;
55 };
56 opp@1700000000 {
57 opp-hz = /bits/ 64 <1700000000>;
58 opp-microvolt = <1212500>;
59 clock-latency-ns = <140000>;
60 };
61 opp@1600000000 {
62 opp-hz = /bits/ 64 <1600000000>;
63 opp-microvolt = <1175000>;
64 clock-latency-ns = <140000>;
65 };
66 opp@1500000000 {
67 opp-hz = /bits/ 64 <1500000000>;
68 opp-microvolt = <1137500>;
69 clock-latency-ns = <140000>;
70 };
71 opp@1400000000 {
72 opp-hz = /bits/ 64 <1400000000>;
73 opp-microvolt = <1112500>;
74 clock-latency-ns = <140000>;
75 };
76 opp@1300000000 {
77 opp-hz = /bits/ 64 <1300000000>;
78 opp-microvolt = <1062500>;
79 clock-latency-ns = <140000>;
80 };
81 opp@1200000000 {
82 opp-hz = /bits/ 64 <1200000000>;
83 opp-microvolt = <1037500>;
84 clock-latency-ns = <140000>;
85 };
86 opp@1100000000 {
87 opp-hz = /bits/ 64 <1100000000>;
88 opp-microvolt = <1012500>;
89 clock-latency-ns = <140000>;
90 };
91 opp@1000000000 {
92 opp-hz = /bits/ 64 <1000000000>;
93 opp-microvolt = < 987500>;
94 clock-latency-ns = <140000>;
95 };
96 opp@900000000 {
97 opp-hz = /bits/ 64 <900000000>;
98 opp-microvolt = < 962500>;
99 clock-latency-ns = <140000>;
100 };
101 opp@800000000 {
102 opp-hz = /bits/ 64 <800000000>;
103 opp-microvolt = < 937500>;
104 clock-latency-ns = <140000>;
105 };
106 opp@700000000 {
107 opp-hz = /bits/ 64 <700000000>;
108 opp-microvolt = < 912500>;
109 clock-latency-ns = <140000>;
110 };
Sachin Kamatb3205de2014-05-13 07:13:44 +0900111 };
112
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200113 cluster_a7_opp_table: opp_table1 {
114 compatible = "operating-points-v2";
115 opp-shared;
116 opp@1300000000 {
117 opp-hz = /bits/ 64 <1300000000>;
118 opp-microvolt = <1275000>;
119 clock-latency-ns = <140000>;
120 };
121 opp@1200000000 {
122 opp-hz = /bits/ 64 <1200000000>;
123 opp-microvolt = <1212500>;
124 clock-latency-ns = <140000>;
125 };
126 opp@1100000000 {
127 opp-hz = /bits/ 64 <1100000000>;
128 opp-microvolt = <1162500>;
129 clock-latency-ns = <140000>;
130 };
131 opp@1000000000 {
132 opp-hz = /bits/ 64 <1000000000>;
133 opp-microvolt = <1112500>;
134 clock-latency-ns = <140000>;
135 };
136 opp@900000000 {
137 opp-hz = /bits/ 64 <900000000>;
138 opp-microvolt = <1062500>;
139 clock-latency-ns = <140000>;
140 };
141 opp@800000000 {
142 opp-hz = /bits/ 64 <800000000>;
143 opp-microvolt = <1025000>;
144 clock-latency-ns = <140000>;
145 };
146 opp@700000000 {
147 opp-hz = /bits/ 64 <700000000>;
148 opp-microvolt = <975000>;
149 clock-latency-ns = <140000>;
150 };
151 opp@600000000 {
152 opp-hz = /bits/ 64 <600000000>;
153 opp-microvolt = <937500>;
154 clock-latency-ns = <140000>;
155 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900156 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900157
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200158 cci: cci@10d20000 {
159 compatible = "arm,cci-400";
160 #address-cells = <1>;
161 #size-cells = <1>;
162 reg = <0x10d20000 0x1000>;
163 ranges = <0x0 0x10d20000 0x6000>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900164
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200165 cci_control0: slave-if@4000 {
166 compatible = "arm,cci-400-ctrl-if";
167 interface-type = "ace";
168 reg = <0x4000 0x1000>;
169 };
170 cci_control1: slave-if@5000 {
171 compatible = "arm,cci-400-ctrl-if";
172 interface-type = "ace";
173 reg = <0x5000 0x1000>;
174 };
175 };
Andrew Bresticker35e82772013-08-19 04:58:38 +0900176
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200177 clock: clock-controller@10010000 {
178 compatible = "samsung,exynos5420-clock";
179 reg = <0x10010000 0x30000>;
180 #clock-cells = <1>;
181 };
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900182
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200183 clock_audss: audss-clock-controller@3810000 {
184 compatible = "samsung,exynos5420-audss-clock";
185 reg = <0x03810000 0x0C>;
186 #clock-cells = <1>;
187 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
188 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
189 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
190 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900191
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200192 mfc: codec@11000000 {
193 compatible = "samsung,mfc-v7";
194 reg = <0x11000000 0x10000>;
195 interrupts = <0 96 0>;
196 clocks = <&clock CLK_MFC>;
197 clock-names = "mfc";
198 power-domains = <&mfc_pd>;
199 iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>;
200 iommu-names = "left", "right";
201 };
202
203 mmc_0: mmc@12200000 {
204 compatible = "samsung,exynos5420-dw-mshc-smu";
205 interrupts = <0 75 0>;
206 #address-cells = <1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900207 #size-cells = <0>;
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200208 reg = <0x12200000 0x2000>;
209 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
210 clock-names = "biu", "ciu";
211 fifo-depth = <0x40>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900212 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900213 };
Padmavathi Vennae3188532013-12-19 02:32:41 +0900214
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200215 mmc_1: mmc@12210000 {
216 compatible = "samsung,exynos5420-dw-mshc-smu";
217 interrupts = <0 76 0>;
218 #address-cells = <1>;
219 #size-cells = <0>;
220 reg = <0x12210000 0x2000>;
221 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
222 clock-names = "biu", "ciu";
223 fifo-depth = <0x40>;
224 status = "disabled";
225 };
Sachin Kamat98bcb542014-02-24 08:47:28 +0900226
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200227 mmc_2: mmc@12220000 {
228 compatible = "samsung,exynos5420-dw-mshc";
229 interrupts = <0 77 0>;
230 #address-cells = <1>;
231 #size-cells = <0>;
232 reg = <0x12220000 0x1000>;
233 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
234 clock-names = "biu", "ciu";
235 fifo-depth = <0x40>;
236 status = "disabled";
237 };
Sachin Kamat98bcb542014-02-24 08:47:28 +0900238
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200239 nocp_mem0_0: nocp@10CA1000 {
240 compatible = "samsung,exynos5420-nocp";
241 reg = <0x10CA1000 0x200>;
242 status = "disabled";
243 };
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900244
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200245 nocp_mem0_1: nocp@10CA1400 {
246 compatible = "samsung,exynos5420-nocp";
247 reg = <0x10CA1400 0x200>;
248 status = "disabled";
249 };
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900250
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200251 nocp_mem1_0: nocp@10CA1800 {
252 compatible = "samsung,exynos5420-nocp";
253 reg = <0x10CA1800 0x200>;
254 status = "disabled";
255 };
Vikas Sajjan1339d332013-08-14 17:15:06 +0900256
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200257 nocp_mem1_1: nocp@10CA1C00 {
258 compatible = "samsung,exynos5420-nocp";
259 reg = <0x10CA1C00 0x200>;
260 status = "disabled";
261 };
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900262
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200263 nocp_g3d_0: nocp@11A51000 {
264 compatible = "samsung,exynos5420-nocp";
265 reg = <0x11A51000 0x200>;
266 status = "disabled";
267 };
YoungJun Cho5a8da522014-07-17 18:01:29 +0900268
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200269 nocp_g3d_1: nocp@11A51400 {
270 compatible = "samsung,exynos5420-nocp";
271 reg = <0x11A51400 0x200>;
272 status = "disabled";
273 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900274
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200275 gsc_pd: power-domain@10044000 {
276 compatible = "samsung,exynos4210-pd";
277 reg = <0x10044000 0x20>;
278 #power-domain-cells = <0>;
279 clocks = <&clock CLK_FIN_PLL>,
280 <&clock CLK_MOUT_USER_ACLK300_GSCL>,
281 <&clock CLK_GSCL0>, <&clock CLK_GSCL1>;
282 clock-names = "oscclk", "clk0", "asb0", "asb1";
283 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900284
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200285 isp_pd: power-domain@10044020 {
286 compatible = "samsung,exynos4210-pd";
287 reg = <0x10044020 0x20>;
288 #power-domain-cells = <0>;
289 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900290
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200291 mfc_pd: power-domain@10044060 {
292 compatible = "samsung,exynos4210-pd";
293 reg = <0x10044060 0x20>;
294 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_USER_ACLK333>;
295 clock-names = "oscclk", "clk0";
296 #power-domain-cells = <0>;
297 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900298
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200299 msc_pd: power-domain@10044120 {
300 compatible = "samsung,exynos4210-pd";
301 reg = <0x10044120 0x20>;
302 #power-domain-cells = <0>;
303 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900304
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200305 disp_pd: power-domain@100440C0 {
306 compatible = "samsung,exynos4210-pd";
307 reg = <0x100440C0 0x20>;
308 #power-domain-cells = <0>;
309 clocks = <&clock CLK_FIN_PLL>,
310 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
311 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
312 <&clock CLK_MOUT_USER_ACLK400_DISP1>,
313 <&clock CLK_FIMD1>, <&clock CLK_MIXER>;
314 clock-names = "oscclk", "clk0", "clk1", "clk2", "asb0", "asb1";
315 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900316
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200317 pinctrl_0: pinctrl@13400000 {
318 compatible = "samsung,exynos5420-pinctrl";
319 reg = <0x13400000 0x1000>;
320 interrupts = <0 45 0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900321
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200322 wakeup-interrupt-controller {
323 compatible = "samsung,exynos4210-wakeup-eint";
324 interrupt-parent = <&gic>;
325 interrupts = <0 32 0>;
326 };
327 };
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900328
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200329 pinctrl_1: pinctrl@13410000 {
330 compatible = "samsung,exynos5420-pinctrl";
331 reg = <0x13410000 0x1000>;
332 interrupts = <0 78 0>;
333 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900334
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200335 pinctrl_2: pinctrl@14000000 {
336 compatible = "samsung,exynos5420-pinctrl";
337 reg = <0x14000000 0x1000>;
338 interrupts = <0 46 0>;
339 };
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900340
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200341 pinctrl_3: pinctrl@14010000 {
342 compatible = "samsung,exynos5420-pinctrl";
343 reg = <0x14010000 0x1000>;
344 interrupts = <0 50 0>;
345 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900346
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200347 pinctrl_4: pinctrl@03860000 {
348 compatible = "samsung,exynos5420-pinctrl";
349 reg = <0x03860000 0x1000>;
350 interrupts = <0 47 0>;
351 };
Marek Szyprowskie8769d32015-11-13 14:29:46 +0100352
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200353 amba {
354 #address-cells = <1>;
355 #size-cells = <1>;
356 compatible = "simple-bus";
357 interrupt-parent = <&gic>;
358 ranges;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900359
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200360 adma: adma@03880000 {
361 compatible = "arm,pl330", "arm,primecell";
362 reg = <0x03880000 0x1000>;
363 interrupts = <0 110 0>;
364 clocks = <&clock_audss EXYNOS_ADMA>;
365 clock-names = "apb_pclk";
366 #dma-cells = <1>;
367 #dma-channels = <6>;
368 #dma-requests = <16>;
369 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900370
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200371 pdma0: pdma@121A0000 {
372 compatible = "arm,pl330", "arm,primecell";
373 reg = <0x121A0000 0x1000>;
374 interrupts = <0 34 0>;
375 clocks = <&clock CLK_PDMA0>;
376 clock-names = "apb_pclk";
377 #dma-cells = <1>;
378 #dma-channels = <8>;
379 #dma-requests = <32>;
380 };
Andrzej Pietrasiewicz15b7f082015-03-09 13:32:45 +0100381
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200382 pdma1: pdma@121B0000 {
383 compatible = "arm,pl330", "arm,primecell";
384 reg = <0x121B0000 0x1000>;
385 interrupts = <0 35 0>;
386 clocks = <&clock CLK_PDMA1>;
387 clock-names = "apb_pclk";
388 #dma-cells = <1>;
389 #dma-channels = <8>;
390 #dma-requests = <32>;
391 };
Andrzej Pietrasiewicz15b7f082015-03-09 13:32:45 +0100392
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200393 mdma0: mdma@10800000 {
394 compatible = "arm,pl330", "arm,primecell";
395 reg = <0x10800000 0x1000>;
396 interrupts = <0 33 0>;
397 clocks = <&clock CLK_MDMA0>;
398 clock-names = "apb_pclk";
399 #dma-cells = <1>;
400 #dma-channels = <8>;
401 #dma-requests = <1>;
402 };
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900403
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200404 mdma1: mdma@11C10000 {
405 compatible = "arm,pl330", "arm,primecell";
406 reg = <0x11C10000 0x1000>;
407 interrupts = <0 124 0>;
408 clocks = <&clock CLK_MDMA1>;
409 clock-names = "apb_pclk";
410 #dma-cells = <1>;
411 #dma-channels = <8>;
412 #dma-requests = <1>;
413 /*
414 * MDMA1 can support both secure and non-secure
415 * AXI transactions. When this is enabled in
416 * the kernel for boards that run in secure
417 * mode, we are getting imprecise external
418 * aborts causing the kernel to oops.
419 */
420 status = "disabled";
421 };
422 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900423
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200424 i2s0: i2s@03830000 {
425 compatible = "samsung,exynos5420-i2s";
426 reg = <0x03830000 0x100>;
427 dmas = <&adma 0
428 &adma 2
429 &adma 1>;
430 dma-names = "tx", "rx", "tx-sec";
431 clocks = <&clock_audss EXYNOS_I2S_BUS>,
432 <&clock_audss EXYNOS_I2S_BUS>,
433 <&clock_audss EXYNOS_SCLK_I2S>;
434 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
435 #clock-cells = <1>;
436 clock-output-names = "i2s_cdclk0";
437 #sound-dai-cells = <1>;
438 samsung,idma-addr = <0x03000000>;
439 pinctrl-names = "default";
440 pinctrl-0 = <&i2s0_bus>;
441 status = "disabled";
442 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900443
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200444 i2s1: i2s@12D60000 {
445 compatible = "samsung,exynos5420-i2s";
446 reg = <0x12D60000 0x100>;
447 dmas = <&pdma1 12
448 &pdma1 11>;
449 dma-names = "tx", "rx";
450 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
451 clock-names = "iis", "i2s_opclk0";
452 #clock-cells = <1>;
453 clock-output-names = "i2s_cdclk1";
454 #sound-dai-cells = <1>;
455 pinctrl-names = "default";
456 pinctrl-0 = <&i2s1_bus>;
457 status = "disabled";
458 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900459
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200460 i2s2: i2s@12D70000 {
461 compatible = "samsung,exynos5420-i2s";
462 reg = <0x12D70000 0x100>;
463 dmas = <&pdma0 12
464 &pdma0 11>;
465 dma-names = "tx", "rx";
466 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
467 clock-names = "iis", "i2s_opclk0";
468 #clock-cells = <1>;
469 clock-output-names = "i2s_cdclk2";
470 #sound-dai-cells = <1>;
471 pinctrl-names = "default";
472 pinctrl-0 = <&i2s2_bus>;
473 status = "disabled";
474 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900475
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200476 spi_0: spi@12d20000 {
477 compatible = "samsung,exynos4210-spi";
478 reg = <0x12d20000 0x100>;
479 interrupts = <0 68 0>;
480 dmas = <&pdma0 5
481 &pdma0 4>;
482 dma-names = "tx", "rx";
483 #address-cells = <1>;
484 #size-cells = <0>;
485 pinctrl-names = "default";
486 pinctrl-0 = <&spi0_bus>;
487 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
488 clock-names = "spi", "spi_busclk0";
489 status = "disabled";
490 };
491
492 spi_1: spi@12d30000 {
493 compatible = "samsung,exynos4210-spi";
494 reg = <0x12d30000 0x100>;
495 interrupts = <0 69 0>;
496 dmas = <&pdma1 5
497 &pdma1 4>;
498 dma-names = "tx", "rx";
499 #address-cells = <1>;
500 #size-cells = <0>;
501 pinctrl-names = "default";
502 pinctrl-0 = <&spi1_bus>;
503 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
504 clock-names = "spi", "spi_busclk0";
505 status = "disabled";
506 };
507
508 spi_2: spi@12d40000 {
509 compatible = "samsung,exynos4210-spi";
510 reg = <0x12d40000 0x100>;
511 interrupts = <0 70 0>;
512 dmas = <&pdma0 7
513 &pdma0 6>;
514 dma-names = "tx", "rx";
515 #address-cells = <1>;
516 #size-cells = <0>;
517 pinctrl-names = "default";
518 pinctrl-0 = <&spi2_bus>;
519 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
520 clock-names = "spi", "spi_busclk0";
521 status = "disabled";
522 };
523
524 dp_phy: dp-video-phy {
525 compatible = "samsung,exynos5420-dp-video-phy";
526 samsung,pmu-syscon = <&pmu_system_controller>;
527 #phy-cells = <0>;
528 };
529
530 mipi_phy: mipi-video-phy {
531 compatible = "samsung,s5pv210-mipi-video-phy";
532 syscon = <&pmu_system_controller>;
533 #phy-cells = <1>;
534 };
535
536 dsi@14500000 {
537 compatible = "samsung,exynos5410-mipi-dsi";
538 reg = <0x14500000 0x10000>;
539 interrupts = <0 82 0>;
540 phys = <&mipi_phy 1>;
541 phy-names = "dsim";
542 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
543 clock-names = "bus_clk", "pll_clk";
544 #address-cells = <1>;
545 #size-cells = <0>;
546 status = "disabled";
547 };
548
549 adc: adc@12D10000 {
550 compatible = "samsung,exynos-adc-v2";
551 reg = <0x12D10000 0x100>;
552 interrupts = <0 106 0>;
553 clocks = <&clock CLK_TSADC>;
554 clock-names = "adc";
555 #io-channel-cells = <1>;
556 io-channel-ranges;
557 samsung,syscon-phandle = <&pmu_system_controller>;
558 status = "disabled";
559 };
560
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200561 hsi2c_8: i2c@12E00000 {
562 compatible = "samsung,exynos5250-hsi2c";
563 reg = <0x12E00000 0x1000>;
564 interrupts = <0 87 0>;
565 #address-cells = <1>;
566 #size-cells = <0>;
567 pinctrl-names = "default";
568 pinctrl-0 = <&i2c8_hs_bus>;
569 clocks = <&clock CLK_USI4>;
570 clock-names = "hsi2c";
571 status = "disabled";
572 };
573
574 hsi2c_9: i2c@12E10000 {
575 compatible = "samsung,exynos5250-hsi2c";
576 reg = <0x12E10000 0x1000>;
577 interrupts = <0 88 0>;
578 #address-cells = <1>;
579 #size-cells = <0>;
580 pinctrl-names = "default";
581 pinctrl-0 = <&i2c9_hs_bus>;
582 clocks = <&clock CLK_USI5>;
583 clock-names = "hsi2c";
584 status = "disabled";
585 };
586
587 hsi2c_10: i2c@12E20000 {
588 compatible = "samsung,exynos5250-hsi2c";
589 reg = <0x12E20000 0x1000>;
590 interrupts = <0 203 0>;
591 #address-cells = <1>;
592 #size-cells = <0>;
593 pinctrl-names = "default";
594 pinctrl-0 = <&i2c10_hs_bus>;
595 clocks = <&clock CLK_USI6>;
596 clock-names = "hsi2c";
597 status = "disabled";
598 };
599
600 hdmi: hdmi@14530000 {
601 compatible = "samsung,exynos5420-hdmi";
602 reg = <0x14530000 0x70000>;
603 interrupts = <0 95 0>;
604 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
605 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
606 <&clock CLK_MOUT_HDMI>;
607 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
608 "sclk_hdmiphy", "mout_hdmi";
609 phy = <&hdmiphy>;
610 samsung,syscon-phandle = <&pmu_system_controller>;
611 status = "disabled";
612 power-domains = <&disp_pd>;
613 };
614
615 hdmiphy: hdmiphy@145D0000 {
616 reg = <0x145D0000 0x20>;
617 };
618
619 mixer: mixer@14450000 {
620 compatible = "samsung,exynos5420-mixer";
621 reg = <0x14450000 0x10000>;
622 interrupts = <0 94 0>;
623 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
624 <&clock CLK_SCLK_HDMI>;
625 clock-names = "mixer", "hdmi", "sclk_hdmi";
626 power-domains = <&disp_pd>;
627 iommus = <&sysmmu_tv>;
628 };
629
630 rotator: rotator@11C00000 {
631 compatible = "samsung,exynos5250-rotator";
632 reg = <0x11C00000 0x64>;
633 interrupts = <0 84 0>;
634 clocks = <&clock CLK_ROTATOR>;
635 clock-names = "rotator";
636 iommus = <&sysmmu_rotator>;
637 };
638
639 gsc_0: video-scaler@13e00000 {
640 compatible = "samsung,exynos5-gsc";
641 reg = <0x13e00000 0x1000>;
642 interrupts = <0 85 0>;
643 clocks = <&clock CLK_GSCL0>;
644 clock-names = "gscl";
645 power-domains = <&gsc_pd>;
646 iommus = <&sysmmu_gscl0>;
647 };
648
649 gsc_1: video-scaler@13e10000 {
650 compatible = "samsung,exynos5-gsc";
651 reg = <0x13e10000 0x1000>;
652 interrupts = <0 86 0>;
653 clocks = <&clock CLK_GSCL1>;
654 clock-names = "gscl";
655 power-domains = <&gsc_pd>;
656 iommus = <&sysmmu_gscl1>;
657 };
658
659 jpeg_0: jpeg@11F50000 {
660 compatible = "samsung,exynos5420-jpeg";
661 reg = <0x11F50000 0x1000>;
662 interrupts = <0 89 0>;
663 clock-names = "jpeg";
664 clocks = <&clock CLK_JPEG>;
665 iommus = <&sysmmu_jpeg0>;
666 };
667
668 jpeg_1: jpeg@11F60000 {
669 compatible = "samsung,exynos5420-jpeg";
670 reg = <0x11F60000 0x1000>;
671 interrupts = <0 168 0>;
672 clock-names = "jpeg";
673 clocks = <&clock CLK_JPEG2>;
674 iommus = <&sysmmu_jpeg1>;
675 };
676
677 pmu_system_controller: system-controller@10040000 {
678 compatible = "samsung,exynos5420-pmu", "syscon";
679 reg = <0x10040000 0x5000>;
680 clock-names = "clkout16";
681 clocks = <&clock CLK_FIN_PLL>;
682 #clock-cells = <1>;
683 interrupt-controller;
684 #interrupt-cells = <3>;
685 interrupt-parent = <&gic>;
686 };
687
688 tmu_cpu0: tmu@10060000 {
689 compatible = "samsung,exynos5420-tmu";
690 reg = <0x10060000 0x100>;
691 interrupts = <0 65 0>;
692 clocks = <&clock CLK_TMU>;
693 clock-names = "tmu_apbif";
694 #include "exynos4412-tmu-sensor-conf.dtsi"
695 };
696
697 tmu_cpu1: tmu@10064000 {
698 compatible = "samsung,exynos5420-tmu";
699 reg = <0x10064000 0x100>;
700 interrupts = <0 183 0>;
701 clocks = <&clock CLK_TMU>;
702 clock-names = "tmu_apbif";
703 #include "exynos4412-tmu-sensor-conf.dtsi"
704 };
705
706 tmu_cpu2: tmu@10068000 {
707 compatible = "samsung,exynos5420-tmu-ext-triminfo";
708 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
709 interrupts = <0 184 0>;
710 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
711 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
712 #include "exynos4412-tmu-sensor-conf.dtsi"
713 };
714
715 tmu_cpu3: tmu@1006c000 {
716 compatible = "samsung,exynos5420-tmu-ext-triminfo";
717 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
718 interrupts = <0 185 0>;
719 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
720 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
721 #include "exynos4412-tmu-sensor-conf.dtsi"
722 };
723
724 tmu_gpu: tmu@100a0000 {
725 compatible = "samsung,exynos5420-tmu-ext-triminfo";
726 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
727 interrupts = <0 215 0>;
728 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
729 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
730 #include "exynos4412-tmu-sensor-conf.dtsi"
731 };
732
733 watchdog: watchdog@101D0000 {
734 compatible = "samsung,exynos5420-wdt";
735 reg = <0x101D0000 0x100>;
736 interrupts = <0 42 0>;
737 clocks = <&clock CLK_WDT>;
738 clock-names = "watchdog";
739 samsung,syscon-phandle = <&pmu_system_controller>;
740 };
741
742 sss: sss@10830000 {
743 compatible = "samsung,exynos4210-secss";
744 reg = <0x10830000 0x300>;
745 interrupts = <0 112 0>;
746 clocks = <&clock CLK_SSS>;
747 clock-names = "secss";
748 };
749
Krzysztof Kozlowski5d99cc52016-05-03 18:53:04 +0200750 sysmmu_g2dr: sysmmu@0x10A60000 {
751 compatible = "samsung,exynos-sysmmu";
752 reg = <0x10A60000 0x1000>;
753 interrupt-parent = <&combiner>;
754 interrupts = <24 5>;
755 clock-names = "sysmmu", "master";
756 clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
757 #iommu-cells = <0>;
758 };
759
760 sysmmu_g2dw: sysmmu@0x10A70000 {
761 compatible = "samsung,exynos-sysmmu";
762 reg = <0x10A70000 0x1000>;
763 interrupt-parent = <&combiner>;
764 interrupts = <22 2>;
765 clock-names = "sysmmu", "master";
766 clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
767 #iommu-cells = <0>;
768 };
769
770 sysmmu_tv: sysmmu@0x14650000 {
771 compatible = "samsung,exynos-sysmmu";
772 reg = <0x14650000 0x1000>;
773 interrupt-parent = <&combiner>;
774 interrupts = <7 4>;
775 clock-names = "sysmmu", "master";
776 clocks = <&clock CLK_SMMU_MIXER>, <&clock CLK_MIXER>;
777 power-domains = <&disp_pd>;
778 #iommu-cells = <0>;
779 };
780
781 sysmmu_gscl0: sysmmu@0x13E80000 {
782 compatible = "samsung,exynos-sysmmu";
783 reg = <0x13E80000 0x1000>;
784 interrupt-parent = <&combiner>;
785 interrupts = <2 0>;
786 clock-names = "sysmmu", "master";
787 clocks = <&clock CLK_SMMU_GSCL0>, <&clock CLK_GSCL0>;
788 power-domains = <&gsc_pd>;
789 #iommu-cells = <0>;
790 };
791
792 sysmmu_gscl1: sysmmu@0x13E90000 {
793 compatible = "samsung,exynos-sysmmu";
794 reg = <0x13E90000 0x1000>;
795 interrupt-parent = <&combiner>;
796 interrupts = <2 2>;
797 clock-names = "sysmmu", "master";
798 clocks = <&clock CLK_SMMU_GSCL1>, <&clock CLK_GSCL1>;
799 power-domains = <&gsc_pd>;
800 #iommu-cells = <0>;
801 };
802
803 sysmmu_scaler0r: sysmmu@0x12880000 {
804 compatible = "samsung,exynos-sysmmu";
805 reg = <0x12880000 0x1000>;
806 interrupt-parent = <&combiner>;
807 interrupts = <22 4>;
808 clock-names = "sysmmu", "master";
809 clocks = <&clock CLK_SMMU_MSCL0>, <&clock CLK_MSCL0>;
810 #iommu-cells = <0>;
811 };
812
813 sysmmu_scaler1r: sysmmu@0x12890000 {
814 compatible = "samsung,exynos-sysmmu";
815 reg = <0x12890000 0x1000>;
816 interrupts = <0 186 0>;
817 clock-names = "sysmmu", "master";
818 clocks = <&clock CLK_SMMU_MSCL1>, <&clock CLK_MSCL1>;
819 #iommu-cells = <0>;
820 };
821
822 sysmmu_scaler2r: sysmmu@0x128A0000 {
823 compatible = "samsung,exynos-sysmmu";
824 reg = <0x128A0000 0x1000>;
825 interrupts = <0 188 0>;
826 clock-names = "sysmmu", "master";
827 clocks = <&clock CLK_SMMU_MSCL2>, <&clock CLK_MSCL2>;
828 #iommu-cells = <0>;
829 };
830
831 sysmmu_scaler0w: sysmmu@0x128C0000 {
832 compatible = "samsung,exynos-sysmmu";
833 reg = <0x128C0000 0x1000>;
834 interrupt-parent = <&combiner>;
835 interrupts = <27 2>;
836 clock-names = "sysmmu", "master";
837 clocks = <&clock CLK_SMMU_MSCL0>, <&clock CLK_MSCL0>;
838 #iommu-cells = <0>;
839 };
840
841 sysmmu_scaler1w: sysmmu@0x128D0000 {
842 compatible = "samsung,exynos-sysmmu";
843 reg = <0x128D0000 0x1000>;
844 interrupt-parent = <&combiner>;
845 interrupts = <22 6>;
846 clock-names = "sysmmu", "master";
847 clocks = <&clock CLK_SMMU_MSCL1>, <&clock CLK_MSCL1>;
848 #iommu-cells = <0>;
849 };
850
851 sysmmu_scaler2w: sysmmu@0x128E0000 {
852 compatible = "samsung,exynos-sysmmu";
853 reg = <0x128E0000 0x1000>;
854 interrupt-parent = <&combiner>;
855 interrupts = <19 6>;
856 clock-names = "sysmmu", "master";
857 clocks = <&clock CLK_SMMU_MSCL2>, <&clock CLK_MSCL2>;
858 #iommu-cells = <0>;
859 };
860
861 sysmmu_rotator: sysmmu@0x11D40000 {
862 compatible = "samsung,exynos-sysmmu";
863 reg = <0x11D40000 0x1000>;
864 interrupt-parent = <&combiner>;
865 interrupts = <4 0>;
866 clock-names = "sysmmu", "master";
867 clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>;
868 #iommu-cells = <0>;
869 };
870
871 sysmmu_jpeg0: sysmmu@0x11F10000 {
872 compatible = "samsung,exynos-sysmmu";
873 reg = <0x11F10000 0x1000>;
874 interrupt-parent = <&combiner>;
875 interrupts = <4 2>;
876 clock-names = "sysmmu", "master";
877 clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>;
878 #iommu-cells = <0>;
879 };
880
881 sysmmu_jpeg1: sysmmu@0x11F20000 {
882 compatible = "samsung,exynos-sysmmu";
883 reg = <0x11F20000 0x1000>;
884 interrupts = <0 169 0>;
885 clock-names = "sysmmu", "master";
886 clocks = <&clock CLK_SMMU_JPEG2>, <&clock CLK_JPEG2>;
887 #iommu-cells = <0>;
888 };
889
890 sysmmu_mfc_l: sysmmu@0x11200000 {
891 compatible = "samsung,exynos-sysmmu";
892 reg = <0x11200000 0x1000>;
893 interrupt-parent = <&combiner>;
894 interrupts = <6 2>;
895 clock-names = "sysmmu", "master";
896 clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>;
897 power-domains = <&mfc_pd>;
898 #iommu-cells = <0>;
899 };
900
901 sysmmu_mfc_r: sysmmu@0x11210000 {
902 compatible = "samsung,exynos-sysmmu";
903 reg = <0x11210000 0x1000>;
904 interrupt-parent = <&combiner>;
905 interrupts = <8 5>;
906 clock-names = "sysmmu", "master";
907 clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>;
908 power-domains = <&mfc_pd>;
909 #iommu-cells = <0>;
910 };
911
912 sysmmu_fimd1_0: sysmmu@0x14640000 {
913 compatible = "samsung,exynos-sysmmu";
914 reg = <0x14640000 0x1000>;
915 interrupt-parent = <&combiner>;
916 interrupts = <3 2>;
917 clock-names = "sysmmu", "master";
918 clocks = <&clock CLK_SMMU_FIMD1M0>, <&clock CLK_FIMD1>;
919 power-domains = <&disp_pd>;
920 #iommu-cells = <0>;
921 };
922
923 sysmmu_fimd1_1: sysmmu@0x14680000 {
924 compatible = "samsung,exynos-sysmmu";
925 reg = <0x14680000 0x1000>;
926 interrupt-parent = <&combiner>;
927 interrupts = <3 0>;
928 clock-names = "sysmmu", "master";
929 clocks = <&clock CLK_SMMU_FIMD1M1>, <&clock CLK_FIMD1>;
930 power-domains = <&disp_pd>;
931 #iommu-cells = <0>;
932 };
933
934 bus_wcore: bus_wcore {
935 compatible = "samsung,exynos-bus";
936 clocks = <&clock CLK_DOUT_ACLK400_WCORE>;
937 clock-names = "bus";
938 operating-points-v2 = <&bus_wcore_opp_table>;
939 status = "disabled";
940 };
941
942 bus_noc: bus_noc {
943 compatible = "samsung,exynos-bus";
944 clocks = <&clock CLK_DOUT_ACLK100_NOC>;
945 clock-names = "bus";
946 operating-points-v2 = <&bus_noc_opp_table>;
947 status = "disabled";
948 };
949
950 bus_fsys_apb: bus_fsys_apb {
951 compatible = "samsung,exynos-bus";
952 clocks = <&clock CLK_DOUT_PCLK200_FSYS>;
953 clock-names = "bus";
954 operating-points-v2 = <&bus_fsys_apb_opp_table>;
955 status = "disabled";
956 };
957
958 bus_fsys: bus_fsys {
959 compatible = "samsung,exynos-bus";
960 clocks = <&clock CLK_DOUT_ACLK200_FSYS>;
961 clock-names = "bus";
962 operating-points-v2 = <&bus_fsys_apb_opp_table>;
963 status = "disabled";
964 };
965
966 bus_fsys2: bus_fsys2 {
967 compatible = "samsung,exynos-bus";
968 clocks = <&clock CLK_DOUT_ACLK200_FSYS2>;
969 clock-names = "bus";
970 operating-points-v2 = <&bus_fsys2_opp_table>;
971 status = "disabled";
972 };
973
974 bus_mfc: bus_mfc {
975 compatible = "samsung,exynos-bus";
976 clocks = <&clock CLK_DOUT_ACLK333>;
977 clock-names = "bus";
978 operating-points-v2 = <&bus_mfc_opp_table>;
979 status = "disabled";
980 };
981
982 bus_gen: bus_gen {
983 compatible = "samsung,exynos-bus";
984 clocks = <&clock CLK_DOUT_ACLK266>;
985 clock-names = "bus";
986 operating-points-v2 = <&bus_gen_opp_table>;
987 status = "disabled";
988 };
989
990 bus_peri: bus_peri {
991 compatible = "samsung,exynos-bus";
992 clocks = <&clock CLK_DOUT_ACLK66>;
993 clock-names = "bus";
994 operating-points-v2 = <&bus_peri_opp_table>;
995 status = "disabled";
996 };
997
998 bus_g2d: bus_g2d {
999 compatible = "samsung,exynos-bus";
1000 clocks = <&clock CLK_DOUT_ACLK333_G2D>;
1001 clock-names = "bus";
1002 operating-points-v2 = <&bus_g2d_opp_table>;
1003 status = "disabled";
1004 };
1005
1006 bus_g2d_acp: bus_g2d_acp {
1007 compatible = "samsung,exynos-bus";
1008 clocks = <&clock CLK_DOUT_ACLK266_G2D>;
1009 clock-names = "bus";
1010 operating-points-v2 = <&bus_g2d_acp_opp_table>;
1011 status = "disabled";
1012 };
1013
1014 bus_jpeg: bus_jpeg {
1015 compatible = "samsung,exynos-bus";
1016 clocks = <&clock CLK_DOUT_ACLK300_JPEG>;
1017 clock-names = "bus";
1018 operating-points-v2 = <&bus_jpeg_opp_table>;
1019 status = "disabled";
1020 };
1021
1022 bus_jpeg_apb: bus_jpeg_apb {
1023 compatible = "samsung,exynos-bus";
1024 clocks = <&clock CLK_DOUT_ACLK166>;
1025 clock-names = "bus";
1026 operating-points-v2 = <&bus_jpeg_apb_opp_table>;
1027 status = "disabled";
1028 };
1029
1030 bus_disp1_fimd: bus_disp1_fimd {
1031 compatible = "samsung,exynos-bus";
1032 clocks = <&clock CLK_DOUT_ACLK300_DISP1>;
1033 clock-names = "bus";
1034 operating-points-v2 = <&bus_disp1_fimd_opp_table>;
1035 status = "disabled";
1036 };
1037
1038 bus_disp1: bus_disp1 {
1039 compatible = "samsung,exynos-bus";
1040 clocks = <&clock CLK_DOUT_ACLK400_DISP1>;
1041 clock-names = "bus";
1042 operating-points-v2 = <&bus_disp1_opp_table>;
1043 status = "disabled";
1044 };
1045
1046 bus_gscl_scaler: bus_gscl_scaler {
1047 compatible = "samsung,exynos-bus";
1048 clocks = <&clock CLK_DOUT_ACLK300_GSCL>;
1049 clock-names = "bus";
1050 operating-points-v2 = <&bus_gscl_opp_table>;
1051 status = "disabled";
1052 };
1053
1054 bus_mscl: bus_mscl {
1055 compatible = "samsung,exynos-bus";
1056 clocks = <&clock CLK_DOUT_ACLK400_MSCL>;
1057 clock-names = "bus";
1058 operating-points-v2 = <&bus_mscl_opp_table>;
1059 status = "disabled";
1060 };
1061
1062 bus_wcore_opp_table: opp_table2 {
1063 compatible = "operating-points-v2";
1064
1065 opp00 {
1066 opp-hz = /bits/ 64 <84000000>;
1067 opp-microvolt = <925000>;
1068 };
1069 opp01 {
1070 opp-hz = /bits/ 64 <111000000>;
1071 opp-microvolt = <950000>;
1072 };
1073 opp02 {
1074 opp-hz = /bits/ 64 <222000000>;
1075 opp-microvolt = <950000>;
1076 };
1077 opp03 {
1078 opp-hz = /bits/ 64 <333000000>;
1079 opp-microvolt = <950000>;
1080 };
1081 opp04 {
1082 opp-hz = /bits/ 64 <400000000>;
1083 opp-microvolt = <987500>;
1084 };
1085 };
1086
1087 bus_noc_opp_table: opp_table3 {
1088 compatible = "operating-points-v2";
1089
1090 opp00 {
1091 opp-hz = /bits/ 64 <67000000>;
1092 };
1093 opp01 {
1094 opp-hz = /bits/ 64 <75000000>;
1095 };
1096 opp02 {
1097 opp-hz = /bits/ 64 <86000000>;
1098 };
1099 opp03 {
1100 opp-hz = /bits/ 64 <100000000>;
1101 };
1102 };
1103
1104 bus_fsys_apb_opp_table: opp_table4 {
1105 compatible = "operating-points-v2";
1106 opp-shared;
1107
1108 opp00 {
1109 opp-hz = /bits/ 64 <100000000>;
1110 };
1111 opp01 {
1112 opp-hz = /bits/ 64 <200000000>;
1113 };
1114 };
1115
1116 bus_fsys2_opp_table: opp_table5 {
1117 compatible = "operating-points-v2";
1118
1119 opp00 {
1120 opp-hz = /bits/ 64 <75000000>;
1121 };
1122 opp01 {
1123 opp-hz = /bits/ 64 <100000000>;
1124 };
1125 opp02 {
1126 opp-hz = /bits/ 64 <150000000>;
1127 };
1128 };
1129
1130 bus_mfc_opp_table: opp_table6 {
1131 compatible = "operating-points-v2";
1132
1133 opp00 {
1134 opp-hz = /bits/ 64 <96000000>;
1135 };
1136 opp01 {
1137 opp-hz = /bits/ 64 <111000000>;
1138 };
1139 opp02 {
1140 opp-hz = /bits/ 64 <167000000>;
1141 };
1142 opp03 {
1143 opp-hz = /bits/ 64 <222000000>;
1144 };
1145 opp04 {
1146 opp-hz = /bits/ 64 <333000000>;
1147 };
1148 };
1149
1150 bus_gen_opp_table: opp_table7 {
1151 compatible = "operating-points-v2";
1152
1153 opp00 {
1154 opp-hz = /bits/ 64 <89000000>;
1155 };
1156 opp01 {
1157 opp-hz = /bits/ 64 <133000000>;
1158 };
1159 opp02 {
1160 opp-hz = /bits/ 64 <178000000>;
1161 };
1162 opp03 {
1163 opp-hz = /bits/ 64 <267000000>;
1164 };
1165 };
1166
1167 bus_peri_opp_table: opp_table8 {
1168 compatible = "operating-points-v2";
1169
1170 opp00 {
1171 opp-hz = /bits/ 64 <67000000>;
1172 };
1173 };
1174
1175 bus_g2d_opp_table: opp_table9 {
1176 compatible = "operating-points-v2";
1177
1178 opp00 {
1179 opp-hz = /bits/ 64 <84000000>;
1180 };
1181 opp01 {
1182 opp-hz = /bits/ 64 <167000000>;
1183 };
1184 opp02 {
1185 opp-hz = /bits/ 64 <222000000>;
1186 };
1187 opp03 {
1188 opp-hz = /bits/ 64 <300000000>;
1189 };
1190 opp04 {
1191 opp-hz = /bits/ 64 <333000000>;
1192 };
1193 };
1194
1195 bus_g2d_acp_opp_table: opp_table10 {
1196 compatible = "operating-points-v2";
1197
1198 opp00 {
1199 opp-hz = /bits/ 64 <67000000>;
1200 };
1201 opp01 {
1202 opp-hz = /bits/ 64 <133000000>;
1203 };
1204 opp02 {
1205 opp-hz = /bits/ 64 <178000000>;
1206 };
1207 opp03 {
1208 opp-hz = /bits/ 64 <267000000>;
1209 };
1210 };
1211
1212 bus_jpeg_opp_table: opp_table11 {
1213 compatible = "operating-points-v2";
1214
1215 opp00 {
1216 opp-hz = /bits/ 64 <75000000>;
1217 };
1218 opp01 {
1219 opp-hz = /bits/ 64 <150000000>;
1220 };
1221 opp02 {
1222 opp-hz = /bits/ 64 <200000000>;
1223 };
1224 opp03 {
1225 opp-hz = /bits/ 64 <300000000>;
1226 };
1227 };
1228
1229 bus_jpeg_apb_opp_table: opp_table12 {
1230 compatible = "operating-points-v2";
1231
1232 opp00 {
1233 opp-hz = /bits/ 64 <84000000>;
1234 };
1235 opp01 {
1236 opp-hz = /bits/ 64 <111000000>;
1237 };
1238 opp02 {
1239 opp-hz = /bits/ 64 <134000000>;
1240 };
1241 opp03 {
1242 opp-hz = /bits/ 64 <167000000>;
1243 };
1244 };
1245
1246 bus_disp1_fimd_opp_table: opp_table13 {
1247 compatible = "operating-points-v2";
1248
1249 opp00 {
1250 opp-hz = /bits/ 64 <120000000>;
1251 };
1252 opp01 {
1253 opp-hz = /bits/ 64 <200000000>;
1254 };
1255 };
1256
1257 bus_disp1_opp_table: opp_table14 {
1258 compatible = "operating-points-v2";
1259
1260 opp00 {
1261 opp-hz = /bits/ 64 <120000000>;
1262 };
1263 opp01 {
1264 opp-hz = /bits/ 64 <200000000>;
1265 };
1266 opp02 {
1267 opp-hz = /bits/ 64 <300000000>;
1268 };
1269 };
1270
1271 bus_gscl_opp_table: opp_table15 {
1272 compatible = "operating-points-v2";
1273
1274 opp00 {
1275 opp-hz = /bits/ 64 <150000000>;
1276 };
1277 opp01 {
1278 opp-hz = /bits/ 64 <200000000>;
1279 };
1280 opp02 {
1281 opp-hz = /bits/ 64 <300000000>;
1282 };
1283 };
1284
1285 bus_mscl_opp_table: opp_table16 {
1286 compatible = "operating-points-v2";
1287
1288 opp00 {
1289 opp-hz = /bits/ 64 <84000000>;
1290 };
1291 opp01 {
1292 opp-hz = /bits/ 64 <167000000>;
1293 };
1294 opp02 {
1295 opp-hz = /bits/ 64 <222000000>;
1296 };
1297 opp03 {
1298 opp-hz = /bits/ 64 <333000000>;
1299 };
1300 opp04 {
1301 opp-hz = /bits/ 64 <400000000>;
1302 };
1303 };
Lukasz Majewski9843a222015-01-30 08:26:03 +09001304 };
1305
1306 thermal-zones {
1307 cpu0_thermal: cpu0-thermal {
1308 thermal-sensors = <&tmu_cpu0>;
1309 #include "exynos5420-trip-points.dtsi"
1310 };
1311 cpu1_thermal: cpu1-thermal {
1312 thermal-sensors = <&tmu_cpu1>;
1313 #include "exynos5420-trip-points.dtsi"
1314 };
1315 cpu2_thermal: cpu2-thermal {
1316 thermal-sensors = <&tmu_cpu2>;
1317 #include "exynos5420-trip-points.dtsi"
1318 };
1319 cpu3_thermal: cpu3-thermal {
1320 thermal-sensors = <&tmu_cpu3>;
1321 #include "exynos5420-trip-points.dtsi"
1322 };
1323 gpu_thermal: gpu-thermal {
1324 thermal-sensors = <&tmu_gpu>;
1325 #include "exynos5420-trip-points.dtsi"
1326 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +09001327 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001328};
Krzysztof Kozlowski3a3cf6c2015-04-12 20:57:36 +09001329
1330&dp {
1331 clocks = <&clock CLK_DP1>;
1332 clock-names = "dp";
1333 phys = <&dp_phy>;
1334 phy-names = "dp";
1335 power-domains = <&disp_pd>;
1336};
1337
1338&fimd {
Chanho Park6dc62f12016-02-12 22:31:40 +09001339 compatible = "samsung,exynos5420-fimd";
Krzysztof Kozlowski3a3cf6c2015-04-12 20:57:36 +09001340 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
1341 clock-names = "sclk_fimd", "fimd";
1342 power-domains = <&disp_pd>;
Marek Szyprowskib7004512015-06-04 08:09:42 +09001343 iommus = <&sysmmu_fimd1_0>, <&sysmmu_fimd1_1>;
1344 iommu-names = "m0", "m1";
Krzysztof Kozlowski3a3cf6c2015-04-12 20:57:36 +09001345};
1346
Krzysztof Kozlowski5a124fe2016-05-03 14:51:25 +02001347&i2c_0 {
1348 clocks = <&clock CLK_I2C0>;
1349 clock-names = "i2c";
1350 pinctrl-names = "default";
1351 pinctrl-0 = <&i2c0_bus>;
1352};
1353
1354&i2c_1 {
1355 clocks = <&clock CLK_I2C1>;
1356 clock-names = "i2c";
1357 pinctrl-names = "default";
1358 pinctrl-0 = <&i2c1_bus>;
1359};
1360
1361&i2c_2 {
1362 clocks = <&clock CLK_I2C2>;
1363 clock-names = "i2c";
1364 pinctrl-names = "default";
1365 pinctrl-0 = <&i2c2_bus>;
1366};
1367
1368&i2c_3 {
1369 clocks = <&clock CLK_I2C3>;
1370 clock-names = "i2c";
1371 pinctrl-names = "default";
1372 pinctrl-0 = <&i2c3_bus>;
1373};
1374
Krzysztof Kozlowski538fc7a2016-05-10 20:17:23 +02001375&hsi2c_4 {
1376 clocks = <&clock CLK_USI0>;
1377 clock-names = "hsi2c";
1378 pinctrl-names = "default";
1379 pinctrl-0 = <&i2c4_hs_bus>;
1380};
1381
1382&hsi2c_5 {
1383 clocks = <&clock CLK_USI1>;
1384 clock-names = "hsi2c";
1385 pinctrl-names = "default";
1386 pinctrl-0 = <&i2c5_hs_bus>;
1387};
1388
1389&hsi2c_6 {
1390 clocks = <&clock CLK_USI2>;
1391 clock-names = "hsi2c";
1392 pinctrl-names = "default";
1393 pinctrl-0 = <&i2c6_hs_bus>;
1394};
1395
1396&hsi2c_7 {
1397 clocks = <&clock CLK_USI3>;
1398 clock-names = "hsi2c";
1399 pinctrl-names = "default";
1400 pinctrl-0 = <&i2c7_hs_bus>;
1401};
1402
Krzysztof Kozlowskic9cf9962016-05-08 18:41:57 +02001403&mct {
1404 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
1405 clock-names = "fin_pll", "mct";
1406};
1407
Krzysztof Kozlowski5a124fe2016-05-03 14:51:25 +02001408&pwm {
1409 clocks = <&clock CLK_PWM>;
1410 clock-names = "timers";
1411};
1412
Krzysztof Kozlowski3a3cf6c2015-04-12 20:57:36 +09001413&rtc {
1414 clocks = <&clock CLK_RTC>;
1415 clock-names = "rtc";
1416 interrupt-parent = <&pmu_system_controller>;
1417 status = "disabled";
1418};
1419
1420&serial_0 {
1421 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
1422 clock-names = "uart", "clk_uart_baud0";
1423};
1424
1425&serial_1 {
1426 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
1427 clock-names = "uart", "clk_uart_baud0";
1428};
1429
1430&serial_2 {
1431 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
1432 clock-names = "uart", "clk_uart_baud0";
1433};
1434
1435&serial_3 {
1436 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
1437 clock-names = "uart", "clk_uart_baud0";
1438};
Javier Martinez Canillasc07f8272015-07-07 22:36:29 -07001439
Krzysztof Kozlowskicb089652016-05-08 19:42:11 +02001440&usbdrd3_0 {
1441 clocks = <&clock CLK_USBD300>;
1442 clock-names = "usbdrd30";
1443};
1444
1445&usbdrd_phy0 {
1446 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
1447 clock-names = "phy", "ref";
1448 samsung,pmu-syscon = <&pmu_system_controller>;
1449};
1450
1451&usbdrd3_1 {
1452 clocks = <&clock CLK_USBD301>;
1453 clock-names = "usbdrd30";
1454};
1455
1456&usbdrd_phy1 {
1457 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
1458 clock-names = "phy", "ref";
1459 samsung,pmu-syscon = <&pmu_system_controller>;
1460};
1461
1462&usbhost1 {
1463 clocks = <&clock CLK_USBH20>;
1464 clock-names = "usbhost";
1465};
1466
1467&usbhost2 {
1468 clocks = <&clock CLK_USBH20>;
1469 clock-names = "usbhost";
1470};
1471
1472&usb2_phy {
1473 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
1474 clock-names = "phy", "ref";
1475 samsung,sysreg-phandle = <&sysreg_system_controller>;
1476 samsung,pmureg-phandle = <&pmu_system_controller>;
1477};
1478
Javier Martinez Canillasc07f8272015-07-07 22:36:29 -07001479#include "exynos5420-pinctrl.dtsi"