blob: 1bd37e34c77ee1e7f1bd9734a95dd452985d911b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "drmP.h"
30#include "drm.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc_helper.h"
Dave Airlie785b93e2009-08-28 15:46:53 +100032#include "drm_fb_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drm.h"
35#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060037#include <linux/pci.h>
Dave Airlie28d52042009-09-21 14:33:58 +100038#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080039#include <linux/acpi.h>
40#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100041#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010043#include <acpi/video.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Keith Packard398c9cb2008-07-30 13:03:43 -070045/**
46 * Sets up the hardware status page for devices that need a physical address
47 * in the register.
48 */
Eric Anholt3043c602008-10-02 12:24:47 -070049static int i915_init_phys_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070050{
51 drm_i915_private_t *dev_priv = dev->dev_private;
52 /* Program Hardware Status Page */
53 dev_priv->status_page_dmah =
Zhenyu Wange6be8d92010-01-05 11:25:05 +080054 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070055
56 if (!dev_priv->status_page_dmah) {
57 DRM_ERROR("Can not allocate hardware status page\n");
58 return -ENOMEM;
59 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +080060 dev_priv->render_ring.status_page.page_addr
61 = dev_priv->status_page_dmah->vaddr;
Keith Packard398c9cb2008-07-30 13:03:43 -070062 dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
63
Zou Nan hai8187a2b2010-05-21 09:08:55 +080064 memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070065
Chris Wilsona6c45cf2010-09-17 00:32:17 +010066 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wang9b974cc2010-01-05 11:25:06 +080067 dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
68 0xf0;
69
Keith Packard398c9cb2008-07-30 13:03:43 -070070 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +080071 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Keith Packard398c9cb2008-07-30 13:03:43 -070072 return 0;
73}
74
75/**
76 * Frees the hardware status page, whether it's a physical address or a virtual
77 * address set up by the X Server.
78 */
Eric Anholt3043c602008-10-02 12:24:47 -070079static void i915_free_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070080{
81 drm_i915_private_t *dev_priv = dev->dev_private;
82 if (dev_priv->status_page_dmah) {
83 drm_pci_free(dev, dev_priv->status_page_dmah);
84 dev_priv->status_page_dmah = NULL;
85 }
86
Zou Nan hai852835f2010-05-21 09:08:56 +080087 if (dev_priv->render_ring.status_page.gfx_addr) {
88 dev_priv->render_ring.status_page.gfx_addr = 0;
Keith Packard398c9cb2008-07-30 13:03:43 -070089 drm_core_ioremapfree(&dev_priv->hws_map, dev);
90 }
91
92 /* Need to rewrite hardware status page */
93 I915_WRITE(HWS_PGA, 0x1ffff000);
94}
95
Dave Airlie84b1fd12007-07-11 15:53:27 +100096void i915_kernel_lost_context(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070097{
98 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +100099 struct drm_i915_master_private *master_priv;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800100 struct intel_ring_buffer *ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102 /*
103 * We should never lose context on the ring with modesetting
104 * as we don't expose it to userspace
105 */
106 if (drm_core_check_feature(dev, DRIVER_MODESET))
107 return;
108
Jesse Barnes585fb112008-07-29 11:54:06 -0700109 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
110 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 ring->space = ring->head - (ring->tail + 8);
112 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800113 ring->space += ring->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Dave Airlie7c1c2872008-11-28 14:22:24 +1000115 if (!dev->primary->master)
116 return;
117
118 master_priv = dev->primary->master->driver_priv;
119 if (ring->head == ring->tail && master_priv->sarea_priv)
120 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Dave Airlie84b1fd12007-07-11 15:53:27 +1000123static int i915_dma_cleanup(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000125 drm_i915_private_t *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 /* Make sure interrupts are disabled here because the uninstall ioctl
127 * may not have been called from userspace and after dev_private
128 * is freed, it's too late.
129 */
Eric Anholted4cb412008-07-29 12:10:39 -0700130 if (dev->irq_enabled)
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000131 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200133 mutex_lock(&dev->struct_mutex);
Chris Wilson78501ea2010-10-27 12:18:21 +0100134 intel_cleanup_ring_buffer(&dev_priv->render_ring);
135 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
136 intel_cleanup_ring_buffer(&dev_priv->blt_ring);
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200137 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Keith Packard398c9cb2008-07-30 13:03:43 -0700139 /* Clear the HWS virtual address at teardown */
140 if (I915_NEED_GFX_HWS(dev))
141 i915_free_hws(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143 return 0;
144}
145
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000146static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000148 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000149 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Dave Airlie3a03ac12009-01-11 09:03:49 +1000151 master_priv->sarea = drm_getsarea(dev);
152 if (master_priv->sarea) {
153 master_priv->sarea_priv = (drm_i915_sarea_t *)
154 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
155 } else {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800156 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
Dave Airlie3a03ac12009-01-11 09:03:49 +1000157 }
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 if (init->ring_size != 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800160 if (dev_priv->render_ring.gem_object != NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700161 i915_dma_cleanup(dev);
162 DRM_ERROR("Client tried to initialize ringbuffer in "
163 "GEM mode\n");
164 return -EINVAL;
165 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800167 dev_priv->render_ring.size = init->ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Eric Anholtd3301d82010-05-21 13:55:54 -0700169 dev_priv->render_ring.map.offset = init->ring_start;
170 dev_priv->render_ring.map.size = init->ring_size;
171 dev_priv->render_ring.map.type = 0;
172 dev_priv->render_ring.map.flags = 0;
173 dev_priv->render_ring.map.mtrr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Eric Anholtd3301d82010-05-21 13:55:54 -0700175 drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Eric Anholtd3301d82010-05-21 13:55:54 -0700177 if (dev_priv->render_ring.map.handle == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700178 i915_dma_cleanup(dev);
179 DRM_ERROR("can not ioremap virtual address for"
180 " ring buffer\n");
181 return -ENOMEM;
182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
184
Eric Anholtd3301d82010-05-21 13:55:54 -0700185 dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000187 dev_priv->cpp = init->cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 dev_priv->back_offset = init->back_offset;
189 dev_priv->front_offset = init->front_offset;
190 dev_priv->current_page = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000191 if (master_priv->sarea_priv)
192 master_priv->sarea_priv->pf_current_page = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 /* Allow hardware batchbuffers unless told otherwise.
195 */
196 dev_priv->allow_batchbuffer = 1;
197
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 return 0;
199}
200
Dave Airlie84b1fd12007-07-11 15:53:27 +1000201static int i915_dma_resume(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
204
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800205 struct intel_ring_buffer *ring;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800206 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800208 ring = &dev_priv->render_ring;
209
210 if (ring->map.handle == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 DRM_ERROR("can not ioremap virtual address for"
212 " ring buffer\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000213 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
215
216 /* Program Hardware Status Page */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800217 if (!ring->status_page.page_addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 DRM_ERROR("Can not find hardware status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000219 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 }
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800221 DRM_DEBUG_DRIVER("hw status page @ %p\n",
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800222 ring->status_page.page_addr);
223 if (ring->status_page.gfx_addr != 0)
Chris Wilson78501ea2010-10-27 12:18:21 +0100224 intel_ring_setup_status_page(ring);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000225 else
Jesse Barnes585fb112008-07-29 11:54:06 -0700226 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800227
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800228 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 return 0;
231}
232
Eric Anholtc153f452007-09-03 12:06:45 +1000233static int i915_dma_init(struct drm_device *dev, void *data,
234 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
Eric Anholtc153f452007-09-03 12:06:45 +1000236 drm_i915_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 int retcode = 0;
238
Eric Anholtc153f452007-09-03 12:06:45 +1000239 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 case I915_INIT_DMA:
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000241 retcode = i915_initialize(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 break;
243 case I915_CLEANUP_DMA:
244 retcode = i915_dma_cleanup(dev);
245 break;
246 case I915_RESUME_DMA:
Dave Airlie0d6aa602006-01-02 20:14:23 +1100247 retcode = i915_dma_resume(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 break;
249 default:
Eric Anholt20caafa2007-08-25 19:22:43 +1000250 retcode = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 break;
252 }
253
254 return retcode;
255}
256
257/* Implement basically the same security restrictions as hardware does
258 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
259 *
260 * Most of the calculations below involve calculating the size of a
261 * particular instruction. It's important to get the size right as
262 * that tells us where the next instruction to check is. Any illegal
263 * instruction detected will be given a size of zero, which is a
264 * signal to abort the rest of the buffer.
265 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100266static int validate_cmd(int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
268 switch (((cmd >> 29) & 0x7)) {
269 case 0x0:
270 switch ((cmd >> 23) & 0x3f) {
271 case 0x0:
272 return 1; /* MI_NOOP */
273 case 0x4:
274 return 1; /* MI_FLUSH */
275 default:
276 return 0; /* disallow everything else */
277 }
278 break;
279 case 0x1:
280 return 0; /* reserved */
281 case 0x2:
282 return (cmd & 0xff) + 2; /* 2d commands */
283 case 0x3:
284 if (((cmd >> 24) & 0x1f) <= 0x18)
285 return 1;
286
287 switch ((cmd >> 24) & 0x1f) {
288 case 0x1c:
289 return 1;
290 case 0x1d:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000291 switch ((cmd >> 16) & 0xff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 case 0x3:
293 return (cmd & 0x1f) + 2;
294 case 0x4:
295 return (cmd & 0xf) + 2;
296 default:
297 return (cmd & 0xffff) + 2;
298 }
299 case 0x1e:
300 if (cmd & (1 << 23))
301 return (cmd & 0xffff) + 1;
302 else
303 return 1;
304 case 0x1f:
305 if ((cmd & (1 << 23)) == 0) /* inline vertices */
306 return (cmd & 0x1ffff) + 2;
307 else if (cmd & (1 << 17)) /* indirect random */
308 if ((cmd & 0xffff) == 0)
309 return 0; /* unknown length, too hard */
310 else
311 return (((cmd & 0xffff) + 1) / 2) + 1;
312 else
313 return 2; /* indirect sequential */
314 default:
315 return 0;
316 }
317 default:
318 return 0;
319 }
320
321 return 0;
322}
323
Eric Anholt201361a2009-03-11 12:30:04 -0700324static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100327 int i, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800329 if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
Eric Anholt20caafa2007-08-25 19:22:43 +1000330 return -EINVAL;
Dave Airliede227f52006-01-25 15:31:43 +1100331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 for (i = 0; i < dwords;) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100333 int sz = validate_cmd(buffer[i]);
334 if (sz == 0 || i + sz > dwords)
Eric Anholt20caafa2007-08-25 19:22:43 +1000335 return -EINVAL;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100336 i += sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100339 ret = BEGIN_LP_RING((dwords+1)&~1);
340 if (ret)
341 return ret;
342
343 for (i = 0; i < dwords; i++)
344 OUT_RING(buffer[i]);
Dave Airliede227f52006-01-25 15:31:43 +1100345 if (dwords & 1)
346 OUT_RING(0);
347
348 ADVANCE_LP_RING();
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 return 0;
351}
352
Eric Anholt673a3942008-07-30 12:06:12 -0700353int
354i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700355 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700356 int i, int DR1, int DR4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100358 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt201361a2009-03-11 12:30:04 -0700359 struct drm_clip_rect box = boxes[i];
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100360 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
363 DRM_ERROR("Bad box %d,%d..%d,%d\n",
364 box.x1, box.y1, box.x2, box.y2);
Eric Anholt20caafa2007-08-25 19:22:43 +1000365 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 }
367
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100368 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100369 ret = BEGIN_LP_RING(4);
370 if (ret)
371 return ret;
372
Alan Hourihanec29b6692006-08-12 16:29:24 +1000373 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
374 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
Andrew Morton78eca432006-08-16 09:15:51 +1000375 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000376 OUT_RING(DR4);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000377 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100378 ret = BEGIN_LP_RING(6);
379 if (ret)
380 return ret;
381
Alan Hourihanec29b6692006-08-12 16:29:24 +1000382 OUT_RING(GFX_OP_DRAWRECT_INFO);
383 OUT_RING(DR1);
384 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
385 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
386 OUT_RING(DR4);
387 OUT_RING(0);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000388 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100389 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 return 0;
392}
393
Alan Hourihanec29b6692006-08-12 16:29:24 +1000394/* XXX: Emitting the counter should really be moved to part of the IRQ
395 * emit. For now, do it in both places:
396 */
397
Dave Airlie84b1fd12007-07-11 15:53:27 +1000398static void i915_emit_breadcrumb(struct drm_device *dev)
Dave Airliede227f52006-01-25 15:31:43 +1100399{
400 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000401 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Dave Airliede227f52006-01-25 15:31:43 +1100402
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400403 dev_priv->counter++;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000404 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400405 dev_priv->counter = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000406 if (master_priv->sarea_priv)
407 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Dave Airliede227f52006-01-25 15:31:43 +1100408
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100409 if (BEGIN_LP_RING(4) == 0) {
410 OUT_RING(MI_STORE_DWORD_INDEX);
411 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
412 OUT_RING(dev_priv->counter);
413 OUT_RING(0);
414 ADVANCE_LP_RING();
415 }
Dave Airliede227f52006-01-25 15:31:43 +1100416}
417
Dave Airlie84b1fd12007-07-11 15:53:27 +1000418static int i915_dispatch_cmdbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700419 drm_i915_cmdbuffer_t *cmd,
420 struct drm_clip_rect *cliprects,
421 void *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422{
423 int nbox = cmd->num_cliprects;
424 int i = 0, count, ret;
425
426 if (cmd->sz & 0x3) {
427 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000428 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 }
430
431 i915_kernel_lost_context(dev);
432
433 count = nbox ? nbox : 1;
434
435 for (i = 0; i < count; i++) {
436 if (i < nbox) {
Eric Anholt201361a2009-03-11 12:30:04 -0700437 ret = i915_emit_box(dev, cliprects, i,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 cmd->DR1, cmd->DR4);
439 if (ret)
440 return ret;
441 }
442
Eric Anholt201361a2009-03-11 12:30:04 -0700443 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if (ret)
445 return ret;
446 }
447
Dave Airliede227f52006-01-25 15:31:43 +1100448 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 return 0;
450}
451
Dave Airlie84b1fd12007-07-11 15:53:27 +1000452static int i915_dispatch_batchbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700453 drm_i915_batchbuffer_t * batch,
454 struct drm_clip_rect *cliprects)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100456 struct drm_i915_private *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 int nbox = batch->num_cliprects;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100458 int i, count, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 if ((batch->start | batch->used) & 0x7) {
461 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000462 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 }
464
465 i915_kernel_lost_context(dev);
466
467 count = nbox ? nbox : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 for (i = 0; i < count; i++) {
469 if (i < nbox) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100470 ret = i915_emit_box(dev, cliprects, i,
471 batch->DR1, batch->DR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 if (ret)
473 return ret;
474 }
475
Keith Packard0790d5e2008-07-30 12:28:47 -0700476 if (!IS_I830(dev) && !IS_845G(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100477 ret = BEGIN_LP_RING(2);
478 if (ret)
479 return ret;
480
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100481 if (INTEL_INFO(dev)->gen >= 4) {
Dave Airlie21f16282007-08-07 09:09:51 +1000482 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
483 OUT_RING(batch->start);
484 } else {
485 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
486 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
487 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100489 ret = BEGIN_LP_RING(4);
490 if (ret)
491 return ret;
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 OUT_RING(MI_BATCH_BUFFER);
494 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
495 OUT_RING(batch->start + batch->used - 4);
496 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100498 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 }
500
Zou Nan hai1cafd342010-06-25 13:40:24 +0800501
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100502 if (IS_G4X(dev) || IS_GEN5(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100503 if (BEGIN_LP_RING(2) == 0) {
504 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
505 OUT_RING(MI_NOOP);
506 ADVANCE_LP_RING();
507 }
Zou Nan hai1cafd342010-06-25 13:40:24 +0800508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100510 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 return 0;
512}
513
Dave Airlieaf6061a2008-05-07 12:15:39 +1000514static int i915_dispatch_flip(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000517 struct drm_i915_master_private *master_priv =
518 dev->primary->master->driver_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100519 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Dave Airlie7c1c2872008-11-28 14:22:24 +1000521 if (!master_priv->sarea_priv)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400522 return -EINVAL;
523
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800524 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800525 __func__,
526 dev_priv->current_page,
527 master_priv->sarea_priv->pf_current_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Dave Airlieaf6061a2008-05-07 12:15:39 +1000529 i915_kernel_lost_context(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100531 ret = BEGIN_LP_RING(10);
532 if (ret)
533 return ret;
534
Jesse Barnes585fb112008-07-29 11:54:06 -0700535 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000536 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Dave Airlieaf6061a2008-05-07 12:15:39 +1000538 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
539 OUT_RING(0);
540 if (dev_priv->current_page == 0) {
541 OUT_RING(dev_priv->back_offset);
542 dev_priv->current_page = 1;
543 } else {
544 OUT_RING(dev_priv->front_offset);
545 dev_priv->current_page = 0;
546 }
547 OUT_RING(0);
Jesse Barnesac741ab2008-04-22 16:03:07 +1000548
Dave Airlieaf6061a2008-05-07 12:15:39 +1000549 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
550 OUT_RING(0);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100551
Dave Airlieaf6061a2008-05-07 12:15:39 +1000552 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000553
Dave Airlie7c1c2872008-11-28 14:22:24 +1000554 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
Jesse Barnesac741ab2008-04-22 16:03:07 +1000555
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100556 if (BEGIN_LP_RING(4) == 0) {
557 OUT_RING(MI_STORE_DWORD_INDEX);
558 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
559 OUT_RING(dev_priv->counter);
560 OUT_RING(0);
561 ADVANCE_LP_RING();
562 }
Jesse Barnesac741ab2008-04-22 16:03:07 +1000563
Dave Airlie7c1c2872008-11-28 14:22:24 +1000564 master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000565 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566}
567
Dave Airlie84b1fd12007-07-11 15:53:27 +1000568static int i915_quiescent(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
570 drm_i915_private_t *dev_priv = dev->dev_private;
571
572 i915_kernel_lost_context(dev);
Chris Wilson78501ea2010-10-27 12:18:21 +0100573 return intel_wait_ring_buffer(&dev_priv->render_ring,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574 dev_priv->render_ring.size - 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575}
576
Eric Anholtc153f452007-09-03 12:06:45 +1000577static int i915_flush_ioctl(struct drm_device *dev, void *data,
578 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
Eric Anholt546b0972008-09-01 16:45:29 -0700580 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Eric Anholt546b0972008-09-01 16:45:29 -0700582 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
583
584 mutex_lock(&dev->struct_mutex);
585 ret = i915_quiescent(dev);
586 mutex_unlock(&dev->struct_mutex);
587
588 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
Eric Anholtc153f452007-09-03 12:06:45 +1000591static int i915_batchbuffer(struct drm_device *dev, void *data,
592 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000595 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000597 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000598 drm_i915_batchbuffer_t *batch = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 int ret;
Eric Anholt201361a2009-03-11 12:30:04 -0700600 struct drm_clip_rect *cliprects = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602 if (!dev_priv->allow_batchbuffer) {
603 DRM_ERROR("Batchbuffer ioctl disabled\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000604 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 }
606
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800607 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800608 batch->start, batch->used, batch->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Eric Anholt546b0972008-09-01 16:45:29 -0700610 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Eric Anholt201361a2009-03-11 12:30:04 -0700612 if (batch->num_cliprects < 0)
613 return -EINVAL;
614
615 if (batch->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700616 cliprects = kcalloc(batch->num_cliprects,
617 sizeof(struct drm_clip_rect),
618 GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700619 if (cliprects == NULL)
620 return -ENOMEM;
621
622 ret = copy_from_user(cliprects, batch->cliprects,
623 batch->num_cliprects *
624 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200625 if (ret != 0) {
626 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700627 goto fail_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200628 }
Eric Anholt201361a2009-03-11 12:30:04 -0700629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Eric Anholt546b0972008-09-01 16:45:29 -0700631 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700632 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
Eric Anholt546b0972008-09-01 16:45:29 -0700633 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400635 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000636 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700637
638fail_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700639 kfree(cliprects);
Eric Anholt201361a2009-03-11 12:30:04 -0700640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return ret;
642}
643
Eric Anholtc153f452007-09-03 12:06:45 +1000644static int i915_cmdbuffer(struct drm_device *dev, void *data,
645 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000648 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000650 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000651 drm_i915_cmdbuffer_t *cmdbuf = data;
Eric Anholt201361a2009-03-11 12:30:04 -0700652 struct drm_clip_rect *cliprects = NULL;
653 void *batch_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 int ret;
655
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800656 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800657 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Eric Anholt546b0972008-09-01 16:45:29 -0700659 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Eric Anholt201361a2009-03-11 12:30:04 -0700661 if (cmdbuf->num_cliprects < 0)
662 return -EINVAL;
663
Eric Anholt9a298b22009-03-24 12:23:04 -0700664 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700665 if (batch_data == NULL)
666 return -ENOMEM;
667
668 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
Dan Carpenter9927a402010-06-19 15:12:51 +0200669 if (ret != 0) {
670 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700671 goto fail_batch_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200672 }
Eric Anholt201361a2009-03-11 12:30:04 -0700673
674 if (cmdbuf->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700675 cliprects = kcalloc(cmdbuf->num_cliprects,
676 sizeof(struct drm_clip_rect), GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000677 if (cliprects == NULL) {
678 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -0700679 goto fail_batch_free;
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000680 }
Eric Anholt201361a2009-03-11 12:30:04 -0700681
682 ret = copy_from_user(cliprects, cmdbuf->cliprects,
683 cmdbuf->num_cliprects *
684 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200685 if (ret != 0) {
686 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700687 goto fail_clip_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
Eric Anholt546b0972008-09-01 16:45:29 -0700691 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700692 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
Eric Anholt546b0972008-09-01 16:45:29 -0700693 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 if (ret) {
695 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
Chris Wright355d7f32009-04-17 01:18:55 +0000696 goto fail_clip_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 }
698
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400699 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000700 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700701
Eric Anholt201361a2009-03-11 12:30:04 -0700702fail_clip_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700703 kfree(cliprects);
Chris Wright355d7f32009-04-17 01:18:55 +0000704fail_batch_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700705 kfree(batch_data);
Eric Anholt201361a2009-03-11 12:30:04 -0700706
707 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Eric Anholtc153f452007-09-03 12:06:45 +1000710static int i915_flip_bufs(struct drm_device *dev, void *data,
711 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
Eric Anholt546b0972008-09-01 16:45:29 -0700713 int ret;
714
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800715 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Eric Anholt546b0972008-09-01 16:45:29 -0700717 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Eric Anholt546b0972008-09-01 16:45:29 -0700719 mutex_lock(&dev->struct_mutex);
720 ret = i915_dispatch_flip(dev);
721 mutex_unlock(&dev->struct_mutex);
722
723 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724}
725
Eric Anholtc153f452007-09-03 12:06:45 +1000726static int i915_getparam(struct drm_device *dev, void *data,
727 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000730 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 int value;
732
733 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000734 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000735 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 }
737
Eric Anholtc153f452007-09-03 12:06:45 +1000738 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 case I915_PARAM_IRQ_ACTIVE:
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700740 value = dev->pdev->irq ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 break;
742 case I915_PARAM_ALLOW_BATCHBUFFER:
743 value = dev_priv->allow_batchbuffer ? 1 : 0;
744 break;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100745 case I915_PARAM_LAST_DISPATCH:
746 value = READ_BREADCRUMB(dev_priv);
747 break;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400748 case I915_PARAM_CHIPSET_ID:
749 value = dev->pci_device;
750 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700751 case I915_PARAM_HAS_GEM:
Dave Airlieac5c4e72008-12-19 15:38:34 +1000752 value = dev_priv->has_gem;
Eric Anholt673a3942008-07-30 12:06:12 -0700753 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800754 case I915_PARAM_NUM_FENCES_AVAIL:
755 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
756 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200757 case I915_PARAM_HAS_OVERLAY:
758 value = dev_priv->overlay ? 1 : 0;
759 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800760 case I915_PARAM_HAS_PAGEFLIPPING:
761 value = 1;
762 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500763 case I915_PARAM_HAS_EXECBUF2:
764 /* depends on GEM */
765 value = dev_priv->has_gem;
766 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800767 case I915_PARAM_HAS_BSD:
768 value = HAS_BSD(dev);
769 break;
Chris Wilson549f7362010-10-19 11:19:32 +0100770 case I915_PARAM_HAS_BLT:
771 value = HAS_BLT(dev);
772 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800774 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
Jesse Barnes76446ca2009-12-17 22:05:42 -0500775 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000776 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
778
Eric Anholtc153f452007-09-03 12:06:45 +1000779 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 DRM_ERROR("DRM_COPY_TO_USER failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000781 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 }
783
784 return 0;
785}
786
Eric Anholtc153f452007-09-03 12:06:45 +1000787static int i915_setparam(struct drm_device *dev, void *data,
788 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000791 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000794 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000795 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 }
797
Eric Anholtc153f452007-09-03 12:06:45 +1000798 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 break;
801 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Eric Anholtc153f452007-09-03 12:06:45 +1000802 dev_priv->tex_lru_log_granularity = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 break;
804 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Eric Anholtc153f452007-09-03 12:06:45 +1000805 dev_priv->allow_batchbuffer = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800807 case I915_SETPARAM_NUM_USED_FENCES:
808 if (param->value > dev_priv->num_fence_regs ||
809 param->value < 0)
810 return -EINVAL;
811 /* Userspace can use first N regs */
812 dev_priv->fence_reg_start = param->value;
813 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800815 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800816 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000817 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 }
819
820 return 0;
821}
822
Eric Anholtc153f452007-09-03 12:06:45 +1000823static int i915_set_status_page(struct drm_device *dev, void *data,
824 struct drm_file *file_priv)
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000825{
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000826 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000827 drm_i915_hws_addr_t *hws = data;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800828 struct intel_ring_buffer *ring = &dev_priv->render_ring;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000829
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000830 if (!I915_NEED_GFX_HWS(dev))
831 return -EINVAL;
832
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000833 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000834 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000835 return -EINVAL;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000836 }
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000837
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
839 WARN(1, "tried to set status page when mode setting active\n");
840 return 0;
841 }
842
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800843 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000844
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800845 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
Eric Anholtc153f452007-09-03 12:06:45 +1000846
Eric Anholt8b409582007-11-22 16:40:37 +1000847 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000848 dev_priv->hws_map.size = 4*1024;
849 dev_priv->hws_map.type = 0;
850 dev_priv->hws_map.flags = 0;
851 dev_priv->hws_map.mtrr = 0;
852
Dave Airliedd0910b2009-02-25 14:49:21 +1000853 drm_core_ioremap_wc(&dev_priv->hws_map, dev);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000854 if (dev_priv->hws_map.handle == NULL) {
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000855 i915_dma_cleanup(dev);
Eric Anholte20f9c62010-05-26 14:51:06 -0700856 ring->status_page.gfx_addr = 0;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000857 DRM_ERROR("can not ioremap virtual address for"
858 " G33 hw status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000859 return -ENOMEM;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000860 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800861 ring->status_page.page_addr = dev_priv->hws_map.handle;
862 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
863 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000864
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800865 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700866 ring->status_page.gfx_addr);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800867 DRM_DEBUG_DRIVER("load hws at %p\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700868 ring->status_page.page_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000869 return 0;
870}
871
Dave Airlieec2a4c32009-08-04 11:43:41 +1000872static int i915_get_bridge_dev(struct drm_device *dev)
873{
874 struct drm_i915_private *dev_priv = dev->dev_private;
875
876 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
877 if (!dev_priv->bridge_dev) {
878 DRM_ERROR("bridge device not found\n");
879 return -1;
880 }
881 return 0;
882}
883
Zhenyu Wangc48044112009-12-17 14:48:43 +0800884#define MCHBAR_I915 0x44
885#define MCHBAR_I965 0x48
886#define MCHBAR_SIZE (4*4096)
887
888#define DEVEN_REG 0x54
889#define DEVEN_MCHBAR_EN (1 << 28)
890
891/* Allocate space for the MCH regs if needed, return nonzero on error */
892static int
893intel_alloc_mchbar_resource(struct drm_device *dev)
894{
895 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100896 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800897 u32 temp_lo, temp_hi = 0;
898 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100899 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800900
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100901 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800902 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
903 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
904 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
905
906 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
907#ifdef CONFIG_PNP
908 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100909 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
910 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800911#endif
912
913 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100914 dev_priv->mch_res.name = "i915 MCHBAR";
915 dev_priv->mch_res.flags = IORESOURCE_MEM;
916 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
917 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800918 MCHBAR_SIZE, MCHBAR_SIZE,
919 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100920 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800921 dev_priv->bridge_dev);
922 if (ret) {
923 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
924 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100925 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800926 }
927
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100928 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800929 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
930 upper_32_bits(dev_priv->mch_res.start));
931
932 pci_write_config_dword(dev_priv->bridge_dev, reg,
933 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100934 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800935}
936
937/* Setup MCHBAR if possible, return true if we should disable it again */
938static void
939intel_setup_mchbar(struct drm_device *dev)
940{
941 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100942 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800943 u32 temp;
944 bool enabled;
945
946 dev_priv->mchbar_need_disable = false;
947
948 if (IS_I915G(dev) || IS_I915GM(dev)) {
949 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
950 enabled = !!(temp & DEVEN_MCHBAR_EN);
951 } else {
952 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
953 enabled = temp & 1;
954 }
955
956 /* If it's already enabled, don't have to do anything */
957 if (enabled)
958 return;
959
960 if (intel_alloc_mchbar_resource(dev))
961 return;
962
963 dev_priv->mchbar_need_disable = true;
964
965 /* Space is allocated or reserved, so enable it. */
966 if (IS_I915G(dev) || IS_I915GM(dev)) {
967 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
968 temp | DEVEN_MCHBAR_EN);
969 } else {
970 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
971 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
972 }
973}
974
975static void
976intel_teardown_mchbar(struct drm_device *dev)
977{
978 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100979 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800980 u32 temp;
981
982 if (dev_priv->mchbar_need_disable) {
983 if (IS_I915G(dev) || IS_I915GM(dev)) {
984 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
985 temp &= ~DEVEN_MCHBAR_EN;
986 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
987 } else {
988 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
989 temp &= ~1;
990 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
991 }
992 }
993
994 if (dev_priv->mch_res.start)
995 release_resource(&dev_priv->mch_res);
996}
997
Jesse Barnes80824002009-09-10 15:28:06 -0700998#define PTE_ADDRESS_MASK 0xfffff000
999#define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
1000#define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
1001#define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
1002#define PTE_MAPPING_TYPE_CACHED (3 << 1)
1003#define PTE_MAPPING_TYPE_MASK (3 << 1)
1004#define PTE_VALID (1 << 0)
1005
1006/**
1007 * i915_gtt_to_phys - take a GTT address and turn it into a physical one
1008 * @dev: drm device
1009 * @gtt_addr: address to translate
1010 *
1011 * Some chip functions require allocations from stolen space but need the
1012 * physical address of the memory in question. We use this routine
1013 * to get a physical address suitable for register programming from a given
1014 * GTT address.
1015 */
1016static unsigned long i915_gtt_to_phys(struct drm_device *dev,
1017 unsigned long gtt_addr)
1018{
1019 unsigned long *gtt;
1020 unsigned long entry, phys;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001021 int gtt_bar = IS_GEN2(dev) ? 1 : 0;
Jesse Barnes80824002009-09-10 15:28:06 -07001022 int gtt_offset, gtt_size;
1023
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001024 if (INTEL_INFO(dev)->gen >= 4) {
1025 if (IS_G4X(dev) || INTEL_INFO(dev)->gen > 4) {
Jesse Barnes80824002009-09-10 15:28:06 -07001026 gtt_offset = 2*1024*1024;
1027 gtt_size = 2*1024*1024;
1028 } else {
1029 gtt_offset = 512*1024;
1030 gtt_size = 512*1024;
1031 }
1032 } else {
1033 gtt_bar = 3;
1034 gtt_offset = 0;
1035 gtt_size = pci_resource_len(dev->pdev, gtt_bar);
1036 }
1037
1038 gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
1039 gtt_size);
1040 if (!gtt) {
1041 DRM_ERROR("ioremap of GTT failed\n");
1042 return 0;
1043 }
1044
1045 entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
1046
Zhao Yakui44d98a62009-10-09 11:39:40 +08001047 DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
Jesse Barnes80824002009-09-10 15:28:06 -07001048
1049 /* Mask out these reserved bits on this hardware. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001050 if (INTEL_INFO(dev)->gen < 4 && !IS_G33(dev))
Jesse Barnes80824002009-09-10 15:28:06 -07001051 entry &= ~PTE_ADDRESS_MASK_HIGH;
Jesse Barnes80824002009-09-10 15:28:06 -07001052
1053 /* If it's not a mapping type we know, then bail. */
1054 if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
1055 (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
1056 iounmap(gtt);
1057 return 0;
1058 }
1059
1060 if (!(entry & PTE_VALID)) {
1061 DRM_ERROR("bad GTT entry in stolen space\n");
1062 iounmap(gtt);
1063 return 0;
1064 }
1065
1066 iounmap(gtt);
1067
1068 phys =(entry & PTE_ADDRESS_MASK) |
1069 ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
1070
Zhao Yakui44d98a62009-10-09 11:39:40 +08001071 DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
Jesse Barnes80824002009-09-10 15:28:06 -07001072
1073 return phys;
1074}
1075
1076static void i915_warn_stolen(struct drm_device *dev)
1077{
1078 DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
1079 DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
1080}
1081
1082static void i915_setup_compression(struct drm_device *dev, int size)
1083{
1084 struct drm_i915_private *dev_priv = dev->dev_private;
Prarit Bhargava132b6aa2010-05-27 13:37:56 -04001085 struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
Andrew Morton29bd0ae2009-11-17 14:08:52 -08001086 unsigned long cfb_base;
1087 unsigned long ll_base = 0;
Jesse Barnes80824002009-09-10 15:28:06 -07001088
1089 /* Leave 1M for line length buffer & misc. */
Daniel Vetter19966752010-09-06 20:08:44 +02001090 compressed_fb = drm_mm_search_free(&dev_priv->mm.vram, size, 4096, 0);
Jesse Barnes80824002009-09-10 15:28:06 -07001091 if (!compressed_fb) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001092 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001093 i915_warn_stolen(dev);
1094 return;
1095 }
1096
1097 compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
1098 if (!compressed_fb) {
1099 i915_warn_stolen(dev);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001100 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001101 return;
1102 }
1103
Jesse Barnes74dff282009-09-14 15:39:40 -07001104 cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
1105 if (!cfb_base) {
1106 DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
1107 drm_mm_put_block(compressed_fb);
Jesse Barnes80824002009-09-10 15:28:06 -07001108 }
1109
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001110 if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
Daniel Vetter19966752010-09-06 20:08:44 +02001111 compressed_llb = drm_mm_search_free(&dev_priv->mm.vram, 4096,
Jesse Barnes74dff282009-09-14 15:39:40 -07001112 4096, 0);
1113 if (!compressed_llb) {
1114 i915_warn_stolen(dev);
1115 return;
1116 }
1117
1118 compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
1119 if (!compressed_llb) {
1120 i915_warn_stolen(dev);
1121 return;
1122 }
1123
1124 ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
1125 if (!ll_base) {
1126 DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
1127 drm_mm_put_block(compressed_fb);
1128 drm_mm_put_block(compressed_llb);
1129 }
Jesse Barnes80824002009-09-10 15:28:06 -07001130 }
1131
1132 dev_priv->cfb_size = size;
1133
Adam Jacksonee5382a2010-04-23 11:17:39 -04001134 intel_disable_fbc(dev);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001135 dev_priv->compressed_fb = compressed_fb;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001136 if (IS_IRONLAKE_M(dev))
1137 I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
1138 else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001139 I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
1140 } else {
Jesse Barnes74dff282009-09-14 15:39:40 -07001141 I915_WRITE(FBC_CFB_BASE, cfb_base);
1142 I915_WRITE(FBC_LL_BASE, ll_base);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001143 dev_priv->compressed_llb = compressed_llb;
Jesse Barnes80824002009-09-10 15:28:06 -07001144 }
1145
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001146 DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
Jesse Barnes80824002009-09-10 15:28:06 -07001147 ll_base, size >> 20);
Jesse Barnes80824002009-09-10 15:28:06 -07001148}
1149
Jesse Barnes20bf3772010-04-21 11:39:22 -07001150static void i915_cleanup_compression(struct drm_device *dev)
1151{
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153
1154 drm_mm_put_block(dev_priv->compressed_fb);
Jesse Barnesaebf0da2010-07-22 08:12:20 -07001155 if (dev_priv->compressed_llb)
Jesse Barnes20bf3772010-04-21 11:39:22 -07001156 drm_mm_put_block(dev_priv->compressed_llb);
1157}
1158
Dave Airlie28d52042009-09-21 14:33:58 +10001159/* true = enable decode, false = disable decoder */
1160static unsigned int i915_vga_set_decode(void *cookie, bool state)
1161{
1162 struct drm_device *dev = cookie;
1163
1164 intel_modeset_vga_set_state(dev, state);
1165 if (state)
1166 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1167 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1168 else
1169 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1170}
1171
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001172static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1173{
1174 struct drm_device *dev = pci_get_drvdata(pdev);
1175 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1176 if (state == VGA_SWITCHEROO_ON) {
Dave Airliefbf81762010-06-01 09:09:06 +10001177 printk(KERN_INFO "i915: switched on\n");
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001178 /* i915 resume handler doesn't set to D0 */
1179 pci_set_power_state(dev->pdev, PCI_D0);
1180 i915_resume(dev);
1181 } else {
1182 printk(KERN_ERR "i915: switched off\n");
1183 i915_suspend(dev, pmm);
1184 }
1185}
1186
1187static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1188{
1189 struct drm_device *dev = pci_get_drvdata(pdev);
1190 bool can_switch;
1191
1192 spin_lock(&dev->count_lock);
1193 can_switch = (dev->open_count == 0);
1194 spin_unlock(&dev->count_lock);
1195 return can_switch;
1196}
1197
Daniel Vetter53984632010-09-22 23:44:24 +02001198static int i915_load_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08001199{
1200 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53984632010-09-22 23:44:24 +02001201 unsigned long prealloc_size, gtt_size, mappable_size;
Jesse Barnes79e53942008-11-07 14:24:08 -08001202 int ret = 0;
1203
Daniel Vetter53984632010-09-22 23:44:24 +02001204 prealloc_size = dev_priv->mm.gtt->gtt_stolen_entries << PAGE_SHIFT;
1205 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
1206 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1207 gtt_size -= PAGE_SIZE;
1208
Daniel Vetter19966752010-09-06 20:08:44 +02001209 /* Basic memrange allocator for stolen space (aka mm.vram) */
1210 drm_mm_init(&dev_priv->mm.vram, 0, prealloc_size);
Jesse Barnes79e53942008-11-07 14:24:08 -08001211
Eric Anholt13f4c432009-05-12 15:27:36 -07001212 /* Let GEM Manage from end of prealloc space to end of aperture.
1213 *
1214 * However, leave one page at the end still bound to the scratch page.
1215 * There are a number of places where the hardware apparently
1216 * prefetches past the end of the object, and we've seen multiple
1217 * hangs with the GPU head pointer stuck in a batchbuffer bound
1218 * at the last page of the aperture. One page should be enough to
1219 * keep any prefetching inside of the aperture.
1220 */
Daniel Vetter53984632010-09-22 23:44:24 +02001221 i915_gem_do_init(dev, prealloc_size, mappable_size, gtt_size);
Jesse Barnes79e53942008-11-07 14:24:08 -08001222
Ben Gamari11ed50e2009-09-14 17:48:45 -04001223 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001224 ret = i915_gem_init_ringbuffer(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001225 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001226 if (ret)
Dave Airlieb8da7de2009-06-02 16:50:35 +10001227 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08001228
Jesse Barnes80824002009-09-10 15:28:06 -07001229 /* Try to set up FBC with a reasonable compressed buffer size */
Shaohua Li9216d442009-10-10 15:20:55 +08001230 if (I915_HAS_FBC(dev) && i915_powersave) {
Jesse Barnes80824002009-09-10 15:28:06 -07001231 int cfb_size;
1232
1233 /* Try to get an 8M buffer... */
1234 if (prealloc_size > (9*1024*1024))
1235 cfb_size = 8*1024*1024;
1236 else /* fall back to 7/8 of the stolen space */
1237 cfb_size = prealloc_size * 7 / 8;
1238 i915_setup_compression(dev, cfb_size);
1239 }
1240
Jesse Barnes79e53942008-11-07 14:24:08 -08001241 /* Allow hardware batchbuffers unless told otherwise.
1242 */
1243 dev_priv->allow_batchbuffer = 1;
1244
Bryan Freed6d139a82010-10-14 09:14:51 +01001245 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001246 if (ret)
1247 DRM_INFO("failed to find VBIOS tables\n");
1248
Dave Airlie28d52042009-09-21 14:33:58 +10001249 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1250 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1251 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001252 goto cleanup_ringbuffer;
Dave Airlie28d52042009-09-21 14:33:58 +10001253
Jesse Barnes723bfd72010-10-07 16:01:13 -07001254 intel_register_dsm_handler();
1255
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001256 ret = vga_switcheroo_register_client(dev->pdev,
1257 i915_switcheroo_set_state,
1258 i915_switcheroo_can_switch);
1259 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001260 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001261
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001262 /* IIR "flip pending" bit means done if this bit is set */
1263 if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
1264 dev_priv->flip_pending_is_done = true;
1265
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001266 intel_modeset_init(dev);
1267
Jesse Barnes79e53942008-11-07 14:24:08 -08001268 ret = drm_irq_install(dev);
1269 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001270 goto cleanup_vga_switcheroo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001271
Jesse Barnes79e53942008-11-07 14:24:08 -08001272 /* Always safe in the mode setting case. */
1273 /* FIXME: do pre/post-mode set stuff in core KMS code */
1274 dev->vblank_disable_allowed = 1;
1275
Chris Wilson5a793952010-06-06 10:50:03 +01001276 ret = intel_fbdev_init(dev);
1277 if (ret)
1278 goto cleanup_irq;
1279
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001280 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001281
1282 /* We're off and running w/KMS */
1283 dev_priv->mm.suspended = 0;
1284
Jesse Barnes79e53942008-11-07 14:24:08 -08001285 return 0;
1286
Chris Wilson5a793952010-06-06 10:50:03 +01001287cleanup_irq:
1288 drm_irq_uninstall(dev);
1289cleanup_vga_switcheroo:
1290 vga_switcheroo_unregister_client(dev->pdev);
1291cleanup_vga_client:
1292 vga_client_register(dev->pdev, NULL, NULL, NULL);
1293cleanup_ringbuffer:
Eric Anholt21099532009-11-09 14:57:34 -08001294 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001295 i915_gem_cleanup_ringbuffer(dev);
Eric Anholt21099532009-11-09 14:57:34 -08001296 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001297out:
1298 return ret;
1299}
1300
Dave Airlie7c1c2872008-11-28 14:22:24 +10001301int i915_master_create(struct drm_device *dev, struct drm_master *master)
1302{
1303 struct drm_i915_master_private *master_priv;
1304
Eric Anholt9a298b22009-03-24 12:23:04 -07001305 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001306 if (!master_priv)
1307 return -ENOMEM;
1308
1309 master->driver_priv = master_priv;
1310 return 0;
1311}
1312
1313void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1314{
1315 struct drm_i915_master_private *master_priv = master->driver_priv;
1316
1317 if (!master_priv)
1318 return;
1319
Eric Anholt9a298b22009-03-24 12:23:04 -07001320 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001321
1322 master->driver_priv = NULL;
1323}
1324
Jesse Barnes7648fa92010-05-20 14:28:11 -07001325static void i915_pineview_get_mem_freq(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001326{
1327 drm_i915_private_t *dev_priv = dev->dev_private;
1328 u32 tmp;
1329
Shaohua Li7662c8b2009-06-26 11:23:55 +08001330 tmp = I915_READ(CLKCFG);
1331
1332 switch (tmp & CLKCFG_FSB_MASK) {
1333 case CLKCFG_FSB_533:
1334 dev_priv->fsb_freq = 533; /* 133*4 */
1335 break;
1336 case CLKCFG_FSB_800:
1337 dev_priv->fsb_freq = 800; /* 200*4 */
1338 break;
1339 case CLKCFG_FSB_667:
1340 dev_priv->fsb_freq = 667; /* 167*4 */
1341 break;
1342 case CLKCFG_FSB_400:
1343 dev_priv->fsb_freq = 400; /* 100*4 */
1344 break;
1345 }
1346
1347 switch (tmp & CLKCFG_MEM_MASK) {
1348 case CLKCFG_MEM_533:
1349 dev_priv->mem_freq = 533;
1350 break;
1351 case CLKCFG_MEM_667:
1352 dev_priv->mem_freq = 667;
1353 break;
1354 case CLKCFG_MEM_800:
1355 dev_priv->mem_freq = 800;
1356 break;
1357 }
Li Peng95534262010-05-18 18:58:44 +08001358
1359 /* detect pineview DDR3 setting */
1360 tmp = I915_READ(CSHRDDR3CTL);
1361 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001362}
1363
Jesse Barnes7648fa92010-05-20 14:28:11 -07001364static void i915_ironlake_get_mem_freq(struct drm_device *dev)
1365{
1366 drm_i915_private_t *dev_priv = dev->dev_private;
1367 u16 ddrpll, csipll;
1368
1369 ddrpll = I915_READ16(DDRMPLL1);
1370 csipll = I915_READ16(CSIPLL0);
1371
1372 switch (ddrpll & 0xff) {
1373 case 0xc:
1374 dev_priv->mem_freq = 800;
1375 break;
1376 case 0x10:
1377 dev_priv->mem_freq = 1066;
1378 break;
1379 case 0x14:
1380 dev_priv->mem_freq = 1333;
1381 break;
1382 case 0x18:
1383 dev_priv->mem_freq = 1600;
1384 break;
1385 default:
1386 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
1387 ddrpll & 0xff);
1388 dev_priv->mem_freq = 0;
1389 break;
1390 }
1391
1392 dev_priv->r_t = dev_priv->mem_freq;
1393
1394 switch (csipll & 0x3ff) {
1395 case 0x00c:
1396 dev_priv->fsb_freq = 3200;
1397 break;
1398 case 0x00e:
1399 dev_priv->fsb_freq = 3733;
1400 break;
1401 case 0x010:
1402 dev_priv->fsb_freq = 4266;
1403 break;
1404 case 0x012:
1405 dev_priv->fsb_freq = 4800;
1406 break;
1407 case 0x014:
1408 dev_priv->fsb_freq = 5333;
1409 break;
1410 case 0x016:
1411 dev_priv->fsb_freq = 5866;
1412 break;
1413 case 0x018:
1414 dev_priv->fsb_freq = 6400;
1415 break;
1416 default:
1417 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
1418 csipll & 0x3ff);
1419 dev_priv->fsb_freq = 0;
1420 break;
1421 }
1422
1423 if (dev_priv->fsb_freq == 3200) {
1424 dev_priv->c_m = 0;
1425 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
1426 dev_priv->c_m = 1;
1427 } else {
1428 dev_priv->c_m = 2;
1429 }
1430}
1431
1432struct v_table {
1433 u8 vid;
1434 unsigned long vd; /* in .1 mil */
1435 unsigned long vm; /* in .1 mil */
1436 u8 pvid;
1437};
1438
1439static struct v_table v_table[] = {
1440 { 0, 16125, 15000, 0x7f, },
1441 { 1, 16000, 14875, 0x7e, },
1442 { 2, 15875, 14750, 0x7d, },
1443 { 3, 15750, 14625, 0x7c, },
1444 { 4, 15625, 14500, 0x7b, },
1445 { 5, 15500, 14375, 0x7a, },
1446 { 6, 15375, 14250, 0x79, },
1447 { 7, 15250, 14125, 0x78, },
1448 { 8, 15125, 14000, 0x77, },
1449 { 9, 15000, 13875, 0x76, },
1450 { 10, 14875, 13750, 0x75, },
1451 { 11, 14750, 13625, 0x74, },
1452 { 12, 14625, 13500, 0x73, },
1453 { 13, 14500, 13375, 0x72, },
1454 { 14, 14375, 13250, 0x71, },
1455 { 15, 14250, 13125, 0x70, },
1456 { 16, 14125, 13000, 0x6f, },
1457 { 17, 14000, 12875, 0x6e, },
1458 { 18, 13875, 12750, 0x6d, },
1459 { 19, 13750, 12625, 0x6c, },
1460 { 20, 13625, 12500, 0x6b, },
1461 { 21, 13500, 12375, 0x6a, },
1462 { 22, 13375, 12250, 0x69, },
1463 { 23, 13250, 12125, 0x68, },
1464 { 24, 13125, 12000, 0x67, },
1465 { 25, 13000, 11875, 0x66, },
1466 { 26, 12875, 11750, 0x65, },
1467 { 27, 12750, 11625, 0x64, },
1468 { 28, 12625, 11500, 0x63, },
1469 { 29, 12500, 11375, 0x62, },
1470 { 30, 12375, 11250, 0x61, },
1471 { 31, 12250, 11125, 0x60, },
1472 { 32, 12125, 11000, 0x5f, },
1473 { 33, 12000, 10875, 0x5e, },
1474 { 34, 11875, 10750, 0x5d, },
1475 { 35, 11750, 10625, 0x5c, },
1476 { 36, 11625, 10500, 0x5b, },
1477 { 37, 11500, 10375, 0x5a, },
1478 { 38, 11375, 10250, 0x59, },
1479 { 39, 11250, 10125, 0x58, },
1480 { 40, 11125, 10000, 0x57, },
1481 { 41, 11000, 9875, 0x56, },
1482 { 42, 10875, 9750, 0x55, },
1483 { 43, 10750, 9625, 0x54, },
1484 { 44, 10625, 9500, 0x53, },
1485 { 45, 10500, 9375, 0x52, },
1486 { 46, 10375, 9250, 0x51, },
1487 { 47, 10250, 9125, 0x50, },
1488 { 48, 10125, 9000, 0x4f, },
1489 { 49, 10000, 8875, 0x4e, },
1490 { 50, 9875, 8750, 0x4d, },
1491 { 51, 9750, 8625, 0x4c, },
1492 { 52, 9625, 8500, 0x4b, },
1493 { 53, 9500, 8375, 0x4a, },
1494 { 54, 9375, 8250, 0x49, },
1495 { 55, 9250, 8125, 0x48, },
1496 { 56, 9125, 8000, 0x47, },
1497 { 57, 9000, 7875, 0x46, },
1498 { 58, 8875, 7750, 0x45, },
1499 { 59, 8750, 7625, 0x44, },
1500 { 60, 8625, 7500, 0x43, },
1501 { 61, 8500, 7375, 0x42, },
1502 { 62, 8375, 7250, 0x41, },
1503 { 63, 8250, 7125, 0x40, },
1504 { 64, 8125, 7000, 0x3f, },
1505 { 65, 8000, 6875, 0x3e, },
1506 { 66, 7875, 6750, 0x3d, },
1507 { 67, 7750, 6625, 0x3c, },
1508 { 68, 7625, 6500, 0x3b, },
1509 { 69, 7500, 6375, 0x3a, },
1510 { 70, 7375, 6250, 0x39, },
1511 { 71, 7250, 6125, 0x38, },
1512 { 72, 7125, 6000, 0x37, },
1513 { 73, 7000, 5875, 0x36, },
1514 { 74, 6875, 5750, 0x35, },
1515 { 75, 6750, 5625, 0x34, },
1516 { 76, 6625, 5500, 0x33, },
1517 { 77, 6500, 5375, 0x32, },
1518 { 78, 6375, 5250, 0x31, },
1519 { 79, 6250, 5125, 0x30, },
1520 { 80, 6125, 5000, 0x2f, },
1521 { 81, 6000, 4875, 0x2e, },
1522 { 82, 5875, 4750, 0x2d, },
1523 { 83, 5750, 4625, 0x2c, },
1524 { 84, 5625, 4500, 0x2b, },
1525 { 85, 5500, 4375, 0x2a, },
1526 { 86, 5375, 4250, 0x29, },
1527 { 87, 5250, 4125, 0x28, },
1528 { 88, 5125, 4000, 0x27, },
1529 { 89, 5000, 3875, 0x26, },
1530 { 90, 4875, 3750, 0x25, },
1531 { 91, 4750, 3625, 0x24, },
1532 { 92, 4625, 3500, 0x23, },
1533 { 93, 4500, 3375, 0x22, },
1534 { 94, 4375, 3250, 0x21, },
1535 { 95, 4250, 3125, 0x20, },
1536 { 96, 4125, 3000, 0x1f, },
1537 { 97, 4125, 3000, 0x1e, },
1538 { 98, 4125, 3000, 0x1d, },
1539 { 99, 4125, 3000, 0x1c, },
1540 { 100, 4125, 3000, 0x1b, },
1541 { 101, 4125, 3000, 0x1a, },
1542 { 102, 4125, 3000, 0x19, },
1543 { 103, 4125, 3000, 0x18, },
1544 { 104, 4125, 3000, 0x17, },
1545 { 105, 4125, 3000, 0x16, },
1546 { 106, 4125, 3000, 0x15, },
1547 { 107, 4125, 3000, 0x14, },
1548 { 108, 4125, 3000, 0x13, },
1549 { 109, 4125, 3000, 0x12, },
1550 { 110, 4125, 3000, 0x11, },
1551 { 111, 4125, 3000, 0x10, },
1552 { 112, 4125, 3000, 0x0f, },
1553 { 113, 4125, 3000, 0x0e, },
1554 { 114, 4125, 3000, 0x0d, },
1555 { 115, 4125, 3000, 0x0c, },
1556 { 116, 4125, 3000, 0x0b, },
1557 { 117, 4125, 3000, 0x0a, },
1558 { 118, 4125, 3000, 0x09, },
1559 { 119, 4125, 3000, 0x08, },
1560 { 120, 1125, 0, 0x07, },
1561 { 121, 1000, 0, 0x06, },
1562 { 122, 875, 0, 0x05, },
1563 { 123, 750, 0, 0x04, },
1564 { 124, 625, 0, 0x03, },
1565 { 125, 500, 0, 0x02, },
1566 { 126, 375, 0, 0x01, },
1567 { 127, 0, 0, 0x00, },
1568};
1569
1570struct cparams {
1571 int i;
1572 int t;
1573 int m;
1574 int c;
1575};
1576
1577static struct cparams cparams[] = {
1578 { 1, 1333, 301, 28664 },
1579 { 1, 1066, 294, 24460 },
1580 { 1, 800, 294, 25192 },
1581 { 0, 1333, 276, 27605 },
1582 { 0, 1066, 276, 27605 },
1583 { 0, 800, 231, 23784 },
1584};
1585
1586unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
1587{
1588 u64 total_count, diff, ret;
1589 u32 count1, count2, count3, m = 0, c = 0;
1590 unsigned long now = jiffies_to_msecs(jiffies), diff1;
1591 int i;
1592
1593 diff1 = now - dev_priv->last_time1;
1594
1595 count1 = I915_READ(DMIEC);
1596 count2 = I915_READ(DDREC);
1597 count3 = I915_READ(CSIEC);
1598
1599 total_count = count1 + count2 + count3;
1600
1601 /* FIXME: handle per-counter overflow */
1602 if (total_count < dev_priv->last_count1) {
1603 diff = ~0UL - dev_priv->last_count1;
1604 diff += total_count;
1605 } else {
1606 diff = total_count - dev_priv->last_count1;
1607 }
1608
1609 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
1610 if (cparams[i].i == dev_priv->c_m &&
1611 cparams[i].t == dev_priv->r_t) {
1612 m = cparams[i].m;
1613 c = cparams[i].c;
1614 break;
1615 }
1616 }
1617
Jesse Barnesd270ae32010-09-27 10:35:44 -07001618 diff = div_u64(diff, diff1);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001619 ret = ((m * diff) + c);
Jesse Barnesd270ae32010-09-27 10:35:44 -07001620 ret = div_u64(ret, 10);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001621
1622 dev_priv->last_count1 = total_count;
1623 dev_priv->last_time1 = now;
1624
1625 return ret;
1626}
1627
1628unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
1629{
1630 unsigned long m, x, b;
1631 u32 tsfs;
1632
1633 tsfs = I915_READ(TSFS);
1634
1635 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
1636 x = I915_READ8(TR1);
1637
1638 b = tsfs & TSFS_INTR_MASK;
1639
1640 return ((m * x) / 127) - b;
1641}
1642
1643static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
1644{
1645 unsigned long val = 0;
1646 int i;
1647
1648 for (i = 0; i < ARRAY_SIZE(v_table); i++) {
1649 if (v_table[i].pvid == pxvid) {
1650 if (IS_MOBILE(dev_priv->dev))
1651 val = v_table[i].vm;
1652 else
1653 val = v_table[i].vd;
1654 }
1655 }
1656
1657 return val;
1658}
1659
1660void i915_update_gfx_val(struct drm_i915_private *dev_priv)
1661{
1662 struct timespec now, diff1;
1663 u64 diff;
1664 unsigned long diffms;
1665 u32 count;
1666
1667 getrawmonotonic(&now);
1668 diff1 = timespec_sub(now, dev_priv->last_time2);
1669
1670 /* Don't divide by 0 */
1671 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
1672 if (!diffms)
1673 return;
1674
1675 count = I915_READ(GFXEC);
1676
1677 if (count < dev_priv->last_count2) {
1678 diff = ~0UL - dev_priv->last_count2;
1679 diff += count;
1680 } else {
1681 diff = count - dev_priv->last_count2;
1682 }
1683
1684 dev_priv->last_count2 = count;
1685 dev_priv->last_time2 = now;
1686
1687 /* More magic constants... */
1688 diff = diff * 1181;
Jesse Barnesd270ae32010-09-27 10:35:44 -07001689 diff = div_u64(diff, diffms * 10);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001690 dev_priv->gfx_power = diff;
1691}
1692
1693unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
1694{
1695 unsigned long t, corr, state1, corr2, state2;
1696 u32 pxvid, ext_v;
1697
1698 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
1699 pxvid = (pxvid >> 24) & 0x7f;
1700 ext_v = pvid_to_extvid(dev_priv, pxvid);
1701
1702 state1 = ext_v;
1703
1704 t = i915_mch_val(dev_priv);
1705
1706 /* Revel in the empirically derived constants */
1707
1708 /* Correction factor in 1/100000 units */
1709 if (t > 80)
1710 corr = ((t * 2349) + 135940);
1711 else if (t >= 50)
1712 corr = ((t * 964) + 29317);
1713 else /* < 50 */
1714 corr = ((t * 301) + 1004);
1715
1716 corr = corr * ((150142 * state1) / 10000 - 78642);
1717 corr /= 100000;
1718 corr2 = (corr * dev_priv->corr);
1719
1720 state2 = (corr2 * state1) / 10000;
1721 state2 /= 100; /* convert to mW */
1722
1723 i915_update_gfx_val(dev_priv);
1724
1725 return dev_priv->gfx_power + state2;
1726}
1727
1728/* Global for IPS driver to get at the current i915 device */
1729static struct drm_i915_private *i915_mch_dev;
1730/*
1731 * Lock protecting IPS related data structures
1732 * - i915_mch_dev
1733 * - dev_priv->max_delay
1734 * - dev_priv->min_delay
1735 * - dev_priv->fmax
1736 * - dev_priv->gpu_busy
1737 */
Chris Wilson995b67622010-08-20 13:23:26 +01001738static DEFINE_SPINLOCK(mchdev_lock);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001739
1740/**
1741 * i915_read_mch_val - return value for IPS use
1742 *
1743 * Calculate and return a value for the IPS driver to use when deciding whether
1744 * we have thermal and power headroom to increase CPU or GPU power budget.
1745 */
1746unsigned long i915_read_mch_val(void)
1747{
1748 struct drm_i915_private *dev_priv;
1749 unsigned long chipset_val, graphics_val, ret = 0;
1750
1751 spin_lock(&mchdev_lock);
1752 if (!i915_mch_dev)
1753 goto out_unlock;
1754 dev_priv = i915_mch_dev;
1755
1756 chipset_val = i915_chipset_val(dev_priv);
1757 graphics_val = i915_gfx_val(dev_priv);
1758
1759 ret = chipset_val + graphics_val;
1760
1761out_unlock:
1762 spin_unlock(&mchdev_lock);
1763
1764 return ret;
1765}
1766EXPORT_SYMBOL_GPL(i915_read_mch_val);
1767
1768/**
1769 * i915_gpu_raise - raise GPU frequency limit
1770 *
1771 * Raise the limit; IPS indicates we have thermal headroom.
1772 */
1773bool i915_gpu_raise(void)
1774{
1775 struct drm_i915_private *dev_priv;
1776 bool ret = true;
1777
1778 spin_lock(&mchdev_lock);
1779 if (!i915_mch_dev) {
1780 ret = false;
1781 goto out_unlock;
1782 }
1783 dev_priv = i915_mch_dev;
1784
1785 if (dev_priv->max_delay > dev_priv->fmax)
1786 dev_priv->max_delay--;
1787
1788out_unlock:
1789 spin_unlock(&mchdev_lock);
1790
1791 return ret;
1792}
1793EXPORT_SYMBOL_GPL(i915_gpu_raise);
1794
1795/**
1796 * i915_gpu_lower - lower GPU frequency limit
1797 *
1798 * IPS indicates we're close to a thermal limit, so throttle back the GPU
1799 * frequency maximum.
1800 */
1801bool i915_gpu_lower(void)
1802{
1803 struct drm_i915_private *dev_priv;
1804 bool ret = true;
1805
1806 spin_lock(&mchdev_lock);
1807 if (!i915_mch_dev) {
1808 ret = false;
1809 goto out_unlock;
1810 }
1811 dev_priv = i915_mch_dev;
1812
1813 if (dev_priv->max_delay < dev_priv->min_delay)
1814 dev_priv->max_delay++;
1815
1816out_unlock:
1817 spin_unlock(&mchdev_lock);
1818
1819 return ret;
1820}
1821EXPORT_SYMBOL_GPL(i915_gpu_lower);
1822
1823/**
1824 * i915_gpu_busy - indicate GPU business to IPS
1825 *
1826 * Tell the IPS driver whether or not the GPU is busy.
1827 */
1828bool i915_gpu_busy(void)
1829{
1830 struct drm_i915_private *dev_priv;
1831 bool ret = false;
1832
1833 spin_lock(&mchdev_lock);
1834 if (!i915_mch_dev)
1835 goto out_unlock;
1836 dev_priv = i915_mch_dev;
1837
1838 ret = dev_priv->busy;
1839
1840out_unlock:
1841 spin_unlock(&mchdev_lock);
1842
1843 return ret;
1844}
1845EXPORT_SYMBOL_GPL(i915_gpu_busy);
1846
1847/**
1848 * i915_gpu_turbo_disable - disable graphics turbo
1849 *
1850 * Disable graphics turbo by resetting the max frequency and setting the
1851 * current frequency to the default.
1852 */
1853bool i915_gpu_turbo_disable(void)
1854{
1855 struct drm_i915_private *dev_priv;
1856 bool ret = true;
1857
1858 spin_lock(&mchdev_lock);
1859 if (!i915_mch_dev) {
1860 ret = false;
1861 goto out_unlock;
1862 }
1863 dev_priv = i915_mch_dev;
1864
1865 dev_priv->max_delay = dev_priv->fstart;
1866
1867 if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
1868 ret = false;
1869
1870out_unlock:
1871 spin_unlock(&mchdev_lock);
1872
1873 return ret;
1874}
1875EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
1876
Jesse Barnes79e53942008-11-07 14:24:08 -08001877/**
1878 * i915_driver_load - setup chip and create an initial config
1879 * @dev: DRM device
1880 * @flags: startup flags
1881 *
1882 * The driver load routine has to do several things:
1883 * - drive output discovery via intel_modeset_init()
1884 * - initialize the memory manager
1885 * - allocate initial config memory
1886 * - setup the DRM framebuffer with the allocated memory
1887 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001888int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +11001889{
Luca Tettamantiea059a12010-04-08 21:41:59 +02001890 struct drm_i915_private *dev_priv;
Benjamin Herrenschmidtd883f7f2009-02-02 16:55:45 +11001891 resource_size_t base, size;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001892 int ret = 0, mmio_bar;
Daniel Vetterac622a92010-09-08 21:26:07 +02001893 uint32_t agp_size, prealloc_size;
Dave Airlie22eae942005-11-10 22:16:34 +11001894 /* i915 has 4 more counters */
1895 dev->counters += 4;
1896 dev->types[6] = _DRM_STAT_IRQ;
1897 dev->types[7] = _DRM_STAT_PRIMARY;
1898 dev->types[8] = _DRM_STAT_SECONDARY;
1899 dev->types[9] = _DRM_STAT_DMA;
1900
Eric Anholt9a298b22009-03-24 12:23:04 -07001901 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001902 if (dev_priv == NULL)
1903 return -ENOMEM;
1904
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001905 dev->dev_private = (void *)dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001906 dev_priv->dev = dev;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001907 dev_priv->info = (struct intel_device_info *) flags;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001908
1909 /* Add register map (needed for suspend/resume) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001910 mmio_bar = IS_GEN2(dev) ? 1 : 0;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001911 base = pci_resource_start(dev->pdev, mmio_bar);
1912 size = pci_resource_len(dev->pdev, mmio_bar);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001913
Dave Airlieec2a4c32009-08-04 11:43:41 +10001914 if (i915_get_bridge_dev(dev)) {
1915 ret = -EIO;
1916 goto free_priv;
1917 }
1918
Daniel Vetter9f82d232010-08-30 21:25:23 +02001919 /* overlay on gen2 is broken and can't address above 1G */
1920 if (IS_GEN2(dev))
1921 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1922
Eric Anholt3043c602008-10-02 12:24:47 -07001923 dev_priv->regs = ioremap(base, size);
Jesse Barnes79e53942008-11-07 14:24:08 -08001924 if (!dev_priv->regs) {
1925 DRM_ERROR("failed to map registers\n");
1926 ret = -EIO;
Dave Airlieec2a4c32009-08-04 11:43:41 +10001927 goto put_bridge;
Jesse Barnes79e53942008-11-07 14:24:08 -08001928 }
Eric Anholted4cb412008-07-29 12:10:39 -07001929
Eric Anholtab657db12009-01-23 12:57:47 -08001930 dev_priv->mm.gtt_mapping =
1931 io_mapping_create_wc(dev->agp->base,
1932 dev->agp->agp_info.aper_size * 1024*1024);
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001933 if (dev_priv->mm.gtt_mapping == NULL) {
1934 ret = -EIO;
1935 goto out_rmmap;
1936 }
1937
Eric Anholtab657db12009-01-23 12:57:47 -08001938 /* Set up a WC MTRR for non-PAT systems. This is more common than
1939 * one would think, because the kernel disables PAT on first
1940 * generation Core chips because WC PAT gets overridden by a UC
1941 * MTRR if present. Even if a UC MTRR isn't present.
1942 */
1943 dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
1944 dev->agp->agp_info.aper_size *
1945 1024 * 1024,
1946 MTRR_TYPE_WRCOMB, 1);
1947 if (dev_priv->mm.gtt_mtrr < 0) {
Eric Anholt040aefa2009-03-10 12:31:12 -07001948 DRM_INFO("MTRR allocation failed. Graphics "
Eric Anholtab657db12009-01-23 12:57:47 -08001949 "performance may suffer.\n");
1950 }
1951
Daniel Vetter19966752010-09-06 20:08:44 +02001952 dev_priv->mm.gtt = intel_gtt_get();
1953 if (!dev_priv->mm.gtt) {
1954 DRM_ERROR("Failed to initialize GTT\n");
1955 ret = -ENODEV;
Eric Anholt2a34f5e62009-07-02 09:30:50 -07001956 goto out_iomapfree;
Jesse Barnesd1d6ca72010-07-08 09:22:46 -07001957 }
1958
Daniel Vetter19966752010-09-06 20:08:44 +02001959 prealloc_size = dev_priv->mm.gtt->gtt_stolen_entries << PAGE_SHIFT;
1960 agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1961
Chris Wilsone642abb2010-09-09 12:46:34 +01001962 /* The i915 workqueue is primarily used for batched retirement of
1963 * requests (and thus managing bo) once the task has been completed
1964 * by the GPU. i915_gem_retire_requests() is called directly when we
1965 * need high-priority retirement, such as waiting for an explicit
1966 * bo.
1967 *
1968 * It is also used for periodic low-priority events, such as
1969 * idle-timers and hangcheck.
1970 *
1971 * All tasks on the workqueue are expected to acquire the dev mutex
1972 * so there is no point in running more than one instance of the
1973 * workqueue at any time: max_active = 1 and NON_REENTRANT.
1974 */
1975 dev_priv->wq = alloc_workqueue("i915",
1976 WQ_UNBOUND | WQ_NON_REENTRANT,
1977 1);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001978 if (dev_priv->wq == NULL) {
1979 DRM_ERROR("Failed to create our workqueue.\n");
1980 ret = -ENOMEM;
1981 goto out_iomapfree;
1982 }
1983
Dave Airlieac5c4e72008-12-19 15:38:34 +10001984 /* enable GEM by default */
1985 dev_priv->has_gem = 1;
Dave Airlieac5c4e72008-12-19 15:38:34 +10001986
Eric Anholt2a34f5e62009-07-02 09:30:50 -07001987 if (prealloc_size > agp_size * 3 / 4) {
1988 DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
1989 "memory stolen.\n",
1990 prealloc_size / 1024, agp_size / 1024);
1991 DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
1992 "updating the BIOS to fix).\n");
1993 dev_priv->has_gem = 0;
1994 }
1995
Chris Wilson79a78dd2010-05-17 09:23:54 +01001996 if (dev_priv->has_gem == 0 &&
1997 drm_core_check_feature(dev, DRIVER_MODESET)) {
1998 DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
1999 ret = -ENODEV;
2000 goto out_iomapfree;
2001 }
2002
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002003 dev->driver->get_vblank_counter = i915_get_vblank_counter;
Jesse Barnes42c27982009-05-05 13:13:16 -07002004 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01002005 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
Jesse Barnes42c27982009-05-05 13:13:16 -07002006 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002007 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Jesse Barnes42c27982009-05-05 13:13:16 -07002008 }
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002009
Zhenyu Wangc48044112009-12-17 14:48:43 +08002010 /* Try to make sure MCHBAR is enabled before poking at it */
2011 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -07002012 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002013 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08002014
Bryan Freed6d139a82010-10-14 09:14:51 +01002015 /* Make sure the bios did its job and set up vital registers */
2016 intel_setup_bios(dev);
2017
Eric Anholt673a3942008-07-30 12:06:12 -07002018 i915_gem_load(dev);
2019
Keith Packard398c9cb2008-07-30 13:03:43 -07002020 /* Init HWS */
2021 if (!I915_NEED_GFX_HWS(dev)) {
2022 ret = i915_init_phys_hws(dev);
2023 if (ret != 0)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002024 goto out_workqueue_free;
Keith Packard398c9cb2008-07-30 13:03:43 -07002025 }
Eric Anholted4cb412008-07-29 12:10:39 -07002026
Jesse Barnes7648fa92010-05-20 14:28:11 -07002027 if (IS_PINEVIEW(dev))
2028 i915_pineview_get_mem_freq(dev);
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01002029 else if (IS_GEN5(dev))
Jesse Barnes7648fa92010-05-20 14:28:11 -07002030 i915_ironlake_get_mem_freq(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002031
Eric Anholted4cb412008-07-29 12:10:39 -07002032 /* On the 945G/GM, the chipset reports the MSI capability on the
2033 * integrated graphics even though the support isn't actually there
2034 * according to the published specs. It doesn't appear to function
2035 * correctly in testing on 945G.
2036 * This may be a side effect of MSI having been made available for PEG
2037 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07002038 *
2039 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08002040 * be lost or delayed, but we use them anyways to avoid
2041 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07002042 */
Keith Packardb60678a2008-12-08 11:12:28 -08002043 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08002044 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07002045
2046 spin_lock_init(&dev_priv->user_irq_lock);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002047 spin_lock_init(&dev_priv->error_lock);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002048 dev_priv->trace_irq_seqno = 0;
Eric Anholted4cb412008-07-29 12:10:39 -07002049
Keith Packard52440212008-11-18 09:30:25 -08002050 ret = drm_vblank_init(dev, I915_NUM_PIPE);
2051
2052 if (ret) {
2053 (void) i915_driver_unload(dev);
2054 return ret;
2055 }
2056
Ben Gamari11ed50e2009-09-14 17:48:45 -04002057 /* Start out suspended */
2058 dev_priv->mm.suspended = 1;
2059
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002060 intel_detect_pch(dev);
2061
Jesse Barnes79e53942008-11-07 14:24:08 -08002062 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +02002063 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002064 if (ret < 0) {
2065 DRM_ERROR("failed to init modeset\n");
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002066 goto out_workqueue_free;
Jesse Barnes79e53942008-11-07 14:24:08 -08002067 }
2068 }
2069
Matthew Garrett74a365b2009-03-19 21:35:39 +00002070 /* Must be done after probing outputs */
Chris Wilson44834a62010-08-19 16:09:23 +01002071 intel_opregion_init(dev);
2072 acpi_video_register();
Matthew Garrett74a365b2009-03-19 21:35:39 +00002073
Ben Gamarif65d9422009-09-14 17:48:44 -04002074 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2075 (unsigned long) dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002076
2077 spin_lock(&mchdev_lock);
2078 i915_mch_dev = dev_priv;
2079 dev_priv->mchdev_lock = &mchdev_lock;
2080 spin_unlock(&mchdev_lock);
2081
Jesse Barnes79e53942008-11-07 14:24:08 -08002082 return 0;
2083
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002084out_workqueue_free:
2085 destroy_workqueue(dev_priv->wq);
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08002086out_iomapfree:
2087 io_mapping_free(dev_priv->mm.gtt_mapping);
Jesse Barnes79e53942008-11-07 14:24:08 -08002088out_rmmap:
2089 iounmap(dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10002090put_bridge:
2091 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002092free_priv:
Eric Anholt9a298b22009-03-24 12:23:04 -07002093 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002094 return ret;
2095}
2096
2097int i915_driver_unload(struct drm_device *dev)
2098{
2099 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02002100 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002101
Jesse Barnes7648fa92010-05-20 14:28:11 -07002102 spin_lock(&mchdev_lock);
2103 i915_mch_dev = NULL;
2104 spin_unlock(&mchdev_lock);
2105
Daniel Vetterc911fc12010-08-20 21:23:20 +02002106 mutex_lock(&dev->struct_mutex);
2107 ret = i915_gpu_idle(dev);
2108 if (ret)
2109 DRM_ERROR("failed to idle hardware: %d\n", ret);
2110 mutex_unlock(&dev->struct_mutex);
2111
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002112 /* Cancel the retire work handler, which should be idle now. */
2113 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
2114
Eric Anholtab657db12009-01-23 12:57:47 -08002115 io_mapping_free(dev_priv->mm.gtt_mapping);
2116 if (dev_priv->mm.gtt_mtrr >= 0) {
2117 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
2118 dev->agp->agp_info.aper_size * 1024 * 1024);
2119 dev_priv->mm.gtt_mtrr = -1;
2120 }
2121
Chris Wilson44834a62010-08-19 16:09:23 +01002122 acpi_video_unregister();
2123
Jesse Barnes79e53942008-11-07 14:24:08 -08002124 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson7b4f3992010-10-04 15:33:04 +01002125 intel_fbdev_fini(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07002126 intel_modeset_cleanup(dev);
2127
Zhao Yakui6363ee62009-11-24 09:48:44 +08002128 /*
2129 * free the memory space allocated for the child device
2130 * config parsed from VBT
2131 */
2132 if (dev_priv->child_dev && dev_priv->child_dev_num) {
2133 kfree(dev_priv->child_dev);
2134 dev_priv->child_dev = NULL;
2135 dev_priv->child_dev_num = 0;
2136 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +02002137
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002138 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +10002139 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08002140 }
2141
Daniel Vettera8b48992010-08-20 21:25:11 +02002142 /* Free error state after interrupts are fully disabled. */
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002143 del_timer_sync(&dev_priv->hangcheck_timer);
2144 cancel_work_sync(&dev_priv->error_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02002145 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002146
Eric Anholted4cb412008-07-29 12:10:39 -07002147 if (dev->pdev->msi_enabled)
2148 pci_disable_msi(dev->pdev);
2149
Chris Wilson44834a62010-08-19 16:09:23 +01002150 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002151
Jesse Barnes79e53942008-11-07 14:24:08 -08002152 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +02002153 /* Flush any outstanding unpin_work. */
2154 flush_workqueue(dev_priv->wq);
2155
Dave Airlie71acb5e2008-12-30 20:31:46 +10002156 i915_gem_free_all_phys_object(dev);
2157
Jesse Barnes79e53942008-11-07 14:24:08 -08002158 mutex_lock(&dev->struct_mutex);
2159 i915_gem_cleanup_ringbuffer(dev);
2160 mutex_unlock(&dev->struct_mutex);
Jesse Barnes20bf3772010-04-21 11:39:22 -07002161 if (I915_HAS_FBC(dev) && i915_powersave)
2162 i915_cleanup_compression(dev);
Daniel Vetter19966752010-09-06 20:08:44 +02002163 drm_mm_takedown(&dev_priv->mm.vram);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002164
2165 intel_cleanup_overlay(dev);
Keith Packardc2873e92010-10-07 09:20:12 +01002166
2167 if (!I915_NEED_GFX_HWS(dev))
2168 i915_free_hws(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002169 }
2170
Daniel Vetter701394c2010-10-10 18:54:08 +01002171 if (dev_priv->regs != NULL)
2172 iounmap(dev_priv->regs);
2173
Chris Wilsonf899fc62010-07-20 15:44:45 -07002174 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08002175 intel_teardown_mchbar(dev);
2176
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002177 destroy_workqueue(dev_priv->wq);
2178
Dave Airlieec2a4c32009-08-04 11:43:41 +10002179 pci_dev_put(dev_priv->bridge_dev);
Eric Anholt9a298b22009-03-24 12:23:04 -07002180 kfree(dev->dev_private);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002181
Dave Airlie22eae942005-11-10 22:16:34 +11002182 return 0;
2183}
2184
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002185int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07002186{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002187 struct drm_i915_file_private *file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002188
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002189 DRM_DEBUG_DRIVER("\n");
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002190 file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
2191 if (!file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002192 return -ENOMEM;
2193
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002194 file->driver_priv = file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilson1c255952010-09-26 11:03:27 +01002196 spin_lock_init(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002197 INIT_LIST_HEAD(&file_priv->mm.request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002198
2199 return 0;
2200}
2201
Jesse Barnes79e53942008-11-07 14:24:08 -08002202/**
2203 * i915_driver_lastclose - clean up after all DRM clients have exited
2204 * @dev: DRM device
2205 *
2206 * Take care of cleaning up after all DRM clients have exited. In the
2207 * mode setting case, we want to restore the kernel's initial mode (just
2208 * in case the last client left us in a bad state).
2209 *
2210 * Additionally, in the non-mode setting case, we'll tear down the AGP
2211 * and DMA structures, since the kernel won't be using them, and clea
2212 * up any GEM state.
2213 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002214void i915_driver_lastclose(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002216 drm_i915_private_t *dev_priv = dev->dev_private;
2217
Jesse Barnes79e53942008-11-07 14:24:08 -08002218 if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
Dave Airlie785b93e2009-08-28 15:46:53 +10002219 drm_fb_helper_restore();
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002220 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10002221 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08002222 }
Dave Airlie144a75f2008-03-30 07:53:58 +10002223
Eric Anholt673a3942008-07-30 12:06:12 -07002224 i915_gem_lastclose(dev);
2225
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002226 if (dev_priv->agp_heap)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002227 i915_mem_takedown(&(dev_priv->agp_heap));
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002228
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002229 i915_dma_cleanup(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230}
2231
Eric Anholt6c340ea2007-08-25 20:23:09 +10002232void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002234 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00002235 i915_gem_release(dev, file_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08002236 if (!drm_core_check_feature(dev, DRIVER_MODESET))
2237 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238}
2239
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002240void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07002241{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002242 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002243
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002244 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002245}
2246
Eric Anholtc153f452007-09-03 12:06:45 +10002247struct drm_ioctl_desc i915_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +10002248 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2249 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
2250 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
2251 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
2252 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
2253 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
2254 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
2255 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2256 DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
2257 DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
2258 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2259 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
2260 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2261 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2262 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
2263 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
2264 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2265 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2266 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
2267 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
2268 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2269 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2270 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
2271 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
2272 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2273 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2274 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
2275 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
2276 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
2277 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
2278 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
2279 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
2280 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
2281 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
2282 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
2283 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
2284 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
2285 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
2286 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2287 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Dave Airliec94f7022005-07-07 21:03:38 +10002288};
2289
2290int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10002291
2292/**
2293 * Determine if the device really is AGP or not.
2294 *
2295 * All Intel graphics chipsets are treated as AGP, even if they are really
2296 * PCI-e.
2297 *
2298 * \param dev The device to be tested.
2299 *
2300 * \returns
2301 * A value of 1 is always retured to indictate every i9x5 is AGP.
2302 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002303int i915_driver_device_is_agp(struct drm_device * dev)
Dave Airliecda17382005-07-10 17:31:26 +10002304{
2305 return 1;
2306}