blob: d8b2cb8f5dce8c685ca4af3380f029da3a783c42 [file] [log] [blame]
Hans Verkuil54450f52012-07-18 05:45:16 -03001/*
2 * adv7604 - Analog Devices ADV7604 video decoder driver
3 *
4 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
5 *
6 * This program is free software; you may redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
11 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
12 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
13 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
14 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
15 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
16 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
17 * SOFTWARE.
18 *
19 */
20
21#ifndef _ADV7604_
22#define _ADV7604_
23
Lars-Peter Clausene5e749d2013-11-21 11:23:45 -030024#include <linux/types.h>
25
Hans Verkuil54450f52012-07-18 05:45:16 -030026/* Analog input muxing modes (AFE register 0x02, [2:0]) */
27enum adv7604_ain_sel {
28 ADV7604_AIN1_2_3_NC_SYNC_1_2 = 0,
29 ADV7604_AIN4_5_6_NC_SYNC_2_1 = 1,
30 ADV7604_AIN7_8_9_NC_SYNC_3_1 = 2,
31 ADV7604_AIN10_11_12_NC_SYNC_4_1 = 3,
32 ADV7604_AIN9_4_5_6_SYNC_2_1 = 4,
33};
34
Laurent Pinchart539b33b2014-01-26 18:42:37 -030035/*
36 * Bus rotation and reordering. This is used to specify component reordering on
37 * the board and describes the components order on the bus when the ADV7604
38 * outputs RGB.
39 */
40enum adv7604_bus_order {
41 ADV7604_BUS_ORDER_RGB, /* No operation */
42 ADV7604_BUS_ORDER_GRB, /* Swap 1-2 */
43 ADV7604_BUS_ORDER_RBG, /* Swap 2-3 */
44 ADV7604_BUS_ORDER_BGR, /* Swap 1-3 */
45 ADV7604_BUS_ORDER_BRG, /* Rotate right */
46 ADV7604_BUS_ORDER_GBR, /* Rotate left */
Hans Verkuil54450f52012-07-18 05:45:16 -030047};
48
Hans Verkuil54450f52012-07-18 05:45:16 -030049/* Input Color Space (IO register 0x02, [7:4]) */
50enum adv7604_inp_color_space {
51 ADV7604_INP_COLOR_SPACE_LIM_RGB = 0,
52 ADV7604_INP_COLOR_SPACE_FULL_RGB = 1,
53 ADV7604_INP_COLOR_SPACE_LIM_YCbCr_601 = 2,
54 ADV7604_INP_COLOR_SPACE_LIM_YCbCr_709 = 3,
55 ADV7604_INP_COLOR_SPACE_XVYCC_601 = 4,
56 ADV7604_INP_COLOR_SPACE_XVYCC_709 = 5,
57 ADV7604_INP_COLOR_SPACE_FULL_YCbCr_601 = 6,
58 ADV7604_INP_COLOR_SPACE_FULL_YCbCr_709 = 7,
59 ADV7604_INP_COLOR_SPACE_AUTO = 0xf,
60};
61
Laurent Pinchart539b33b2014-01-26 18:42:37 -030062/* Select output format (IO register 0x03, [4:2]) */
63enum adv7604_op_format_mode_sel {
64 ADV7604_OP_FORMAT_MODE0 = 0x00,
65 ADV7604_OP_FORMAT_MODE1 = 0x04,
66 ADV7604_OP_FORMAT_MODE2 = 0x08,
Hans Verkuil54450f52012-07-18 05:45:16 -030067};
68
Mikhail Khelikf31b62e2013-12-20 05:12:00 -030069enum adv7604_drive_strength {
70 ADV7604_DR_STR_MEDIUM_LOW = 1,
71 ADV7604_DR_STR_MEDIUM_HIGH = 2,
72 ADV7604_DR_STR_HIGH = 3,
73};
74
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030075enum adv7604_int1_config {
76 ADV7604_INT1_CONFIG_OPEN_DRAIN,
77 ADV7604_INT1_CONFIG_ACTIVE_LOW,
78 ADV7604_INT1_CONFIG_ACTIVE_HIGH,
79 ADV7604_INT1_CONFIG_DISABLED,
80};
81
Hans Verkuil54450f52012-07-18 05:45:16 -030082/* Platform dependent definition */
83struct adv7604_platform_data {
Hans Verkuil54450f52012-07-18 05:45:16 -030084 /* DIS_PWRDNB: 1 if the PWRDNB pin is unused and unconnected */
85 unsigned disable_pwrdnb:1;
86
87 /* DIS_CABLE_DET_RST: 1 if the 5V pins are unused and unconnected */
88 unsigned disable_cable_det_rst:1;
89
90 /* Analog input muxing mode */
91 enum adv7604_ain_sel ain_sel;
92
93 /* Bus rotation and reordering */
Laurent Pinchart539b33b2014-01-26 18:42:37 -030094 enum adv7604_bus_order bus_order;
Hans Verkuil54450f52012-07-18 05:45:16 -030095
Laurent Pinchart539b33b2014-01-26 18:42:37 -030096 /* Select output format mode */
97 enum adv7604_op_format_mode_sel op_format_mode_sel;
Hans Verkuil54450f52012-07-18 05:45:16 -030098
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030099 /* Configuration of the INT1 pin */
100 enum adv7604_int1_config int1_config;
101
Hans Verkuil54450f52012-07-18 05:45:16 -0300102 /* IO register 0x02 */
103 unsigned alt_gamma:1;
104 unsigned op_656_range:1;
Hans Verkuil54450f52012-07-18 05:45:16 -0300105 unsigned alt_data_sat:1;
106
107 /* IO register 0x05 */
108 unsigned blank_data:1;
109 unsigned insert_av_codes:1;
110 unsigned replicate_av_codes:1;
Hans Verkuil54450f52012-07-18 05:45:16 -0300111
Martin Bugge98908692013-12-20 05:14:57 -0300112 /* IO register 0x06 */
113 unsigned inv_vs_pol:1;
114 unsigned inv_hs_pol:1;
115
Mikhail Khelikf31b62e2013-12-20 05:12:00 -0300116 /* IO register 0x14 */
117 enum adv7604_drive_strength dr_str_data;
118 enum adv7604_drive_strength dr_str_clk;
119 enum adv7604_drive_strength dr_str_sync;
120
Hans Verkuil54450f52012-07-18 05:45:16 -0300121 /* IO register 0x30 */
122 unsigned output_bus_lsb_to_msb:1;
123
124 /* Free run */
125 unsigned hdmi_free_run_mode;
126
127 /* i2c addresses: 0 == use default */
128 u8 i2c_avlink;
129 u8 i2c_cec;
130 u8 i2c_infoframe;
131 u8 i2c_esdp;
132 u8 i2c_dpp;
133 u8 i2c_afe;
134 u8 i2c_repeater;
135 u8 i2c_edid;
136 u8 i2c_hdmi;
137 u8 i2c_test;
138 u8 i2c_cp;
139 u8 i2c_vdp;
140};
141
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300142enum adv7604_pad {
143 ADV7604_PAD_HDMI_PORT_A = 0,
144 ADV7604_PAD_HDMI_PORT_B = 1,
145 ADV7604_PAD_HDMI_PORT_C = 2,
146 ADV7604_PAD_HDMI_PORT_D = 3,
147 ADV7604_PAD_VGA_RGB = 4,
148 ADV7604_PAD_VGA_COMP = 5,
149 /* The source pad is either 1 (ADV7611) or 6 (ADV7604) */
150 ADV7604_PAD_SOURCE = 6,
151 ADV7611_PAD_SOURCE = 1,
152 ADV7604_PAD_MAX = 7,
Hans Verkuil6b0d5d32012-10-16 06:40:45 -0300153};
154
Hans Verkuil54450f52012-07-18 05:45:16 -0300155#define V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE (V4L2_CID_DV_CLASS_BASE + 0x1000)
156#define V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL (V4L2_CID_DV_CLASS_BASE + 0x1001)
157#define V4L2_CID_ADV_RX_FREE_RUN_COLOR (V4L2_CID_DV_CLASS_BASE + 0x1002)
158
159/* notify events */
160#define ADV7604_HOTPLUG 1
161#define ADV7604_FMT_CHANGE 2
162
163#endif