blob: 66c6e383c7f783e50cb1d73377fefa1c807ae3f6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
Ma Lingd4906092009-03-18 20:13:27 +0800547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
588 continue;
589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200895void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
Daniel Vetter55607e82013-06-16 21:42:39 +0200910struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200911intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800912{
Daniel Vettere2b78262013-06-07 23:10:03 +0200913 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
914
Daniel Vettera43f6e02013-06-07 23:10:32 +0200915 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200916 return NULL;
917
Daniel Vettera43f6e02013-06-07 23:10:32 +0200918 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200919}
920
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200922void assert_shared_dpll(struct drm_i915_private *dev_priv,
923 struct intel_shared_dpll *pll,
924 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800925{
Jesse Barnes040484a2011-01-03 12:14:26 -0800926 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200927 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800928
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300929 if (HAS_PCH_LPT(dev_priv->dev)) {
930 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
931 return;
932 }
933
Chris Wilson92b27b02012-05-20 18:10:50 +0100934 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200935 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100937
Daniel Vetter53589012013-06-05 13:34:16 +0200938 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100939 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200940 "%s assertion failure (expected %s, current %s)\n",
941 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800942}
Jesse Barnes040484a2011-01-03 12:14:26 -0800943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
951 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800952
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200953 if (HAS_DDI(dev_priv->dev)) {
954 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200955 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300956 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200957 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300958 } else {
959 reg = FDI_TX_CTL(pipe);
960 val = I915_READ(reg);
961 cur_state = !!(val & FDI_TX_ENABLE);
962 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800963 WARN(cur_state != state,
964 "FDI TX state assertion failure (expected %s, current %s)\n",
965 state_string(state), state_string(cur_state));
966}
967#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
968#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
969
970static void assert_fdi_rx(struct drm_i915_private *dev_priv,
971 enum pipe pipe, bool state)
972{
973 int reg;
974 u32 val;
975 bool cur_state;
976
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200977 reg = FDI_RX_CTL(pipe);
978 val = I915_READ(reg);
979 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800980 WARN(cur_state != state,
981 "FDI RX state assertion failure (expected %s, current %s)\n",
982 state_string(state), state_string(cur_state));
983}
984#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
985#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
986
987static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
988 enum pipe pipe)
989{
990 int reg;
991 u32 val;
992
993 /* ILK FDI PLL is always enabled */
994 if (dev_priv->info->gen == 5)
995 return;
996
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200998 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300999 return;
1000
Jesse Barnes040484a2011-01-03 12:14:26 -08001001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1004}
1005
Daniel Vetter55607e82013-06-16 21:42:39 +02001006void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1007 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001008{
1009 int reg;
1010 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001011 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001012
1013 reg = FDI_RX_CTL(pipe);
1014 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001015 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1016 WARN(cur_state != state,
1017 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1018 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001019}
1020
Jesse Barnesea0760c2011-01-04 15:09:32 -08001021static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1022 enum pipe pipe)
1023{
1024 int pp_reg, lvds_reg;
1025 u32 val;
1026 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001027 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028
1029 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1030 pp_reg = PCH_PP_CONTROL;
1031 lvds_reg = PCH_LVDS;
1032 } else {
1033 pp_reg = PP_CONTROL;
1034 lvds_reg = LVDS;
1035 }
1036
1037 val = I915_READ(pp_reg);
1038 if (!(val & PANEL_POWER_ON) ||
1039 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1040 locked = false;
1041
1042 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1043 panel_pipe = PIPE_B;
1044
1045 WARN(panel_pipe == pipe && locked,
1046 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001047 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048}
1049
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050void assert_pipe(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001055 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001056 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1057 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
Daniel Vetter8e636782012-01-22 01:36:48 +01001059 /* if we need the pipe A quirk it must be always on */
1060 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1061 state = true;
1062
Paulo Zanonib97186f2013-05-03 12:15:36 -03001063 if (!intel_display_power_enabled(dev_priv->dev,
1064 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001065 cur_state = false;
1066 } else {
1067 reg = PIPECONF(cpu_transcoder);
1068 val = I915_READ(reg);
1069 cur_state = !!(val & PIPECONF_ENABLE);
1070 }
1071
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001098 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 int reg, i;
1100 u32 val;
1101 int cur_pipe;
1102
Ville Syrjälä653e1022013-06-04 13:49:05 +03001103 /* Primary planes are fixed to pipes on gen4+ */
1104 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001105 reg = DSPCNTR(pipe);
1106 val = I915_READ(reg);
1107 WARN((val & DISPLAY_PLANE_ENABLE),
1108 "plane %c assertion failure, should be disabled but not\n",
1109 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001110 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001111 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112
Jesse Barnesb24e7172011-01-04 15:09:30 -08001113 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001114 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115 reg = DSPCNTR(i);
1116 val = I915_READ(reg);
1117 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1118 DISPPLANE_SEL_PIPE_SHIFT;
1119 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1121 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 }
1123}
1124
Jesse Barnes19332d72013-03-28 09:55:38 -07001125static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001128 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001129 int reg, i;
1130 u32 val;
1131
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001132 if (IS_VALLEYVIEW(dev)) {
1133 for (i = 0; i < dev_priv->num_plane; i++) {
1134 reg = SPCNTR(pipe, i);
1135 val = I915_READ(reg);
1136 WARN((val & SP_ENABLE),
1137 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1138 sprite_name(pipe, i), pipe_name(pipe));
1139 }
1140 } else if (INTEL_INFO(dev)->gen >= 7) {
1141 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001142 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001143 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001144 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001145 plane_name(pipe), pipe_name(pipe));
1146 } else if (INTEL_INFO(dev)->gen >= 5) {
1147 reg = DVSCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DVS_ENABLE),
1150 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1151 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 }
1153}
1154
Jesse Barnes92f25842011-01-04 15:09:34 -08001155static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1156{
1157 u32 val;
1158 bool enabled;
1159
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001160 if (HAS_PCH_LPT(dev_priv->dev)) {
1161 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1162 return;
1163 }
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165 val = I915_READ(PCH_DREF_CONTROL);
1166 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1167 DREF_SUPERSPREAD_SOURCE_MASK));
1168 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1169}
1170
Daniel Vetterab9412b2013-05-03 11:49:46 +02001171static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001173{
1174 int reg;
1175 u32 val;
1176 bool enabled;
1177
Daniel Vetterab9412b2013-05-03 11:49:46 +02001178 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001179 val = I915_READ(reg);
1180 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181 WARN(enabled,
1182 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1183 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001184}
1185
Keith Packard4e634382011-08-06 10:39:45 -07001186static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001188{
1189 if ((val & DP_PORT_EN) == 0)
1190 return false;
1191
1192 if (HAS_PCH_CPT(dev_priv->dev)) {
1193 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1194 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1195 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1196 return false;
1197 } else {
1198 if ((val & DP_PIPE_MASK) != (pipe << 30))
1199 return false;
1200 }
1201 return true;
1202}
1203
Keith Packard1519b992011-08-06 10:35:34 -07001204static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, u32 val)
1206{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001207 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001208 return false;
1209
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001211 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001212 return false;
1213 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001214 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001215 return false;
1216 }
1217 return true;
1218}
1219
1220static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe, u32 val)
1222{
1223 if ((val & LVDS_PORT_EN) == 0)
1224 return false;
1225
1226 if (HAS_PCH_CPT(dev_priv->dev)) {
1227 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1228 return false;
1229 } else {
1230 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1231 return false;
1232 }
1233 return true;
1234}
1235
1236static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, u32 val)
1238{
1239 if ((val & ADPA_DAC_ENABLE) == 0)
1240 return false;
1241 if (HAS_PCH_CPT(dev_priv->dev)) {
1242 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1243 return false;
1244 } else {
1245 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1246 return false;
1247 }
1248 return true;
1249}
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001252 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001253{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001254 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001255 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001256 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001257 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001258
Daniel Vetter75c5da22012-09-10 21:58:29 +02001259 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1260 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001261 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001262}
1263
1264static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe, int reg)
1266{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001267 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001268 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001269 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001273 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001275}
1276
1277static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1278 enum pipe pipe)
1279{
1280 int reg;
1281 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001282
Keith Packardf0575e92011-07-25 22:12:43 -07001283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1285 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001286
1287 reg = PCH_ADPA;
1288 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001290 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
1293 reg = PCH_LVDS;
1294 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001295 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001296 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001297 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298
Paulo Zanonie2debe92013-02-18 19:00:27 -03001299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1301 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
Daniel Vetter87442f72013-06-06 00:52:17 +02001304static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001305{
1306 int reg;
1307 u32 val;
1308
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001309 assert_pipe_disabled(dev_priv, pipe);
1310
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001312 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1313
1314 /* PLL is protected by panel, make sure we can write it */
1315 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1316 assert_panel_unlocked(dev_priv, pipe);
1317
1318 reg = DPLL(pipe);
1319 val = I915_READ(reg);
1320 val |= DPLL_VCO_ENABLE;
1321
1322 /* We do this three times for luck */
1323 I915_WRITE(reg, val);
1324 POSTING_READ(reg);
1325 udelay(150); /* wait for warmup */
1326 I915_WRITE(reg, val);
1327 POSTING_READ(reg);
1328 udelay(150); /* wait for warmup */
1329 I915_WRITE(reg, val);
1330 POSTING_READ(reg);
1331 udelay(150); /* wait for warmup */
1332}
1333
1334static void i9xx_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
1338
1339 assert_pipe_disabled(dev_priv, pipe);
1340
1341 /* No really, not for ILK+ */
1342 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343
1344 /* PLL is protected by panel, make sure we can write it */
1345 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1346 assert_panel_unlocked(dev_priv, pipe);
1347
1348 reg = DPLL(pipe);
1349 val = I915_READ(reg);
1350 val |= DPLL_VCO_ENABLE;
1351
1352 /* We do this three times for luck */
1353 I915_WRITE(reg, val);
1354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
1356 I915_WRITE(reg, val);
1357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
1359 I915_WRITE(reg, val);
1360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
1362}
1363
1364/**
1365 * intel_disable_pll - disable a PLL
1366 * @dev_priv: i915 private structure
1367 * @pipe: pipe PLL to disable
1368 *
1369 * Disable the PLL for @pipe, making sure the pipe is off first.
1370 *
1371 * Note! This is for pre-ILK only.
1372 */
1373static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1374{
1375 int reg;
1376 u32 val;
1377
1378 /* Don't disable pipe A or pipe A PLLs if needed */
1379 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1380 return;
1381
1382 /* Make sure the pipe isn't still relying on us */
1383 assert_pipe_disabled(dev_priv, pipe);
1384
1385 reg = DPLL(pipe);
1386 val = I915_READ(reg);
1387 val &= ~DPLL_VCO_ENABLE;
1388 I915_WRITE(reg, val);
1389 POSTING_READ(reg);
1390}
1391
Jesse Barnes89b667f2013-04-18 14:51:36 -07001392void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1393{
1394 u32 port_mask;
1395
1396 if (!port)
1397 port_mask = DPLL_PORTB_READY_MASK;
1398 else
1399 port_mask = DPLL_PORTC_READY_MASK;
1400
1401 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1402 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1403 'B' + port, I915_READ(DPLL(0)));
1404}
1405
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001407 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001408 * @dev_priv: i915 private structure
1409 * @pipe: pipe PLL to enable
1410 *
1411 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1412 * drives the transcoder clock.
1413 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001414static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001415{
Daniel Vettere2b78262013-06-07 23:10:03 +02001416 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1417 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001418
Chris Wilson48da64a2012-05-13 20:16:12 +01001419 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001420 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001421 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001422 return;
1423
1424 if (WARN_ON(pll->refcount == 0))
1425 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001426
Daniel Vetter46edb022013-06-05 13:34:12 +02001427 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1428 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001429 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001430
Daniel Vettercdbd2312013-06-05 13:34:03 +02001431 if (pll->active++) {
1432 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001433 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 return;
1435 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001436 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437
Daniel Vetter46edb022013-06-05 13:34:12 +02001438 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001439 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001440 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001441}
1442
Daniel Vettere2b78262013-06-07 23:10:03 +02001443static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001444{
Daniel Vettere2b78262013-06-07 23:10:03 +02001445 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1446 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 /* PCH only available on ILK+ */
1449 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001450 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001451 return;
1452
Chris Wilson48da64a2012-05-13 20:16:12 +01001453 if (WARN_ON(pll->refcount == 0))
1454 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455
Daniel Vetter46edb022013-06-05 13:34:12 +02001456 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1457 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001458 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459
Chris Wilson48da64a2012-05-13 20:16:12 +01001460 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001461 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 return;
1463 }
1464
Daniel Vettere9d69442013-06-05 13:34:15 +02001465 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001466 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001467 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001469
Daniel Vetter46edb022013-06-05 13:34:12 +02001470 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001471 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001475static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1476 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001477{
Daniel Vetter23670b322012-11-01 09:15:30 +01001478 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001479 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001481 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001482
1483 /* PCH only available on ILK+ */
1484 BUG_ON(dev_priv->info->gen < 5);
1485
1486 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001487 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001488 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001489
1490 /* FDI must be feeding us bits for PCH ports */
1491 assert_fdi_tx_enabled(dev_priv, pipe);
1492 assert_fdi_rx_enabled(dev_priv, pipe);
1493
Daniel Vetter23670b322012-11-01 09:15:30 +01001494 if (HAS_PCH_CPT(dev)) {
1495 /* Workaround: Set the timing override bit before enabling the
1496 * pch transcoder. */
1497 reg = TRANS_CHICKEN2(pipe);
1498 val = I915_READ(reg);
1499 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1500 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001501 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001502
Daniel Vetterab9412b2013-05-03 11:49:46 +02001503 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001504 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001505 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001506
1507 if (HAS_PCH_IBX(dev_priv->dev)) {
1508 /*
1509 * make the BPC in transcoder be consistent with
1510 * that in pipeconf reg.
1511 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001512 val &= ~PIPECONF_BPC_MASK;
1513 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001514 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001515
1516 val &= ~TRANS_INTERLACE_MASK;
1517 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001518 if (HAS_PCH_IBX(dev_priv->dev) &&
1519 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1520 val |= TRANS_LEGACY_INTERLACED_ILK;
1521 else
1522 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001523 else
1524 val |= TRANS_PROGRESSIVE;
1525
Jesse Barnes040484a2011-01-03 12:14:26 -08001526 I915_WRITE(reg, val | TRANS_ENABLE);
1527 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001528 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001529}
1530
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001531static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001532 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001533{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001534 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535
1536 /* PCH only available on ILK+ */
1537 BUG_ON(dev_priv->info->gen < 5);
1538
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001540 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001541 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001542
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001543 /* Workaround: set timing override bit. */
1544 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001545 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001546 I915_WRITE(_TRANSA_CHICKEN2, val);
1547
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001548 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001549 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001550
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001551 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1552 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001553 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001554 else
1555 val |= TRANS_PROGRESSIVE;
1556
Daniel Vetterab9412b2013-05-03 11:49:46 +02001557 I915_WRITE(LPT_TRANSCONF, val);
1558 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001559 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001560}
1561
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001562static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1563 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001564{
Daniel Vetter23670b322012-11-01 09:15:30 +01001565 struct drm_device *dev = dev_priv->dev;
1566 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001567
1568 /* FDI relies on the transcoder */
1569 assert_fdi_tx_disabled(dev_priv, pipe);
1570 assert_fdi_rx_disabled(dev_priv, pipe);
1571
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 /* Ports must be off as well */
1573 assert_pch_ports_disabled(dev_priv, pipe);
1574
Daniel Vetterab9412b2013-05-03 11:49:46 +02001575 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001576 val = I915_READ(reg);
1577 val &= ~TRANS_ENABLE;
1578 I915_WRITE(reg, val);
1579 /* wait for PCH transcoder off, transcoder state */
1580 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001581 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001582
1583 if (!HAS_PCH_IBX(dev)) {
1584 /* Workaround: Clear the timing override chicken bit again. */
1585 reg = TRANS_CHICKEN2(pipe);
1586 val = I915_READ(reg);
1587 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1588 I915_WRITE(reg, val);
1589 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001590}
1591
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001592static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001593{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 u32 val;
1595
Daniel Vetterab9412b2013-05-03 11:49:46 +02001596 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001598 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001600 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001601 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001602
1603 /* Workaround: clear timing override bit. */
1604 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001607}
1608
1609/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001610 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001613 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001614 *
1615 * Enable @pipe, making sure that various hardware specific requirements
1616 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1617 *
1618 * @pipe should be %PIPE_A or %PIPE_B.
1619 *
1620 * Will wait until the pipe is actually running (i.e. first vblank) before
1621 * returning.
1622 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001623static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1624 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001625{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001626 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1627 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001628 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001629 int reg;
1630 u32 val;
1631
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001632 assert_planes_disabled(dev_priv, pipe);
1633 assert_sprites_disabled(dev_priv, pipe);
1634
Paulo Zanoni681e5812012-12-06 11:12:38 -02001635 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001636 pch_transcoder = TRANSCODER_A;
1637 else
1638 pch_transcoder = pipe;
1639
Jesse Barnesb24e7172011-01-04 15:09:30 -08001640 /*
1641 * A pipe without a PLL won't actually be able to drive bits from
1642 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1643 * need the check.
1644 */
1645 if (!HAS_PCH_SPLIT(dev_priv->dev))
1646 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001647 else {
1648 if (pch_port) {
1649 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001650 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001651 assert_fdi_tx_pll_enabled(dev_priv,
1652 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 }
1654 /* FIXME: assert CPU port conditions for SNB+ */
1655 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001656
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001657 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001658 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001659 if (val & PIPECONF_ENABLE)
1660 return;
1661
1662 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001663 intel_wait_for_vblank(dev_priv->dev, pipe);
1664}
1665
1666/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001667 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001668 * @dev_priv: i915 private structure
1669 * @pipe: pipe to disable
1670 *
1671 * Disable @pipe, making sure that various hardware specific requirements
1672 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1673 *
1674 * @pipe should be %PIPE_A or %PIPE_B.
1675 *
1676 * Will wait until the pipe has shut down before returning.
1677 */
1678static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1679 enum pipe pipe)
1680{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001681 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1682 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001683 int reg;
1684 u32 val;
1685
1686 /*
1687 * Make sure planes won't keep trying to pump pixels to us,
1688 * or we might hang the display.
1689 */
1690 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001691 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001692
1693 /* Don't disable pipe A or pipe A PLLs if needed */
1694 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1695 return;
1696
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001698 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001699 if ((val & PIPECONF_ENABLE) == 0)
1700 return;
1701
1702 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001703 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1704}
1705
Keith Packardd74362c2011-07-28 14:47:14 -07001706/*
1707 * Plane regs are double buffered, going from enabled->disabled needs a
1708 * trigger in order to latch. The display address reg provides this.
1709 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001710void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001711 enum plane plane)
1712{
Damien Lespiau14f86142012-10-29 15:24:49 +00001713 if (dev_priv->info->gen >= 4)
1714 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1715 else
1716 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001717}
1718
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719/**
1720 * intel_enable_plane - enable a display plane on a given pipe
1721 * @dev_priv: i915 private structure
1722 * @plane: plane to enable
1723 * @pipe: pipe being fed
1724 *
1725 * Enable @plane on @pipe, making sure that @pipe is running first.
1726 */
1727static void intel_enable_plane(struct drm_i915_private *dev_priv,
1728 enum plane plane, enum pipe pipe)
1729{
1730 int reg;
1731 u32 val;
1732
1733 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1734 assert_pipe_enabled(dev_priv, pipe);
1735
1736 reg = DSPCNTR(plane);
1737 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001738 if (val & DISPLAY_PLANE_ENABLE)
1739 return;
1740
1741 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001742 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 intel_wait_for_vblank(dev_priv->dev, pipe);
1744}
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746/**
1747 * intel_disable_plane - disable a display plane
1748 * @dev_priv: i915 private structure
1749 * @plane: plane to disable
1750 * @pipe: pipe consuming the data
1751 *
1752 * Disable @plane; should be an independent operation.
1753 */
1754static void intel_disable_plane(struct drm_i915_private *dev_priv,
1755 enum plane plane, enum pipe pipe)
1756{
1757 int reg;
1758 u32 val;
1759
1760 reg = DSPCNTR(plane);
1761 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001762 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1763 return;
1764
1765 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 intel_flush_display_plane(dev_priv, plane);
1767 intel_wait_for_vblank(dev_priv->dev, pipe);
1768}
1769
Chris Wilson693db182013-03-05 14:52:39 +00001770static bool need_vtd_wa(struct drm_device *dev)
1771{
1772#ifdef CONFIG_INTEL_IOMMU
1773 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1774 return true;
1775#endif
1776 return false;
1777}
1778
Chris Wilson127bd2a2010-07-23 23:32:05 +01001779int
Chris Wilson48b956c2010-09-14 12:50:34 +01001780intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001782 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001783{
Chris Wilsonce453d82011-02-21 14:43:56 +00001784 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001785 u32 alignment;
1786 int ret;
1787
Chris Wilson05394f32010-11-08 19:18:58 +00001788 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001790 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1791 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001792 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001793 alignment = 4 * 1024;
1794 else
1795 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001796 break;
1797 case I915_TILING_X:
1798 /* pin() will align the object as required by fence */
1799 alignment = 0;
1800 break;
1801 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001802 /* Despite that we check this in framebuffer_init userspace can
1803 * screw us over and change the tiling after the fact. Only
1804 * pinned buffers can't change their tiling. */
1805 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001806 return -EINVAL;
1807 default:
1808 BUG();
1809 }
1810
Chris Wilson693db182013-03-05 14:52:39 +00001811 /* Note that the w/a also requires 64 PTE of padding following the
1812 * bo. We currently fill all unused PTE with the shadow page and so
1813 * we should always have valid PTE following the scanout preventing
1814 * the VT-d warning.
1815 */
1816 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1817 alignment = 256 * 1024;
1818
Chris Wilsonce453d82011-02-21 14:43:56 +00001819 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001820 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001821 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001822 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001823
1824 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1825 * fence, whereas 965+ only requires a fence if using
1826 * framebuffer compression. For simplicity, we always install
1827 * a fence as the cost is not that onerous.
1828 */
Chris Wilson06d98132012-04-17 15:31:24 +01001829 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001830 if (ret)
1831 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001832
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001833 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001834
Chris Wilsonce453d82011-02-21 14:43:56 +00001835 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001836 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001837
1838err_unpin:
1839 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001840err_interruptible:
1841 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001842 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001843}
1844
Chris Wilson1690e1e2011-12-14 13:57:08 +01001845void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1846{
1847 i915_gem_object_unpin_fence(obj);
1848 i915_gem_object_unpin(obj);
1849}
1850
Daniel Vetterc2c75132012-07-05 12:17:30 +02001851/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1852 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001853unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1854 unsigned int tiling_mode,
1855 unsigned int cpp,
1856 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001857{
Chris Wilsonbc752862013-02-21 20:04:31 +00001858 if (tiling_mode != I915_TILING_NONE) {
1859 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001860
Chris Wilsonbc752862013-02-21 20:04:31 +00001861 tile_rows = *y / 8;
1862 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001863
Chris Wilsonbc752862013-02-21 20:04:31 +00001864 tiles = *x / (512/cpp);
1865 *x %= 512/cpp;
1866
1867 return tile_rows * pitch * 8 + tiles * 4096;
1868 } else {
1869 unsigned int offset;
1870
1871 offset = *y * pitch + *x * cpp;
1872 *y = 0;
1873 *x = (offset & 4095) / cpp;
1874 return offset & -4096;
1875 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001876}
1877
Jesse Barnes17638cd2011-06-24 12:19:23 -07001878static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1879 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001880{
1881 struct drm_device *dev = crtc->dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1884 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001885 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001886 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001887 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001888 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001889 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001890
1891 switch (plane) {
1892 case 0:
1893 case 1:
1894 break;
1895 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001896 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001897 return -EINVAL;
1898 }
1899
1900 intel_fb = to_intel_framebuffer(fb);
1901 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001902
Chris Wilson5eddb702010-09-11 13:48:45 +01001903 reg = DSPCNTR(plane);
1904 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001905 /* Mask out pixel format bits in case we change it */
1906 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001907 switch (fb->pixel_format) {
1908 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001909 dspcntr |= DISPPLANE_8BPP;
1910 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001911 case DRM_FORMAT_XRGB1555:
1912 case DRM_FORMAT_ARGB1555:
1913 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001914 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001915 case DRM_FORMAT_RGB565:
1916 dspcntr |= DISPPLANE_BGRX565;
1917 break;
1918 case DRM_FORMAT_XRGB8888:
1919 case DRM_FORMAT_ARGB8888:
1920 dspcntr |= DISPPLANE_BGRX888;
1921 break;
1922 case DRM_FORMAT_XBGR8888:
1923 case DRM_FORMAT_ABGR8888:
1924 dspcntr |= DISPPLANE_RGBX888;
1925 break;
1926 case DRM_FORMAT_XRGB2101010:
1927 case DRM_FORMAT_ARGB2101010:
1928 dspcntr |= DISPPLANE_BGRX101010;
1929 break;
1930 case DRM_FORMAT_XBGR2101010:
1931 case DRM_FORMAT_ABGR2101010:
1932 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001933 break;
1934 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001935 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001936 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001937
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001938 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001939 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001940 dspcntr |= DISPPLANE_TILED;
1941 else
1942 dspcntr &= ~DISPPLANE_TILED;
1943 }
1944
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001945 if (IS_G4X(dev))
1946 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1947
Chris Wilson5eddb702010-09-11 13:48:45 +01001948 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001949
Daniel Vettere506a0c2012-07-05 12:17:29 +02001950 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001951
Daniel Vetterc2c75132012-07-05 12:17:30 +02001952 if (INTEL_INFO(dev)->gen >= 4) {
1953 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001954 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1955 fb->bits_per_pixel / 8,
1956 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001957 linear_offset -= intel_crtc->dspaddr_offset;
1958 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001959 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001960 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001961
1962 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1963 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001964 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001965 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001966 I915_MODIFY_DISPBASE(DSPSURF(plane),
1967 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001971 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001972 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001973
Jesse Barnes17638cd2011-06-24 12:19:23 -07001974 return 0;
1975}
1976
1977static int ironlake_update_plane(struct drm_crtc *crtc,
1978 struct drm_framebuffer *fb, int x, int y)
1979{
1980 struct drm_device *dev = crtc->dev;
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1983 struct intel_framebuffer *intel_fb;
1984 struct drm_i915_gem_object *obj;
1985 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001986 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001987 u32 dspcntr;
1988 u32 reg;
1989
1990 switch (plane) {
1991 case 0:
1992 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001993 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994 break;
1995 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001996 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001997 return -EINVAL;
1998 }
1999
2000 intel_fb = to_intel_framebuffer(fb);
2001 obj = intel_fb->obj;
2002
2003 reg = DSPCNTR(plane);
2004 dspcntr = I915_READ(reg);
2005 /* Mask out pixel format bits in case we change it */
2006 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002007 switch (fb->pixel_format) {
2008 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002009 dspcntr |= DISPPLANE_8BPP;
2010 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002011 case DRM_FORMAT_RGB565:
2012 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002013 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002014 case DRM_FORMAT_XRGB8888:
2015 case DRM_FORMAT_ARGB8888:
2016 dspcntr |= DISPPLANE_BGRX888;
2017 break;
2018 case DRM_FORMAT_XBGR8888:
2019 case DRM_FORMAT_ABGR8888:
2020 dspcntr |= DISPPLANE_RGBX888;
2021 break;
2022 case DRM_FORMAT_XRGB2101010:
2023 case DRM_FORMAT_ARGB2101010:
2024 dspcntr |= DISPPLANE_BGRX101010;
2025 break;
2026 case DRM_FORMAT_XBGR2101010:
2027 case DRM_FORMAT_ABGR2101010:
2028 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002029 break;
2030 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002031 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002032 }
2033
2034 if (obj->tiling_mode != I915_TILING_NONE)
2035 dspcntr |= DISPPLANE_TILED;
2036 else
2037 dspcntr &= ~DISPPLANE_TILED;
2038
2039 /* must disable */
2040 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2041
2042 I915_WRITE(reg, dspcntr);
2043
Daniel Vettere506a0c2012-07-05 12:17:29 +02002044 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002045 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002046 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2047 fb->bits_per_pixel / 8,
2048 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002049 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050
Daniel Vettere506a0c2012-07-05 12:17:29 +02002051 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2052 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002053 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 I915_MODIFY_DISPBASE(DSPSURF(plane),
2055 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002056 if (IS_HASWELL(dev)) {
2057 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2058 } else {
2059 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2060 I915_WRITE(DSPLINOFF(plane), linear_offset);
2061 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002062 POSTING_READ(reg);
2063
2064 return 0;
2065}
2066
2067/* Assume fb object is pinned & idle & fenced and just update base pointers */
2068static int
2069intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2070 int x, int y, enum mode_set_atomic state)
2071{
2072 struct drm_device *dev = crtc->dev;
2073 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002074
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002075 if (dev_priv->display.disable_fbc)
2076 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002077 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002078
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002079 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002080}
2081
Ville Syrjälä96a02912013-02-18 19:08:49 +02002082void intel_display_handle_reset(struct drm_device *dev)
2083{
2084 struct drm_i915_private *dev_priv = dev->dev_private;
2085 struct drm_crtc *crtc;
2086
2087 /*
2088 * Flips in the rings have been nuked by the reset,
2089 * so complete all pending flips so that user space
2090 * will get its events and not get stuck.
2091 *
2092 * Also update the base address of all primary
2093 * planes to the the last fb to make sure we're
2094 * showing the correct fb after a reset.
2095 *
2096 * Need to make two loops over the crtcs so that we
2097 * don't try to grab a crtc mutex before the
2098 * pending_flip_queue really got woken up.
2099 */
2100
2101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 enum plane plane = intel_crtc->plane;
2104
2105 intel_prepare_page_flip(dev, plane);
2106 intel_finish_page_flip_plane(dev, plane);
2107 }
2108
2109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2111
2112 mutex_lock(&crtc->mutex);
2113 if (intel_crtc->active)
2114 dev_priv->display.update_plane(crtc, crtc->fb,
2115 crtc->x, crtc->y);
2116 mutex_unlock(&crtc->mutex);
2117 }
2118}
2119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120static int
Chris Wilson14667a42012-04-03 17:58:35 +01002121intel_finish_fb(struct drm_framebuffer *old_fb)
2122{
2123 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2124 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2125 bool was_interruptible = dev_priv->mm.interruptible;
2126 int ret;
2127
Chris Wilson14667a42012-04-03 17:58:35 +01002128 /* Big Hammer, we also need to ensure that any pending
2129 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2130 * current scanout is retired before unpinning the old
2131 * framebuffer.
2132 *
2133 * This should only fail upon a hung GPU, in which case we
2134 * can safely continue.
2135 */
2136 dev_priv->mm.interruptible = false;
2137 ret = i915_gem_object_finish_gpu(obj);
2138 dev_priv->mm.interruptible = was_interruptible;
2139
2140 return ret;
2141}
2142
Ville Syrjälä198598d2012-10-31 17:50:24 +02002143static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2144{
2145 struct drm_device *dev = crtc->dev;
2146 struct drm_i915_master_private *master_priv;
2147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2148
2149 if (!dev->primary->master)
2150 return;
2151
2152 master_priv = dev->primary->master->driver_priv;
2153 if (!master_priv->sarea_priv)
2154 return;
2155
2156 switch (intel_crtc->pipe) {
2157 case 0:
2158 master_priv->sarea_priv->pipeA_x = x;
2159 master_priv->sarea_priv->pipeA_y = y;
2160 break;
2161 case 1:
2162 master_priv->sarea_priv->pipeB_x = x;
2163 master_priv->sarea_priv->pipeB_y = y;
2164 break;
2165 default:
2166 break;
2167 }
2168}
2169
Chris Wilson14667a42012-04-03 17:58:35 +01002170static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002171intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002172 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002173{
2174 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002177 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002178 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002179
2180 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002181 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002182 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002183 return 0;
2184 }
2185
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002186 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002187 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2188 plane_name(intel_crtc->plane),
2189 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002190 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002191 }
2192
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002193 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002194 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002195 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002196 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002197 if (ret != 0) {
2198 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002199 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002200 return ret;
2201 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002202
Daniel Vetter94352cf2012-07-05 22:51:56 +02002203 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002204 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002205 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002207 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002208 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002209 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002210
Daniel Vetter94352cf2012-07-05 22:51:56 +02002211 old_fb = crtc->fb;
2212 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002213 crtc->x = x;
2214 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002215
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002216 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002217 if (intel_crtc->active && old_fb != fb)
2218 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002219 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002220 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002221
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002222 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002224
Ville Syrjälä198598d2012-10-31 17:50:24 +02002225 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226
2227 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002228}
2229
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002230static void intel_fdi_normal_train(struct drm_crtc *crtc)
2231{
2232 struct drm_device *dev = crtc->dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2235 int pipe = intel_crtc->pipe;
2236 u32 reg, temp;
2237
2238 /* enable normal train */
2239 reg = FDI_TX_CTL(pipe);
2240 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002241 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002242 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2243 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002244 } else {
2245 temp &= ~FDI_LINK_TRAIN_NONE;
2246 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002247 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002248 I915_WRITE(reg, temp);
2249
2250 reg = FDI_RX_CTL(pipe);
2251 temp = I915_READ(reg);
2252 if (HAS_PCH_CPT(dev)) {
2253 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2254 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2255 } else {
2256 temp &= ~FDI_LINK_TRAIN_NONE;
2257 temp |= FDI_LINK_TRAIN_NONE;
2258 }
2259 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2260
2261 /* wait one idle pattern time */
2262 POSTING_READ(reg);
2263 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002264
2265 /* IVB wants error correction enabled */
2266 if (IS_IVYBRIDGE(dev))
2267 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2268 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002269}
2270
Daniel Vetter1e833f42013-02-19 22:31:57 +01002271static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2272{
2273 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2274}
2275
Daniel Vetter01a415f2012-10-27 15:58:40 +02002276static void ivb_modeset_global_resources(struct drm_device *dev)
2277{
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 struct intel_crtc *pipe_B_crtc =
2280 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2281 struct intel_crtc *pipe_C_crtc =
2282 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2283 uint32_t temp;
2284
Daniel Vetter1e833f42013-02-19 22:31:57 +01002285 /*
2286 * When everything is off disable fdi C so that we could enable fdi B
2287 * with all lanes. Note that we don't care about enabled pipes without
2288 * an enabled pch encoder.
2289 */
2290 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2291 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002292 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2293 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2294
2295 temp = I915_READ(SOUTH_CHICKEN1);
2296 temp &= ~FDI_BC_BIFURCATION_SELECT;
2297 DRM_DEBUG_KMS("disabling fdi C rx\n");
2298 I915_WRITE(SOUTH_CHICKEN1, temp);
2299 }
2300}
2301
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002302/* The FDI link training functions for ILK/Ibexpeak. */
2303static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2304{
2305 struct drm_device *dev = crtc->dev;
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2308 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002309 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002311
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002312 /* FDI needs bits from pipe & plane first */
2313 assert_pipe_enabled(dev_priv, pipe);
2314 assert_plane_enabled(dev_priv, plane);
2315
Adam Jacksone1a44742010-06-25 15:32:14 -04002316 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2317 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_RX_IMR(pipe);
2319 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002320 temp &= ~FDI_RX_SYMBOL_LOCK;
2321 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp);
2323 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002324 udelay(150);
2325
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002327 reg = FDI_TX_CTL(pipe);
2328 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002329 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2330 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 temp &= ~FDI_LINK_TRAIN_NONE;
2332 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002334
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 reg = FDI_RX_CTL(pipe);
2336 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002337 temp &= ~FDI_LINK_TRAIN_NONE;
2338 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2340
2341 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 udelay(150);
2343
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002344 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002345 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2347 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002348
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002350 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2353
2354 if ((temp & FDI_RX_BIT_LOCK)) {
2355 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 break;
2358 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002360 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362
2363 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 reg = FDI_TX_CTL(pipe);
2365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 reg = FDI_RX_CTL(pipe);
2371 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002372 temp &= ~FDI_LINK_TRAIN_NONE;
2373 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 I915_WRITE(reg, temp);
2375
2376 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002377 udelay(150);
2378
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2383
2384 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 DRM_DEBUG_KMS("FDI train 2 done.\n");
2387 break;
2388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392
2393 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395}
2396
Akshay Joshi0206e352011-08-16 15:34:10 -04002397static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2399 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2400 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2401 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2402};
2403
2404/* The FDI link training functions for SNB/Cougarpoint. */
2405static void gen6_fdi_link_train(struct drm_crtc *crtc)
2406{
2407 struct drm_device *dev = crtc->dev;
2408 struct drm_i915_private *dev_priv = dev->dev_private;
2409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2410 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002411 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Adam Jacksone1a44742010-06-25 15:32:14 -04002413 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2414 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 reg = FDI_RX_IMR(pipe);
2416 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 temp &= ~FDI_RX_SYMBOL_LOCK;
2418 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 I915_WRITE(reg, temp);
2420
2421 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 udelay(150);
2423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_TX_CTL(pipe);
2426 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002427 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2428 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429 temp &= ~FDI_LINK_TRAIN_NONE;
2430 temp |= FDI_LINK_TRAIN_PATTERN_1;
2431 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2432 /* SNB-B */
2433 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Daniel Vetterd74cf322012-10-26 10:58:13 +02002436 I915_WRITE(FDI_RX_MISC(pipe),
2437 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 if (HAS_PCH_CPT(dev)) {
2442 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2443 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_1;
2447 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2449
2450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 udelay(150);
2452
Akshay Joshi0206e352011-08-16 15:34:10 -04002453 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2457 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 udelay(500);
2462
Sean Paulfa37d392012-03-02 12:53:39 -05002463 for (retry = 0; retry < 5; retry++) {
2464 reg = FDI_RX_IIR(pipe);
2465 temp = I915_READ(reg);
2466 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2467 if (temp & FDI_RX_BIT_LOCK) {
2468 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2469 DRM_DEBUG_KMS("FDI train 1 done.\n");
2470 break;
2471 }
2472 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
Sean Paulfa37d392012-03-02 12:53:39 -05002474 if (retry < 5)
2475 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 }
2477 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479
2480 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_TX_CTL(pipe);
2482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 temp &= ~FDI_LINK_TRAIN_NONE;
2484 temp |= FDI_LINK_TRAIN_PATTERN_2;
2485 if (IS_GEN6(dev)) {
2486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2487 /* SNB-B */
2488 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2489 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 reg = FDI_RX_CTL(pipe);
2493 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494 if (HAS_PCH_CPT(dev)) {
2495 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2497 } else {
2498 temp &= ~FDI_LINK_TRAIN_NONE;
2499 temp |= FDI_LINK_TRAIN_PATTERN_2;
2500 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 I915_WRITE(reg, temp);
2502
2503 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504 udelay(150);
2505
Akshay Joshi0206e352011-08-16 15:34:10 -04002506 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_TX_CTL(pipe);
2508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2510 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp);
2512
2513 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 udelay(500);
2515
Sean Paulfa37d392012-03-02 12:53:39 -05002516 for (retry = 0; retry < 5; retry++) {
2517 reg = FDI_RX_IIR(pipe);
2518 temp = I915_READ(reg);
2519 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2520 if (temp & FDI_RX_SYMBOL_LOCK) {
2521 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2522 DRM_DEBUG_KMS("FDI train 2 done.\n");
2523 break;
2524 }
2525 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 }
Sean Paulfa37d392012-03-02 12:53:39 -05002527 if (retry < 5)
2528 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 }
2530 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532
2533 DRM_DEBUG_KMS("FDI train done.\n");
2534}
2535
Jesse Barnes357555c2011-04-28 15:09:55 -07002536/* Manual link training for Ivy Bridge A0 parts */
2537static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2538{
2539 struct drm_device *dev = crtc->dev;
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2542 int pipe = intel_crtc->pipe;
2543 u32 reg, temp, i;
2544
2545 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2546 for train result */
2547 reg = FDI_RX_IMR(pipe);
2548 temp = I915_READ(reg);
2549 temp &= ~FDI_RX_SYMBOL_LOCK;
2550 temp &= ~FDI_RX_BIT_LOCK;
2551 I915_WRITE(reg, temp);
2552
2553 POSTING_READ(reg);
2554 udelay(150);
2555
Daniel Vetter01a415f2012-10-27 15:58:40 +02002556 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2557 I915_READ(FDI_RX_IIR(pipe)));
2558
Jesse Barnes357555c2011-04-28 15:09:55 -07002559 /* enable CPU FDI TX and PCH FDI RX */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002562 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2563 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002564 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2565 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2567 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002568 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002569 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2570
Daniel Vetterd74cf322012-10-26 10:58:13 +02002571 I915_WRITE(FDI_RX_MISC(pipe),
2572 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2573
Jesse Barnes357555c2011-04-28 15:09:55 -07002574 reg = FDI_RX_CTL(pipe);
2575 temp = I915_READ(reg);
2576 temp &= ~FDI_LINK_TRAIN_AUTO;
2577 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2578 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002579 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002580 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
Akshay Joshi0206e352011-08-16 15:34:10 -04002585 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002586 reg = FDI_TX_CTL(pipe);
2587 temp = I915_READ(reg);
2588 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2589 temp |= snb_b_fdi_train_param[i];
2590 I915_WRITE(reg, temp);
2591
2592 POSTING_READ(reg);
2593 udelay(500);
2594
2595 reg = FDI_RX_IIR(pipe);
2596 temp = I915_READ(reg);
2597 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2598
2599 if (temp & FDI_RX_BIT_LOCK ||
2600 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2601 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002602 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 break;
2604 }
2605 }
2606 if (i == 4)
2607 DRM_ERROR("FDI train 1 fail!\n");
2608
2609 /* Train 2 */
2610 reg = FDI_TX_CTL(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2613 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2615 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2616 I915_WRITE(reg, temp);
2617
2618 reg = FDI_RX_CTL(pipe);
2619 temp = I915_READ(reg);
2620 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2621 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2622 I915_WRITE(reg, temp);
2623
2624 POSTING_READ(reg);
2625 udelay(150);
2626
Akshay Joshi0206e352011-08-16 15:34:10 -04002627 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2631 temp |= snb_b_fdi_train_param[i];
2632 I915_WRITE(reg, temp);
2633
2634 POSTING_READ(reg);
2635 udelay(500);
2636
2637 reg = FDI_RX_IIR(pipe);
2638 temp = I915_READ(reg);
2639 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2640
2641 if (temp & FDI_RX_SYMBOL_LOCK) {
2642 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002643 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002644 break;
2645 }
2646 }
2647 if (i == 4)
2648 DRM_ERROR("FDI train 2 fail!\n");
2649
2650 DRM_DEBUG_KMS("FDI train done.\n");
2651}
2652
Daniel Vetter88cefb62012-08-12 19:27:14 +02002653static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002654{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002655 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002657 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002659
Jesse Barnesc64e3112010-09-10 11:27:03 -07002660
Jesse Barnes0e23b992010-09-10 11:10:00 -07002661 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 reg = FDI_RX_CTL(pipe);
2663 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002664 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2665 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002666 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2668
2669 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 udelay(200);
2671
2672 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 temp = I915_READ(reg);
2674 I915_WRITE(reg, temp | FDI_PCDCLK);
2675
2676 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002677 udelay(200);
2678
Paulo Zanoni20749732012-11-23 15:30:38 -02002679 /* Enable CPU FDI TX PLL, always on for Ironlake */
2680 reg = FDI_TX_CTL(pipe);
2681 temp = I915_READ(reg);
2682 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2683 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002684
Paulo Zanoni20749732012-11-23 15:30:38 -02002685 POSTING_READ(reg);
2686 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002687 }
2688}
2689
Daniel Vetter88cefb62012-08-12 19:27:14 +02002690static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2691{
2692 struct drm_device *dev = intel_crtc->base.dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
2694 int pipe = intel_crtc->pipe;
2695 u32 reg, temp;
2696
2697 /* Switch from PCDclk to Rawclk */
2698 reg = FDI_RX_CTL(pipe);
2699 temp = I915_READ(reg);
2700 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2701
2702 /* Disable CPU FDI TX PLL */
2703 reg = FDI_TX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2706
2707 POSTING_READ(reg);
2708 udelay(100);
2709
2710 reg = FDI_RX_CTL(pipe);
2711 temp = I915_READ(reg);
2712 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2713
2714 /* Wait for the clocks to turn off. */
2715 POSTING_READ(reg);
2716 udelay(100);
2717}
2718
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002719static void ironlake_fdi_disable(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 int pipe = intel_crtc->pipe;
2725 u32 reg, temp;
2726
2727 /* disable CPU FDI tx and PCH FDI rx */
2728 reg = FDI_TX_CTL(pipe);
2729 temp = I915_READ(reg);
2730 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2731 POSTING_READ(reg);
2732
2733 reg = FDI_RX_CTL(pipe);
2734 temp = I915_READ(reg);
2735 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002736 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002737 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2738
2739 POSTING_READ(reg);
2740 udelay(100);
2741
2742 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002743 if (HAS_PCH_IBX(dev)) {
2744 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002745 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002746
2747 /* still set train pattern 1 */
2748 reg = FDI_TX_CTL(pipe);
2749 temp = I915_READ(reg);
2750 temp &= ~FDI_LINK_TRAIN_NONE;
2751 temp |= FDI_LINK_TRAIN_PATTERN_1;
2752 I915_WRITE(reg, temp);
2753
2754 reg = FDI_RX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 if (HAS_PCH_CPT(dev)) {
2757 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2758 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2759 } else {
2760 temp &= ~FDI_LINK_TRAIN_NONE;
2761 temp |= FDI_LINK_TRAIN_PATTERN_1;
2762 }
2763 /* BPC in FDI rx is consistent with that in PIPECONF */
2764 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766 I915_WRITE(reg, temp);
2767
2768 POSTING_READ(reg);
2769 udelay(100);
2770}
2771
Chris Wilson5bb61642012-09-27 21:25:58 +01002772static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2773{
2774 struct drm_device *dev = crtc->dev;
2775 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002777 unsigned long flags;
2778 bool pending;
2779
Ville Syrjälä10d83732013-01-29 18:13:34 +02002780 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2781 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002782 return false;
2783
2784 spin_lock_irqsave(&dev->event_lock, flags);
2785 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2786 spin_unlock_irqrestore(&dev->event_lock, flags);
2787
2788 return pending;
2789}
2790
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002791static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2792{
Chris Wilson0f911282012-04-17 10:05:38 +01002793 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002795
2796 if (crtc->fb == NULL)
2797 return;
2798
Daniel Vetter2c10d572012-12-20 21:24:07 +01002799 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2800
Chris Wilson5bb61642012-09-27 21:25:58 +01002801 wait_event(dev_priv->pending_flip_queue,
2802 !intel_crtc_has_pending_flip(crtc));
2803
Chris Wilson0f911282012-04-17 10:05:38 +01002804 mutex_lock(&dev->struct_mutex);
2805 intel_finish_fb(crtc->fb);
2806 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002807}
2808
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002809/* Program iCLKIP clock to the desired frequency */
2810static void lpt_program_iclkip(struct drm_crtc *crtc)
2811{
2812 struct drm_device *dev = crtc->dev;
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2815 u32 temp;
2816
Daniel Vetter09153002012-12-12 14:06:44 +01002817 mutex_lock(&dev_priv->dpio_lock);
2818
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002819 /* It is necessary to ungate the pixclk gate prior to programming
2820 * the divisors, and gate it back when it is done.
2821 */
2822 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2823
2824 /* Disable SSCCTL */
2825 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002826 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2827 SBI_SSCCTL_DISABLE,
2828 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002829
2830 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2831 if (crtc->mode.clock == 20000) {
2832 auxdiv = 1;
2833 divsel = 0x41;
2834 phaseinc = 0x20;
2835 } else {
2836 /* The iCLK virtual clock root frequency is in MHz,
2837 * but the crtc->mode.clock in in KHz. To get the divisors,
2838 * it is necessary to divide one by another, so we
2839 * convert the virtual clock precision to KHz here for higher
2840 * precision.
2841 */
2842 u32 iclk_virtual_root_freq = 172800 * 1000;
2843 u32 iclk_pi_range = 64;
2844 u32 desired_divisor, msb_divisor_value, pi_value;
2845
2846 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2847 msb_divisor_value = desired_divisor / iclk_pi_range;
2848 pi_value = desired_divisor % iclk_pi_range;
2849
2850 auxdiv = 0;
2851 divsel = msb_divisor_value - 2;
2852 phaseinc = pi_value;
2853 }
2854
2855 /* This should not happen with any sane values */
2856 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2857 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2858 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2859 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2860
2861 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2862 crtc->mode.clock,
2863 auxdiv,
2864 divsel,
2865 phasedir,
2866 phaseinc);
2867
2868 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002869 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002870 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2871 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2872 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2873 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2874 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2875 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002876 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002877
2878 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002879 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002880 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2881 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002882 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883
2884 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002885 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002886 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002887 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002888
2889 /* Wait for initialization time */
2890 udelay(24);
2891
2892 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002893
2894 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002895}
2896
Daniel Vetter275f01b22013-05-03 11:49:47 +02002897static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2898 enum pipe pch_transcoder)
2899{
2900 struct drm_device *dev = crtc->base.dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2903
2904 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2905 I915_READ(HTOTAL(cpu_transcoder)));
2906 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2907 I915_READ(HBLANK(cpu_transcoder)));
2908 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2909 I915_READ(HSYNC(cpu_transcoder)));
2910
2911 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2912 I915_READ(VTOTAL(cpu_transcoder)));
2913 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2914 I915_READ(VBLANK(cpu_transcoder)));
2915 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2916 I915_READ(VSYNC(cpu_transcoder)));
2917 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2918 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2919}
2920
Jesse Barnesf67a5592011-01-05 10:31:48 -08002921/*
2922 * Enable PCH resources required for PCH ports:
2923 * - PCH PLLs
2924 * - FDI training & RX/TX
2925 * - update transcoder timings
2926 * - DP transcoding bits
2927 * - transcoder
2928 */
2929static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002930{
2931 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2934 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002935 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002936
Daniel Vetterab9412b2013-05-03 11:49:46 +02002937 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002938
Daniel Vettercd986ab2012-10-26 10:58:12 +02002939 /* Write the TU size bits before fdi link training, so that error
2940 * detection works. */
2941 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2942 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2943
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002944 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002945 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002946
Daniel Vetter572deb32012-10-27 18:46:14 +02002947 /* XXX: pch pll's can be enabled any time before we enable the PCH
2948 * transcoder, and we actually should do this to not upset any PCH
2949 * transcoder that already use the clock when we share it.
2950 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002951 * Note that enable_shared_dpll tries to do the right thing, but
2952 * get_shared_dpll unconditionally resets the pll - we need that to have
2953 * the right LVDS enable sequence. */
2954 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002955
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002956 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002957 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002958
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002959 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002960 temp |= TRANS_DPLL_ENABLE(pipe);
2961 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002962 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002963 temp |= sel;
2964 else
2965 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002966 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002967 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002968
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002969 /* set transcoder timing, panel must allow it */
2970 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002971 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002973 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002974
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002975 /* For PCH DP, enable TRANS_DP_CTL */
2976 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002977 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2978 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002979 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = TRANS_DP_CTL(pipe);
2981 temp = I915_READ(reg);
2982 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002983 TRANS_DP_SYNC_MASK |
2984 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 temp |= (TRANS_DP_OUTPUT_ENABLE |
2986 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002987 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988
2989 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002991 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002992 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002993
2994 switch (intel_trans_dp_port_sel(crtc)) {
2995 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002997 break;
2998 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003000 break;
3001 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003 break;
3004 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003005 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006 }
3007
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009 }
3010
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003011 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003012}
3013
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003014static void lpt_pch_enable(struct drm_crtc *crtc)
3015{
3016 struct drm_device *dev = crtc->dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003019 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003020
Daniel Vetterab9412b2013-05-03 11:49:46 +02003021 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003022
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003023 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003024
Paulo Zanoni0540e482012-10-31 18:12:40 -02003025 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003026 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003027
Paulo Zanoni937bb612012-10-31 18:12:47 -02003028 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003029}
3030
Daniel Vettere2b78262013-06-07 23:10:03 +02003031static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003032{
Daniel Vettere2b78262013-06-07 23:10:03 +02003033 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003034
3035 if (pll == NULL)
3036 return;
3037
3038 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003039 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003040 return;
3041 }
3042
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003043 if (--pll->refcount == 0) {
3044 WARN_ON(pll->on);
3045 WARN_ON(pll->active);
3046 }
3047
Daniel Vettera43f6e02013-06-07 23:10:32 +02003048 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003049}
3050
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003051static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052{
Daniel Vettere2b78262013-06-07 23:10:03 +02003053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3054 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3055 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003056
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003058 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3059 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003060 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061 }
3062
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003063 if (HAS_PCH_IBX(dev_priv->dev)) {
3064 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003065 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003066 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003067
Daniel Vetter46edb022013-06-05 13:34:12 +02003068 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3069 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003070
3071 goto found;
3072 }
3073
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003074 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3075 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076
3077 /* Only want to check enabled timings first */
3078 if (pll->refcount == 0)
3079 continue;
3080
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003081 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3082 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003083 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003084 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003085 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003086
3087 goto found;
3088 }
3089 }
3090
3091 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003092 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3093 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003094 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003095 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3096 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097 goto found;
3098 }
3099 }
3100
3101 return NULL;
3102
3103found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003104 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003105 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3106 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003107
Daniel Vettercdbd2312013-06-05 13:34:03 +02003108 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003109 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3110 sizeof(pll->hw_state));
3111
Daniel Vetter46edb022013-06-05 13:34:12 +02003112 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003113 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003114 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003116 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003117 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003120 return pll;
3121}
3122
Daniel Vettera1520312013-05-03 11:49:50 +02003123static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003124{
3125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003126 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003127 u32 temp;
3128
3129 temp = I915_READ(dslreg);
3130 udelay(500);
3131 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003132 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003133 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003134 }
3135}
3136
Jesse Barnesb074cec2013-04-25 12:55:02 -07003137static void ironlake_pfit_enable(struct intel_crtc *crtc)
3138{
3139 struct drm_device *dev = crtc->base.dev;
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 int pipe = crtc->pipe;
3142
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003143 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003144 /* Force use of hard-coded filter coefficients
3145 * as some pre-programmed values are broken,
3146 * e.g. x201.
3147 */
3148 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3149 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3150 PF_PIPE_SEL_IVB(pipe));
3151 else
3152 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3153 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3154 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003155 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003156}
3157
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003158static void intel_enable_planes(struct drm_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3162 struct intel_plane *intel_plane;
3163
3164 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3165 if (intel_plane->pipe == pipe)
3166 intel_plane_restore(&intel_plane->base);
3167}
3168
3169static void intel_disable_planes(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3173 struct intel_plane *intel_plane;
3174
3175 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3176 if (intel_plane->pipe == pipe)
3177 intel_plane_disable(&intel_plane->base);
3178}
3179
Jesse Barnesf67a5592011-01-05 10:31:48 -08003180static void ironlake_crtc_enable(struct drm_crtc *crtc)
3181{
3182 struct drm_device *dev = crtc->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003185 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003186 int pipe = intel_crtc->pipe;
3187 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003188
Daniel Vetter08a48462012-07-02 11:43:47 +02003189 WARN_ON(!crtc->enabled);
3190
Jesse Barnesf67a5592011-01-05 10:31:48 -08003191 if (intel_crtc->active)
3192 return;
3193
3194 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003195
3196 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3197 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3198
Jesse Barnesf67a5592011-01-05 10:31:48 -08003199 intel_update_watermarks(dev);
3200
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003201 for_each_encoder_on_crtc(dev, crtc, encoder)
3202 if (encoder->pre_pll_enable)
3203 encoder->pre_pll_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003204
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003205 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003206 /* Note: FDI PLL enabling _must_ be done before we enable the
3207 * cpu pipes, hence this is separate from all the other fdi/pch
3208 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003209 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003210 } else {
3211 assert_fdi_tx_disabled(dev_priv, pipe);
3212 assert_fdi_rx_disabled(dev_priv, pipe);
3213 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003214
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003215 for_each_encoder_on_crtc(dev, crtc, encoder)
3216 if (encoder->pre_enable)
3217 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003218
Jesse Barnesb074cec2013-04-25 12:55:02 -07003219 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003220
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003221 /*
3222 * On ILK+ LUT must be loaded before the pipe is running but with
3223 * clocks enabled
3224 */
3225 intel_crtc_load_lut(crtc);
3226
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003227 intel_enable_pipe(dev_priv, pipe,
3228 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003229 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003230 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003231 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003232
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003233 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003234 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003235
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003236 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003237 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003238 mutex_unlock(&dev->struct_mutex);
3239
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003240 for_each_encoder_on_crtc(dev, crtc, encoder)
3241 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003242
3243 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003244 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003245
3246 /*
3247 * There seems to be a race in PCH platform hw (at least on some
3248 * outputs) where an enabled pipe still completes any pageflip right
3249 * away (as if the pipe is off) instead of waiting for vblank. As soon
3250 * as the first vblank happend, everything works as expected. Hence just
3251 * wait for one vblank before returning to avoid strange things
3252 * happening.
3253 */
3254 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003255}
3256
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003257/* IPS only exists on ULT machines and is tied to pipe A. */
3258static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3259{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003260 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003261}
3262
3263static void hsw_enable_ips(struct intel_crtc *crtc)
3264{
3265 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3266
3267 if (!crtc->config.ips_enabled)
3268 return;
3269
3270 /* We can only enable IPS after we enable a plane and wait for a vblank.
3271 * We guarantee that the plane is enabled by calling intel_enable_ips
3272 * only after intel_enable_plane. And intel_enable_plane already waits
3273 * for a vblank, so all we need to do here is to enable the IPS bit. */
3274 assert_plane_enabled(dev_priv, crtc->plane);
3275 I915_WRITE(IPS_CTL, IPS_ENABLE);
3276}
3277
3278static void hsw_disable_ips(struct intel_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->base.dev;
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282
3283 if (!crtc->config.ips_enabled)
3284 return;
3285
3286 assert_plane_enabled(dev_priv, crtc->plane);
3287 I915_WRITE(IPS_CTL, 0);
3288
3289 /* We need to wait for a vblank before we can disable the plane. */
3290 intel_wait_for_vblank(dev, crtc->pipe);
3291}
3292
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003293static void haswell_crtc_enable(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3298 struct intel_encoder *encoder;
3299 int pipe = intel_crtc->pipe;
3300 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003301
3302 WARN_ON(!crtc->enabled);
3303
3304 if (intel_crtc->active)
3305 return;
3306
3307 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003308
3309 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3310 if (intel_crtc->config.has_pch_encoder)
3311 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3312
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003313 intel_update_watermarks(dev);
3314
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003315 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003316 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003317
3318 for_each_encoder_on_crtc(dev, crtc, encoder)
3319 if (encoder->pre_enable)
3320 encoder->pre_enable(encoder);
3321
Paulo Zanoni1f544382012-10-24 11:32:00 -02003322 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003323
Jesse Barnesb074cec2013-04-25 12:55:02 -07003324 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003325
3326 /*
3327 * On ILK+ LUT must be loaded before the pipe is running but with
3328 * clocks enabled
3329 */
3330 intel_crtc_load_lut(crtc);
3331
Paulo Zanoni1f544382012-10-24 11:32:00 -02003332 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003333 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003334
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003335 intel_enable_pipe(dev_priv, pipe,
3336 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003337 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003338 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003339 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003341 hsw_enable_ips(intel_crtc);
3342
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003343 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003344 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003345
3346 mutex_lock(&dev->struct_mutex);
3347 intel_update_fbc(dev);
3348 mutex_unlock(&dev->struct_mutex);
3349
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003350 for_each_encoder_on_crtc(dev, crtc, encoder)
3351 encoder->enable(encoder);
3352
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353 /*
3354 * There seems to be a race in PCH platform hw (at least on some
3355 * outputs) where an enabled pipe still completes any pageflip right
3356 * away (as if the pipe is off) instead of waiting for vblank. As soon
3357 * as the first vblank happend, everything works as expected. Hence just
3358 * wait for one vblank before returning to avoid strange things
3359 * happening.
3360 */
3361 intel_wait_for_vblank(dev, intel_crtc->pipe);
3362}
3363
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003364static void ironlake_pfit_disable(struct intel_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->base.dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 int pipe = crtc->pipe;
3369
3370 /* To avoid upsetting the power well on haswell only disable the pfit if
3371 * it's in use. The hw state code will make sure we get this right. */
3372 if (crtc->config.pch_pfit.size) {
3373 I915_WRITE(PF_CTL(pipe), 0);
3374 I915_WRITE(PF_WIN_POS(pipe), 0);
3375 I915_WRITE(PF_WIN_SZ(pipe), 0);
3376 }
3377}
3378
Jesse Barnes6be4a602010-09-10 10:26:01 -07003379static void ironlake_crtc_disable(struct drm_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003384 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003385 int pipe = intel_crtc->pipe;
3386 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003388
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003389
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003390 if (!intel_crtc->active)
3391 return;
3392
Daniel Vetterea9d7582012-07-10 10:42:52 +02003393 for_each_encoder_on_crtc(dev, crtc, encoder)
3394 encoder->disable(encoder);
3395
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003396 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003397 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398
Chris Wilson973d04f2011-07-08 12:22:37 +01003399 if (dev_priv->cfb_plane == plane)
3400 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003401
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003402 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003403 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003404 intel_disable_plane(dev_priv, plane, pipe);
3405
Daniel Vetterd925c592013-06-05 13:34:04 +02003406 if (intel_crtc->config.has_pch_encoder)
3407 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3408
Jesse Barnesb24e7172011-01-04 15:09:30 -08003409 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003411 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003412
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003413 for_each_encoder_on_crtc(dev, crtc, encoder)
3414 if (encoder->post_disable)
3415 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416
Daniel Vetterd925c592013-06-05 13:34:04 +02003417 if (intel_crtc->config.has_pch_encoder) {
3418 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419
Daniel Vetterd925c592013-06-05 13:34:04 +02003420 ironlake_disable_pch_transcoder(dev_priv, pipe);
3421 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003422
Daniel Vetterd925c592013-06-05 13:34:04 +02003423 if (HAS_PCH_CPT(dev)) {
3424 /* disable TRANS_DP_CTL */
3425 reg = TRANS_DP_CTL(pipe);
3426 temp = I915_READ(reg);
3427 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3428 TRANS_DP_PORT_SEL_MASK);
3429 temp |= TRANS_DP_PORT_SEL_NONE;
3430 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431
Daniel Vetterd925c592013-06-05 13:34:04 +02003432 /* disable DPLL_SEL */
3433 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003434 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003435 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003436 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003437
3438 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003439 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003440
3441 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442 }
3443
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003444 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003445 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003446
3447 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003448 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003449 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450}
3451
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003452static void haswell_crtc_disable(struct drm_crtc *crtc)
3453{
3454 struct drm_device *dev = crtc->dev;
3455 struct drm_i915_private *dev_priv = dev->dev_private;
3456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3457 struct intel_encoder *encoder;
3458 int pipe = intel_crtc->pipe;
3459 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003460 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003461
3462 if (!intel_crtc->active)
3463 return;
3464
3465 for_each_encoder_on_crtc(dev, crtc, encoder)
3466 encoder->disable(encoder);
3467
3468 intel_crtc_wait_for_pending_flips(crtc);
3469 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003470
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003471 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003472 if (dev_priv->cfb_plane == plane)
3473 intel_disable_fbc(dev);
3474
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003475 hsw_disable_ips(intel_crtc);
3476
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003477 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003478 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003479 intel_disable_plane(dev_priv, plane, pipe);
3480
Paulo Zanoni86642812013-04-12 17:57:57 -03003481 if (intel_crtc->config.has_pch_encoder)
3482 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003483 intel_disable_pipe(dev_priv, pipe);
3484
Paulo Zanoniad80a812012-10-24 16:06:19 -02003485 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003486
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003487 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003488
Paulo Zanoni1f544382012-10-24 11:32:00 -02003489 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003490
3491 for_each_encoder_on_crtc(dev, crtc, encoder)
3492 if (encoder->post_disable)
3493 encoder->post_disable(encoder);
3494
Daniel Vetter88adfff2013-03-28 10:42:01 +01003495 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003496 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003497 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003498 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003499 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003500
3501 intel_crtc->active = false;
3502 intel_update_watermarks(dev);
3503
3504 mutex_lock(&dev->struct_mutex);
3505 intel_update_fbc(dev);
3506 mutex_unlock(&dev->struct_mutex);
3507}
3508
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003509static void ironlake_crtc_off(struct drm_crtc *crtc)
3510{
3511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003512 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003513}
3514
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003515static void haswell_crtc_off(struct drm_crtc *crtc)
3516{
3517 intel_ddi_put_crtc_pll(crtc);
3518}
3519
Daniel Vetter02e792f2009-09-15 22:57:34 +02003520static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3521{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003522 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003523 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003525
Chris Wilson23f09ce2010-08-12 13:53:37 +01003526 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003527 dev_priv->mm.interruptible = false;
3528 (void) intel_overlay_switch_off(intel_crtc->overlay);
3529 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003530 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003531 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003532
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003533 /* Let userspace switch the overlay on again. In most cases userspace
3534 * has to recompute where to put it anyway.
3535 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003536}
3537
Egbert Eich61bc95c2013-03-04 09:24:38 -05003538/**
3539 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3540 * cursor plane briefly if not already running after enabling the display
3541 * plane.
3542 * This workaround avoids occasional blank screens when self refresh is
3543 * enabled.
3544 */
3545static void
3546g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3547{
3548 u32 cntl = I915_READ(CURCNTR(pipe));
3549
3550 if ((cntl & CURSOR_MODE) == 0) {
3551 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3552
3553 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3554 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3555 intel_wait_for_vblank(dev_priv->dev, pipe);
3556 I915_WRITE(CURCNTR(pipe), cntl);
3557 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3558 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3559 }
3560}
3561
Jesse Barnes2dd24552013-04-25 12:55:01 -07003562static void i9xx_pfit_enable(struct intel_crtc *crtc)
3563{
3564 struct drm_device *dev = crtc->base.dev;
3565 struct drm_i915_private *dev_priv = dev->dev_private;
3566 struct intel_crtc_config *pipe_config = &crtc->config;
3567
Daniel Vetter328d8e82013-05-08 10:36:31 +02003568 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003569 return;
3570
Daniel Vetterc0b03412013-05-28 12:05:54 +02003571 /*
3572 * The panel fitter should only be adjusted whilst the pipe is disabled,
3573 * according to register description and PRM.
3574 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003575 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3576 assert_pipe_disabled(dev_priv, crtc->pipe);
3577
Jesse Barnesb074cec2013-04-25 12:55:02 -07003578 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3579 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003580
3581 /* Border color in case we don't scale up to the full screen. Black by
3582 * default, change to something else for debugging. */
3583 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003584}
3585
Jesse Barnes89b667f2013-04-18 14:51:36 -07003586static void valleyview_crtc_enable(struct drm_crtc *crtc)
3587{
3588 struct drm_device *dev = crtc->dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3591 struct intel_encoder *encoder;
3592 int pipe = intel_crtc->pipe;
3593 int plane = intel_crtc->plane;
3594
3595 WARN_ON(!crtc->enabled);
3596
3597 if (intel_crtc->active)
3598 return;
3599
3600 intel_crtc->active = true;
3601 intel_update_watermarks(dev);
3602
3603 mutex_lock(&dev_priv->dpio_lock);
3604
3605 for_each_encoder_on_crtc(dev, crtc, encoder)
3606 if (encoder->pre_pll_enable)
3607 encoder->pre_pll_enable(encoder);
3608
Daniel Vetter87442f72013-06-06 00:52:17 +02003609 vlv_enable_pll(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003610
3611 for_each_encoder_on_crtc(dev, crtc, encoder)
3612 if (encoder->pre_enable)
3613 encoder->pre_enable(encoder);
3614
3615 /* VLV wants encoder enabling _before_ the pipe is up. */
3616 for_each_encoder_on_crtc(dev, crtc, encoder)
3617 encoder->enable(encoder);
3618
Jesse Barnes2dd24552013-04-25 12:55:01 -07003619 i9xx_pfit_enable(intel_crtc);
3620
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003621 intel_crtc_load_lut(crtc);
3622
Jesse Barnes89b667f2013-04-18 14:51:36 -07003623 intel_enable_pipe(dev_priv, pipe, false);
3624 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003625 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003626 intel_crtc_update_cursor(crtc, true);
3627
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003628 intel_update_fbc(dev);
3629
Jesse Barnes89b667f2013-04-18 14:51:36 -07003630 mutex_unlock(&dev_priv->dpio_lock);
3631}
3632
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003633static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003634{
3635 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003638 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003639 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003640 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003641
Daniel Vetter08a48462012-07-02 11:43:47 +02003642 WARN_ON(!crtc->enabled);
3643
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003644 if (intel_crtc->active)
3645 return;
3646
3647 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003648 intel_update_watermarks(dev);
3649
Daniel Vetter87442f72013-06-06 00:52:17 +02003650 i9xx_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003651
3652 for_each_encoder_on_crtc(dev, crtc, encoder)
3653 if (encoder->pre_enable)
3654 encoder->pre_enable(encoder);
3655
Jesse Barnes2dd24552013-04-25 12:55:01 -07003656 i9xx_pfit_enable(intel_crtc);
3657
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003658 intel_crtc_load_lut(crtc);
3659
Jesse Barnes040484a2011-01-03 12:14:26 -08003660 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003661 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003662 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003663 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003664 if (IS_G4X(dev))
3665 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003666 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003667
3668 /* Give the overlay scaler a chance to enable if it's on this pipe */
3669 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003670
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003671 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003672
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003673 for_each_encoder_on_crtc(dev, crtc, encoder)
3674 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003675}
3676
Daniel Vetter87476d62013-04-11 16:29:06 +02003677static void i9xx_pfit_disable(struct intel_crtc *crtc)
3678{
3679 struct drm_device *dev = crtc->base.dev;
3680 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003681
3682 if (!crtc->config.gmch_pfit.control)
3683 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003684
3685 assert_pipe_disabled(dev_priv, crtc->pipe);
3686
Daniel Vetter328d8e82013-05-08 10:36:31 +02003687 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3688 I915_READ(PFIT_CONTROL));
3689 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003690}
3691
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003692static void i9xx_crtc_disable(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 struct drm_i915_private *dev_priv = dev->dev_private;
3696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003697 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003698 int pipe = intel_crtc->pipe;
3699 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003700
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003701 if (!intel_crtc->active)
3702 return;
3703
Daniel Vetterea9d7582012-07-10 10:42:52 +02003704 for_each_encoder_on_crtc(dev, crtc, encoder)
3705 encoder->disable(encoder);
3706
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003708 intel_crtc_wait_for_pending_flips(crtc);
3709 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003710
Chris Wilson973d04f2011-07-08 12:22:37 +01003711 if (dev_priv->cfb_plane == plane)
3712 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003714 intel_crtc_dpms_overlay(intel_crtc, false);
3715 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003716 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003717 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003718
Jesse Barnesb24e7172011-01-04 15:09:30 -08003719 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003720
Daniel Vetter87476d62013-04-11 16:29:06 +02003721 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003722
Jesse Barnes89b667f2013-04-18 14:51:36 -07003723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 if (encoder->post_disable)
3725 encoder->post_disable(encoder);
3726
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003727 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003728
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003729 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003730 intel_update_fbc(dev);
3731 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732}
3733
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003734static void i9xx_crtc_off(struct drm_crtc *crtc)
3735{
3736}
3737
Daniel Vetter976f8a22012-07-08 22:34:21 +02003738static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3739 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003740{
3741 struct drm_device *dev = crtc->dev;
3742 struct drm_i915_master_private *master_priv;
3743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3744 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003745
3746 if (!dev->primary->master)
3747 return;
3748
3749 master_priv = dev->primary->master->driver_priv;
3750 if (!master_priv->sarea_priv)
3751 return;
3752
Jesse Barnes79e53942008-11-07 14:24:08 -08003753 switch (pipe) {
3754 case 0:
3755 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3756 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3757 break;
3758 case 1:
3759 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3760 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3761 break;
3762 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003763 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003764 break;
3765 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003766}
3767
Daniel Vetter976f8a22012-07-08 22:34:21 +02003768/**
3769 * Sets the power management mode of the pipe and plane.
3770 */
3771void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003772{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003773 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003775 struct intel_encoder *intel_encoder;
3776 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003777
Daniel Vetter976f8a22012-07-08 22:34:21 +02003778 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3779 enable |= intel_encoder->connectors_active;
3780
3781 if (enable)
3782 dev_priv->display.crtc_enable(crtc);
3783 else
3784 dev_priv->display.crtc_disable(crtc);
3785
3786 intel_crtc_update_sarea(crtc, enable);
3787}
3788
Daniel Vetter976f8a22012-07-08 22:34:21 +02003789static void intel_crtc_disable(struct drm_crtc *crtc)
3790{
3791 struct drm_device *dev = crtc->dev;
3792 struct drm_connector *connector;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003795
3796 /* crtc should still be enabled when we disable it. */
3797 WARN_ON(!crtc->enabled);
3798
3799 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003800 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003801 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003802 dev_priv->display.off(crtc);
3803
Chris Wilson931872f2012-01-16 23:01:13 +00003804 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3805 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003806
3807 if (crtc->fb) {
3808 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003809 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003810 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003811 crtc->fb = NULL;
3812 }
3813
3814 /* Update computed state. */
3815 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3816 if (!connector->encoder || !connector->encoder->crtc)
3817 continue;
3818
3819 if (connector->encoder->crtc != crtc)
3820 continue;
3821
3822 connector->dpms = DRM_MODE_DPMS_OFF;
3823 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003824 }
3825}
3826
Daniel Vettera261b242012-07-26 19:21:47 +02003827void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003828{
Daniel Vettera261b242012-07-26 19:21:47 +02003829 struct drm_crtc *crtc;
3830
3831 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3832 if (crtc->enabled)
3833 intel_crtc_disable(crtc);
3834 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003835}
3836
Chris Wilsonea5b2132010-08-04 13:50:23 +01003837void intel_encoder_destroy(struct drm_encoder *encoder)
3838{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003839 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003840
Chris Wilsonea5b2132010-08-04 13:50:23 +01003841 drm_encoder_cleanup(encoder);
3842 kfree(intel_encoder);
3843}
3844
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003845/* Simple dpms helper for encodres with just one connector, no cloning and only
3846 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3847 * state of the entire output pipe. */
3848void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3849{
3850 if (mode == DRM_MODE_DPMS_ON) {
3851 encoder->connectors_active = true;
3852
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003853 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003854 } else {
3855 encoder->connectors_active = false;
3856
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003857 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003858 }
3859}
3860
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003861/* Cross check the actual hw state with our own modeset state tracking (and it's
3862 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003863static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003864{
3865 if (connector->get_hw_state(connector)) {
3866 struct intel_encoder *encoder = connector->encoder;
3867 struct drm_crtc *crtc;
3868 bool encoder_enabled;
3869 enum pipe pipe;
3870
3871 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3872 connector->base.base.id,
3873 drm_get_connector_name(&connector->base));
3874
3875 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3876 "wrong connector dpms state\n");
3877 WARN(connector->base.encoder != &encoder->base,
3878 "active connector not linked to encoder\n");
3879 WARN(!encoder->connectors_active,
3880 "encoder->connectors_active not set\n");
3881
3882 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3883 WARN(!encoder_enabled, "encoder not enabled\n");
3884 if (WARN_ON(!encoder->base.crtc))
3885 return;
3886
3887 crtc = encoder->base.crtc;
3888
3889 WARN(!crtc->enabled, "crtc not enabled\n");
3890 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3891 WARN(pipe != to_intel_crtc(crtc)->pipe,
3892 "encoder active on the wrong pipe\n");
3893 }
3894}
3895
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003896/* Even simpler default implementation, if there's really no special case to
3897 * consider. */
3898void intel_connector_dpms(struct drm_connector *connector, int mode)
3899{
3900 struct intel_encoder *encoder = intel_attached_encoder(connector);
3901
3902 /* All the simple cases only support two dpms states. */
3903 if (mode != DRM_MODE_DPMS_ON)
3904 mode = DRM_MODE_DPMS_OFF;
3905
3906 if (mode == connector->dpms)
3907 return;
3908
3909 connector->dpms = mode;
3910
3911 /* Only need to change hw state when actually enabled */
3912 if (encoder->base.crtc)
3913 intel_encoder_dpms(encoder, mode);
3914 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003915 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003916
Daniel Vetterb9805142012-08-31 17:37:33 +02003917 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003918}
3919
Daniel Vetterf0947c32012-07-02 13:10:34 +02003920/* Simple connector->get_hw_state implementation for encoders that support only
3921 * one connector and no cloning and hence the encoder state determines the state
3922 * of the connector. */
3923bool intel_connector_get_hw_state(struct intel_connector *connector)
3924{
Daniel Vetter24929352012-07-02 20:28:59 +02003925 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003926 struct intel_encoder *encoder = connector->encoder;
3927
3928 return encoder->get_hw_state(encoder, &pipe);
3929}
3930
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003931static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3932 struct intel_crtc_config *pipe_config)
3933{
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935 struct intel_crtc *pipe_B_crtc =
3936 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3937
3938 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3939 pipe_name(pipe), pipe_config->fdi_lanes);
3940 if (pipe_config->fdi_lanes > 4) {
3941 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3942 pipe_name(pipe), pipe_config->fdi_lanes);
3943 return false;
3944 }
3945
3946 if (IS_HASWELL(dev)) {
3947 if (pipe_config->fdi_lanes > 2) {
3948 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3949 pipe_config->fdi_lanes);
3950 return false;
3951 } else {
3952 return true;
3953 }
3954 }
3955
3956 if (INTEL_INFO(dev)->num_pipes == 2)
3957 return true;
3958
3959 /* Ivybridge 3 pipe is really complicated */
3960 switch (pipe) {
3961 case PIPE_A:
3962 return true;
3963 case PIPE_B:
3964 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3965 pipe_config->fdi_lanes > 2) {
3966 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3967 pipe_name(pipe), pipe_config->fdi_lanes);
3968 return false;
3969 }
3970 return true;
3971 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003972 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003973 pipe_B_crtc->config.fdi_lanes <= 2) {
3974 if (pipe_config->fdi_lanes > 2) {
3975 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3976 pipe_name(pipe), pipe_config->fdi_lanes);
3977 return false;
3978 }
3979 } else {
3980 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3981 return false;
3982 }
3983 return true;
3984 default:
3985 BUG();
3986 }
3987}
3988
Daniel Vettere29c22c2013-02-21 00:00:16 +01003989#define RETRY 1
3990static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3991 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003992{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003993 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003994 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02003995 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003996 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003997
Daniel Vettere29c22c2013-02-21 00:00:16 +01003998retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003999 /* FDI is a binary signal running at ~2.7GHz, encoding
4000 * each output octet as 10 bits. The actual frequency
4001 * is stored as a divider into a 100MHz clock, and the
4002 * mode pixel clock is stored in units of 1KHz.
4003 * Hence the bw of each lane in terms of the mode signal
4004 * is:
4005 */
4006 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4007
Daniel Vetterff9a6752013-06-01 17:16:21 +02004008 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004009 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004010
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004011 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004012 pipe_config->pipe_bpp);
4013
4014 pipe_config->fdi_lanes = lane;
4015
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004016 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004017 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004018
Daniel Vettere29c22c2013-02-21 00:00:16 +01004019 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4020 intel_crtc->pipe, pipe_config);
4021 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4022 pipe_config->pipe_bpp -= 2*3;
4023 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4024 pipe_config->pipe_bpp);
4025 needs_recompute = true;
4026 pipe_config->bw_constrained = true;
4027
4028 goto retry;
4029 }
4030
4031 if (needs_recompute)
4032 return RETRY;
4033
4034 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004035}
4036
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004037static void hsw_compute_ips_config(struct intel_crtc *crtc,
4038 struct intel_crtc_config *pipe_config)
4039{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004040 pipe_config->ips_enabled = i915_enable_ips &&
4041 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004042 pipe_config->pipe_bpp == 24;
4043}
4044
Daniel Vettera43f6e02013-06-07 23:10:32 +02004045static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004046 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004047{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004048 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004049 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004050
Eric Anholtbad720f2009-10-22 16:11:14 -07004051 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004052 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004053 if (pipe_config->requested_mode.clock * 3
4054 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004055 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004056 }
Chris Wilson89749352010-09-12 18:25:19 +01004057
Daniel Vetterf9bef082012-04-15 19:53:19 +02004058 /* All interlaced capable intel hw wants timings in frames. Note though
4059 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4060 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004061 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004062 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004063
Damien Lespiau8693a822013-05-03 18:48:11 +01004064 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4065 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004066 */
4067 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4068 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004069 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004070
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004071 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004072 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004073 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004074 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4075 * for lvds. */
4076 pipe_config->pipe_bpp = 8*3;
4077 }
4078
Damien Lespiauf5adf942013-06-24 18:29:34 +01004079 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004080 hsw_compute_ips_config(crtc, pipe_config);
4081
4082 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4083 * clock survives for now. */
4084 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4085 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004086
Daniel Vetter877d48d2013-04-19 11:24:43 +02004087 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004088 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004089
Daniel Vettere29c22c2013-02-21 00:00:16 +01004090 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004091}
4092
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004093static int valleyview_get_display_clock_speed(struct drm_device *dev)
4094{
4095 return 400000; /* FIXME */
4096}
4097
Jesse Barnese70236a2009-09-21 10:42:27 -07004098static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004099{
Jesse Barnese70236a2009-09-21 10:42:27 -07004100 return 400000;
4101}
Jesse Barnes79e53942008-11-07 14:24:08 -08004102
Jesse Barnese70236a2009-09-21 10:42:27 -07004103static int i915_get_display_clock_speed(struct drm_device *dev)
4104{
4105 return 333000;
4106}
Jesse Barnes79e53942008-11-07 14:24:08 -08004107
Jesse Barnese70236a2009-09-21 10:42:27 -07004108static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4109{
4110 return 200000;
4111}
Jesse Barnes79e53942008-11-07 14:24:08 -08004112
Jesse Barnese70236a2009-09-21 10:42:27 -07004113static int i915gm_get_display_clock_speed(struct drm_device *dev)
4114{
4115 u16 gcfgc = 0;
4116
4117 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4118
4119 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004120 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004121 else {
4122 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4123 case GC_DISPLAY_CLOCK_333_MHZ:
4124 return 333000;
4125 default:
4126 case GC_DISPLAY_CLOCK_190_200_MHZ:
4127 return 190000;
4128 }
4129 }
4130}
Jesse Barnes79e53942008-11-07 14:24:08 -08004131
Jesse Barnese70236a2009-09-21 10:42:27 -07004132static int i865_get_display_clock_speed(struct drm_device *dev)
4133{
4134 return 266000;
4135}
4136
4137static int i855_get_display_clock_speed(struct drm_device *dev)
4138{
4139 u16 hpllcc = 0;
4140 /* Assume that the hardware is in the high speed state. This
4141 * should be the default.
4142 */
4143 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4144 case GC_CLOCK_133_200:
4145 case GC_CLOCK_100_200:
4146 return 200000;
4147 case GC_CLOCK_166_250:
4148 return 250000;
4149 case GC_CLOCK_100_133:
4150 return 133000;
4151 }
4152
4153 /* Shouldn't happen */
4154 return 0;
4155}
4156
4157static int i830_get_display_clock_speed(struct drm_device *dev)
4158{
4159 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004160}
4161
Zhenyu Wang2c072452009-06-05 15:38:42 +08004162static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004163intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004164{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004165 while (*num > DATA_LINK_M_N_MASK ||
4166 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004167 *num >>= 1;
4168 *den >>= 1;
4169 }
4170}
4171
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004172static void compute_m_n(unsigned int m, unsigned int n,
4173 uint32_t *ret_m, uint32_t *ret_n)
4174{
4175 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4176 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4177 intel_reduce_m_n_ratio(ret_m, ret_n);
4178}
4179
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004180void
4181intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4182 int pixel_clock, int link_clock,
4183 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004184{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004185 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004186
4187 compute_m_n(bits_per_pixel * pixel_clock,
4188 link_clock * nlanes * 8,
4189 &m_n->gmch_m, &m_n->gmch_n);
4190
4191 compute_m_n(pixel_clock, link_clock,
4192 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004193}
4194
Chris Wilsona7615032011-01-12 17:04:08 +00004195static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4196{
Keith Packard72bbe582011-09-26 16:09:45 -07004197 if (i915_panel_use_ssc >= 0)
4198 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004199 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004200 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004201}
4202
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004203static int vlv_get_refclk(struct drm_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 int refclk = 27000; /* for DP & HDMI */
4208
4209 return 100000; /* only one validated so far */
4210
4211 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4212 refclk = 96000;
4213 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4214 if (intel_panel_use_ssc(dev_priv))
4215 refclk = 100000;
4216 else
4217 refclk = 96000;
4218 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4219 refclk = 100000;
4220 }
4221
4222 return refclk;
4223}
4224
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004225static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4226{
4227 struct drm_device *dev = crtc->dev;
4228 struct drm_i915_private *dev_priv = dev->dev_private;
4229 int refclk;
4230
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004231 if (IS_VALLEYVIEW(dev)) {
4232 refclk = vlv_get_refclk(crtc);
4233 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004234 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004235 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004236 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4237 refclk / 1000);
4238 } else if (!IS_GEN2(dev)) {
4239 refclk = 96000;
4240 } else {
4241 refclk = 48000;
4242 }
4243
4244 return refclk;
4245}
4246
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004247static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004248{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004249 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004250}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004251
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004252static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4253{
4254 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004255}
4256
Daniel Vetterf47709a2013-03-28 10:42:02 +01004257static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004258 intel_clock_t *reduced_clock)
4259{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004260 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004261 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004262 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004263 u32 fp, fp2 = 0;
4264
4265 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004266 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004267 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004268 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004269 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004270 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004271 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004272 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004273 }
4274
4275 I915_WRITE(FP0(pipe), fp);
4276
Daniel Vetterf47709a2013-03-28 10:42:02 +01004277 crtc->lowfreq_avail = false;
4278 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004279 reduced_clock && i915_powersave) {
4280 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004281 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004282 } else {
4283 I915_WRITE(FP1(pipe), fp);
4284 }
4285}
4286
Jesse Barnes89b667f2013-04-18 14:51:36 -07004287static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4288{
4289 u32 reg_val;
4290
4291 /*
4292 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4293 * and set it to a reasonable value instead.
4294 */
Jani Nikulaae992582013-05-22 15:36:19 +03004295 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004296 reg_val &= 0xffffff00;
4297 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004298 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004299
Jani Nikulaae992582013-05-22 15:36:19 +03004300 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004301 reg_val &= 0x8cffffff;
4302 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004303 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004304
Jani Nikulaae992582013-05-22 15:36:19 +03004305 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004306 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004307 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308
Jani Nikulaae992582013-05-22 15:36:19 +03004309 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004310 reg_val &= 0x00ffffff;
4311 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004312 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004313}
4314
Daniel Vetterb5518422013-05-03 11:49:48 +02004315static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4316 struct intel_link_m_n *m_n)
4317{
4318 struct drm_device *dev = crtc->base.dev;
4319 struct drm_i915_private *dev_priv = dev->dev_private;
4320 int pipe = crtc->pipe;
4321
Daniel Vettere3b95f12013-05-03 11:49:49 +02004322 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4323 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4324 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4325 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004326}
4327
4328static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4329 struct intel_link_m_n *m_n)
4330{
4331 struct drm_device *dev = crtc->base.dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 int pipe = crtc->pipe;
4334 enum transcoder transcoder = crtc->config.cpu_transcoder;
4335
4336 if (INTEL_INFO(dev)->gen >= 5) {
4337 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4338 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4339 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4340 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4341 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004342 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4343 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4344 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4345 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004346 }
4347}
4348
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004349static void intel_dp_set_m_n(struct intel_crtc *crtc)
4350{
4351 if (crtc->config.has_pch_encoder)
4352 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4353 else
4354 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4355}
4356
Daniel Vetterf47709a2013-03-28 10:42:02 +01004357static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004358{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004359 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004360 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004361 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004362 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004363 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004364 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004366 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004367
Daniel Vetter09153002012-12-12 14:06:44 +01004368 mutex_lock(&dev_priv->dpio_lock);
4369
Jesse Barnes89b667f2013-04-18 14:51:36 -07004370 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004371
Daniel Vetterf47709a2013-03-28 10:42:02 +01004372 bestn = crtc->config.dpll.n;
4373 bestm1 = crtc->config.dpll.m1;
4374 bestm2 = crtc->config.dpll.m2;
4375 bestp1 = crtc->config.dpll.p1;
4376 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004377
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378 /* See eDP HDMI DPIO driver vbios notes doc */
4379
4380 /* PLL B needs special handling */
4381 if (pipe)
4382 vlv_pllb_recal_opamp(dev_priv);
4383
4384 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004385 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004386
4387 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004388 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004390 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391
4392 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004393 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004394
4395 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004396 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4397 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4398 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004399 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004400
4401 /*
4402 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4403 * but we don't support that).
4404 * Note: don't use the DAC post divider as it seems unstable.
4405 */
4406 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004407 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004408
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004409 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004410 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004411
Jesse Barnes89b667f2013-04-18 14:51:36 -07004412 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004413 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004414 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004415 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004416 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004417 0x005f0021);
4418 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004419 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004420 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004421
Jesse Barnes89b667f2013-04-18 14:51:36 -07004422 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4423 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4424 /* Use SSC source */
4425 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004426 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004427 0x0df40000);
4428 else
Jani Nikulaae992582013-05-22 15:36:19 +03004429 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004430 0x0df70000);
4431 } else { /* HDMI or VGA */
4432 /* Use bend source */
4433 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004434 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004435 0x0df70000);
4436 else
Jani Nikulaae992582013-05-22 15:36:19 +03004437 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004438 0x0df40000);
4439 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004440
Jani Nikulaae992582013-05-22 15:36:19 +03004441 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4444 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4445 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004446 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004447
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449
4450 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4451 if (encoder->pre_pll_enable)
4452 encoder->pre_pll_enable(encoder);
4453
4454 /* Enable DPIO clock input */
4455 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4456 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4457 if (pipe)
4458 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004459
4460 dpll |= DPLL_VCO_ENABLE;
4461 I915_WRITE(DPLL(pipe), dpll);
4462 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004463 udelay(150);
4464
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004465 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4466 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4467
Daniel Vetteref1b4602013-06-01 17:17:04 +02004468 dpll_md = (crtc->config.pixel_multiplier - 1)
4469 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004470 I915_WRITE(DPLL_MD(pipe), dpll_md);
4471 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004472
Daniel Vetterf47709a2013-03-28 10:42:02 +01004473 if (crtc->config.has_dp_encoder)
4474 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304475
Daniel Vetter09153002012-12-12 14:06:44 +01004476 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004477}
4478
Daniel Vetterf47709a2013-03-28 10:42:02 +01004479static void i9xx_update_pll(struct intel_crtc *crtc,
4480 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004481 int num_connectors)
4482{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004483 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004484 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004485 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004486 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004487 u32 dpll;
4488 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004489 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004490
Daniel Vetterf47709a2013-03-28 10:42:02 +01004491 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304492
Daniel Vetterf47709a2013-03-28 10:42:02 +01004493 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4494 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004495
4496 dpll = DPLL_VGA_MODE_DIS;
4497
Daniel Vetterf47709a2013-03-28 10:42:02 +01004498 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004499 dpll |= DPLLB_MODE_LVDS;
4500 else
4501 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004502
Daniel Vetteref1b4602013-06-01 17:17:04 +02004503 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004504 dpll |= (crtc->config.pixel_multiplier - 1)
4505 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004506 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004507
4508 if (is_sdvo)
4509 dpll |= DPLL_DVO_HIGH_SPEED;
4510
Daniel Vetterf47709a2013-03-28 10:42:02 +01004511 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004512 dpll |= DPLL_DVO_HIGH_SPEED;
4513
4514 /* compute bitmask from p1 value */
4515 if (IS_PINEVIEW(dev))
4516 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4517 else {
4518 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4519 if (IS_G4X(dev) && reduced_clock)
4520 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4521 }
4522 switch (clock->p2) {
4523 case 5:
4524 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4525 break;
4526 case 7:
4527 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4528 break;
4529 case 10:
4530 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4531 break;
4532 case 14:
4533 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4534 break;
4535 }
4536 if (INTEL_INFO(dev)->gen >= 4)
4537 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4538
Daniel Vetter09ede542013-04-30 14:01:45 +02004539 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004541 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004542 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4543 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4544 else
4545 dpll |= PLL_REF_INPUT_DREFCLK;
4546
4547 dpll |= DPLL_VCO_ENABLE;
4548 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4549 POSTING_READ(DPLL(pipe));
4550 udelay(150);
4551
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004553 if (encoder->pre_pll_enable)
4554 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004555
Daniel Vetterf47709a2013-03-28 10:42:02 +01004556 if (crtc->config.has_dp_encoder)
4557 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004558
4559 I915_WRITE(DPLL(pipe), dpll);
4560
4561 /* Wait for the clocks to stabilize. */
4562 POSTING_READ(DPLL(pipe));
4563 udelay(150);
4564
4565 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004566 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4567 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004568 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569 } else {
4570 /* The pixel multiplier can only be updated once the
4571 * DPLL is enabled and the clocks are stable.
4572 *
4573 * So write it again.
4574 */
4575 I915_WRITE(DPLL(pipe), dpll);
4576 }
4577}
4578
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004580 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 int num_connectors)
4582{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004583 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004585 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004586 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004587 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004588 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304591
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004592 dpll = DPLL_VGA_MODE_DIS;
4593
Daniel Vetterf47709a2013-03-28 10:42:02 +01004594 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4596 } else {
4597 if (clock->p1 == 2)
4598 dpll |= PLL_P1_DIVIDE_BY_TWO;
4599 else
4600 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4601 if (clock->p2 == 4)
4602 dpll |= PLL_P2_DIVIDE_BY_4;
4603 }
4604
Daniel Vetterf47709a2013-03-28 10:42:02 +01004605 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4607 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4608 else
4609 dpll |= PLL_REF_INPUT_DREFCLK;
4610
4611 dpll |= DPLL_VCO_ENABLE;
4612 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4613 POSTING_READ(DPLL(pipe));
4614 udelay(150);
4615
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004617 if (encoder->pre_pll_enable)
4618 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004620 I915_WRITE(DPLL(pipe), dpll);
4621
4622 /* Wait for the clocks to stabilize. */
4623 POSTING_READ(DPLL(pipe));
4624 udelay(150);
4625
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 /* The pixel multiplier can only be updated once the
4627 * DPLL is enabled and the clocks are stable.
4628 *
4629 * So write it again.
4630 */
4631 I915_WRITE(DPLL(pipe), dpll);
4632}
4633
Daniel Vetter8a654f32013-06-01 17:16:22 +02004634static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004635{
4636 struct drm_device *dev = intel_crtc->base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004639 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004640 struct drm_display_mode *adjusted_mode =
4641 &intel_crtc->config.adjusted_mode;
4642 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004643 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4644
4645 /* We need to be careful not to changed the adjusted mode, for otherwise
4646 * the hw state checker will get angry at the mismatch. */
4647 crtc_vtotal = adjusted_mode->crtc_vtotal;
4648 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004649
4650 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4651 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004652 crtc_vtotal -= 1;
4653 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654 vsyncshift = adjusted_mode->crtc_hsync_start
4655 - adjusted_mode->crtc_htotal / 2;
4656 } else {
4657 vsyncshift = 0;
4658 }
4659
4660 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004661 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_hdisplay - 1) |
4665 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_hblank_start - 1) |
4668 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_hsync_start - 1) |
4671 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4672
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004673 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004675 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004676 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004677 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004678 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004679 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004680 (adjusted_mode->crtc_vsync_start - 1) |
4681 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4682
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004683 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4684 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4685 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4686 * bits. */
4687 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4688 (pipe == PIPE_B || pipe == PIPE_C))
4689 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4690
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 /* pipesrc controls the size that is scaled from, which should
4692 * always be the user's requested size.
4693 */
4694 I915_WRITE(PIPESRC(pipe),
4695 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4696}
4697
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004698static void intel_get_pipe_timings(struct intel_crtc *crtc,
4699 struct intel_crtc_config *pipe_config)
4700{
4701 struct drm_device *dev = crtc->base.dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4704 uint32_t tmp;
4705
4706 tmp = I915_READ(HTOTAL(cpu_transcoder));
4707 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4708 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4709 tmp = I915_READ(HBLANK(cpu_transcoder));
4710 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4711 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4712 tmp = I915_READ(HSYNC(cpu_transcoder));
4713 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4714 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4715
4716 tmp = I915_READ(VTOTAL(cpu_transcoder));
4717 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4718 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4719 tmp = I915_READ(VBLANK(cpu_transcoder));
4720 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4721 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4722 tmp = I915_READ(VSYNC(cpu_transcoder));
4723 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4724 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4725
4726 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4727 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4728 pipe_config->adjusted_mode.crtc_vtotal += 1;
4729 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4730 }
4731
4732 tmp = I915_READ(PIPESRC(crtc->pipe));
4733 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4734 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4735}
4736
Daniel Vetter84b046f2013-02-19 18:48:54 +01004737static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4738{
4739 struct drm_device *dev = intel_crtc->base.dev;
4740 struct drm_i915_private *dev_priv = dev->dev_private;
4741 uint32_t pipeconf;
4742
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004743 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004744
4745 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4746 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4747 * core speed.
4748 *
4749 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4750 * pipe == 0 check?
4751 */
4752 if (intel_crtc->config.requested_mode.clock >
4753 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4754 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004755 }
4756
Daniel Vetterff9ce462013-04-24 14:57:17 +02004757 /* only g4x and later have fancy bpc/dither controls */
4758 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004759 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4760 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4761 pipeconf |= PIPECONF_DITHER_EN |
4762 PIPECONF_DITHER_TYPE_SP;
4763
4764 switch (intel_crtc->config.pipe_bpp) {
4765 case 18:
4766 pipeconf |= PIPECONF_6BPC;
4767 break;
4768 case 24:
4769 pipeconf |= PIPECONF_8BPC;
4770 break;
4771 case 30:
4772 pipeconf |= PIPECONF_10BPC;
4773 break;
4774 default:
4775 /* Case prevented by intel_choose_pipe_bpp_dither. */
4776 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004777 }
4778 }
4779
4780 if (HAS_PIPE_CXSR(dev)) {
4781 if (intel_crtc->lowfreq_avail) {
4782 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4783 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4784 } else {
4785 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004786 }
4787 }
4788
Daniel Vetter84b046f2013-02-19 18:48:54 +01004789 if (!IS_GEN2(dev) &&
4790 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4791 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4792 else
4793 pipeconf |= PIPECONF_PROGRESSIVE;
4794
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004795 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4796 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004797
Daniel Vetter84b046f2013-02-19 18:48:54 +01004798 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4799 POSTING_READ(PIPECONF(intel_crtc->pipe));
4800}
4801
Eric Anholtf564048e2011-03-30 13:01:02 -07004802static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004803 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004804 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004805{
4806 struct drm_device *dev = crtc->dev;
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004809 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004810 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004811 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004812 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004813 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004814 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004815 bool ok, has_reduced_clock = false;
4816 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004817 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004818 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004819 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004820
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004821 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004822 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004823 case INTEL_OUTPUT_LVDS:
4824 is_lvds = true;
4825 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004826 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004827
Eric Anholtc751ce42010-03-25 11:48:48 -07004828 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004829 }
4830
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004831 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004832
Ma Lingd4906092009-03-18 20:13:27 +08004833 /*
4834 * Returns a set of divisors for the desired target clock with the given
4835 * refclk, or FALSE. The returned values represent the clock equation:
4836 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4837 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004838 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004839 ok = dev_priv->display.find_dpll(limit, crtc,
4840 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004841 refclk, NULL, &clock);
4842 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004843 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004844 return -EINVAL;
4845 }
4846
4847 /* Ensure that the cursor is valid for the new mode before changing... */
4848 intel_crtc_update_cursor(crtc, true);
4849
4850 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004851 /*
4852 * Ensure we match the reduced clock's P to the target clock.
4853 * If the clocks don't match, we can't switch the display clock
4854 * by using the FP0/FP1. In such case we will disable the LVDS
4855 * downclock feature.
4856 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004857 has_reduced_clock =
4858 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004859 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004860 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004861 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004862 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004863 /* Compat-code for transition, will disappear. */
4864 if (!intel_crtc->config.clock_set) {
4865 intel_crtc->config.dpll.n = clock.n;
4866 intel_crtc->config.dpll.m1 = clock.m1;
4867 intel_crtc->config.dpll.m2 = clock.m2;
4868 intel_crtc->config.dpll.p1 = clock.p1;
4869 intel_crtc->config.dpll.p2 = clock.p2;
4870 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004871
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004872 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004873 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304874 has_reduced_clock ? &reduced_clock : NULL,
4875 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004876 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004877 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004878 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004879 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004880 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004882
Eric Anholtf564048e2011-03-30 13:01:02 -07004883 /* Set up the display plane register */
4884 dspcntr = DISPPLANE_GAMMA_ENABLE;
4885
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004886 if (!IS_VALLEYVIEW(dev)) {
4887 if (pipe == 0)
4888 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4889 else
4890 dspcntr |= DISPPLANE_SEL_PIPE_B;
4891 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004892
Daniel Vetter8a654f32013-06-01 17:16:22 +02004893 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004894
4895 /* pipesrc and dspsize control the size that is scaled from,
4896 * which should always be the user's requested size.
4897 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004898 I915_WRITE(DSPSIZE(plane),
4899 ((mode->vdisplay - 1) << 16) |
4900 (mode->hdisplay - 1));
4901 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004902
Daniel Vetter84b046f2013-02-19 18:48:54 +01004903 i9xx_set_pipeconf(intel_crtc);
4904
Eric Anholtf564048e2011-03-30 13:01:02 -07004905 I915_WRITE(DSPCNTR(plane), dspcntr);
4906 POSTING_READ(DSPCNTR(plane));
4907
Daniel Vetter94352cf2012-07-05 22:51:56 +02004908 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004909
4910 intel_update_watermarks(dev);
4911
Eric Anholtf564048e2011-03-30 13:01:02 -07004912 return ret;
4913}
4914
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004915static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4916 struct intel_crtc_config *pipe_config)
4917{
4918 struct drm_device *dev = crtc->base.dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 uint32_t tmp;
4921
4922 tmp = I915_READ(PFIT_CONTROL);
4923
4924 if (INTEL_INFO(dev)->gen < 4) {
4925 if (crtc->pipe != PIPE_B)
4926 return;
4927
4928 /* gen2/3 store dither state in pfit control, needs to match */
4929 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4930 } else {
4931 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4932 return;
4933 }
4934
4935 if (!(tmp & PFIT_ENABLE))
4936 return;
4937
4938 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4939 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4940 if (INTEL_INFO(dev)->gen < 5)
4941 pipe_config->gmch_pfit.lvds_border_bits =
4942 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4943}
4944
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004945static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4946 struct intel_crtc_config *pipe_config)
4947{
4948 struct drm_device *dev = crtc->base.dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 uint32_t tmp;
4951
Daniel Vettereccb1402013-05-22 00:50:22 +02004952 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004953 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004954
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004955 tmp = I915_READ(PIPECONF(crtc->pipe));
4956 if (!(tmp & PIPECONF_ENABLE))
4957 return false;
4958
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004959 intel_get_pipe_timings(crtc, pipe_config);
4960
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004961 i9xx_get_pfit_config(crtc, pipe_config);
4962
Daniel Vetter6c49f242013-06-06 12:45:25 +02004963 if (INTEL_INFO(dev)->gen >= 4) {
4964 tmp = I915_READ(DPLL_MD(crtc->pipe));
4965 pipe_config->pixel_multiplier =
4966 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4967 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
4968 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4969 tmp = I915_READ(DPLL(crtc->pipe));
4970 pipe_config->pixel_multiplier =
4971 ((tmp & SDVO_MULTIPLIER_MASK)
4972 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4973 } else {
4974 /* Note that on i915G/GM the pixel multiplier is in the sdvo
4975 * port and will be fixed up in the encoder->get_config
4976 * function. */
4977 pipe_config->pixel_multiplier = 1;
4978 }
4979
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004980 return true;
4981}
4982
Paulo Zanonidde86e22012-12-01 12:04:25 -02004983static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004984{
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004987 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004988 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004989 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004990 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004991 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004992 bool has_ck505 = false;
4993 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004994
4995 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004996 list_for_each_entry(encoder, &mode_config->encoder_list,
4997 base.head) {
4998 switch (encoder->type) {
4999 case INTEL_OUTPUT_LVDS:
5000 has_panel = true;
5001 has_lvds = true;
5002 break;
5003 case INTEL_OUTPUT_EDP:
5004 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005005 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005006 has_cpu_edp = true;
5007 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005008 }
5009 }
5010
Keith Packard99eb6a02011-09-26 14:29:12 -07005011 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005012 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005013 can_ssc = has_ck505;
5014 } else {
5015 has_ck505 = false;
5016 can_ssc = true;
5017 }
5018
Imre Deak2de69052013-05-08 13:14:04 +03005019 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5020 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005021
5022 /* Ironlake: try to setup display ref clock before DPLL
5023 * enabling. This is only under driver's control after
5024 * PCH B stepping, previous chipset stepping should be
5025 * ignoring this setting.
5026 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005027 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005028
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005029 /* As we must carefully and slowly disable/enable each source in turn,
5030 * compute the final state we want first and check if we need to
5031 * make any changes at all.
5032 */
5033 final = val;
5034 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005035 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005036 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005037 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005038 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5039
5040 final &= ~DREF_SSC_SOURCE_MASK;
5041 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5042 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005043
Keith Packard199e5d72011-09-22 12:01:57 -07005044 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 final |= DREF_SSC_SOURCE_ENABLE;
5046
5047 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5048 final |= DREF_SSC1_ENABLE;
5049
5050 if (has_cpu_edp) {
5051 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5052 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5053 else
5054 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5055 } else
5056 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5057 } else {
5058 final |= DREF_SSC_SOURCE_DISABLE;
5059 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5060 }
5061
5062 if (final == val)
5063 return;
5064
5065 /* Always enable nonspread source */
5066 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5067
5068 if (has_ck505)
5069 val |= DREF_NONSPREAD_CK505_ENABLE;
5070 else
5071 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5072
5073 if (has_panel) {
5074 val &= ~DREF_SSC_SOURCE_MASK;
5075 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005076
Keith Packard199e5d72011-09-22 12:01:57 -07005077 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005078 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005079 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005080 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005081 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005083
5084 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005086 POSTING_READ(PCH_DREF_CONTROL);
5087 udelay(200);
5088
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005090
5091 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005092 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005093 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005094 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005095 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005096 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005097 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005099 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005103 POSTING_READ(PCH_DREF_CONTROL);
5104 udelay(200);
5105 } else {
5106 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5107
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005108 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005109
5110 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005111 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005112
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005113 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005114 POSTING_READ(PCH_DREF_CONTROL);
5115 udelay(200);
5116
5117 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 val &= ~DREF_SSC_SOURCE_MASK;
5119 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005120
5121 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005122 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005123
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005124 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005125 POSTING_READ(PCH_DREF_CONTROL);
5126 udelay(200);
5127 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005128
5129 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005130}
5131
Paulo Zanonidde86e22012-12-01 12:04:25 -02005132/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5133static void lpt_init_pch_refclk(struct drm_device *dev)
5134{
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 struct drm_mode_config *mode_config = &dev->mode_config;
5137 struct intel_encoder *encoder;
5138 bool has_vga = false;
5139 bool is_sdv = false;
5140 u32 tmp;
5141
5142 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5143 switch (encoder->type) {
5144 case INTEL_OUTPUT_ANALOG:
5145 has_vga = true;
5146 break;
5147 }
5148 }
5149
5150 if (!has_vga)
5151 return;
5152
Daniel Vetterc00db242013-01-22 15:33:27 +01005153 mutex_lock(&dev_priv->dpio_lock);
5154
Paulo Zanonidde86e22012-12-01 12:04:25 -02005155 /* XXX: Rip out SDV support once Haswell ships for real. */
5156 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5157 is_sdv = true;
5158
5159 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5160 tmp &= ~SBI_SSCCTL_DISABLE;
5161 tmp |= SBI_SSCCTL_PATHALT;
5162 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5163
5164 udelay(24);
5165
5166 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5167 tmp &= ~SBI_SSCCTL_PATHALT;
5168 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5169
5170 if (!is_sdv) {
5171 tmp = I915_READ(SOUTH_CHICKEN2);
5172 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5173 I915_WRITE(SOUTH_CHICKEN2, tmp);
5174
5175 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5176 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5177 DRM_ERROR("FDI mPHY reset assert timeout\n");
5178
5179 tmp = I915_READ(SOUTH_CHICKEN2);
5180 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5181 I915_WRITE(SOUTH_CHICKEN2, tmp);
5182
5183 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5184 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5185 100))
5186 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5187 }
5188
5189 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5190 tmp &= ~(0xFF << 24);
5191 tmp |= (0x12 << 24);
5192 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5193
Paulo Zanonidde86e22012-12-01 12:04:25 -02005194 if (is_sdv) {
5195 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5196 tmp |= 0x7FFF;
5197 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5198 }
5199
5200 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5201 tmp |= (1 << 11);
5202 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5203
5204 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5205 tmp |= (1 << 11);
5206 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5207
5208 if (is_sdv) {
5209 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5210 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5211 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5212
5213 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5214 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5215 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5216
5217 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5218 tmp |= (0x3F << 8);
5219 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5220
5221 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5222 tmp |= (0x3F << 8);
5223 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5224 }
5225
5226 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5227 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5228 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5231 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5232 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5233
5234 if (!is_sdv) {
5235 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5236 tmp &= ~(7 << 13);
5237 tmp |= (5 << 13);
5238 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5239
5240 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5241 tmp &= ~(7 << 13);
5242 tmp |= (5 << 13);
5243 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5244 }
5245
5246 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5247 tmp &= ~0xFF;
5248 tmp |= 0x1C;
5249 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5252 tmp &= ~0xFF;
5253 tmp |= 0x1C;
5254 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5255
5256 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5257 tmp &= ~(0xFF << 16);
5258 tmp |= (0x1C << 16);
5259 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5262 tmp &= ~(0xFF << 16);
5263 tmp |= (0x1C << 16);
5264 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5265
5266 if (!is_sdv) {
5267 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5268 tmp |= (1 << 27);
5269 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5270
5271 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5272 tmp |= (1 << 27);
5273 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5274
5275 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5276 tmp &= ~(0xF << 28);
5277 tmp |= (4 << 28);
5278 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5279
5280 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5281 tmp &= ~(0xF << 28);
5282 tmp |= (4 << 28);
5283 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5284 }
5285
5286 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5287 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5288 tmp |= SBI_DBUFF0_ENABLE;
5289 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005290
5291 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005292}
5293
5294/*
5295 * Initialize reference clocks when the driver loads
5296 */
5297void intel_init_pch_refclk(struct drm_device *dev)
5298{
5299 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5300 ironlake_init_pch_refclk(dev);
5301 else if (HAS_PCH_LPT(dev))
5302 lpt_init_pch_refclk(dev);
5303}
5304
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005305static int ironlake_get_refclk(struct drm_crtc *crtc)
5306{
5307 struct drm_device *dev = crtc->dev;
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005310 int num_connectors = 0;
5311 bool is_lvds = false;
5312
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005313 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005314 switch (encoder->type) {
5315 case INTEL_OUTPUT_LVDS:
5316 is_lvds = true;
5317 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005318 }
5319 num_connectors++;
5320 }
5321
5322 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5323 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005324 dev_priv->vbt.lvds_ssc_freq);
5325 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005326 }
5327
5328 return 120000;
5329}
5330
Daniel Vetter6ff93602013-04-19 11:24:36 +02005331static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005332{
5333 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5335 int pipe = intel_crtc->pipe;
5336 uint32_t val;
5337
Daniel Vetter78114072013-06-13 00:54:57 +02005338 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005339
Daniel Vetter965e0c42013-03-27 00:44:57 +01005340 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005341 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005342 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005343 break;
5344 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005345 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005346 break;
5347 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005348 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005349 break;
5350 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005351 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005352 break;
5353 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005354 /* Case prevented by intel_choose_pipe_bpp_dither. */
5355 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005356 }
5357
Daniel Vetterd8b32242013-04-25 17:54:44 +02005358 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5360
Daniel Vetter6ff93602013-04-19 11:24:36 +02005361 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005362 val |= PIPECONF_INTERLACED_ILK;
5363 else
5364 val |= PIPECONF_PROGRESSIVE;
5365
Daniel Vetter50f3b012013-03-27 00:44:56 +01005366 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005367 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005368
Paulo Zanonic8203562012-09-12 10:06:29 -03005369 I915_WRITE(PIPECONF(pipe), val);
5370 POSTING_READ(PIPECONF(pipe));
5371}
5372
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005373/*
5374 * Set up the pipe CSC unit.
5375 *
5376 * Currently only full range RGB to limited range RGB conversion
5377 * is supported, but eventually this should handle various
5378 * RGB<->YCbCr scenarios as well.
5379 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005380static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005381{
5382 struct drm_device *dev = crtc->dev;
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5385 int pipe = intel_crtc->pipe;
5386 uint16_t coeff = 0x7800; /* 1.0 */
5387
5388 /*
5389 * TODO: Check what kind of values actually come out of the pipe
5390 * with these coeff/postoff values and adjust to get the best
5391 * accuracy. Perhaps we even need to take the bpc value into
5392 * consideration.
5393 */
5394
Daniel Vetter50f3b012013-03-27 00:44:56 +01005395 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005396 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5397
5398 /*
5399 * GY/GU and RY/RU should be the other way around according
5400 * to BSpec, but reality doesn't agree. Just set them up in
5401 * a way that results in the correct picture.
5402 */
5403 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5404 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5405
5406 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5407 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5408
5409 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5410 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5411
5412 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5413 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5414 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5415
5416 if (INTEL_INFO(dev)->gen > 6) {
5417 uint16_t postoff = 0;
5418
Daniel Vetter50f3b012013-03-27 00:44:56 +01005419 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005420 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5421
5422 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5423 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5424 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5425
5426 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5427 } else {
5428 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5429
Daniel Vetter50f3b012013-03-27 00:44:56 +01005430 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005431 mode |= CSC_BLACK_SCREEN_OFFSET;
5432
5433 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5434 }
5435}
5436
Daniel Vetter6ff93602013-04-19 11:24:36 +02005437static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005438{
5439 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005441 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005442 uint32_t val;
5443
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005444 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005445
Daniel Vetterd8b32242013-04-25 17:54:44 +02005446 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005447 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5448
Daniel Vetter6ff93602013-04-19 11:24:36 +02005449 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005450 val |= PIPECONF_INTERLACED_ILK;
5451 else
5452 val |= PIPECONF_PROGRESSIVE;
5453
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005454 I915_WRITE(PIPECONF(cpu_transcoder), val);
5455 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005456
5457 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5458 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005459}
5460
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005461static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005462 intel_clock_t *clock,
5463 bool *has_reduced_clock,
5464 intel_clock_t *reduced_clock)
5465{
5466 struct drm_device *dev = crtc->dev;
5467 struct drm_i915_private *dev_priv = dev->dev_private;
5468 struct intel_encoder *intel_encoder;
5469 int refclk;
5470 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005471 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005472
5473 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5474 switch (intel_encoder->type) {
5475 case INTEL_OUTPUT_LVDS:
5476 is_lvds = true;
5477 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005478 }
5479 }
5480
5481 refclk = ironlake_get_refclk(crtc);
5482
5483 /*
5484 * Returns a set of divisors for the desired target clock with the given
5485 * refclk, or FALSE. The returned values represent the clock equation:
5486 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5487 */
5488 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005489 ret = dev_priv->display.find_dpll(limit, crtc,
5490 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005491 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005492 if (!ret)
5493 return false;
5494
5495 if (is_lvds && dev_priv->lvds_downclock_avail) {
5496 /*
5497 * Ensure we match the reduced clock's P to the target clock.
5498 * If the clocks don't match, we can't switch the display clock
5499 * by using the FP0/FP1. In such case we will disable the LVDS
5500 * downclock feature.
5501 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005502 *has_reduced_clock =
5503 dev_priv->display.find_dpll(limit, crtc,
5504 dev_priv->lvds_downclock,
5505 refclk, clock,
5506 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005507 }
5508
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005509 return true;
5510}
5511
Daniel Vetter01a415f2012-10-27 15:58:40 +02005512static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515 uint32_t temp;
5516
5517 temp = I915_READ(SOUTH_CHICKEN1);
5518 if (temp & FDI_BC_BIFURCATION_SELECT)
5519 return;
5520
5521 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5522 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5523
5524 temp |= FDI_BC_BIFURCATION_SELECT;
5525 DRM_DEBUG_KMS("enabling fdi C rx\n");
5526 I915_WRITE(SOUTH_CHICKEN1, temp);
5527 POSTING_READ(SOUTH_CHICKEN1);
5528}
5529
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005530static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005531{
5532 struct drm_device *dev = intel_crtc->base.dev;
5533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005534
5535 switch (intel_crtc->pipe) {
5536 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005537 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005538 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005539 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005540 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5541 else
5542 cpt_enable_fdi_bc_bifurcation(dev);
5543
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005544 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005545 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005546 cpt_enable_fdi_bc_bifurcation(dev);
5547
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005548 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005549 default:
5550 BUG();
5551 }
5552}
5553
Paulo Zanonid4b19312012-11-29 11:29:32 -02005554int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5555{
5556 /*
5557 * Account for spread spectrum to avoid
5558 * oversubscribing the link. Max center spread
5559 * is 2.5%; use 5% for safety's sake.
5560 */
5561 u32 bps = target_clock * bpp * 21 / 20;
5562 return bps / (link_bw * 8) + 1;
5563}
5564
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005565static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005566{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005567 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005568}
5569
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005570static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005571 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005572 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005573{
5574 struct drm_crtc *crtc = &intel_crtc->base;
5575 struct drm_device *dev = crtc->dev;
5576 struct drm_i915_private *dev_priv = dev->dev_private;
5577 struct intel_encoder *intel_encoder;
5578 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005579 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005580 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005581
5582 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5583 switch (intel_encoder->type) {
5584 case INTEL_OUTPUT_LVDS:
5585 is_lvds = true;
5586 break;
5587 case INTEL_OUTPUT_SDVO:
5588 case INTEL_OUTPUT_HDMI:
5589 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005590 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005591 }
5592
5593 num_connectors++;
5594 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005595
Chris Wilsonc1858122010-12-03 21:35:48 +00005596 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005597 factor = 21;
5598 if (is_lvds) {
5599 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005600 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005601 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005602 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005603 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005604 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005605
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005606 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005607 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005608
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005609 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5610 *fp2 |= FP_CB_TUNE;
5611
Chris Wilson5eddb702010-09-11 13:48:45 +01005612 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005613
Eric Anholta07d6782011-03-30 13:01:08 -07005614 if (is_lvds)
5615 dpll |= DPLLB_MODE_LVDS;
5616 else
5617 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005618
Daniel Vetteref1b4602013-06-01 17:17:04 +02005619 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5620 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005621
5622 if (is_sdvo)
5623 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005624 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005625 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005626
Eric Anholta07d6782011-03-30 13:01:08 -07005627 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005628 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005629 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005630 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005631
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005632 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005633 case 5:
5634 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5635 break;
5636 case 7:
5637 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5638 break;
5639 case 10:
5640 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5641 break;
5642 case 14:
5643 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5644 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005645 }
5646
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005647 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005648 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 else
5650 dpll |= PLL_REF_INPUT_DREFCLK;
5651
Daniel Vetter959e16d2013-06-05 13:34:21 +02005652 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005653}
5654
Jesse Barnes79e53942008-11-07 14:24:08 -08005655static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005657 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005658{
5659 struct drm_device *dev = crtc->dev;
5660 struct drm_i915_private *dev_priv = dev->dev_private;
5661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5662 int pipe = intel_crtc->pipe;
5663 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005664 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005666 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005667 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005668 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005669 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005670 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005671 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
5673 for_each_encoder_on_crtc(dev, crtc, encoder) {
5674 switch (encoder->type) {
5675 case INTEL_OUTPUT_LVDS:
5676 is_lvds = true;
5677 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005678 }
5679
5680 num_connectors++;
5681 }
5682
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005683 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5684 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5685
Daniel Vetterff9a6752013-06-01 17:16:21 +02005686 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005687 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005688 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005689 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5690 return -EINVAL;
5691 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005692 /* Compat-code for transition, will disappear. */
5693 if (!intel_crtc->config.clock_set) {
5694 intel_crtc->config.dpll.n = clock.n;
5695 intel_crtc->config.dpll.m1 = clock.m1;
5696 intel_crtc->config.dpll.m2 = clock.m2;
5697 intel_crtc->config.dpll.p1 = clock.p1;
5698 intel_crtc->config.dpll.p2 = clock.p2;
5699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005700
5701 /* Ensure that the cursor is valid for the new mode before changing... */
5702 intel_crtc_update_cursor(crtc, true);
5703
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005704 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005705 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005706 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005707 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005708 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005710 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005711 &fp, &reduced_clock,
5712 has_reduced_clock ? &fp2 : NULL);
5713
Daniel Vetter959e16d2013-06-05 13:34:21 +02005714 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005715 intel_crtc->config.dpll_hw_state.fp0 = fp;
5716 if (has_reduced_clock)
5717 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5718 else
5719 intel_crtc->config.dpll_hw_state.fp1 = fp;
5720
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005721 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005722 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005723 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5724 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005725 return -EINVAL;
5726 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005727 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005728 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005729
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005730 if (intel_crtc->config.has_dp_encoder)
5731 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005732
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005733 if (is_lvds && has_reduced_clock && i915_powersave)
5734 intel_crtc->lowfreq_avail = true;
5735 else
5736 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005737
5738 if (intel_crtc->config.has_pch_encoder) {
5739 pll = intel_crtc_to_shared_dpll(intel_crtc);
5740
Jesse Barnes79e53942008-11-07 14:24:08 -08005741 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005742
Daniel Vetter8a654f32013-06-01 17:16:22 +02005743 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005744
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005745 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005746 intel_cpu_transcoder_set_m_n(intel_crtc,
5747 &intel_crtc->config.fdi_m_n);
5748 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005749
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005750 if (IS_IVYBRIDGE(dev))
5751 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005752
Daniel Vetter6ff93602013-04-19 11:24:36 +02005753 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005755 /* Set up the display plane register */
5756 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005757 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005758
Daniel Vetter94352cf2012-07-05 22:51:56 +02005759 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005760
5761 intel_update_watermarks(dev);
5762
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005763 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005764}
5765
Daniel Vetter72419202013-04-04 13:28:53 +02005766static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5767 struct intel_crtc_config *pipe_config)
5768{
5769 struct drm_device *dev = crtc->base.dev;
5770 struct drm_i915_private *dev_priv = dev->dev_private;
5771 enum transcoder transcoder = pipe_config->cpu_transcoder;
5772
5773 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5774 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5775 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5776 & ~TU_SIZE_MASK;
5777 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5778 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5779 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5780}
5781
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005782static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5783 struct intel_crtc_config *pipe_config)
5784{
5785 struct drm_device *dev = crtc->base.dev;
5786 struct drm_i915_private *dev_priv = dev->dev_private;
5787 uint32_t tmp;
5788
5789 tmp = I915_READ(PF_CTL(crtc->pipe));
5790
5791 if (tmp & PF_ENABLE) {
5792 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5793 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005794
5795 /* We currently do not free assignements of panel fitters on
5796 * ivb/hsw (since we don't use the higher upscaling modes which
5797 * differentiates them) so just WARN about this case for now. */
5798 if (IS_GEN7(dev)) {
5799 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5800 PF_PIPE_SEL_IVB(crtc->pipe));
5801 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005802 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005803}
5804
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005805static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5806 struct intel_crtc_config *pipe_config)
5807{
5808 struct drm_device *dev = crtc->base.dev;
5809 struct drm_i915_private *dev_priv = dev->dev_private;
5810 uint32_t tmp;
5811
Daniel Vettereccb1402013-05-22 00:50:22 +02005812 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005813 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005814
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005815 tmp = I915_READ(PIPECONF(crtc->pipe));
5816 if (!(tmp & PIPECONF_ENABLE))
5817 return false;
5818
Daniel Vetterab9412b2013-05-03 11:49:46 +02005819 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005820 struct intel_shared_dpll *pll;
5821
Daniel Vetter88adfff2013-03-28 10:42:01 +01005822 pipe_config->has_pch_encoder = true;
5823
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005824 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5825 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5826 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005827
5828 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005829
5830 /* XXX: Can't properly read out the pch dpll pixel multiplier
5831 * since we don't have state tracking for pch clocks yet. */
5832 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005833
5834 if (HAS_PCH_IBX(dev_priv->dev)) {
5835 pipe_config->shared_dpll = crtc->pipe;
5836 } else {
5837 tmp = I915_READ(PCH_DPLL_SEL);
5838 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5839 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5840 else
5841 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5842 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005843
5844 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5845
5846 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5847 &pipe_config->dpll_hw_state));
Daniel Vetter6c49f242013-06-06 12:45:25 +02005848 } else {
5849 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005850 }
5851
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005852 intel_get_pipe_timings(crtc, pipe_config);
5853
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005854 ironlake_get_pfit_config(crtc, pipe_config);
5855
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005856 return true;
5857}
5858
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005859static void haswell_modeset_global_resources(struct drm_device *dev)
5860{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005861 bool enable = false;
5862 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005863
5864 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005865 if (!crtc->base.enabled)
5866 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005867
Daniel Vettere7a639c2013-05-31 17:49:17 +02005868 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5869 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005870 enable = true;
5871 }
5872
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005873 intel_set_power_well(dev, enable);
5874}
5875
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005876static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005877 int x, int y,
5878 struct drm_framebuffer *fb)
5879{
5880 struct drm_device *dev = crtc->dev;
5881 struct drm_i915_private *dev_priv = dev->dev_private;
5882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005883 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005884 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005885
Daniel Vetterff9a6752013-06-01 17:16:21 +02005886 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005887 return -EINVAL;
5888
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005889 /* Ensure that the cursor is valid for the new mode before changing... */
5890 intel_crtc_update_cursor(crtc, true);
5891
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005892 if (intel_crtc->config.has_dp_encoder)
5893 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894
5895 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005896
Daniel Vetter8a654f32013-06-01 17:16:22 +02005897 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005898
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005899 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005900 intel_cpu_transcoder_set_m_n(intel_crtc,
5901 &intel_crtc->config.fdi_m_n);
5902 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005903
Daniel Vetter6ff93602013-04-19 11:24:36 +02005904 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005905
Daniel Vetter50f3b012013-03-27 00:44:56 +01005906 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005907
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005908 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005909 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005910 POSTING_READ(DSPCNTR(plane));
5911
5912 ret = intel_pipe_set_base(crtc, x, y, fb);
5913
5914 intel_update_watermarks(dev);
5915
Jesse Barnes79e53942008-11-07 14:24:08 -08005916 return ret;
5917}
5918
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005919static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5920 struct intel_crtc_config *pipe_config)
5921{
5922 struct drm_device *dev = crtc->base.dev;
5923 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005924 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005925 uint32_t tmp;
5926
Daniel Vettereccb1402013-05-22 00:50:22 +02005927 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005928 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5929
Daniel Vettereccb1402013-05-22 00:50:22 +02005930 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5931 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5932 enum pipe trans_edp_pipe;
5933 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5934 default:
5935 WARN(1, "unknown pipe linked to edp transcoder\n");
5936 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5937 case TRANS_DDI_EDP_INPUT_A_ON:
5938 trans_edp_pipe = PIPE_A;
5939 break;
5940 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5941 trans_edp_pipe = PIPE_B;
5942 break;
5943 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5944 trans_edp_pipe = PIPE_C;
5945 break;
5946 }
5947
5948 if (trans_edp_pipe == crtc->pipe)
5949 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5950 }
5951
Paulo Zanonib97186f2013-05-03 12:15:36 -03005952 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005953 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005954 return false;
5955
Daniel Vettereccb1402013-05-22 00:50:22 +02005956 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005957 if (!(tmp & PIPECONF_ENABLE))
5958 return false;
5959
Daniel Vetter88adfff2013-03-28 10:42:01 +01005960 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005961 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005962 * DDI E. So just check whether this pipe is wired to DDI E and whether
5963 * the PCH transcoder is on.
5964 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005965 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005966 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005967 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005968 pipe_config->has_pch_encoder = true;
5969
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005970 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5971 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5972 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005973
5974 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005975 }
5976
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005977 intel_get_pipe_timings(crtc, pipe_config);
5978
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005979 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5980 if (intel_display_power_enabled(dev, pfit_domain))
5981 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01005982
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005983 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5984 (I915_READ(IPS_CTL) & IPS_ENABLE);
5985
Daniel Vetter6c49f242013-06-06 12:45:25 +02005986 pipe_config->pixel_multiplier = 1;
5987
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005988 return true;
5989}
5990
Eric Anholtf564048e2011-03-30 13:01:02 -07005991static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005992 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005993 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005994{
5995 struct drm_device *dev = crtc->dev;
5996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005997 struct drm_encoder_helper_funcs *encoder_funcs;
5998 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006000 struct drm_display_mode *adjusted_mode =
6001 &intel_crtc->config.adjusted_mode;
6002 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006003 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006004 int ret;
6005
Eric Anholt0b701d22011-03-30 13:01:03 -07006006 drm_vblank_pre_modeset(dev, pipe);
6007
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006008 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6009
Jesse Barnes79e53942008-11-07 14:24:08 -08006010 drm_vblank_post_modeset(dev, pipe);
6011
Daniel Vetter9256aa12012-10-31 19:26:13 +01006012 if (ret != 0)
6013 return ret;
6014
6015 for_each_encoder_on_crtc(dev, crtc, encoder) {
6016 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6017 encoder->base.base.id,
6018 drm_get_encoder_name(&encoder->base),
6019 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006020 if (encoder->mode_set) {
6021 encoder->mode_set(encoder);
6022 } else {
6023 encoder_funcs = encoder->base.helper_private;
6024 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6025 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006026 }
6027
6028 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006029}
6030
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006031static bool intel_eld_uptodate(struct drm_connector *connector,
6032 int reg_eldv, uint32_t bits_eldv,
6033 int reg_elda, uint32_t bits_elda,
6034 int reg_edid)
6035{
6036 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6037 uint8_t *eld = connector->eld;
6038 uint32_t i;
6039
6040 i = I915_READ(reg_eldv);
6041 i &= bits_eldv;
6042
6043 if (!eld[0])
6044 return !i;
6045
6046 if (!i)
6047 return false;
6048
6049 i = I915_READ(reg_elda);
6050 i &= ~bits_elda;
6051 I915_WRITE(reg_elda, i);
6052
6053 for (i = 0; i < eld[2]; i++)
6054 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6055 return false;
6056
6057 return true;
6058}
6059
Wu Fengguange0dac652011-09-05 14:25:34 +08006060static void g4x_write_eld(struct drm_connector *connector,
6061 struct drm_crtc *crtc)
6062{
6063 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6064 uint8_t *eld = connector->eld;
6065 uint32_t eldv;
6066 uint32_t len;
6067 uint32_t i;
6068
6069 i = I915_READ(G4X_AUD_VID_DID);
6070
6071 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6072 eldv = G4X_ELDV_DEVCL_DEVBLC;
6073 else
6074 eldv = G4X_ELDV_DEVCTG;
6075
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006076 if (intel_eld_uptodate(connector,
6077 G4X_AUD_CNTL_ST, eldv,
6078 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6079 G4X_HDMIW_HDMIEDID))
6080 return;
6081
Wu Fengguange0dac652011-09-05 14:25:34 +08006082 i = I915_READ(G4X_AUD_CNTL_ST);
6083 i &= ~(eldv | G4X_ELD_ADDR);
6084 len = (i >> 9) & 0x1f; /* ELD buffer size */
6085 I915_WRITE(G4X_AUD_CNTL_ST, i);
6086
6087 if (!eld[0])
6088 return;
6089
6090 len = min_t(uint8_t, eld[2], len);
6091 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6092 for (i = 0; i < len; i++)
6093 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6094
6095 i = I915_READ(G4X_AUD_CNTL_ST);
6096 i |= eldv;
6097 I915_WRITE(G4X_AUD_CNTL_ST, i);
6098}
6099
Wang Xingchao83358c852012-08-16 22:43:37 +08006100static void haswell_write_eld(struct drm_connector *connector,
6101 struct drm_crtc *crtc)
6102{
6103 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6104 uint8_t *eld = connector->eld;
6105 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006107 uint32_t eldv;
6108 uint32_t i;
6109 int len;
6110 int pipe = to_intel_crtc(crtc)->pipe;
6111 int tmp;
6112
6113 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6114 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6115 int aud_config = HSW_AUD_CFG(pipe);
6116 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6117
6118
6119 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6120
6121 /* Audio output enable */
6122 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6123 tmp = I915_READ(aud_cntrl_st2);
6124 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6125 I915_WRITE(aud_cntrl_st2, tmp);
6126
6127 /* Wait for 1 vertical blank */
6128 intel_wait_for_vblank(dev, pipe);
6129
6130 /* Set ELD valid state */
6131 tmp = I915_READ(aud_cntrl_st2);
6132 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6133 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6134 I915_WRITE(aud_cntrl_st2, tmp);
6135 tmp = I915_READ(aud_cntrl_st2);
6136 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6137
6138 /* Enable HDMI mode */
6139 tmp = I915_READ(aud_config);
6140 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6141 /* clear N_programing_enable and N_value_index */
6142 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6143 I915_WRITE(aud_config, tmp);
6144
6145 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6146
6147 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006148 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006149
6150 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6151 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6152 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6153 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6154 } else
6155 I915_WRITE(aud_config, 0);
6156
6157 if (intel_eld_uptodate(connector,
6158 aud_cntrl_st2, eldv,
6159 aud_cntl_st, IBX_ELD_ADDRESS,
6160 hdmiw_hdmiedid))
6161 return;
6162
6163 i = I915_READ(aud_cntrl_st2);
6164 i &= ~eldv;
6165 I915_WRITE(aud_cntrl_st2, i);
6166
6167 if (!eld[0])
6168 return;
6169
6170 i = I915_READ(aud_cntl_st);
6171 i &= ~IBX_ELD_ADDRESS;
6172 I915_WRITE(aud_cntl_st, i);
6173 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6174 DRM_DEBUG_DRIVER("port num:%d\n", i);
6175
6176 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6177 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6178 for (i = 0; i < len; i++)
6179 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6180
6181 i = I915_READ(aud_cntrl_st2);
6182 i |= eldv;
6183 I915_WRITE(aud_cntrl_st2, i);
6184
6185}
6186
Wu Fengguange0dac652011-09-05 14:25:34 +08006187static void ironlake_write_eld(struct drm_connector *connector,
6188 struct drm_crtc *crtc)
6189{
6190 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6191 uint8_t *eld = connector->eld;
6192 uint32_t eldv;
6193 uint32_t i;
6194 int len;
6195 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006196 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006197 int aud_cntl_st;
6198 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006199 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006200
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006201 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006202 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6203 aud_config = IBX_AUD_CFG(pipe);
6204 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006205 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006206 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006207 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6208 aud_config = CPT_AUD_CFG(pipe);
6209 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006210 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006211 }
6212
Wang Xingchao9b138a82012-08-09 16:52:18 +08006213 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006214
6215 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006216 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006217 if (!i) {
6218 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6219 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006220 eldv = IBX_ELD_VALIDB;
6221 eldv |= IBX_ELD_VALIDB << 4;
6222 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006223 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006224 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006225 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006226 }
6227
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006228 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6229 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6230 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006231 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6232 } else
6233 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006234
6235 if (intel_eld_uptodate(connector,
6236 aud_cntrl_st2, eldv,
6237 aud_cntl_st, IBX_ELD_ADDRESS,
6238 hdmiw_hdmiedid))
6239 return;
6240
Wu Fengguange0dac652011-09-05 14:25:34 +08006241 i = I915_READ(aud_cntrl_st2);
6242 i &= ~eldv;
6243 I915_WRITE(aud_cntrl_st2, i);
6244
6245 if (!eld[0])
6246 return;
6247
Wu Fengguange0dac652011-09-05 14:25:34 +08006248 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006249 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006250 I915_WRITE(aud_cntl_st, i);
6251
6252 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6253 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6254 for (i = 0; i < len; i++)
6255 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6256
6257 i = I915_READ(aud_cntrl_st2);
6258 i |= eldv;
6259 I915_WRITE(aud_cntrl_st2, i);
6260}
6261
6262void intel_write_eld(struct drm_encoder *encoder,
6263 struct drm_display_mode *mode)
6264{
6265 struct drm_crtc *crtc = encoder->crtc;
6266 struct drm_connector *connector;
6267 struct drm_device *dev = encoder->dev;
6268 struct drm_i915_private *dev_priv = dev->dev_private;
6269
6270 connector = drm_select_eld(encoder, mode);
6271 if (!connector)
6272 return;
6273
6274 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6275 connector->base.id,
6276 drm_get_connector_name(connector),
6277 connector->encoder->base.id,
6278 drm_get_encoder_name(connector->encoder));
6279
6280 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6281
6282 if (dev_priv->display.write_eld)
6283 dev_priv->display.write_eld(connector, crtc);
6284}
6285
Jesse Barnes79e53942008-11-07 14:24:08 -08006286/** Loads the palette/gamma unit for the CRTC with the prepared values */
6287void intel_crtc_load_lut(struct drm_crtc *crtc)
6288{
6289 struct drm_device *dev = crtc->dev;
6290 struct drm_i915_private *dev_priv = dev->dev_private;
6291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006292 enum pipe pipe = intel_crtc->pipe;
6293 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006295 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006296
6297 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006298 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 return;
6300
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006301 if (!HAS_PCH_SPLIT(dev_priv->dev))
6302 assert_pll_enabled(dev_priv, pipe);
6303
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006304 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006305 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006306 palreg = LGC_PALETTE(pipe);
6307
6308 /* Workaround : Do not read or write the pipe palette/gamma data while
6309 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6310 */
6311 if (intel_crtc->config.ips_enabled &&
6312 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6313 GAMMA_MODE_MODE_SPLIT)) {
6314 hsw_disable_ips(intel_crtc);
6315 reenable_ips = true;
6316 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006317
Jesse Barnes79e53942008-11-07 14:24:08 -08006318 for (i = 0; i < 256; i++) {
6319 I915_WRITE(palreg + 4 * i,
6320 (intel_crtc->lut_r[i] << 16) |
6321 (intel_crtc->lut_g[i] << 8) |
6322 intel_crtc->lut_b[i]);
6323 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006324
6325 if (reenable_ips)
6326 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006327}
6328
Chris Wilson560b85b2010-08-07 11:01:38 +01006329static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6330{
6331 struct drm_device *dev = crtc->dev;
6332 struct drm_i915_private *dev_priv = dev->dev_private;
6333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6334 bool visible = base != 0;
6335 u32 cntl;
6336
6337 if (intel_crtc->cursor_visible == visible)
6338 return;
6339
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006340 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006341 if (visible) {
6342 /* On these chipsets we can only modify the base whilst
6343 * the cursor is disabled.
6344 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006345 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006346
6347 cntl &= ~(CURSOR_FORMAT_MASK);
6348 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6349 cntl |= CURSOR_ENABLE |
6350 CURSOR_GAMMA_ENABLE |
6351 CURSOR_FORMAT_ARGB;
6352 } else
6353 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006354 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006355
6356 intel_crtc->cursor_visible = visible;
6357}
6358
6359static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6360{
6361 struct drm_device *dev = crtc->dev;
6362 struct drm_i915_private *dev_priv = dev->dev_private;
6363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6364 int pipe = intel_crtc->pipe;
6365 bool visible = base != 0;
6366
6367 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006368 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006369 if (base) {
6370 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6371 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6372 cntl |= pipe << 28; /* Connect to correct pipe */
6373 } else {
6374 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6375 cntl |= CURSOR_MODE_DISABLE;
6376 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006377 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006378
6379 intel_crtc->cursor_visible = visible;
6380 }
6381 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006382 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006383}
6384
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006385static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6386{
6387 struct drm_device *dev = crtc->dev;
6388 struct drm_i915_private *dev_priv = dev->dev_private;
6389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6390 int pipe = intel_crtc->pipe;
6391 bool visible = base != 0;
6392
6393 if (intel_crtc->cursor_visible != visible) {
6394 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6395 if (base) {
6396 cntl &= ~CURSOR_MODE;
6397 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6398 } else {
6399 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6400 cntl |= CURSOR_MODE_DISABLE;
6401 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006402 if (IS_HASWELL(dev))
6403 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006404 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6405
6406 intel_crtc->cursor_visible = visible;
6407 }
6408 /* and commit changes on next vblank */
6409 I915_WRITE(CURBASE_IVB(pipe), base);
6410}
6411
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006412/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006413static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6414 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006415{
6416 struct drm_device *dev = crtc->dev;
6417 struct drm_i915_private *dev_priv = dev->dev_private;
6418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6419 int pipe = intel_crtc->pipe;
6420 int x = intel_crtc->cursor_x;
6421 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006422 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006423 bool visible;
6424
6425 pos = 0;
6426
Chris Wilson6b383a72010-09-13 13:54:26 +01006427 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006428 base = intel_crtc->cursor_addr;
6429 if (x > (int) crtc->fb->width)
6430 base = 0;
6431
6432 if (y > (int) crtc->fb->height)
6433 base = 0;
6434 } else
6435 base = 0;
6436
6437 if (x < 0) {
6438 if (x + intel_crtc->cursor_width < 0)
6439 base = 0;
6440
6441 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6442 x = -x;
6443 }
6444 pos |= x << CURSOR_X_SHIFT;
6445
6446 if (y < 0) {
6447 if (y + intel_crtc->cursor_height < 0)
6448 base = 0;
6449
6450 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6451 y = -y;
6452 }
6453 pos |= y << CURSOR_Y_SHIFT;
6454
6455 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006456 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006457 return;
6458
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006459 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006460 I915_WRITE(CURPOS_IVB(pipe), pos);
6461 ivb_update_cursor(crtc, base);
6462 } else {
6463 I915_WRITE(CURPOS(pipe), pos);
6464 if (IS_845G(dev) || IS_I865G(dev))
6465 i845_update_cursor(crtc, base);
6466 else
6467 i9xx_update_cursor(crtc, base);
6468 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006469}
6470
Jesse Barnes79e53942008-11-07 14:24:08 -08006471static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006472 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 uint32_t handle,
6474 uint32_t width, uint32_t height)
6475{
6476 struct drm_device *dev = crtc->dev;
6477 struct drm_i915_private *dev_priv = dev->dev_private;
6478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006479 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006480 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006481 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006482
Jesse Barnes79e53942008-11-07 14:24:08 -08006483 /* if we want to turn off the cursor ignore width and height */
6484 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006485 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006486 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006487 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006488 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006489 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006490 }
6491
6492 /* Currently we only support 64x64 cursors */
6493 if (width != 64 || height != 64) {
6494 DRM_ERROR("we currently only support 64x64 cursors\n");
6495 return -EINVAL;
6496 }
6497
Chris Wilson05394f32010-11-08 19:18:58 +00006498 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006499 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 return -ENOENT;
6501
Chris Wilson05394f32010-11-08 19:18:58 +00006502 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006503 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006504 ret = -ENOMEM;
6505 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 }
6507
Dave Airlie71acb5e2008-12-30 20:31:46 +10006508 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006509 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006510 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006511 unsigned alignment;
6512
Chris Wilsond9e86c02010-11-10 16:40:20 +00006513 if (obj->tiling_mode) {
6514 DRM_ERROR("cursor cannot be tiled\n");
6515 ret = -EINVAL;
6516 goto fail_locked;
6517 }
6518
Chris Wilson693db182013-03-05 14:52:39 +00006519 /* Note that the w/a also requires 2 PTE of padding following
6520 * the bo. We currently fill all unused PTE with the shadow
6521 * page and so we should always have valid PTE following the
6522 * cursor preventing the VT-d warning.
6523 */
6524 alignment = 0;
6525 if (need_vtd_wa(dev))
6526 alignment = 64*1024;
6527
6528 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006529 if (ret) {
6530 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006531 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006532 }
6533
Chris Wilsond9e86c02010-11-10 16:40:20 +00006534 ret = i915_gem_object_put_fence(obj);
6535 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006536 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006537 goto fail_unpin;
6538 }
6539
Chris Wilson05394f32010-11-08 19:18:58 +00006540 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006541 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006542 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006543 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006544 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6545 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006546 if (ret) {
6547 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006548 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006549 }
Chris Wilson05394f32010-11-08 19:18:58 +00006550 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006551 }
6552
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006553 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006554 I915_WRITE(CURSIZE, (height << 12) | width);
6555
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006556 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006557 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006558 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006559 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006560 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6561 } else
6562 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006563 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006564 }
Jesse Barnes80824002009-09-10 15:28:06 -07006565
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006566 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006567
6568 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006569 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006570 intel_crtc->cursor_width = width;
6571 intel_crtc->cursor_height = height;
6572
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006573 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006574
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006576fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006577 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006578fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006579 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006580fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006581 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006582 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006583}
6584
6585static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6586{
Jesse Barnes79e53942008-11-07 14:24:08 -08006587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006588
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006589 intel_crtc->cursor_x = x;
6590 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006591
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006592 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006593
6594 return 0;
6595}
6596
6597/** Sets the color ramps on behalf of RandR */
6598void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6599 u16 blue, int regno)
6600{
6601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6602
6603 intel_crtc->lut_r[regno] = red >> 8;
6604 intel_crtc->lut_g[regno] = green >> 8;
6605 intel_crtc->lut_b[regno] = blue >> 8;
6606}
6607
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006608void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6609 u16 *blue, int regno)
6610{
6611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6612
6613 *red = intel_crtc->lut_r[regno] << 8;
6614 *green = intel_crtc->lut_g[regno] << 8;
6615 *blue = intel_crtc->lut_b[regno] << 8;
6616}
6617
Jesse Barnes79e53942008-11-07 14:24:08 -08006618static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006619 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006620{
James Simmons72034252010-08-03 01:33:19 +01006621 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
James Simmons72034252010-08-03 01:33:19 +01006624 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006625 intel_crtc->lut_r[i] = red[i] >> 8;
6626 intel_crtc->lut_g[i] = green[i] >> 8;
6627 intel_crtc->lut_b[i] = blue[i] >> 8;
6628 }
6629
6630 intel_crtc_load_lut(crtc);
6631}
6632
Jesse Barnes79e53942008-11-07 14:24:08 -08006633/* VESA 640x480x72Hz mode to set on the pipe */
6634static struct drm_display_mode load_detect_mode = {
6635 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6636 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6637};
6638
Chris Wilsond2dff872011-04-19 08:36:26 +01006639static struct drm_framebuffer *
6640intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006641 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006642 struct drm_i915_gem_object *obj)
6643{
6644 struct intel_framebuffer *intel_fb;
6645 int ret;
6646
6647 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6648 if (!intel_fb) {
6649 drm_gem_object_unreference_unlocked(&obj->base);
6650 return ERR_PTR(-ENOMEM);
6651 }
6652
6653 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6654 if (ret) {
6655 drm_gem_object_unreference_unlocked(&obj->base);
6656 kfree(intel_fb);
6657 return ERR_PTR(ret);
6658 }
6659
6660 return &intel_fb->base;
6661}
6662
6663static u32
6664intel_framebuffer_pitch_for_width(int width, int bpp)
6665{
6666 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6667 return ALIGN(pitch, 64);
6668}
6669
6670static u32
6671intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6672{
6673 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6674 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6675}
6676
6677static struct drm_framebuffer *
6678intel_framebuffer_create_for_mode(struct drm_device *dev,
6679 struct drm_display_mode *mode,
6680 int depth, int bpp)
6681{
6682 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006683 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006684
6685 obj = i915_gem_alloc_object(dev,
6686 intel_framebuffer_size_for_mode(mode, bpp));
6687 if (obj == NULL)
6688 return ERR_PTR(-ENOMEM);
6689
6690 mode_cmd.width = mode->hdisplay;
6691 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006692 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6693 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006694 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006695
6696 return intel_framebuffer_create(dev, &mode_cmd, obj);
6697}
6698
6699static struct drm_framebuffer *
6700mode_fits_in_fbdev(struct drm_device *dev,
6701 struct drm_display_mode *mode)
6702{
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 struct drm_i915_gem_object *obj;
6705 struct drm_framebuffer *fb;
6706
6707 if (dev_priv->fbdev == NULL)
6708 return NULL;
6709
6710 obj = dev_priv->fbdev->ifb.obj;
6711 if (obj == NULL)
6712 return NULL;
6713
6714 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006715 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6716 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006717 return NULL;
6718
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006719 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006720 return NULL;
6721
6722 return fb;
6723}
6724
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006725bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006726 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006727 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006728{
6729 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006730 struct intel_encoder *intel_encoder =
6731 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006732 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006733 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006734 struct drm_crtc *crtc = NULL;
6735 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006736 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006737 int i = -1;
6738
Chris Wilsond2dff872011-04-19 08:36:26 +01006739 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6740 connector->base.id, drm_get_connector_name(connector),
6741 encoder->base.id, drm_get_encoder_name(encoder));
6742
Jesse Barnes79e53942008-11-07 14:24:08 -08006743 /*
6744 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006745 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006746 * - if the connector already has an assigned crtc, use it (but make
6747 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006748 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006749 * - try to find the first unused crtc that can drive this connector,
6750 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 */
6752
6753 /* See if we already have a CRTC for this connector */
6754 if (encoder->crtc) {
6755 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006756
Daniel Vetter7b240562012-12-12 00:35:33 +01006757 mutex_lock(&crtc->mutex);
6758
Daniel Vetter24218aa2012-08-12 19:27:11 +02006759 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006760 old->load_detect_temp = false;
6761
6762 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006763 if (connector->dpms != DRM_MODE_DPMS_ON)
6764 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006765
Chris Wilson71731882011-04-19 23:10:58 +01006766 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 }
6768
6769 /* Find an unused one (if possible) */
6770 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6771 i++;
6772 if (!(encoder->possible_crtcs & (1 << i)))
6773 continue;
6774 if (!possible_crtc->enabled) {
6775 crtc = possible_crtc;
6776 break;
6777 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 }
6779
6780 /*
6781 * If we didn't find an unused CRTC, don't use any.
6782 */
6783 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006784 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6785 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786 }
6787
Daniel Vetter7b240562012-12-12 00:35:33 +01006788 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006789 intel_encoder->new_crtc = to_intel_crtc(crtc);
6790 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006791
6792 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006793 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006794 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006795 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006796
Chris Wilson64927112011-04-20 07:25:26 +01006797 if (!mode)
6798 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
Chris Wilsond2dff872011-04-19 08:36:26 +01006800 /* We need a framebuffer large enough to accommodate all accesses
6801 * that the plane may generate whilst we perform load detection.
6802 * We can not rely on the fbcon either being present (we get called
6803 * during its initialisation to detect all boot displays, or it may
6804 * not even exist) or that it is large enough to satisfy the
6805 * requested mode.
6806 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006807 fb = mode_fits_in_fbdev(dev, mode);
6808 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006809 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006810 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6811 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006812 } else
6813 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006814 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006815 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006816 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006817 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006818 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006819
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006820 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006821 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006822 if (old->release_fb)
6823 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006824 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006825 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826 }
Chris Wilson71731882011-04-19 23:10:58 +01006827
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006829 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006830 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006831}
6832
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006833void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006834 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006835{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006836 struct intel_encoder *intel_encoder =
6837 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006838 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006839 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Chris Wilsond2dff872011-04-19 08:36:26 +01006841 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6842 connector->base.id, drm_get_connector_name(connector),
6843 encoder->base.id, drm_get_encoder_name(encoder));
6844
Chris Wilson8261b192011-04-19 23:18:09 +01006845 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006846 to_intel_connector(connector)->new_encoder = NULL;
6847 intel_encoder->new_crtc = NULL;
6848 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006849
Daniel Vetter36206362012-12-10 20:42:17 +01006850 if (old->release_fb) {
6851 drm_framebuffer_unregister_private(old->release_fb);
6852 drm_framebuffer_unreference(old->release_fb);
6853 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006854
Daniel Vetter67c96402013-01-23 16:25:09 +00006855 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006856 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006857 }
6858
Eric Anholtc751ce42010-03-25 11:48:48 -07006859 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006860 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6861 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006862
6863 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
6866/* Returns the clock of the currently programmed mode of the given pipe. */
6867static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6868{
6869 struct drm_i915_private *dev_priv = dev->dev_private;
6870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6871 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006872 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006873 u32 fp;
6874 intel_clock_t clock;
6875
6876 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006877 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006879 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006880
6881 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006882 if (IS_PINEVIEW(dev)) {
6883 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6884 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006885 } else {
6886 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6887 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6888 }
6889
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006890 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006891 if (IS_PINEVIEW(dev))
6892 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6893 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006894 else
6895 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 DPLL_FPA01_P1_POST_DIV_SHIFT);
6897
6898 switch (dpll & DPLL_MODE_MASK) {
6899 case DPLLB_MODE_DAC_SERIAL:
6900 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6901 5 : 10;
6902 break;
6903 case DPLLB_MODE_LVDS:
6904 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6905 7 : 14;
6906 break;
6907 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006908 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006909 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6910 return 0;
6911 }
6912
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006913 if (IS_PINEVIEW(dev))
6914 pineview_clock(96000, &clock);
6915 else
6916 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 } else {
6918 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6919
6920 if (is_lvds) {
6921 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6922 DPLL_FPA01_P1_POST_DIV_SHIFT);
6923 clock.p2 = 14;
6924
6925 if ((dpll & PLL_REF_INPUT_MASK) ==
6926 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6927 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006928 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006929 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006930 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006931 } else {
6932 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6933 clock.p1 = 2;
6934 else {
6935 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6936 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6937 }
6938 if (dpll & PLL_P2_DIVIDE_BY_4)
6939 clock.p2 = 4;
6940 else
6941 clock.p2 = 2;
6942
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006943 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006944 }
6945 }
6946
6947 /* XXX: It would be nice to validate the clocks, but we can't reuse
6948 * i830PllIsValid() because it relies on the xf86_config connector
6949 * configuration being accurate, which it isn't necessarily.
6950 */
6951
6952 return clock.dot;
6953}
6954
6955/** Returns the currently programmed mode of the given pipe. */
6956struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6957 struct drm_crtc *crtc)
6958{
Jesse Barnes548f2452011-02-17 10:40:53 -08006959 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006961 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006962 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006963 int htot = I915_READ(HTOTAL(cpu_transcoder));
6964 int hsync = I915_READ(HSYNC(cpu_transcoder));
6965 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6966 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006967
6968 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6969 if (!mode)
6970 return NULL;
6971
6972 mode->clock = intel_crtc_clock_get(dev, crtc);
6973 mode->hdisplay = (htot & 0xffff) + 1;
6974 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6975 mode->hsync_start = (hsync & 0xffff) + 1;
6976 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6977 mode->vdisplay = (vtot & 0xffff) + 1;
6978 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6979 mode->vsync_start = (vsync & 0xffff) + 1;
6980 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6981
6982 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006983
6984 return mode;
6985}
6986
Daniel Vetter3dec0092010-08-20 21:40:52 +02006987static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006988{
6989 struct drm_device *dev = crtc->dev;
6990 drm_i915_private_t *dev_priv = dev->dev_private;
6991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6992 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006993 int dpll_reg = DPLL(pipe);
6994 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006995
Eric Anholtbad720f2009-10-22 16:11:14 -07006996 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006997 return;
6998
6999 if (!dev_priv->lvds_downclock_avail)
7000 return;
7001
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007002 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007003 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007004 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007005
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007006 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007007
7008 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7009 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007010 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007011
Jesse Barnes652c3932009-08-17 13:31:43 -07007012 dpll = I915_READ(dpll_reg);
7013 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007014 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007015 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007016}
7017
7018static void intel_decrease_pllclock(struct drm_crtc *crtc)
7019{
7020 struct drm_device *dev = crtc->dev;
7021 drm_i915_private_t *dev_priv = dev->dev_private;
7022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007023
Eric Anholtbad720f2009-10-22 16:11:14 -07007024 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007025 return;
7026
7027 if (!dev_priv->lvds_downclock_avail)
7028 return;
7029
7030 /*
7031 * Since this is called by a timer, we should never get here in
7032 * the manual case.
7033 */
7034 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007035 int pipe = intel_crtc->pipe;
7036 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007037 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007038
Zhao Yakui44d98a62009-10-09 11:39:40 +08007039 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007040
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007041 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007042
Chris Wilson074b5e12012-05-02 12:07:06 +01007043 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007044 dpll |= DISPLAY_RATE_SELECT_FPA1;
7045 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007046 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 dpll = I915_READ(dpll_reg);
7048 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007049 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007050 }
7051
7052}
7053
Chris Wilsonf047e392012-07-21 12:31:41 +01007054void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007055{
Chris Wilsonf047e392012-07-21 12:31:41 +01007056 i915_update_gfx_val(dev->dev_private);
7057}
7058
7059void intel_mark_idle(struct drm_device *dev)
7060{
Chris Wilson725a5b52013-01-08 11:02:57 +00007061 struct drm_crtc *crtc;
7062
7063 if (!i915_powersave)
7064 return;
7065
7066 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7067 if (!crtc->fb)
7068 continue;
7069
7070 intel_decrease_pllclock(crtc);
7071 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007072}
7073
Chris Wilsonc65355b2013-06-06 16:53:41 -03007074void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7075 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007076{
7077 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007078 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007079
7080 if (!i915_powersave)
7081 return;
7082
Jesse Barnes652c3932009-08-17 13:31:43 -07007083 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007084 if (!crtc->fb)
7085 continue;
7086
Chris Wilsonc65355b2013-06-06 16:53:41 -03007087 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7088 continue;
7089
7090 intel_increase_pllclock(crtc);
7091 if (ring && intel_fbc_enabled(dev))
7092 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007093 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007094}
7095
Jesse Barnes79e53942008-11-07 14:24:08 -08007096static void intel_crtc_destroy(struct drm_crtc *crtc)
7097{
7098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007099 struct drm_device *dev = crtc->dev;
7100 struct intel_unpin_work *work;
7101 unsigned long flags;
7102
7103 spin_lock_irqsave(&dev->event_lock, flags);
7104 work = intel_crtc->unpin_work;
7105 intel_crtc->unpin_work = NULL;
7106 spin_unlock_irqrestore(&dev->event_lock, flags);
7107
7108 if (work) {
7109 cancel_work_sync(&work->work);
7110 kfree(work);
7111 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007112
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007113 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7114
Jesse Barnes79e53942008-11-07 14:24:08 -08007115 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007116
Jesse Barnes79e53942008-11-07 14:24:08 -08007117 kfree(intel_crtc);
7118}
7119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007120static void intel_unpin_work_fn(struct work_struct *__work)
7121{
7122 struct intel_unpin_work *work =
7123 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007124 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007125
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007126 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007127 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007128 drm_gem_object_unreference(&work->pending_flip_obj->base);
7129 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007130
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007131 intel_update_fbc(dev);
7132 mutex_unlock(&dev->struct_mutex);
7133
7134 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7135 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7136
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007137 kfree(work);
7138}
7139
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007140static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007141 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007142{
7143 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7145 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007146 unsigned long flags;
7147
7148 /* Ignore early vblank irqs */
7149 if (intel_crtc == NULL)
7150 return;
7151
7152 spin_lock_irqsave(&dev->event_lock, flags);
7153 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007154
7155 /* Ensure we don't miss a work->pending update ... */
7156 smp_rmb();
7157
7158 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007159 spin_unlock_irqrestore(&dev->event_lock, flags);
7160 return;
7161 }
7162
Chris Wilsone7d841c2012-12-03 11:36:30 +00007163 /* and that the unpin work is consistent wrt ->pending. */
7164 smp_rmb();
7165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007166 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007167
Rob Clark45a066e2012-10-08 14:50:40 -05007168 if (work->event)
7169 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007170
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007171 drm_vblank_put(dev, intel_crtc->pipe);
7172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007173 spin_unlock_irqrestore(&dev->event_lock, flags);
7174
Daniel Vetter2c10d572012-12-20 21:24:07 +01007175 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007176
7177 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007178
7179 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180}
7181
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007182void intel_finish_page_flip(struct drm_device *dev, int pipe)
7183{
7184 drm_i915_private_t *dev_priv = dev->dev_private;
7185 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7186
Mario Kleiner49b14a52010-12-09 07:00:07 +01007187 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007188}
7189
7190void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7191{
7192 drm_i915_private_t *dev_priv = dev->dev_private;
7193 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7194
Mario Kleiner49b14a52010-12-09 07:00:07 +01007195 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007196}
7197
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007198void intel_prepare_page_flip(struct drm_device *dev, int plane)
7199{
7200 drm_i915_private_t *dev_priv = dev->dev_private;
7201 struct intel_crtc *intel_crtc =
7202 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7203 unsigned long flags;
7204
Chris Wilsone7d841c2012-12-03 11:36:30 +00007205 /* NB: An MMIO update of the plane base pointer will also
7206 * generate a page-flip completion irq, i.e. every modeset
7207 * is also accompanied by a spurious intel_prepare_page_flip().
7208 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007209 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007210 if (intel_crtc->unpin_work)
7211 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007212 spin_unlock_irqrestore(&dev->event_lock, flags);
7213}
7214
Chris Wilsone7d841c2012-12-03 11:36:30 +00007215inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7216{
7217 /* Ensure that the work item is consistent when activating it ... */
7218 smp_wmb();
7219 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7220 /* and that it is marked active as soon as the irq could fire. */
7221 smp_wmb();
7222}
7223
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007224static int intel_gen2_queue_flip(struct drm_device *dev,
7225 struct drm_crtc *crtc,
7226 struct drm_framebuffer *fb,
7227 struct drm_i915_gem_object *obj)
7228{
7229 struct drm_i915_private *dev_priv = dev->dev_private;
7230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007231 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007232 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233 int ret;
7234
Daniel Vetter6d90c952012-04-26 23:28:05 +02007235 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007236 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007237 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007238
Daniel Vetter6d90c952012-04-26 23:28:05 +02007239 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007240 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007241 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007242
7243 /* Can't queue multiple flips, so wait for the previous
7244 * one to finish before executing the next.
7245 */
7246 if (intel_crtc->plane)
7247 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7248 else
7249 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7251 intel_ring_emit(ring, MI_NOOP);
7252 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7253 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7254 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007255 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007256 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007257
7258 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007259 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007260 return 0;
7261
7262err_unpin:
7263 intel_unpin_fb_obj(obj);
7264err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007265 return ret;
7266}
7267
7268static int intel_gen3_queue_flip(struct drm_device *dev,
7269 struct drm_crtc *crtc,
7270 struct drm_framebuffer *fb,
7271 struct drm_i915_gem_object *obj)
7272{
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007276 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277 int ret;
7278
Daniel Vetter6d90c952012-04-26 23:28:05 +02007279 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007281 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007282
Daniel Vetter6d90c952012-04-26 23:28:05 +02007283 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007284 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007285 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007286
7287 if (intel_crtc->plane)
7288 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7289 else
7290 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7292 intel_ring_emit(ring, MI_NOOP);
7293 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7294 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7295 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007296 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007297 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007298
Chris Wilsone7d841c2012-12-03 11:36:30 +00007299 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007300 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007301 return 0;
7302
7303err_unpin:
7304 intel_unpin_fb_obj(obj);
7305err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007306 return ret;
7307}
7308
7309static int intel_gen4_queue_flip(struct drm_device *dev,
7310 struct drm_crtc *crtc,
7311 struct drm_framebuffer *fb,
7312 struct drm_i915_gem_object *obj)
7313{
7314 struct drm_i915_private *dev_priv = dev->dev_private;
7315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7316 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 int ret;
7319
Daniel Vetter6d90c952012-04-26 23:28:05 +02007320 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007321 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007322 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007323
Daniel Vetter6d90c952012-04-26 23:28:05 +02007324 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007325 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007326 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007327
7328 /* i965+ uses the linear or tiled offsets from the
7329 * Display Registers (which do not change across a page-flip)
7330 * so we need only reprogram the base address.
7331 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007332 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7333 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7334 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007335 intel_ring_emit(ring,
7336 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7337 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007338
7339 /* XXX Enabling the panel-fitter across page-flip is so far
7340 * untested on non-native modes, so ignore it for now.
7341 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7342 */
7343 pf = 0;
7344 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007345 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007346
7347 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007348 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007349 return 0;
7350
7351err_unpin:
7352 intel_unpin_fb_obj(obj);
7353err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007354 return ret;
7355}
7356
7357static int intel_gen6_queue_flip(struct drm_device *dev,
7358 struct drm_crtc *crtc,
7359 struct drm_framebuffer *fb,
7360 struct drm_i915_gem_object *obj)
7361{
7362 struct drm_i915_private *dev_priv = dev->dev_private;
7363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007364 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365 uint32_t pf, pipesrc;
7366 int ret;
7367
Daniel Vetter6d90c952012-04-26 23:28:05 +02007368 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007369 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007370 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007371
Daniel Vetter6d90c952012-04-26 23:28:05 +02007372 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007373 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007374 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007375
Daniel Vetter6d90c952012-04-26 23:28:05 +02007376 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7377 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7378 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007379 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380
Chris Wilson99d9acd2012-04-17 20:37:00 +01007381 /* Contrary to the suggestions in the documentation,
7382 * "Enable Panel Fitter" does not seem to be required when page
7383 * flipping with a non-native mode, and worse causes a normal
7384 * modeset to fail.
7385 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7386 */
7387 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007388 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007389 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007390
7391 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007392 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007393 return 0;
7394
7395err_unpin:
7396 intel_unpin_fb_obj(obj);
7397err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007398 return ret;
7399}
7400
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007401/*
7402 * On gen7 we currently use the blit ring because (in early silicon at least)
7403 * the render ring doesn't give us interrpts for page flip completion, which
7404 * means clients will hang after the first flip is queued. Fortunately the
7405 * blit ring generates interrupts properly, so use it instead.
7406 */
7407static int intel_gen7_queue_flip(struct drm_device *dev,
7408 struct drm_crtc *crtc,
7409 struct drm_framebuffer *fb,
7410 struct drm_i915_gem_object *obj)
7411{
7412 struct drm_i915_private *dev_priv = dev->dev_private;
7413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7414 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007415 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007416 int ret;
7417
7418 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7419 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007420 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007421
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007422 switch(intel_crtc->plane) {
7423 case PLANE_A:
7424 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7425 break;
7426 case PLANE_B:
7427 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7428 break;
7429 case PLANE_C:
7430 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7431 break;
7432 default:
7433 WARN_ONCE(1, "unknown plane in flip command\n");
7434 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007435 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007436 }
7437
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007438 ret = intel_ring_begin(ring, 4);
7439 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007440 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007441
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007442 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007443 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007444 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007445 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007446
7447 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007448 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007449 return 0;
7450
7451err_unpin:
7452 intel_unpin_fb_obj(obj);
7453err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007454 return ret;
7455}
7456
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007457static int intel_default_queue_flip(struct drm_device *dev,
7458 struct drm_crtc *crtc,
7459 struct drm_framebuffer *fb,
7460 struct drm_i915_gem_object *obj)
7461{
7462 return -ENODEV;
7463}
7464
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007465static int intel_crtc_page_flip(struct drm_crtc *crtc,
7466 struct drm_framebuffer *fb,
7467 struct drm_pending_vblank_event *event)
7468{
7469 struct drm_device *dev = crtc->dev;
7470 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007471 struct drm_framebuffer *old_fb = crtc->fb;
7472 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7474 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007475 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007476 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007477
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007478 /* Can't change pixel format via MI display flips. */
7479 if (fb->pixel_format != crtc->fb->pixel_format)
7480 return -EINVAL;
7481
7482 /*
7483 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7484 * Note that pitch changes could also affect these register.
7485 */
7486 if (INTEL_INFO(dev)->gen > 3 &&
7487 (fb->offsets[0] != crtc->fb->offsets[0] ||
7488 fb->pitches[0] != crtc->fb->pitches[0]))
7489 return -EINVAL;
7490
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007491 work = kzalloc(sizeof *work, GFP_KERNEL);
7492 if (work == NULL)
7493 return -ENOMEM;
7494
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007495 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007496 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007497 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007498 INIT_WORK(&work->work, intel_unpin_work_fn);
7499
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007500 ret = drm_vblank_get(dev, intel_crtc->pipe);
7501 if (ret)
7502 goto free_work;
7503
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007504 /* We borrow the event spin lock for protecting unpin_work */
7505 spin_lock_irqsave(&dev->event_lock, flags);
7506 if (intel_crtc->unpin_work) {
7507 spin_unlock_irqrestore(&dev->event_lock, flags);
7508 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007509 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007510
7511 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007512 return -EBUSY;
7513 }
7514 intel_crtc->unpin_work = work;
7515 spin_unlock_irqrestore(&dev->event_lock, flags);
7516
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007517 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7518 flush_workqueue(dev_priv->wq);
7519
Chris Wilson79158102012-05-23 11:13:58 +01007520 ret = i915_mutex_lock_interruptible(dev);
7521 if (ret)
7522 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007523
Jesse Barnes75dfca82010-02-10 15:09:44 -08007524 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007525 drm_gem_object_reference(&work->old_fb_obj->base);
7526 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007527
7528 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007529
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007530 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007531
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007532 work->enable_stall_check = true;
7533
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007534 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007535 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007536
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007537 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7538 if (ret)
7539 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007540
Chris Wilson7782de32011-07-08 12:22:41 +01007541 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007542 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007543 mutex_unlock(&dev->struct_mutex);
7544
Jesse Barnese5510fa2010-07-01 16:48:37 -07007545 trace_i915_flip_request(intel_crtc->plane, obj);
7546
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007547 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007548
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007549cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007550 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007551 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007552 drm_gem_object_unreference(&work->old_fb_obj->base);
7553 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007554 mutex_unlock(&dev->struct_mutex);
7555
Chris Wilson79158102012-05-23 11:13:58 +01007556cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007557 spin_lock_irqsave(&dev->event_lock, flags);
7558 intel_crtc->unpin_work = NULL;
7559 spin_unlock_irqrestore(&dev->event_lock, flags);
7560
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007561 drm_vblank_put(dev, intel_crtc->pipe);
7562free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007563 kfree(work);
7564
7565 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007566}
7567
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007568static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007569 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7570 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007571};
7572
Daniel Vetter50f56112012-07-02 09:35:43 +02007573static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7574 struct drm_crtc *crtc)
7575{
7576 struct drm_device *dev;
7577 struct drm_crtc *tmp;
7578 int crtc_mask = 1;
7579
7580 WARN(!crtc, "checking null crtc?\n");
7581
7582 dev = crtc->dev;
7583
7584 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7585 if (tmp == crtc)
7586 break;
7587 crtc_mask <<= 1;
7588 }
7589
7590 if (encoder->possible_crtcs & crtc_mask)
7591 return true;
7592 return false;
7593}
7594
Daniel Vetter9a935852012-07-05 22:34:27 +02007595/**
7596 * intel_modeset_update_staged_output_state
7597 *
7598 * Updates the staged output configuration state, e.g. after we've read out the
7599 * current hw state.
7600 */
7601static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7602{
7603 struct intel_encoder *encoder;
7604 struct intel_connector *connector;
7605
7606 list_for_each_entry(connector, &dev->mode_config.connector_list,
7607 base.head) {
7608 connector->new_encoder =
7609 to_intel_encoder(connector->base.encoder);
7610 }
7611
7612 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7613 base.head) {
7614 encoder->new_crtc =
7615 to_intel_crtc(encoder->base.crtc);
7616 }
7617}
7618
7619/**
7620 * intel_modeset_commit_output_state
7621 *
7622 * This function copies the stage display pipe configuration to the real one.
7623 */
7624static void intel_modeset_commit_output_state(struct drm_device *dev)
7625{
7626 struct intel_encoder *encoder;
7627 struct intel_connector *connector;
7628
7629 list_for_each_entry(connector, &dev->mode_config.connector_list,
7630 base.head) {
7631 connector->base.encoder = &connector->new_encoder->base;
7632 }
7633
7634 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7635 base.head) {
7636 encoder->base.crtc = &encoder->new_crtc->base;
7637 }
7638}
7639
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007640static void
7641connected_sink_compute_bpp(struct intel_connector * connector,
7642 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007643{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007644 int bpp = pipe_config->pipe_bpp;
7645
7646 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7647 connector->base.base.id,
7648 drm_get_connector_name(&connector->base));
7649
7650 /* Don't use an invalid EDID bpc value */
7651 if (connector->base.display_info.bpc &&
7652 connector->base.display_info.bpc * 3 < bpp) {
7653 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7654 bpp, connector->base.display_info.bpc*3);
7655 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7656 }
7657
7658 /* Clamp bpp to 8 on screens without EDID 1.4 */
7659 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7660 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7661 bpp);
7662 pipe_config->pipe_bpp = 24;
7663 }
7664}
7665
7666static int
7667compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7668 struct drm_framebuffer *fb,
7669 struct intel_crtc_config *pipe_config)
7670{
7671 struct drm_device *dev = crtc->base.dev;
7672 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007673 int bpp;
7674
Daniel Vetterd42264b2013-03-28 16:38:08 +01007675 switch (fb->pixel_format) {
7676 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007677 bpp = 8*3; /* since we go through a colormap */
7678 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007679 case DRM_FORMAT_XRGB1555:
7680 case DRM_FORMAT_ARGB1555:
7681 /* checked in intel_framebuffer_init already */
7682 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7683 return -EINVAL;
7684 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007685 bpp = 6*3; /* min is 18bpp */
7686 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007687 case DRM_FORMAT_XBGR8888:
7688 case DRM_FORMAT_ABGR8888:
7689 /* checked in intel_framebuffer_init already */
7690 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7691 return -EINVAL;
7692 case DRM_FORMAT_XRGB8888:
7693 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007694 bpp = 8*3;
7695 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007696 case DRM_FORMAT_XRGB2101010:
7697 case DRM_FORMAT_ARGB2101010:
7698 case DRM_FORMAT_XBGR2101010:
7699 case DRM_FORMAT_ABGR2101010:
7700 /* checked in intel_framebuffer_init already */
7701 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007702 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007703 bpp = 10*3;
7704 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007705 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007706 default:
7707 DRM_DEBUG_KMS("unsupported depth\n");
7708 return -EINVAL;
7709 }
7710
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 pipe_config->pipe_bpp = bpp;
7712
7713 /* Clamp display bpp to EDID value */
7714 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007715 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007716 if (!connector->new_encoder ||
7717 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007718 continue;
7719
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007720 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007721 }
7722
7723 return bpp;
7724}
7725
Daniel Vetterc0b03412013-05-28 12:05:54 +02007726static void intel_dump_pipe_config(struct intel_crtc *crtc,
7727 struct intel_crtc_config *pipe_config,
7728 const char *context)
7729{
7730 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7731 context, pipe_name(crtc->pipe));
7732
7733 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7734 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7735 pipe_config->pipe_bpp, pipe_config->dither);
7736 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7737 pipe_config->has_pch_encoder,
7738 pipe_config->fdi_lanes,
7739 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7740 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7741 pipe_config->fdi_m_n.tu);
7742 DRM_DEBUG_KMS("requested mode:\n");
7743 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7744 DRM_DEBUG_KMS("adjusted mode:\n");
7745 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7746 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7747 pipe_config->gmch_pfit.control,
7748 pipe_config->gmch_pfit.pgm_ratios,
7749 pipe_config->gmch_pfit.lvds_border_bits);
7750 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7751 pipe_config->pch_pfit.pos,
7752 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007753 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007754}
7755
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007756static bool check_encoder_cloning(struct drm_crtc *crtc)
7757{
7758 int num_encoders = 0;
7759 bool uncloneable_encoders = false;
7760 struct intel_encoder *encoder;
7761
7762 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7763 base.head) {
7764 if (&encoder->new_crtc->base != crtc)
7765 continue;
7766
7767 num_encoders++;
7768 if (!encoder->cloneable)
7769 uncloneable_encoders = true;
7770 }
7771
7772 return !(num_encoders > 1 && uncloneable_encoders);
7773}
7774
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007775static struct intel_crtc_config *
7776intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007777 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007778 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007779{
7780 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007781 struct drm_encoder_helper_funcs *encoder_funcs;
7782 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007783 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007784 int plane_bpp, ret = -EINVAL;
7785 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007786
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007787 if (!check_encoder_cloning(crtc)) {
7788 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7789 return ERR_PTR(-EINVAL);
7790 }
7791
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007792 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7793 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007794 return ERR_PTR(-ENOMEM);
7795
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007796 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7797 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007798 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007799 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007800
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007801 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7802 * plane pixel format and any sink constraints into account. Returns the
7803 * source plane bpp so that dithering can be selected on mismatches
7804 * after encoders and crtc also have had their say. */
7805 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7806 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007807 if (plane_bpp < 0)
7808 goto fail;
7809
Daniel Vettere29c22c2013-02-21 00:00:16 +01007810encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007811 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007812 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007813 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007814
Daniel Vetter7758a112012-07-08 19:40:39 +02007815 /* Pass our mode to the connectors and the CRTC to give them a chance to
7816 * adjust it according to limitations or connector properties, and also
7817 * a chance to reject the mode entirely.
7818 */
7819 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7820 base.head) {
7821
7822 if (&encoder->new_crtc->base != crtc)
7823 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007824
7825 if (encoder->compute_config) {
7826 if (!(encoder->compute_config(encoder, pipe_config))) {
7827 DRM_DEBUG_KMS("Encoder config failure\n");
7828 goto fail;
7829 }
7830
7831 continue;
7832 }
7833
Daniel Vetter7758a112012-07-08 19:40:39 +02007834 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007835 if (!(encoder_funcs->mode_fixup(&encoder->base,
7836 &pipe_config->requested_mode,
7837 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007838 DRM_DEBUG_KMS("Encoder fixup failed\n");
7839 goto fail;
7840 }
7841 }
7842
Daniel Vetterff9a6752013-06-01 17:16:21 +02007843 /* Set default port clock if not overwritten by the encoder. Needs to be
7844 * done afterwards in case the encoder adjusts the mode. */
7845 if (!pipe_config->port_clock)
7846 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7847
Daniel Vettera43f6e02013-06-07 23:10:32 +02007848 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007849 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007850 DRM_DEBUG_KMS("CRTC fixup failed\n");
7851 goto fail;
7852 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007853
7854 if (ret == RETRY) {
7855 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7856 ret = -EINVAL;
7857 goto fail;
7858 }
7859
7860 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7861 retry = false;
7862 goto encoder_retry;
7863 }
7864
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007865 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7866 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7867 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7868
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007869 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007870fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007871 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007872 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007873}
7874
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007875/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7876 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7877static void
7878intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7879 unsigned *prepare_pipes, unsigned *disable_pipes)
7880{
7881 struct intel_crtc *intel_crtc;
7882 struct drm_device *dev = crtc->dev;
7883 struct intel_encoder *encoder;
7884 struct intel_connector *connector;
7885 struct drm_crtc *tmp_crtc;
7886
7887 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7888
7889 /* Check which crtcs have changed outputs connected to them, these need
7890 * to be part of the prepare_pipes mask. We don't (yet) support global
7891 * modeset across multiple crtcs, so modeset_pipes will only have one
7892 * bit set at most. */
7893 list_for_each_entry(connector, &dev->mode_config.connector_list,
7894 base.head) {
7895 if (connector->base.encoder == &connector->new_encoder->base)
7896 continue;
7897
7898 if (connector->base.encoder) {
7899 tmp_crtc = connector->base.encoder->crtc;
7900
7901 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7902 }
7903
7904 if (connector->new_encoder)
7905 *prepare_pipes |=
7906 1 << connector->new_encoder->new_crtc->pipe;
7907 }
7908
7909 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7910 base.head) {
7911 if (encoder->base.crtc == &encoder->new_crtc->base)
7912 continue;
7913
7914 if (encoder->base.crtc) {
7915 tmp_crtc = encoder->base.crtc;
7916
7917 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7918 }
7919
7920 if (encoder->new_crtc)
7921 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7922 }
7923
7924 /* Check for any pipes that will be fully disabled ... */
7925 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7926 base.head) {
7927 bool used = false;
7928
7929 /* Don't try to disable disabled crtcs. */
7930 if (!intel_crtc->base.enabled)
7931 continue;
7932
7933 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7934 base.head) {
7935 if (encoder->new_crtc == intel_crtc)
7936 used = true;
7937 }
7938
7939 if (!used)
7940 *disable_pipes |= 1 << intel_crtc->pipe;
7941 }
7942
7943
7944 /* set_mode is also used to update properties on life display pipes. */
7945 intel_crtc = to_intel_crtc(crtc);
7946 if (crtc->enabled)
7947 *prepare_pipes |= 1 << intel_crtc->pipe;
7948
Daniel Vetterb6c51642013-04-12 18:48:43 +02007949 /*
7950 * For simplicity do a full modeset on any pipe where the output routing
7951 * changed. We could be more clever, but that would require us to be
7952 * more careful with calling the relevant encoder->mode_set functions.
7953 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007954 if (*prepare_pipes)
7955 *modeset_pipes = *prepare_pipes;
7956
7957 /* ... and mask these out. */
7958 *modeset_pipes &= ~(*disable_pipes);
7959 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007960
7961 /*
7962 * HACK: We don't (yet) fully support global modesets. intel_set_config
7963 * obies this rule, but the modeset restore mode of
7964 * intel_modeset_setup_hw_state does not.
7965 */
7966 *modeset_pipes &= 1 << intel_crtc->pipe;
7967 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007968
7969 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7970 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007971}
7972
Daniel Vetterea9d7582012-07-10 10:42:52 +02007973static bool intel_crtc_in_use(struct drm_crtc *crtc)
7974{
7975 struct drm_encoder *encoder;
7976 struct drm_device *dev = crtc->dev;
7977
7978 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7979 if (encoder->crtc == crtc)
7980 return true;
7981
7982 return false;
7983}
7984
7985static void
7986intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7987{
7988 struct intel_encoder *intel_encoder;
7989 struct intel_crtc *intel_crtc;
7990 struct drm_connector *connector;
7991
7992 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7993 base.head) {
7994 if (!intel_encoder->base.crtc)
7995 continue;
7996
7997 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7998
7999 if (prepare_pipes & (1 << intel_crtc->pipe))
8000 intel_encoder->connectors_active = false;
8001 }
8002
8003 intel_modeset_commit_output_state(dev);
8004
8005 /* Update computed state. */
8006 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8007 base.head) {
8008 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8009 }
8010
8011 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8012 if (!connector->encoder || !connector->encoder->crtc)
8013 continue;
8014
8015 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8016
8017 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008018 struct drm_property *dpms_property =
8019 dev->mode_config.dpms_property;
8020
Daniel Vetterea9d7582012-07-10 10:42:52 +02008021 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008022 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008023 dpms_property,
8024 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008025
8026 intel_encoder = to_intel_encoder(connector->encoder);
8027 intel_encoder->connectors_active = true;
8028 }
8029 }
8030
8031}
8032
Daniel Vetter25c5b262012-07-08 22:08:04 +02008033#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8034 list_for_each_entry((intel_crtc), \
8035 &(dev)->mode_config.crtc_list, \
8036 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008037 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008038
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008039static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008040intel_pipe_config_compare(struct drm_device *dev,
8041 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008042 struct intel_crtc_config *pipe_config)
8043{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008044#define PIPE_CONF_CHECK_X(name) \
8045 if (current_config->name != pipe_config->name) { \
8046 DRM_ERROR("mismatch in " #name " " \
8047 "(expected 0x%08x, found 0x%08x)\n", \
8048 current_config->name, \
8049 pipe_config->name); \
8050 return false; \
8051 }
8052
Daniel Vetter08a24032013-04-19 11:25:34 +02008053#define PIPE_CONF_CHECK_I(name) \
8054 if (current_config->name != pipe_config->name) { \
8055 DRM_ERROR("mismatch in " #name " " \
8056 "(expected %i, found %i)\n", \
8057 current_config->name, \
8058 pipe_config->name); \
8059 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008060 }
8061
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008062#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8063 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8064 DRM_ERROR("mismatch in " #name " " \
8065 "(expected %i, found %i)\n", \
8066 current_config->name & (mask), \
8067 pipe_config->name & (mask)); \
8068 return false; \
8069 }
8070
Daniel Vetterbb760062013-06-06 14:55:52 +02008071#define PIPE_CONF_QUIRK(quirk) \
8072 ((current_config->quirks | pipe_config->quirks) & (quirk))
8073
Daniel Vettereccb1402013-05-22 00:50:22 +02008074 PIPE_CONF_CHECK_I(cpu_transcoder);
8075
Daniel Vetter08a24032013-04-19 11:25:34 +02008076 PIPE_CONF_CHECK_I(has_pch_encoder);
8077 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008078 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8079 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8080 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8081 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8082 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008083
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008084 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8085 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8086 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8087 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8088 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8089 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8090
8091 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8092 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8093 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8094 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8095 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8096 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8097
Daniel Vetter6c49f242013-06-06 12:45:25 +02008098 if (!HAS_PCH_SPLIT(dev))
8099 PIPE_CONF_CHECK_I(pixel_multiplier);
8100
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008101 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8102 DRM_MODE_FLAG_INTERLACE);
8103
Daniel Vetterbb760062013-06-06 14:55:52 +02008104 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8105 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8106 DRM_MODE_FLAG_PHSYNC);
8107 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8108 DRM_MODE_FLAG_NHSYNC);
8109 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8110 DRM_MODE_FLAG_PVSYNC);
8111 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8112 DRM_MODE_FLAG_NVSYNC);
8113 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008114
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008115 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8116 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8117
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008118 PIPE_CONF_CHECK_I(gmch_pfit.control);
8119 /* pfit ratios are autocomputed by the hw on gen4+ */
8120 if (INTEL_INFO(dev)->gen < 4)
8121 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8122 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8123 PIPE_CONF_CHECK_I(pch_pfit.pos);
8124 PIPE_CONF_CHECK_I(pch_pfit.size);
8125
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008126 PIPE_CONF_CHECK_I(ips_enabled);
8127
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008128 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008129 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8130 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8131 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008132
Daniel Vetter66e985c2013-06-05 13:34:20 +02008133#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008134#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008135#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008136#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008137
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008138 return true;
8139}
8140
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008141static void
8142check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008143{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008144 struct intel_connector *connector;
8145
8146 list_for_each_entry(connector, &dev->mode_config.connector_list,
8147 base.head) {
8148 /* This also checks the encoder/connector hw state with the
8149 * ->get_hw_state callbacks. */
8150 intel_connector_check_state(connector);
8151
8152 WARN(&connector->new_encoder->base != connector->base.encoder,
8153 "connector's staged encoder doesn't match current encoder\n");
8154 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008155}
8156
8157static void
8158check_encoder_state(struct drm_device *dev)
8159{
8160 struct intel_encoder *encoder;
8161 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008162
8163 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8164 base.head) {
8165 bool enabled = false;
8166 bool active = false;
8167 enum pipe pipe, tracked_pipe;
8168
8169 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8170 encoder->base.base.id,
8171 drm_get_encoder_name(&encoder->base));
8172
8173 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8174 "encoder's stage crtc doesn't match current crtc\n");
8175 WARN(encoder->connectors_active && !encoder->base.crtc,
8176 "encoder's active_connectors set, but no crtc\n");
8177
8178 list_for_each_entry(connector, &dev->mode_config.connector_list,
8179 base.head) {
8180 if (connector->base.encoder != &encoder->base)
8181 continue;
8182 enabled = true;
8183 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8184 active = true;
8185 }
8186 WARN(!!encoder->base.crtc != enabled,
8187 "encoder's enabled state mismatch "
8188 "(expected %i, found %i)\n",
8189 !!encoder->base.crtc, enabled);
8190 WARN(active && !encoder->base.crtc,
8191 "active encoder with no crtc\n");
8192
8193 WARN(encoder->connectors_active != active,
8194 "encoder's computed active state doesn't match tracked active state "
8195 "(expected %i, found %i)\n", active, encoder->connectors_active);
8196
8197 active = encoder->get_hw_state(encoder, &pipe);
8198 WARN(active != encoder->connectors_active,
8199 "encoder's hw state doesn't match sw tracking "
8200 "(expected %i, found %i)\n",
8201 encoder->connectors_active, active);
8202
8203 if (!encoder->base.crtc)
8204 continue;
8205
8206 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8207 WARN(active && pipe != tracked_pipe,
8208 "active encoder's pipe doesn't match"
8209 "(expected %i, found %i)\n",
8210 tracked_pipe, pipe);
8211
8212 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008213}
8214
8215static void
8216check_crtc_state(struct drm_device *dev)
8217{
8218 drm_i915_private_t *dev_priv = dev->dev_private;
8219 struct intel_crtc *crtc;
8220 struct intel_encoder *encoder;
8221 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008222
8223 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8224 base.head) {
8225 bool enabled = false;
8226 bool active = false;
8227
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008228 memset(&pipe_config, 0, sizeof(pipe_config));
8229
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008230 DRM_DEBUG_KMS("[CRTC:%d]\n",
8231 crtc->base.base.id);
8232
8233 WARN(crtc->active && !crtc->base.enabled,
8234 "active crtc, but not enabled in sw tracking\n");
8235
8236 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8237 base.head) {
8238 if (encoder->base.crtc != &crtc->base)
8239 continue;
8240 enabled = true;
8241 if (encoder->connectors_active)
8242 active = true;
8243 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008244
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008245 WARN(active != crtc->active,
8246 "crtc's computed active state doesn't match tracked active state "
8247 "(expected %i, found %i)\n", active, crtc->active);
8248 WARN(enabled != crtc->base.enabled,
8249 "crtc's computed enabled state doesn't match tracked enabled state "
8250 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8251
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008252 active = dev_priv->display.get_pipe_config(crtc,
8253 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008254
8255 /* hw state is inconsistent with the pipe A quirk */
8256 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8257 active = crtc->active;
8258
Daniel Vetter6c49f242013-06-06 12:45:25 +02008259 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8260 base.head) {
8261 if (encoder->base.crtc != &crtc->base)
8262 continue;
8263 if (encoder->get_config)
8264 encoder->get_config(encoder, &pipe_config);
8265 }
8266
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008267 WARN(crtc->active != active,
8268 "crtc active state doesn't match with hw state "
8269 "(expected %i, found %i)\n", crtc->active, active);
8270
Daniel Vetterc0b03412013-05-28 12:05:54 +02008271 if (active &&
8272 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8273 WARN(1, "pipe state doesn't match!\n");
8274 intel_dump_pipe_config(crtc, &pipe_config,
8275 "[hw state]");
8276 intel_dump_pipe_config(crtc, &crtc->config,
8277 "[sw state]");
8278 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008279 }
8280}
8281
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008282static void
8283check_shared_dpll_state(struct drm_device *dev)
8284{
8285 drm_i915_private_t *dev_priv = dev->dev_private;
8286 struct intel_crtc *crtc;
8287 struct intel_dpll_hw_state dpll_hw_state;
8288 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008289
8290 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8291 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8292 int enabled_crtcs = 0, active_crtcs = 0;
8293 bool active;
8294
8295 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8296
8297 DRM_DEBUG_KMS("%s\n", pll->name);
8298
8299 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8300
8301 WARN(pll->active > pll->refcount,
8302 "more active pll users than references: %i vs %i\n",
8303 pll->active, pll->refcount);
8304 WARN(pll->active && !pll->on,
8305 "pll in active use but not on in sw tracking\n");
8306 WARN(pll->on != active,
8307 "pll on state mismatch (expected %i, found %i)\n",
8308 pll->on, active);
8309
8310 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8311 base.head) {
8312 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8313 enabled_crtcs++;
8314 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8315 active_crtcs++;
8316 }
8317 WARN(pll->active != active_crtcs,
8318 "pll active crtcs mismatch (expected %i, found %i)\n",
8319 pll->active, active_crtcs);
8320 WARN(pll->refcount != enabled_crtcs,
8321 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8322 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008323
8324 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8325 sizeof(dpll_hw_state)),
8326 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008327 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008328}
8329
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008330void
8331intel_modeset_check_state(struct drm_device *dev)
8332{
8333 check_connector_state(dev);
8334 check_encoder_state(dev);
8335 check_crtc_state(dev);
8336 check_shared_dpll_state(dev);
8337}
8338
Daniel Vetterf30da182013-04-11 20:22:50 +02008339static int __intel_set_mode(struct drm_crtc *crtc,
8340 struct drm_display_mode *mode,
8341 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008342{
8343 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008344 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008345 struct drm_display_mode *saved_mode, *saved_hwmode;
8346 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008347 struct intel_crtc *intel_crtc;
8348 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008349 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008350
Tim Gardner3ac18232012-12-07 07:54:26 -07008351 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008352 if (!saved_mode)
8353 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008354 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008355
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008356 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008357 &prepare_pipes, &disable_pipes);
8358
Tim Gardner3ac18232012-12-07 07:54:26 -07008359 *saved_hwmode = crtc->hwmode;
8360 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008361
Daniel Vetter25c5b262012-07-08 22:08:04 +02008362 /* Hack: Because we don't (yet) support global modeset on multiple
8363 * crtcs, we don't keep track of the new mode for more than one crtc.
8364 * Hence simply check whether any bit is set in modeset_pipes in all the
8365 * pieces of code that are not yet converted to deal with mutliple crtcs
8366 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008367 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008368 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008369 if (IS_ERR(pipe_config)) {
8370 ret = PTR_ERR(pipe_config);
8371 pipe_config = NULL;
8372
Tim Gardner3ac18232012-12-07 07:54:26 -07008373 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008374 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008375 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8376 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008377 }
8378
Daniel Vetter460da9162013-03-27 00:44:51 +01008379 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8380 intel_crtc_disable(&intel_crtc->base);
8381
Daniel Vetterea9d7582012-07-10 10:42:52 +02008382 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8383 if (intel_crtc->base.enabled)
8384 dev_priv->display.crtc_disable(&intel_crtc->base);
8385 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008386
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008387 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8388 * to set it here already despite that we pass it down the callchain.
8389 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008390 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008391 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008392 /* mode_set/enable/disable functions rely on a correct pipe
8393 * config. */
8394 to_intel_crtc(crtc)->config = *pipe_config;
8395 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008396
Daniel Vetterea9d7582012-07-10 10:42:52 +02008397 /* Only after disabling all output pipelines that will be changed can we
8398 * update the the output configuration. */
8399 intel_modeset_update_state(dev, prepare_pipes);
8400
Daniel Vetter47fab732012-10-26 10:58:18 +02008401 if (dev_priv->display.modeset_global_resources)
8402 dev_priv->display.modeset_global_resources(dev);
8403
Daniel Vettera6778b32012-07-02 09:56:42 +02008404 /* Set up the DPLL and any encoders state that needs to adjust or depend
8405 * on the DPLL.
8406 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008407 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008408 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008409 x, y, fb);
8410 if (ret)
8411 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008412 }
8413
8414 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008415 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8416 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008417
Daniel Vetter25c5b262012-07-08 22:08:04 +02008418 if (modeset_pipes) {
8419 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008420 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008421
Daniel Vetter25c5b262012-07-08 22:08:04 +02008422 /* Calculate and store various constants which
8423 * are later needed by vblank and swap-completion
8424 * timestamping. They are derived from true hwmode.
8425 */
8426 drm_calc_timestamping_constants(crtc);
8427 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008428
8429 /* FIXME: add subpixel order */
8430done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008431 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008432 crtc->hwmode = *saved_hwmode;
8433 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008434 }
8435
Tim Gardner3ac18232012-12-07 07:54:26 -07008436out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008437 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008438 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008439 return ret;
8440}
8441
Daniel Vetterf30da182013-04-11 20:22:50 +02008442int intel_set_mode(struct drm_crtc *crtc,
8443 struct drm_display_mode *mode,
8444 int x, int y, struct drm_framebuffer *fb)
8445{
8446 int ret;
8447
8448 ret = __intel_set_mode(crtc, mode, x, y, fb);
8449
8450 if (ret == 0)
8451 intel_modeset_check_state(crtc->dev);
8452
8453 return ret;
8454}
8455
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008456void intel_crtc_restore_mode(struct drm_crtc *crtc)
8457{
8458 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8459}
8460
Daniel Vetter25c5b262012-07-08 22:08:04 +02008461#undef for_each_intel_crtc_masked
8462
Daniel Vetterd9e55602012-07-04 22:16:09 +02008463static void intel_set_config_free(struct intel_set_config *config)
8464{
8465 if (!config)
8466 return;
8467
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008468 kfree(config->save_connector_encoders);
8469 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008470 kfree(config);
8471}
8472
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008473static int intel_set_config_save_state(struct drm_device *dev,
8474 struct intel_set_config *config)
8475{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008476 struct drm_encoder *encoder;
8477 struct drm_connector *connector;
8478 int count;
8479
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008480 config->save_encoder_crtcs =
8481 kcalloc(dev->mode_config.num_encoder,
8482 sizeof(struct drm_crtc *), GFP_KERNEL);
8483 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008484 return -ENOMEM;
8485
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008486 config->save_connector_encoders =
8487 kcalloc(dev->mode_config.num_connector,
8488 sizeof(struct drm_encoder *), GFP_KERNEL);
8489 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008490 return -ENOMEM;
8491
8492 /* Copy data. Note that driver private data is not affected.
8493 * Should anything bad happen only the expected state is
8494 * restored, not the drivers personal bookkeeping.
8495 */
8496 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008497 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008498 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008499 }
8500
8501 count = 0;
8502 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008503 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008504 }
8505
8506 return 0;
8507}
8508
8509static void intel_set_config_restore_state(struct drm_device *dev,
8510 struct intel_set_config *config)
8511{
Daniel Vetter9a935852012-07-05 22:34:27 +02008512 struct intel_encoder *encoder;
8513 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008514 int count;
8515
8516 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008517 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8518 encoder->new_crtc =
8519 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008520 }
8521
8522 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008523 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8524 connector->new_encoder =
8525 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008526 }
8527}
8528
Imre Deake3de42b2013-05-03 19:44:07 +02008529static bool
8530is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
8531 int num_connectors)
8532{
8533 int i;
8534
8535 for (i = 0; i < num_connectors; i++)
8536 if (connectors[i].encoder &&
8537 connectors[i].encoder->crtc == crtc &&
8538 connectors[i].dpms != DRM_MODE_DPMS_ON)
8539 return true;
8540
8541 return false;
8542}
8543
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008544static void
8545intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8546 struct intel_set_config *config)
8547{
8548
8549 /* We should be able to check here if the fb has the same properties
8550 * and then just flip_or_move it */
Imre Deake3de42b2013-05-03 19:44:07 +02008551 if (set->connectors != NULL &&
8552 is_crtc_connector_off(set->crtc, *set->connectors,
8553 set->num_connectors)) {
8554 config->mode_changed = true;
8555 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008556 /* If we have no fb then treat it as a full mode set */
8557 if (set->crtc->fb == NULL) {
8558 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8559 config->mode_changed = true;
8560 } else if (set->fb == NULL) {
8561 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008562 } else if (set->fb->pixel_format !=
8563 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008564 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008565 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008566 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008567 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008568 }
8569
Daniel Vetter835c5872012-07-10 18:11:08 +02008570 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008571 config->fb_changed = true;
8572
8573 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8574 DRM_DEBUG_KMS("modes are different, full mode set\n");
8575 drm_mode_debug_printmodeline(&set->crtc->mode);
8576 drm_mode_debug_printmodeline(set->mode);
8577 config->mode_changed = true;
8578 }
8579}
8580
Daniel Vetter2e431052012-07-04 22:42:15 +02008581static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008582intel_modeset_stage_output_state(struct drm_device *dev,
8583 struct drm_mode_set *set,
8584 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008585{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008586 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008587 struct intel_connector *connector;
8588 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008589 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008590
Damien Lespiau9abdda72013-02-13 13:29:23 +00008591 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008592 * of connectors. For paranoia, double-check this. */
8593 WARN_ON(!set->fb && (set->num_connectors != 0));
8594 WARN_ON(set->fb && (set->num_connectors == 0));
8595
Daniel Vetter50f56112012-07-02 09:35:43 +02008596 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008597 list_for_each_entry(connector, &dev->mode_config.connector_list,
8598 base.head) {
8599 /* Otherwise traverse passed in connector list and get encoders
8600 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008601 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008602 if (set->connectors[ro] == &connector->base) {
8603 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008604 break;
8605 }
8606 }
8607
Daniel Vetter9a935852012-07-05 22:34:27 +02008608 /* If we disable the crtc, disable all its connectors. Also, if
8609 * the connector is on the changing crtc but not on the new
8610 * connector list, disable it. */
8611 if ((!set->fb || ro == set->num_connectors) &&
8612 connector->base.encoder &&
8613 connector->base.encoder->crtc == set->crtc) {
8614 connector->new_encoder = NULL;
8615
8616 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8617 connector->base.base.id,
8618 drm_get_connector_name(&connector->base));
8619 }
8620
8621
8622 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008623 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008624 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008625 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008626 }
8627 /* connector->new_encoder is now updated for all connectors. */
8628
8629 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008630 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008631 list_for_each_entry(connector, &dev->mode_config.connector_list,
8632 base.head) {
8633 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008634 continue;
8635
Daniel Vetter9a935852012-07-05 22:34:27 +02008636 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008637
8638 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008639 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008640 new_crtc = set->crtc;
8641 }
8642
8643 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008644 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8645 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008646 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008647 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008648 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8649
8650 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8651 connector->base.base.id,
8652 drm_get_connector_name(&connector->base),
8653 new_crtc->base.id);
8654 }
8655
8656 /* Check for any encoders that needs to be disabled. */
8657 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8658 base.head) {
8659 list_for_each_entry(connector,
8660 &dev->mode_config.connector_list,
8661 base.head) {
8662 if (connector->new_encoder == encoder) {
8663 WARN_ON(!connector->new_encoder->new_crtc);
8664
8665 goto next_encoder;
8666 }
8667 }
8668 encoder->new_crtc = NULL;
8669next_encoder:
8670 /* Only now check for crtc changes so we don't miss encoders
8671 * that will be disabled. */
8672 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008673 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008674 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008675 }
8676 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008677 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008678
Daniel Vetter2e431052012-07-04 22:42:15 +02008679 return 0;
8680}
8681
8682static int intel_crtc_set_config(struct drm_mode_set *set)
8683{
8684 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008685 struct drm_mode_set save_set;
8686 struct intel_set_config *config;
8687 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008688
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008689 BUG_ON(!set);
8690 BUG_ON(!set->crtc);
8691 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008692
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008693 /* Enforce sane interface api - has been abused by the fb helper. */
8694 BUG_ON(!set->mode && set->fb);
8695 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008696
Daniel Vetter2e431052012-07-04 22:42:15 +02008697 if (set->fb) {
8698 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8699 set->crtc->base.id, set->fb->base.id,
8700 (int)set->num_connectors, set->x, set->y);
8701 } else {
8702 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008703 }
8704
8705 dev = set->crtc->dev;
8706
8707 ret = -ENOMEM;
8708 config = kzalloc(sizeof(*config), GFP_KERNEL);
8709 if (!config)
8710 goto out_config;
8711
8712 ret = intel_set_config_save_state(dev, config);
8713 if (ret)
8714 goto out_config;
8715
8716 save_set.crtc = set->crtc;
8717 save_set.mode = &set->crtc->mode;
8718 save_set.x = set->crtc->x;
8719 save_set.y = set->crtc->y;
8720 save_set.fb = set->crtc->fb;
8721
8722 /* Compute whether we need a full modeset, only an fb base update or no
8723 * change at all. In the future we might also check whether only the
8724 * mode changed, e.g. for LVDS where we only change the panel fitter in
8725 * such cases. */
8726 intel_set_config_compute_mode_changes(set, config);
8727
Daniel Vetter9a935852012-07-05 22:34:27 +02008728 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008729 if (ret)
8730 goto fail;
8731
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008732 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008733 ret = intel_set_mode(set->crtc, set->mode,
8734 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008735 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008736 intel_crtc_wait_for_pending_flips(set->crtc);
8737
Daniel Vetter4f660f42012-07-02 09:47:37 +02008738 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008739 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008740 }
8741
Chris Wilson2d05eae2013-05-03 17:36:25 +01008742 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02008743 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
8744 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02008745fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01008746 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008747
Chris Wilson2d05eae2013-05-03 17:36:25 +01008748 /* Try to restore the config */
8749 if (config->mode_changed &&
8750 intel_set_mode(save_set.crtc, save_set.mode,
8751 save_set.x, save_set.y, save_set.fb))
8752 DRM_ERROR("failed to restore config after modeset failure\n");
8753 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008754
Daniel Vetterd9e55602012-07-04 22:16:09 +02008755out_config:
8756 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008757 return ret;
8758}
8759
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008760static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008761 .cursor_set = intel_crtc_cursor_set,
8762 .cursor_move = intel_crtc_cursor_move,
8763 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008764 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008765 .destroy = intel_crtc_destroy,
8766 .page_flip = intel_crtc_page_flip,
8767};
8768
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008769static void intel_cpu_pll_init(struct drm_device *dev)
8770{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008771 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008772 intel_ddi_pll_init(dev);
8773}
8774
Daniel Vetter53589012013-06-05 13:34:16 +02008775static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
8776 struct intel_shared_dpll *pll,
8777 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008778{
Daniel Vetter53589012013-06-05 13:34:16 +02008779 uint32_t val;
8780
8781 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02008782 hw_state->dpll = val;
8783 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
8784 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02008785
8786 return val & DPLL_VCO_ENABLE;
8787}
8788
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008789static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
8790 struct intel_shared_dpll *pll)
8791{
8792 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
8793 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
8794}
8795
Daniel Vettere7b903d2013-06-05 13:34:14 +02008796static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8797 struct intel_shared_dpll *pll)
8798{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008799 /* PCH refclock must be enabled first */
8800 assert_pch_refclk_enabled(dev_priv);
8801
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008802 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8803
8804 /* Wait for the clocks to stabilize. */
8805 POSTING_READ(PCH_DPLL(pll->id));
8806 udelay(150);
8807
8808 /* The pixel multiplier can only be updated once the
8809 * DPLL is enabled and the clocks are stable.
8810 *
8811 * So write it again.
8812 */
8813 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8814 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008815 udelay(200);
8816}
8817
8818static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8819 struct intel_shared_dpll *pll)
8820{
8821 struct drm_device *dev = dev_priv->dev;
8822 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008823
8824 /* Make sure no transcoder isn't still depending on us. */
8825 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8826 if (intel_crtc_to_shared_dpll(crtc) == pll)
8827 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8828 }
8829
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008830 I915_WRITE(PCH_DPLL(pll->id), 0);
8831 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008832 udelay(200);
8833}
8834
Daniel Vetter46edb022013-06-05 13:34:12 +02008835static char *ibx_pch_dpll_names[] = {
8836 "PCH DPLL A",
8837 "PCH DPLL B",
8838};
8839
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008840static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008841{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008842 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008843 int i;
8844
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008845 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008846
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008847 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008848 dev_priv->shared_dplls[i].id = i;
8849 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008850 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008851 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8852 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02008853 dev_priv->shared_dplls[i].get_hw_state =
8854 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008855 }
8856}
8857
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008858static void intel_shared_dpll_init(struct drm_device *dev)
8859{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008860 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008861
8862 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8863 ibx_pch_dpll_init(dev);
8864 else
8865 dev_priv->num_shared_dpll = 0;
8866
8867 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8868 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8869 dev_priv->num_shared_dpll);
8870}
8871
Hannes Ederb358d0a2008-12-18 21:18:47 +01008872static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008873{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008874 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 struct intel_crtc *intel_crtc;
8876 int i;
8877
8878 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8879 if (intel_crtc == NULL)
8880 return;
8881
8882 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8883
8884 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008885 for (i = 0; i < 256; i++) {
8886 intel_crtc->lut_r[i] = i;
8887 intel_crtc->lut_g[i] = i;
8888 intel_crtc->lut_b[i] = i;
8889 }
8890
Jesse Barnes80824002009-09-10 15:28:06 -07008891 /* Swap pipes & planes for FBC on pre-965 */
8892 intel_crtc->pipe = pipe;
8893 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008894 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008895 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008896 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008897 }
8898
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008899 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8900 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8901 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8902 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8903
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008905}
8906
Carl Worth08d7b3d2009-04-29 14:43:54 -07008907int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008908 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008909{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008910 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008911 struct drm_mode_object *drmmode_obj;
8912 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008913
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008914 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8915 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008916
Daniel Vetterc05422d2009-08-11 16:05:30 +02008917 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8918 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008919
Daniel Vetterc05422d2009-08-11 16:05:30 +02008920 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008921 DRM_ERROR("no such CRTC id\n");
8922 return -EINVAL;
8923 }
8924
Daniel Vetterc05422d2009-08-11 16:05:30 +02008925 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8926 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008927
Daniel Vetterc05422d2009-08-11 16:05:30 +02008928 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008929}
8930
Daniel Vetter66a92782012-07-12 20:08:18 +02008931static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008932{
Daniel Vetter66a92782012-07-12 20:08:18 +02008933 struct drm_device *dev = encoder->base.dev;
8934 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008935 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008936 int entry = 0;
8937
Daniel Vetter66a92782012-07-12 20:08:18 +02008938 list_for_each_entry(source_encoder,
8939 &dev->mode_config.encoder_list, base.head) {
8940
8941 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008943
8944 /* Intel hw has only one MUX where enocoders could be cloned. */
8945 if (encoder->cloneable && source_encoder->cloneable)
8946 index_mask |= (1 << entry);
8947
Jesse Barnes79e53942008-11-07 14:24:08 -08008948 entry++;
8949 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008950
Jesse Barnes79e53942008-11-07 14:24:08 -08008951 return index_mask;
8952}
8953
Chris Wilson4d302442010-12-14 19:21:29 +00008954static bool has_edp_a(struct drm_device *dev)
8955{
8956 struct drm_i915_private *dev_priv = dev->dev_private;
8957
8958 if (!IS_MOBILE(dev))
8959 return false;
8960
8961 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8962 return false;
8963
8964 if (IS_GEN5(dev) &&
8965 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8966 return false;
8967
8968 return true;
8969}
8970
Jesse Barnes79e53942008-11-07 14:24:08 -08008971static void intel_setup_outputs(struct drm_device *dev)
8972{
Eric Anholt725e30a2009-01-22 13:01:02 -08008973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008974 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008975 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976
Daniel Vetterc9093352013-06-06 22:22:47 +02008977 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008978
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008979 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008980 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008981
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008982 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008983 int found;
8984
8985 /* Haswell uses DDI functions to detect digital outputs */
8986 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8987 /* DDI A only supports eDP */
8988 if (found)
8989 intel_ddi_init(dev, PORT_A);
8990
8991 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8992 * register */
8993 found = I915_READ(SFUSE_STRAP);
8994
8995 if (found & SFUSE_STRAP_DDIB_DETECTED)
8996 intel_ddi_init(dev, PORT_B);
8997 if (found & SFUSE_STRAP_DDIC_DETECTED)
8998 intel_ddi_init(dev, PORT_C);
8999 if (found & SFUSE_STRAP_DDID_DETECTED)
9000 intel_ddi_init(dev, PORT_D);
9001 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009002 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009003 dpd_is_edp = intel_dpd_is_edp(dev);
9004
9005 if (has_edp_a(dev))
9006 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009007
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009008 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009009 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009010 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009011 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009012 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009013 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009014 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009015 }
9016
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009017 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009018 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009019
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009020 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009021 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009022
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009023 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009024 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009025
Daniel Vetter270b3042012-10-27 15:52:05 +02009026 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009027 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009028 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309029 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009030 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9031 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309032
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009033 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009034 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9035 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009036 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9037 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009038 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009039 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009040 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009041
Paulo Zanonie2debe92013-02-18 19:00:27 -03009042 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009043 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009044 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009045 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9046 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009047 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009048 }
Ma Ling27185ae2009-08-24 13:50:23 +08009049
Imre Deake7281ea2013-05-08 13:14:08 +03009050 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009051 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009052 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009053
9054 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009055
Paulo Zanonie2debe92013-02-18 19:00:27 -03009056 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009057 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009058 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009059 }
Ma Ling27185ae2009-08-24 13:50:23 +08009060
Paulo Zanonie2debe92013-02-18 19:00:27 -03009061 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009062
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009063 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9064 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009065 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009066 }
Imre Deake7281ea2013-05-08 13:14:08 +03009067 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009068 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009069 }
Ma Ling27185ae2009-08-24 13:50:23 +08009070
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009071 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009072 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009073 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009074 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009075 intel_dvo_init(dev);
9076
Zhenyu Wang103a1962009-11-27 11:44:36 +08009077 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009078 intel_tv_init(dev);
9079
Chris Wilson4ef69c72010-09-09 15:14:28 +01009080 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9081 encoder->base.possible_crtcs = encoder->crtc_mask;
9082 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009083 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009084 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009085
Paulo Zanonidde86e22012-12-01 12:04:25 -02009086 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009087
9088 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009089}
9090
9091static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9092{
9093 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009094
9095 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009096 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009097
9098 kfree(intel_fb);
9099}
9100
9101static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009102 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009103 unsigned int *handle)
9104{
9105 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009106 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009107
Chris Wilson05394f32010-11-08 19:18:58 +00009108 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009109}
9110
9111static const struct drm_framebuffer_funcs intel_fb_funcs = {
9112 .destroy = intel_user_framebuffer_destroy,
9113 .create_handle = intel_user_framebuffer_create_handle,
9114};
9115
Dave Airlie38651672010-03-30 05:34:13 +00009116int intel_framebuffer_init(struct drm_device *dev,
9117 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009118 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009119 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009120{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009121 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009122 int ret;
9123
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009124 if (obj->tiling_mode == I915_TILING_Y) {
9125 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009126 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009127 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009128
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009129 if (mode_cmd->pitches[0] & 63) {
9130 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9131 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009132 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009133 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009134
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009135 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9136 pitch_limit = 32*1024;
9137 } else if (INTEL_INFO(dev)->gen >= 4) {
9138 if (obj->tiling_mode)
9139 pitch_limit = 16*1024;
9140 else
9141 pitch_limit = 32*1024;
9142 } else if (INTEL_INFO(dev)->gen >= 3) {
9143 if (obj->tiling_mode)
9144 pitch_limit = 8*1024;
9145 else
9146 pitch_limit = 16*1024;
9147 } else
9148 /* XXX DSPC is limited to 4k tiled */
9149 pitch_limit = 8*1024;
9150
9151 if (mode_cmd->pitches[0] > pitch_limit) {
9152 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9153 obj->tiling_mode ? "tiled" : "linear",
9154 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009155 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009156 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009157
9158 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009159 mode_cmd->pitches[0] != obj->stride) {
9160 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9161 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009162 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009163 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009164
Ville Syrjälä57779d02012-10-31 17:50:14 +02009165 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009166 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009167 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009168 case DRM_FORMAT_RGB565:
9169 case DRM_FORMAT_XRGB8888:
9170 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009171 break;
9172 case DRM_FORMAT_XRGB1555:
9173 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009174 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009175 DRM_DEBUG("unsupported pixel format: %s\n",
9176 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009177 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009178 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009179 break;
9180 case DRM_FORMAT_XBGR8888:
9181 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009182 case DRM_FORMAT_XRGB2101010:
9183 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009184 case DRM_FORMAT_XBGR2101010:
9185 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009186 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009187 DRM_DEBUG("unsupported pixel format: %s\n",
9188 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009189 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009190 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009191 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009192 case DRM_FORMAT_YUYV:
9193 case DRM_FORMAT_UYVY:
9194 case DRM_FORMAT_YVYU:
9195 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009196 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009197 DRM_DEBUG("unsupported pixel format: %s\n",
9198 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009199 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009200 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009201 break;
9202 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009203 DRM_DEBUG("unsupported pixel format: %s\n",
9204 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009205 return -EINVAL;
9206 }
9207
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009208 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9209 if (mode_cmd->offsets[0] != 0)
9210 return -EINVAL;
9211
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009212 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9213 intel_fb->obj = obj;
9214
Jesse Barnes79e53942008-11-07 14:24:08 -08009215 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9216 if (ret) {
9217 DRM_ERROR("framebuffer init failed %d\n", ret);
9218 return ret;
9219 }
9220
Jesse Barnes79e53942008-11-07 14:24:08 -08009221 return 0;
9222}
9223
Jesse Barnes79e53942008-11-07 14:24:08 -08009224static struct drm_framebuffer *
9225intel_user_framebuffer_create(struct drm_device *dev,
9226 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009227 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009228{
Chris Wilson05394f32010-11-08 19:18:58 +00009229 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009230
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009231 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9232 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009233 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009234 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009235
Chris Wilsond2dff872011-04-19 08:36:26 +01009236 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009237}
9238
Jesse Barnes79e53942008-11-07 14:24:08 -08009239static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009240 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009241 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009242};
9243
Jesse Barnese70236a2009-09-21 10:42:27 -07009244/* Set up chip specific display functions */
9245static void intel_init_display(struct drm_device *dev)
9246{
9247 struct drm_i915_private *dev_priv = dev->dev_private;
9248
Daniel Vetteree9300b2013-06-03 22:40:22 +02009249 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9250 dev_priv->display.find_dpll = g4x_find_best_dpll;
9251 else if (IS_VALLEYVIEW(dev))
9252 dev_priv->display.find_dpll = vlv_find_best_dpll;
9253 else if (IS_PINEVIEW(dev))
9254 dev_priv->display.find_dpll = pnv_find_best_dpll;
9255 else
9256 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9257
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009258 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009259 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009260 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009261 dev_priv->display.crtc_enable = haswell_crtc_enable;
9262 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009263 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009264 dev_priv->display.update_plane = ironlake_update_plane;
9265 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009266 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009267 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009268 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9269 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009270 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009271 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009272 } else if (IS_VALLEYVIEW(dev)) {
9273 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9274 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9275 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9276 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9277 dev_priv->display.off = i9xx_crtc_off;
9278 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009279 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009280 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009281 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009282 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9283 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009284 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009285 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009286 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009287
Jesse Barnese70236a2009-09-21 10:42:27 -07009288 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009289 if (IS_VALLEYVIEW(dev))
9290 dev_priv->display.get_display_clock_speed =
9291 valleyview_get_display_clock_speed;
9292 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009293 dev_priv->display.get_display_clock_speed =
9294 i945_get_display_clock_speed;
9295 else if (IS_I915G(dev))
9296 dev_priv->display.get_display_clock_speed =
9297 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009298 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009299 dev_priv->display.get_display_clock_speed =
9300 i9xx_misc_get_display_clock_speed;
9301 else if (IS_I915GM(dev))
9302 dev_priv->display.get_display_clock_speed =
9303 i915gm_get_display_clock_speed;
9304 else if (IS_I865G(dev))
9305 dev_priv->display.get_display_clock_speed =
9306 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009307 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009308 dev_priv->display.get_display_clock_speed =
9309 i855_get_display_clock_speed;
9310 else /* 852, 830 */
9311 dev_priv->display.get_display_clock_speed =
9312 i830_get_display_clock_speed;
9313
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009314 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009315 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009316 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009317 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009318 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009319 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009320 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009321 } else if (IS_IVYBRIDGE(dev)) {
9322 /* FIXME: detect B0+ stepping and use auto training */
9323 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009324 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009325 dev_priv->display.modeset_global_resources =
9326 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009327 } else if (IS_HASWELL(dev)) {
9328 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009329 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009330 dev_priv->display.modeset_global_resources =
9331 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009332 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009333 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009334 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009335 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336
9337 /* Default just returns -ENODEV to indicate unsupported */
9338 dev_priv->display.queue_flip = intel_default_queue_flip;
9339
9340 switch (INTEL_INFO(dev)->gen) {
9341 case 2:
9342 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9343 break;
9344
9345 case 3:
9346 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9347 break;
9348
9349 case 4:
9350 case 5:
9351 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9352 break;
9353
9354 case 6:
9355 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9356 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009357 case 7:
9358 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9359 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009360 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009361}
9362
Jesse Barnesb690e962010-07-19 13:53:12 -07009363/*
9364 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9365 * resume, or other times. This quirk makes sure that's the case for
9366 * affected systems.
9367 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009368static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009369{
9370 struct drm_i915_private *dev_priv = dev->dev_private;
9371
9372 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009373 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009374}
9375
Keith Packard435793d2011-07-12 14:56:22 -07009376/*
9377 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9378 */
9379static void quirk_ssc_force_disable(struct drm_device *dev)
9380{
9381 struct drm_i915_private *dev_priv = dev->dev_private;
9382 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009383 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009384}
9385
Carsten Emde4dca20e2012-03-15 15:56:26 +01009386/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009387 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9388 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009389 */
9390static void quirk_invert_brightness(struct drm_device *dev)
9391{
9392 struct drm_i915_private *dev_priv = dev->dev_private;
9393 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009394 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009395}
9396
9397struct intel_quirk {
9398 int device;
9399 int subsystem_vendor;
9400 int subsystem_device;
9401 void (*hook)(struct drm_device *dev);
9402};
9403
Egbert Eich5f85f172012-10-14 15:46:38 +02009404/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9405struct intel_dmi_quirk {
9406 void (*hook)(struct drm_device *dev);
9407 const struct dmi_system_id (*dmi_id_list)[];
9408};
9409
9410static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9411{
9412 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9413 return 1;
9414}
9415
9416static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9417 {
9418 .dmi_id_list = &(const struct dmi_system_id[]) {
9419 {
9420 .callback = intel_dmi_reverse_brightness,
9421 .ident = "NCR Corporation",
9422 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9423 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9424 },
9425 },
9426 { } /* terminating entry */
9427 },
9428 .hook = quirk_invert_brightness,
9429 },
9430};
9431
Ben Widawskyc43b5632012-04-16 14:07:40 -07009432static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009433 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009434 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009435
Jesse Barnesb690e962010-07-19 13:53:12 -07009436 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9437 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9438
Jesse Barnesb690e962010-07-19 13:53:12 -07009439 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9440 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9441
Daniel Vetterccd0d362012-10-10 23:13:59 +02009442 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009443 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009444 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009445
9446 /* Lenovo U160 cannot use SSC on LVDS */
9447 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009448
9449 /* Sony Vaio Y cannot use SSC on LVDS */
9450 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009451
9452 /* Acer Aspire 5734Z must invert backlight brightness */
9453 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009454
9455 /* Acer/eMachines G725 */
9456 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009457
9458 /* Acer/eMachines e725 */
9459 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009460
9461 /* Acer/Packard Bell NCL20 */
9462 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009463
9464 /* Acer Aspire 4736Z */
9465 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009466};
9467
9468static void intel_init_quirks(struct drm_device *dev)
9469{
9470 struct pci_dev *d = dev->pdev;
9471 int i;
9472
9473 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9474 struct intel_quirk *q = &intel_quirks[i];
9475
9476 if (d->device == q->device &&
9477 (d->subsystem_vendor == q->subsystem_vendor ||
9478 q->subsystem_vendor == PCI_ANY_ID) &&
9479 (d->subsystem_device == q->subsystem_device ||
9480 q->subsystem_device == PCI_ANY_ID))
9481 q->hook(dev);
9482 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009483 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9484 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9485 intel_dmi_quirks[i].hook(dev);
9486 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009487}
9488
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009489/* Disable the VGA plane that we never use */
9490static void i915_disable_vga(struct drm_device *dev)
9491{
9492 struct drm_i915_private *dev_priv = dev->dev_private;
9493 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009494 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009495
9496 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009497 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009498 sr1 = inb(VGA_SR_DATA);
9499 outb(sr1 | 1<<5, VGA_SR_DATA);
9500 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9501 udelay(300);
9502
9503 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9504 POSTING_READ(vga_reg);
9505}
9506
Daniel Vetterf8175862012-04-10 15:50:11 +02009507void intel_modeset_init_hw(struct drm_device *dev)
9508{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009509 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009510
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009511 intel_prepare_ddi(dev);
9512
Daniel Vetterf8175862012-04-10 15:50:11 +02009513 intel_init_clock_gating(dev);
9514
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009515 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009516 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009517 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009518}
9519
Imre Deak7d708ee2013-04-17 14:04:50 +03009520void intel_modeset_suspend_hw(struct drm_device *dev)
9521{
9522 intel_suspend_hw(dev);
9523}
9524
Jesse Barnes79e53942008-11-07 14:24:08 -08009525void intel_modeset_init(struct drm_device *dev)
9526{
Jesse Barnes652c3932009-08-17 13:31:43 -07009527 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009528 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009529
9530 drm_mode_config_init(dev);
9531
9532 dev->mode_config.min_width = 0;
9533 dev->mode_config.min_height = 0;
9534
Dave Airlie019d96c2011-09-29 16:20:42 +01009535 dev->mode_config.preferred_depth = 24;
9536 dev->mode_config.prefer_shadow = 1;
9537
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009538 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009539
Jesse Barnesb690e962010-07-19 13:53:12 -07009540 intel_init_quirks(dev);
9541
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009542 intel_init_pm(dev);
9543
Ben Widawskye3c74752013-04-05 13:12:39 -07009544 if (INTEL_INFO(dev)->num_pipes == 0)
9545 return;
9546
Jesse Barnese70236a2009-09-21 10:42:27 -07009547 intel_init_display(dev);
9548
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009549 if (IS_GEN2(dev)) {
9550 dev->mode_config.max_width = 2048;
9551 dev->mode_config.max_height = 2048;
9552 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009553 dev->mode_config.max_width = 4096;
9554 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009555 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009556 dev->mode_config.max_width = 8192;
9557 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009558 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009559 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009560
Zhao Yakui28c97732009-10-09 11:39:41 +08009561 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009562 INTEL_INFO(dev)->num_pipes,
9563 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009564
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009565 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009566 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009567 for (j = 0; j < dev_priv->num_plane; j++) {
9568 ret = intel_plane_init(dev, i, j);
9569 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009570 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9571 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009572 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009573 }
9574
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009575 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009576 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009577
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009578 /* Just disable it once at startup */
9579 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009580 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009581
9582 /* Just in case the BIOS is doing something questionable. */
9583 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009584}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009585
Daniel Vetter24929352012-07-02 20:28:59 +02009586static void
9587intel_connector_break_all_links(struct intel_connector *connector)
9588{
9589 connector->base.dpms = DRM_MODE_DPMS_OFF;
9590 connector->base.encoder = NULL;
9591 connector->encoder->connectors_active = false;
9592 connector->encoder->base.crtc = NULL;
9593}
9594
Daniel Vetter7fad7982012-07-04 17:51:47 +02009595static void intel_enable_pipe_a(struct drm_device *dev)
9596{
9597 struct intel_connector *connector;
9598 struct drm_connector *crt = NULL;
9599 struct intel_load_detect_pipe load_detect_temp;
9600
9601 /* We can't just switch on the pipe A, we need to set things up with a
9602 * proper mode and output configuration. As a gross hack, enable pipe A
9603 * by enabling the load detect pipe once. */
9604 list_for_each_entry(connector,
9605 &dev->mode_config.connector_list,
9606 base.head) {
9607 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9608 crt = &connector->base;
9609 break;
9610 }
9611 }
9612
9613 if (!crt)
9614 return;
9615
9616 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9617 intel_release_load_detect_pipe(crt, &load_detect_temp);
9618
9619
9620}
9621
Daniel Vetterfa555832012-10-10 23:14:00 +02009622static bool
9623intel_check_plane_mapping(struct intel_crtc *crtc)
9624{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009625 struct drm_device *dev = crtc->base.dev;
9626 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009627 u32 reg, val;
9628
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009629 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009630 return true;
9631
9632 reg = DSPCNTR(!crtc->plane);
9633 val = I915_READ(reg);
9634
9635 if ((val & DISPLAY_PLANE_ENABLE) &&
9636 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9637 return false;
9638
9639 return true;
9640}
9641
Daniel Vetter24929352012-07-02 20:28:59 +02009642static void intel_sanitize_crtc(struct intel_crtc *crtc)
9643{
9644 struct drm_device *dev = crtc->base.dev;
9645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009646 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009647
Daniel Vetter24929352012-07-02 20:28:59 +02009648 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009649 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009650 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9651
9652 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009653 * disable the crtc (and hence change the state) if it is wrong. Note
9654 * that gen4+ has a fixed plane -> pipe mapping. */
9655 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009656 struct intel_connector *connector;
9657 bool plane;
9658
Daniel Vetter24929352012-07-02 20:28:59 +02009659 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9660 crtc->base.base.id);
9661
9662 /* Pipe has the wrong plane attached and the plane is active.
9663 * Temporarily change the plane mapping and disable everything
9664 * ... */
9665 plane = crtc->plane;
9666 crtc->plane = !plane;
9667 dev_priv->display.crtc_disable(&crtc->base);
9668 crtc->plane = plane;
9669
9670 /* ... and break all links. */
9671 list_for_each_entry(connector, &dev->mode_config.connector_list,
9672 base.head) {
9673 if (connector->encoder->base.crtc != &crtc->base)
9674 continue;
9675
9676 intel_connector_break_all_links(connector);
9677 }
9678
9679 WARN_ON(crtc->active);
9680 crtc->base.enabled = false;
9681 }
Daniel Vetter24929352012-07-02 20:28:59 +02009682
Daniel Vetter7fad7982012-07-04 17:51:47 +02009683 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9684 crtc->pipe == PIPE_A && !crtc->active) {
9685 /* BIOS forgot to enable pipe A, this mostly happens after
9686 * resume. Force-enable the pipe to fix this, the update_dpms
9687 * call below we restore the pipe to the right state, but leave
9688 * the required bits on. */
9689 intel_enable_pipe_a(dev);
9690 }
9691
Daniel Vetter24929352012-07-02 20:28:59 +02009692 /* Adjust the state of the output pipe according to whether we
9693 * have active connectors/encoders. */
9694 intel_crtc_update_dpms(&crtc->base);
9695
9696 if (crtc->active != crtc->base.enabled) {
9697 struct intel_encoder *encoder;
9698
9699 /* This can happen either due to bugs in the get_hw_state
9700 * functions or because the pipe is force-enabled due to the
9701 * pipe A quirk. */
9702 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9703 crtc->base.base.id,
9704 crtc->base.enabled ? "enabled" : "disabled",
9705 crtc->active ? "enabled" : "disabled");
9706
9707 crtc->base.enabled = crtc->active;
9708
9709 /* Because we only establish the connector -> encoder ->
9710 * crtc links if something is active, this means the
9711 * crtc is now deactivated. Break the links. connector
9712 * -> encoder links are only establish when things are
9713 * actually up, hence no need to break them. */
9714 WARN_ON(crtc->active);
9715
9716 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9717 WARN_ON(encoder->connectors_active);
9718 encoder->base.crtc = NULL;
9719 }
9720 }
9721}
9722
9723static void intel_sanitize_encoder(struct intel_encoder *encoder)
9724{
9725 struct intel_connector *connector;
9726 struct drm_device *dev = encoder->base.dev;
9727
9728 /* We need to check both for a crtc link (meaning that the
9729 * encoder is active and trying to read from a pipe) and the
9730 * pipe itself being active. */
9731 bool has_active_crtc = encoder->base.crtc &&
9732 to_intel_crtc(encoder->base.crtc)->active;
9733
9734 if (encoder->connectors_active && !has_active_crtc) {
9735 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9736 encoder->base.base.id,
9737 drm_get_encoder_name(&encoder->base));
9738
9739 /* Connector is active, but has no active pipe. This is
9740 * fallout from our resume register restoring. Disable
9741 * the encoder manually again. */
9742 if (encoder->base.crtc) {
9743 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9744 encoder->base.base.id,
9745 drm_get_encoder_name(&encoder->base));
9746 encoder->disable(encoder);
9747 }
9748
9749 /* Inconsistent output/port/pipe state happens presumably due to
9750 * a bug in one of the get_hw_state functions. Or someplace else
9751 * in our code, like the register restore mess on resume. Clamp
9752 * things to off as a safer default. */
9753 list_for_each_entry(connector,
9754 &dev->mode_config.connector_list,
9755 base.head) {
9756 if (connector->encoder != encoder)
9757 continue;
9758
9759 intel_connector_break_all_links(connector);
9760 }
9761 }
9762 /* Enabled encoders without active connectors will be fixed in
9763 * the crtc fixup. */
9764}
9765
Daniel Vetter44cec742013-01-25 17:53:21 +01009766void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009767{
9768 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009769 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009770
9771 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9772 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009773 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009774 }
9775}
9776
Daniel Vetter30e984d2013-06-05 13:34:17 +02009777static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +02009778{
9779 struct drm_i915_private *dev_priv = dev->dev_private;
9780 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +02009781 struct intel_crtc *crtc;
9782 struct intel_encoder *encoder;
9783 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +02009784 int i;
Daniel Vetter24929352012-07-02 20:28:59 +02009785
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009786 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9787 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009788 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009789
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009790 crtc->active = dev_priv->display.get_pipe_config(crtc,
9791 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009792
9793 crtc->base.enabled = crtc->active;
9794
9795 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9796 crtc->base.base.id,
9797 crtc->active ? "enabled" : "disabled");
9798 }
9799
Daniel Vetter53589012013-06-05 13:34:16 +02009800 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009801 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009802 intel_ddi_setup_hw_pll_state(dev);
9803
Daniel Vetter53589012013-06-05 13:34:16 +02009804 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9805 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9806
9807 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
9808 pll->active = 0;
9809 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9810 base.head) {
9811 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9812 pll->active++;
9813 }
9814 pll->refcount = pll->active;
9815
9816 DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
9817 pll->name, pll->refcount);
9818 }
9819
Daniel Vetter24929352012-07-02 20:28:59 +02009820 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9821 base.head) {
9822 pipe = 0;
9823
9824 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009825 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9826 encoder->base.crtc = &crtc->base;
9827 if (encoder->get_config)
9828 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009829 } else {
9830 encoder->base.crtc = NULL;
9831 }
9832
9833 encoder->connectors_active = false;
9834 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9835 encoder->base.base.id,
9836 drm_get_encoder_name(&encoder->base),
9837 encoder->base.crtc ? "enabled" : "disabled",
9838 pipe);
9839 }
9840
9841 list_for_each_entry(connector, &dev->mode_config.connector_list,
9842 base.head) {
9843 if (connector->get_hw_state(connector)) {
9844 connector->base.dpms = DRM_MODE_DPMS_ON;
9845 connector->encoder->connectors_active = true;
9846 connector->base.encoder = &connector->encoder->base;
9847 } else {
9848 connector->base.dpms = DRM_MODE_DPMS_OFF;
9849 connector->base.encoder = NULL;
9850 }
9851 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9852 connector->base.base.id,
9853 drm_get_connector_name(&connector->base),
9854 connector->base.encoder ? "enabled" : "disabled");
9855 }
Daniel Vetter30e984d2013-06-05 13:34:17 +02009856}
9857
9858/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9859 * and i915 state tracking structures. */
9860void intel_modeset_setup_hw_state(struct drm_device *dev,
9861 bool force_restore)
9862{
9863 struct drm_i915_private *dev_priv = dev->dev_private;
9864 enum pipe pipe;
9865 struct drm_plane *plane;
9866 struct intel_crtc *crtc;
9867 struct intel_encoder *encoder;
9868
9869 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009870
9871 /* HW state is read out, now we need to sanitize this mess. */
9872 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9873 base.head) {
9874 intel_sanitize_encoder(encoder);
9875 }
9876
9877 for_each_pipe(pipe) {
9878 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9879 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009880 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009881 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009882
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009883 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009884 /*
9885 * We need to use raw interfaces for restoring state to avoid
9886 * checking (bogus) intermediate states.
9887 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009888 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009889 struct drm_crtc *crtc =
9890 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009891
9892 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9893 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009894 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009895 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9896 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009897
9898 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009899 } else {
9900 intel_modeset_update_staged_output_state(dev);
9901 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009902
9903 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009904
9905 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009906}
9907
9908void intel_modeset_gem_init(struct drm_device *dev)
9909{
Chris Wilson1833b132012-05-09 11:56:28 +01009910 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009911
9912 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009913
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009914 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009915}
9916
9917void intel_modeset_cleanup(struct drm_device *dev)
9918{
Jesse Barnes652c3932009-08-17 13:31:43 -07009919 struct drm_i915_private *dev_priv = dev->dev_private;
9920 struct drm_crtc *crtc;
9921 struct intel_crtc *intel_crtc;
9922
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009923 /*
9924 * Interrupts and polling as the first thing to avoid creating havoc.
9925 * Too much stuff here (turning of rps, connectors, ...) would
9926 * experience fancy races otherwise.
9927 */
9928 drm_irq_uninstall(dev);
9929 cancel_work_sync(&dev_priv->hotplug_work);
9930 /*
9931 * Due to the hpd irq storm handling the hotplug work can re-arm the
9932 * poll handlers. Hence disable polling after hpd handling is shut down.
9933 */
Keith Packardf87ea762010-10-03 19:36:26 -07009934 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009935
Jesse Barnes652c3932009-08-17 13:31:43 -07009936 mutex_lock(&dev->struct_mutex);
9937
Jesse Barnes723bfd72010-10-07 16:01:13 -07009938 intel_unregister_dsm_handler();
9939
Jesse Barnes652c3932009-08-17 13:31:43 -07009940 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9941 /* Skip inactive CRTCs */
9942 if (!crtc->fb)
9943 continue;
9944
9945 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009946 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009947 }
9948
Chris Wilson973d04f2011-07-08 12:22:37 +01009949 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009950
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009951 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009952
Daniel Vetter930ebb42012-06-29 23:32:16 +02009953 ironlake_teardown_rc6(dev);
9954
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009955 mutex_unlock(&dev->struct_mutex);
9956
Chris Wilson1630fe72011-07-08 12:22:42 +01009957 /* flush any delayed tasks or pending work */
9958 flush_scheduled_work();
9959
Jani Nikuladc652f92013-04-12 15:18:38 +03009960 /* destroy backlight, if any, before the connectors */
9961 intel_panel_destroy_backlight(dev);
9962
Jesse Barnes79e53942008-11-07 14:24:08 -08009963 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009964
9965 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009966}
9967
Dave Airlie28d52042009-09-21 14:33:58 +10009968/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009969 * Return which encoder is currently attached for connector.
9970 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009971struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009972{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009973 return &intel_attached_encoder(connector)->base;
9974}
Jesse Barnes79e53942008-11-07 14:24:08 -08009975
Chris Wilsondf0e9242010-09-09 16:20:55 +01009976void intel_connector_attach_encoder(struct intel_connector *connector,
9977 struct intel_encoder *encoder)
9978{
9979 connector->encoder = encoder;
9980 drm_mode_connector_attach_encoder(&connector->base,
9981 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009982}
Dave Airlie28d52042009-09-21 14:33:58 +10009983
9984/*
9985 * set vga decode state - true == enable VGA decode
9986 */
9987int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9988{
9989 struct drm_i915_private *dev_priv = dev->dev_private;
9990 u16 gmch_ctrl;
9991
9992 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9993 if (state)
9994 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9995 else
9996 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9997 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9998 return 0;
9999}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010000
10001#ifdef CONFIG_DEBUG_FS
10002#include <linux/seq_file.h>
10003
10004struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010005
10006 u32 power_well_driver;
10007
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010008 struct intel_cursor_error_state {
10009 u32 control;
10010 u32 position;
10011 u32 base;
10012 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010013 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010014
10015 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010016 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010017 u32 conf;
10018 u32 source;
10019
10020 u32 htotal;
10021 u32 hblank;
10022 u32 hsync;
10023 u32 vtotal;
10024 u32 vblank;
10025 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010026 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010027
10028 struct intel_plane_error_state {
10029 u32 control;
10030 u32 stride;
10031 u32 size;
10032 u32 pos;
10033 u32 addr;
10034 u32 surface;
10035 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010036 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010037};
10038
10039struct intel_display_error_state *
10040intel_display_capture_error_state(struct drm_device *dev)
10041{
Akshay Joshi0206e352011-08-16 15:34:10 -040010042 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010043 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010044 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010045 int i;
10046
10047 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10048 if (error == NULL)
10049 return NULL;
10050
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010051 if (HAS_POWER_WELL(dev))
10052 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10053
Damien Lespiau52331302012-08-15 19:23:25 +010010054 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010055 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010056 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010057
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010058 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10059 error->cursor[i].control = I915_READ(CURCNTR(i));
10060 error->cursor[i].position = I915_READ(CURPOS(i));
10061 error->cursor[i].base = I915_READ(CURBASE(i));
10062 } else {
10063 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10064 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10065 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10066 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010067
10068 error->plane[i].control = I915_READ(DSPCNTR(i));
10069 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010070 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010071 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010072 error->plane[i].pos = I915_READ(DSPPOS(i));
10073 }
Paulo Zanonica291362013-03-06 20:03:14 -030010074 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10075 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010076 if (INTEL_INFO(dev)->gen >= 4) {
10077 error->plane[i].surface = I915_READ(DSPSURF(i));
10078 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10079 }
10080
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010081 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010082 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010083 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10084 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10085 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10086 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10087 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10088 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010089 }
10090
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010091 /* In the code above we read the registers without checking if the power
10092 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10093 * prevent the next I915_WRITE from detecting it and printing an error
10094 * message. */
10095 if (HAS_POWER_WELL(dev))
10096 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
10097
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010098 return error;
10099}
10100
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010101#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10102
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010103void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010104intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010105 struct drm_device *dev,
10106 struct intel_display_error_state *error)
10107{
10108 int i;
10109
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010110 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010111 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010112 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010113 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010114 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010115 err_printf(m, "Pipe [%d]:\n", i);
10116 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010117 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010118 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10119 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10120 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10121 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10122 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10123 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10124 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10125 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010126
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010127 err_printf(m, "Plane [%d]:\n", i);
10128 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10129 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010130 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010131 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10132 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010133 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010134 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010135 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010136 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010137 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10138 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010139 }
10140
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010141 err_printf(m, "Cursor [%d]:\n", i);
10142 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10143 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10144 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010145 }
10146}
10147#endif