Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Device Tree Include file for Marvell Armada 370 and Armada XP SoC |
| 3 | * |
| 4 | * Copyright (C) 2012 Marvell |
| 5 | * |
| 6 | * Lior Amsalem <alior@marvell.com> |
| 7 | * Gregory CLEMENT <gregory.clement@free-electrons.com> |
| 8 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> |
| 9 | * Ben Dooks <ben.dooks@codethink.co.uk> |
| 10 | * |
Gregory CLEMENT | 8a88daf | 2015-01-26 15:15:52 +0100 | [diff] [blame] | 11 | * This file is dual-licensed: you can use it either under the terms |
| 12 | * of the GPL or the X11 license, at your option. Note that this dual |
| 13 | * licensing only applies to this file, and not this project as a |
| 14 | * whole. |
| 15 | * |
| 16 | * a) This file is free software; you can redistribute it and/or |
| 17 | * modify it under the terms of the GNU General Public License as |
| 18 | * published by the Free Software Foundation; either version 2 of the |
| 19 | * License, or (at your option) any later version. |
| 20 | * |
| 21 | * This file is distributed in the hope that it will be useful |
| 22 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 23 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 24 | * GNU General Public License for more details. |
| 25 | * |
| 26 | * Or, alternatively |
| 27 | * |
| 28 | * b) Permission is hereby granted, free of charge, to any person |
| 29 | * obtaining a copy of this software and associated documentation |
| 30 | * files (the "Software"), to deal in the Software without |
| 31 | * restriction, including without limitation the rights to use |
| 32 | * copy, modify, merge, publish, distribute, sublicense, and/or |
| 33 | * sell copies of the Software, and to permit persons to whom the |
| 34 | * Software is furnished to do so, subject to the following |
| 35 | * conditions: |
| 36 | * |
| 37 | * The above copyright notice and this permission notice shall be |
| 38 | * included in all copies or substantial portions of the Software. |
| 39 | * |
| 40 | * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND |
| 41 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES |
| 42 | * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 43 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT |
| 44 | * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY |
| 45 | * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 46 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 47 | * OTHER DEALINGS IN THE SOFTWARE. |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 48 | * |
| 49 | * This file contains the definitions that are common to the Armada |
| 50 | * 370 and Armada XP SoC. |
| 51 | */ |
| 52 | |
Gregory CLEMENT | 7489836 | 2013-04-12 16:29:10 +0200 | [diff] [blame] | 53 | /include/ "skeleton64.dtsi" |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 54 | |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 55 | #define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) |
| 56 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 57 | / { |
| 58 | model = "Marvell Armada 370 and XP SoC"; |
Thomas Petazzoni | 92ece1c | 2012-11-09 16:29:17 +0100 | [diff] [blame] | 59 | compatible = "marvell,armada-370-xp"; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 60 | |
Willy Tarreau | be5a938 | 2013-06-03 18:47:36 +0200 | [diff] [blame] | 61 | aliases { |
Thomas Petazzoni | bf6acf1 | 2015-03-03 15:41:01 +0100 | [diff] [blame] | 62 | serial0 = &uart0; |
| 63 | serial1 = &uart1; |
Willy Tarreau | be5a938 | 2013-06-03 18:47:36 +0200 | [diff] [blame] | 64 | }; |
| 65 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 66 | cpus { |
Lorenzo Pieralisi | 7a7ed29 | 2013-04-18 18:29:34 +0100 | [diff] [blame] | 67 | #address-cells = <1>; |
| 68 | #size-cells = <0>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 69 | cpu@0 { |
| 70 | compatible = "marvell,sheeva-v7"; |
Lorenzo Pieralisi | 7a7ed29 | 2013-04-18 18:29:34 +0100 | [diff] [blame] | 71 | device_type = "cpu"; |
| 72 | reg = <0>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 73 | }; |
| 74 | }; |
| 75 | |
Maxime Ripard | a87cd07 | 2015-03-03 11:43:17 +0100 | [diff] [blame] | 76 | pmu { |
| 77 | compatible = "arm,cortex-a9-pmu"; |
| 78 | interrupts-extended = <&mpic 3>; |
| 79 | }; |
| 80 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 81 | soc { |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 82 | #address-cells = <2>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 83 | #size-cells = <1>; |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 84 | controller = <&mbusc>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 85 | interrupt-parent = <&mpic>; |
Thomas Petazzoni | 46febc6 | 2014-03-04 17:36:59 +0100 | [diff] [blame] | 86 | pcie-mem-aperture = <0xf8000000 0x7e00000>; |
| 87 | pcie-io-aperture = <0xffe00000 0x100000>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 88 | |
Ezequiel Garcia | de1af8d | 2013-07-26 10:17:59 -0300 | [diff] [blame] | 89 | devbus-bootcs { |
| 90 | compatible = "marvell,mvebu-devbus"; |
| 91 | reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; |
| 92 | ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; |
| 93 | #address-cells = <1>; |
| 94 | #size-cells = <1>; |
| 95 | clocks = <&coreclk 0>; |
| 96 | status = "disabled"; |
| 97 | }; |
| 98 | |
| 99 | devbus-cs0 { |
| 100 | compatible = "marvell,mvebu-devbus"; |
| 101 | reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; |
| 102 | ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; |
| 103 | #address-cells = <1>; |
| 104 | #size-cells = <1>; |
| 105 | clocks = <&coreclk 0>; |
| 106 | status = "disabled"; |
| 107 | }; |
| 108 | |
| 109 | devbus-cs1 { |
| 110 | compatible = "marvell,mvebu-devbus"; |
| 111 | reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; |
| 112 | ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>; |
| 113 | #address-cells = <1>; |
| 114 | #size-cells = <1>; |
| 115 | clocks = <&coreclk 0>; |
| 116 | status = "disabled"; |
| 117 | }; |
| 118 | |
| 119 | devbus-cs2 { |
| 120 | compatible = "marvell,mvebu-devbus"; |
| 121 | reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>; |
| 122 | ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>; |
| 123 | #address-cells = <1>; |
| 124 | #size-cells = <1>; |
| 125 | clocks = <&coreclk 0>; |
| 126 | status = "disabled"; |
| 127 | }; |
| 128 | |
| 129 | devbus-cs3 { |
| 130 | compatible = "marvell,mvebu-devbus"; |
| 131 | reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>; |
| 132 | ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>; |
| 133 | #address-cells = <1>; |
| 134 | #size-cells = <1>; |
| 135 | clocks = <&coreclk 0>; |
| 136 | status = "disabled"; |
| 137 | }; |
| 138 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 139 | internal-regs { |
| 140 | compatible = "simple-bus"; |
| 141 | #address-cells = <1>; |
| 142 | #size-cells = <1>; |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 143 | ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; |
| 144 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 145 | rtc@10300 { |
| 146 | compatible = "marvell,orion-rtc"; |
| 147 | reg = <0x10300 0x20>; |
| 148 | interrupts = <50>; |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 149 | }; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 150 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 151 | i2c0: i2c@11000 { |
| 152 | compatible = "marvell,mv64xxx-i2c"; |
| 153 | #address-cells = <1>; |
| 154 | #size-cells = <0>; |
| 155 | interrupts = <31>; |
| 156 | timeout-ms = <1000>; |
| 157 | clocks = <&coreclk 0>; |
| 158 | status = "disabled"; |
| 159 | }; |
| 160 | |
| 161 | i2c1: i2c@11100 { |
| 162 | compatible = "marvell,mv64xxx-i2c"; |
| 163 | #address-cells = <1>; |
| 164 | #size-cells = <0>; |
| 165 | interrupts = <32>; |
| 166 | timeout-ms = <1000>; |
| 167 | clocks = <&coreclk 0>; |
| 168 | status = "disabled"; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 169 | }; |
Thomas Petazzoni | b18ea4d | 2013-04-12 16:29:07 +0200 | [diff] [blame] | 170 | |
Arnaud Ebalard | 181d9b2 | 2014-11-22 00:45:35 +0100 | [diff] [blame] | 171 | uart0: serial@12000 { |
Gregory CLEMENT | b24212f | 2012-12-04 18:04:59 +0100 | [diff] [blame] | 172 | compatible = "snps,dw-apb-uart"; |
Gregory CLEMENT | 82a6826 | 2013-04-12 16:29:08 +0200 | [diff] [blame] | 173 | reg = <0x12000 0x100>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 174 | reg-shift = <2>; |
| 175 | interrupts = <41>; |
Heikki Krogerus | e366154 | 2013-03-06 11:23:33 +0100 | [diff] [blame] | 176 | reg-io-width = <1>; |
Thomas Petazzoni | 64939dc | 2014-04-18 09:41:46 +0200 | [diff] [blame] | 177 | clocks = <&coreclk 0>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 178 | status = "disabled"; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 179 | }; |
Arnaud Ebalard | 181d9b2 | 2014-11-22 00:45:35 +0100 | [diff] [blame] | 180 | |
| 181 | uart1: serial@12100 { |
Gregory CLEMENT | b24212f | 2012-12-04 18:04:59 +0100 | [diff] [blame] | 182 | compatible = "snps,dw-apb-uart"; |
Gregory CLEMENT | 82a6826 | 2013-04-12 16:29:08 +0200 | [diff] [blame] | 183 | reg = <0x12100 0x100>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 184 | reg-shift = <2>; |
| 185 | interrupts = <42>; |
Heikki Krogerus | e366154 | 2013-03-06 11:23:33 +0100 | [diff] [blame] | 186 | reg-io-width = <1>; |
Thomas Petazzoni | 64939dc | 2014-04-18 09:41:46 +0200 | [diff] [blame] | 187 | clocks = <&coreclk 0>; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 188 | status = "disabled"; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 189 | }; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 190 | |
Arnaud Ebalard | 4904a82 | 2014-11-22 00:45:56 +0100 | [diff] [blame] | 191 | pinctrl: pin-ctrl@18000 { |
| 192 | reg = <0x18000 0x38>; |
| 193 | }; |
| 194 | |
Ezequiel Garcia | f039dfb | 2013-10-18 20:02:31 -0300 | [diff] [blame] | 195 | coredivclk: corediv-clock@18740 { |
| 196 | compatible = "marvell,armada-370-corediv-clock"; |
| 197 | reg = <0x18740 0xc>; |
| 198 | #clock-cells = <1>; |
| 199 | clocks = <&mainpll>; |
| 200 | clock-output-names = "nand"; |
| 201 | }; |
| 202 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 203 | mbusc: mbus-controller@20000 { |
| 204 | compatible = "marvell,mbus-controller"; |
Thomas Petazzoni | 8b7dc9d | 2014-11-21 17:00:12 +0100 | [diff] [blame] | 205 | reg = <0x20000 0x100>, <0x20180 0x20>, |
| 206 | <0x20250 0x8>; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 207 | }; |
| 208 | |
Thomas Petazzoni | 24c2573 | 2015-03-03 15:41:03 +0100 | [diff] [blame] | 209 | mpic: interrupt-controller@20a00 { |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 210 | compatible = "marvell,mpic"; |
| 211 | #interrupt-cells = <1>; |
| 212 | #size-cells = <1>; |
| 213 | interrupt-controller; |
| 214 | msi-controller; |
| 215 | }; |
| 216 | |
| 217 | coherency-fabric@20200 { |
| 218 | compatible = "marvell,coherency-fabric"; |
Kevin Hilman | 939ac3c | 2013-12-19 15:24:56 -0800 | [diff] [blame] | 219 | reg = <0x20200 0xb0>, <0x21010 0x1c>; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 220 | }; |
| 221 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 222 | timer@20300 { |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 223 | reg = <0x20300 0x30>, <0x21040 0x30>; |
| 224 | interrupts = <37>, <38>, <39>, <40>, <5>, <6>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 225 | }; |
Thomas Petazzoni | 5b40bae | 2012-09-11 14:27:30 +0200 | [diff] [blame] | 226 | |
Ezequiel Garcia | 05afeeb | 2014-02-10 20:00:32 -0300 | [diff] [blame] | 227 | watchdog@20300 { |
| 228 | reg = <0x20300 0x34>, <0x20704 0x4>; |
| 229 | }; |
| 230 | |
Gregory CLEMENT | b6249d4 | 2014-04-14 15:50:32 +0200 | [diff] [blame] | 231 | pmsu@22000 { |
| 232 | compatible = "marvell,armada-370-pmsu"; |
| 233 | reg = <0x22000 0x1000>; |
| 234 | }; |
| 235 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 236 | usb@50000 { |
| 237 | compatible = "marvell,orion-ehci"; |
| 238 | reg = <0x50000 0x500>; |
| 239 | interrupts = <45>; |
| 240 | status = "disabled"; |
| 241 | }; |
Ezequiel Garcia | b2bb806 | 2013-01-23 12:26:30 -0300 | [diff] [blame] | 242 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 243 | usb@51000 { |
| 244 | compatible = "marvell,orion-ehci"; |
| 245 | reg = <0x51000 0x500>; |
| 246 | interrupts = <46>; |
| 247 | status = "disabled"; |
| 248 | }; |
Ezequiel Garcia | b2bb806 | 2013-01-23 12:26:30 -0300 | [diff] [blame] | 249 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 250 | eth0: ethernet@70000 { |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 251 | reg = <0x70000 0x4000>; |
| 252 | interrupts = <8>; |
| 253 | clocks = <&gateclk 4>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 254 | status = "disabled"; |
| 255 | }; |
Ezequiel Garcia | d5dc035 | 2013-02-06 10:06:21 -0300 | [diff] [blame] | 256 | |
Andrew Lunn | 9ef90cb | 2014-11-05 20:02:00 +0100 | [diff] [blame] | 257 | mdio: mdio { |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 258 | #address-cells = <1>; |
| 259 | #size-cells = <0>; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 260 | compatible = "marvell,orion-mdio"; |
| 261 | reg = <0x72004 0x4>; |
Thomas Petazzoni | a6e03dd | 2014-03-26 00:33:58 +0100 | [diff] [blame] | 262 | clocks = <&gateclk 4>; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 263 | }; |
| 264 | |
| 265 | eth1: ethernet@74000 { |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 266 | reg = <0x74000 0x4000>; |
| 267 | interrupts = <10>; |
| 268 | clocks = <&gateclk 3>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 269 | status = "disabled"; |
| 270 | }; |
Ezequiel Garcia | 3d76e1f | 2013-04-10 16:04:01 -0300 | [diff] [blame] | 271 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 272 | sata@a0000 { |
Linus Torvalds | 9b6d351 | 2014-01-23 18:45:38 -0800 | [diff] [blame] | 273 | compatible = "marvell,armada-370-sata"; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 274 | reg = <0xa0000 0x5000>; |
| 275 | interrupts = <55>; |
| 276 | clocks = <&gateclk 15>, <&gateclk 30>; |
| 277 | clock-names = "0", "1"; |
Ezequiel Garcia | d5dc035 | 2013-02-06 10:06:21 -0300 | [diff] [blame] | 278 | status = "disabled"; |
| 279 | }; |
Ezequiel Garcia | 3d76e1f | 2013-04-10 16:04:01 -0300 | [diff] [blame] | 280 | |
Ezequiel Garcia | cb28e25 | 2013-11-07 12:17:33 -0300 | [diff] [blame] | 281 | nand@d0000 { |
| 282 | compatible = "marvell,armada370-nand"; |
| 283 | reg = <0xd0000 0x54>; |
| 284 | #address-cells = <1>; |
| 285 | #size-cells = <1>; |
| 286 | interrupts = <113>; |
| 287 | clocks = <&coredivclk 0>; |
| 288 | status = "disabled"; |
| 289 | }; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 290 | |
| 291 | mvsdio@d4000 { |
| 292 | compatible = "marvell,orion-sdio"; |
| 293 | reg = <0xd4000 0x200>; |
| 294 | interrupts = <54>; |
| 295 | clocks = <&gateclk 17>; |
| 296 | bus-width = <4>; |
| 297 | cap-sdio-irq; |
| 298 | cap-sd-highspeed; |
| 299 | cap-mmc-highspeed; |
| 300 | status = "disabled"; |
| 301 | }; |
Ezequiel Garcia | 3d76e1f | 2013-04-10 16:04:01 -0300 | [diff] [blame] | 302 | }; |
Stefan Roese | 0160a4b | 2016-07-13 11:55:18 +0200 | [diff] [blame] | 303 | |
| 304 | spi0: spi@10600 { |
Stefan Roese | 55877f5 | 2016-07-13 11:55:19 +0200 | [diff] [blame^] | 305 | reg = <MBUS_ID(0xf0, 0x01) 0x10600 0x28>, /* control */ |
| 306 | <MBUS_ID(0x01, 0x1e) 0 0xffffffff>, /* CS0 */ |
| 307 | <MBUS_ID(0x01, 0x5e) 0 0xffffffff>, /* CS1 */ |
| 308 | <MBUS_ID(0x01, 0x9e) 0 0xffffffff>, /* CS2 */ |
| 309 | <MBUS_ID(0x01, 0xde) 0 0xffffffff>, /* CS3 */ |
| 310 | <MBUS_ID(0x01, 0x1f) 0 0xffffffff>, /* CS4 */ |
| 311 | <MBUS_ID(0x01, 0x5f) 0 0xffffffff>, /* CS5 */ |
| 312 | <MBUS_ID(0x01, 0x9f) 0 0xffffffff>, /* CS6 */ |
| 313 | <MBUS_ID(0x01, 0xdf) 0 0xffffffff>; /* CS7 */ |
Stefan Roese | 0160a4b | 2016-07-13 11:55:18 +0200 | [diff] [blame] | 314 | #address-cells = <1>; |
| 315 | #size-cells = <0>; |
| 316 | cell-index = <0>; |
| 317 | interrupts = <30>; |
| 318 | clocks = <&coreclk 0>; |
| 319 | status = "disabled"; |
| 320 | }; |
| 321 | |
| 322 | spi1: spi@10680 { |
Stefan Roese | 55877f5 | 2016-07-13 11:55:19 +0200 | [diff] [blame^] | 323 | reg = <MBUS_ID(0xf0, 0x01) 0x10680 0x28>, /* control */ |
| 324 | <MBUS_ID(0x01, 0x1a) 0 0xffffffff>, /* CS0 */ |
| 325 | <MBUS_ID(0x01, 0x5a) 0 0xffffffff>, /* CS1 */ |
| 326 | <MBUS_ID(0x01, 0x9a) 0 0xffffffff>, /* CS2 */ |
| 327 | <MBUS_ID(0x01, 0xda) 0 0xffffffff>, /* CS3 */ |
| 328 | <MBUS_ID(0x01, 0x1b) 0 0xffffffff>, /* CS4 */ |
| 329 | <MBUS_ID(0x01, 0x5b) 0 0xffffffff>, /* CS5 */ |
| 330 | <MBUS_ID(0x01, 0x9b) 0 0xffffffff>, /* CS6 */ |
| 331 | <MBUS_ID(0x01, 0xdb) 0 0xffffffff>; /* CS7 */ |
Stefan Roese | 0160a4b | 2016-07-13 11:55:18 +0200 | [diff] [blame] | 332 | #address-cells = <1>; |
| 333 | #size-cells = <0>; |
| 334 | cell-index = <1>; |
| 335 | interrupts = <92>; |
| 336 | clocks = <&coreclk 0>; |
| 337 | status = "disabled"; |
| 338 | }; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 339 | }; |
Ezequiel Garcia | 4675cf5 | 2013-10-18 20:02:30 -0300 | [diff] [blame] | 340 | |
| 341 | clocks { |
| 342 | /* 2 GHz fixed main PLL */ |
| 343 | mainpll: mainpll { |
| 344 | compatible = "fixed-clock"; |
| 345 | #clock-cells = <0>; |
| 346 | clock-frequency = <2000000000>; |
| 347 | }; |
| 348 | }; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 349 | }; |