blob: faa08d5728da27ca4823c87a539f5ca1067c8bf3 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Christian Königa9f87f62017-03-30 14:03:59 +020029#include <linux/interval_tree_generic.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
35/*
36 * GPUVM
37 * GPUVM is similar to the legacy gart on older asics, however
38 * rather than there being a single global gart table
39 * for the entire GPU, there are multiple VM page tables active
40 * at any given time. The VM page tables can contain a mix
41 * vram pages and system memory pages and system memory pages
42 * can be mapped as snooped (cached system pages) or unsnooped
43 * (uncached system pages).
44 * Each VM has an ID associated with it and there is a page table
45 * associated with each VMID. When execting a command buffer,
46 * the kernel tells the the ring what VMID to use for that command
47 * buffer. VMIDs are allocated dynamically as commands are submitted.
48 * The userspace drivers maintain their own address space and the kernel
49 * sets up their pages tables accordingly when they submit their
50 * command buffers and a VMID is assigned.
51 * Cayman/Trinity support up to 8 active VMs at any given time;
52 * SI supports 16.
53 */
54
Christian Königa9f87f62017-03-30 14:03:59 +020055#define START(node) ((node)->start)
56#define LAST(node) ((node)->last)
57
58INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
59 START, LAST, static, amdgpu_vm_it)
60
61#undef START
62#undef LAST
63
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040064/* Local structure. Encapsulate some VM table update parameters to reduce
65 * the number of function parameters
66 */
Christian König29efc4f2016-08-04 14:52:50 +020067struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020068 /* amdgpu device we do this update for */
69 struct amdgpu_device *adev;
Christian König49ac8a22016-10-13 15:09:08 +020070 /* optional amdgpu_vm we do this update for */
71 struct amdgpu_vm *vm;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040072 /* address where to copy page table entries from */
73 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040074 /* indirect buffer to fill with commands */
75 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020076 /* Function which actually does the update */
77 void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
78 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080079 uint64_t flags);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -040080 /* The next two are used during VM update by CPU
81 * DMA addresses to use for mapping
82 * Kernel pointer of PD/PT BO that needs to be updated
83 */
84 dma_addr_t *pages_addr;
85 void *kptr;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040086};
87
Christian König284710f2017-01-30 11:09:31 +010088/* Helper to disable partial resident texture feature from a fence callback */
89struct amdgpu_prt_cb {
90 struct amdgpu_device *adev;
91 struct dma_fence_cb cb;
92};
93
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094/**
Christian König72a7ec52016-10-19 11:03:57 +020095 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 *
97 * @adev: amdgpu_device pointer
98 *
Christian König72a7ec52016-10-19 11:03:57 +020099 * Calculate the number of entries in a page directory or page table.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100 */
Christian König72a7ec52016-10-19 11:03:57 +0200101static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
102 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103{
Christian König72a7ec52016-10-19 11:03:57 +0200104 if (level == 0)
105 /* For the root directory */
106 return adev->vm_manager.max_pfn >>
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800107 (adev->vm_manager.block_size *
108 adev->vm_manager.num_level);
Christian König72a7ec52016-10-19 11:03:57 +0200109 else if (level == adev->vm_manager.num_level)
110 /* For the page tables on the leaves */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800111 return AMDGPU_VM_PTE_COUNT(adev);
Christian König72a7ec52016-10-19 11:03:57 +0200112 else
113 /* Everything in between */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800114 return 1 << adev->vm_manager.block_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115}
116
117/**
Christian König72a7ec52016-10-19 11:03:57 +0200118 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 *
120 * @adev: amdgpu_device pointer
121 *
Christian König72a7ec52016-10-19 11:03:57 +0200122 * Calculate the size of the BO for a page directory or page table in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 */
Christian König72a7ec52016-10-19 11:03:57 +0200124static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125{
Christian König72a7ec52016-10-19 11:03:57 +0200126 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127}
128
129/**
Christian König56467eb2015-12-11 15:16:32 +0100130 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 *
132 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100133 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100134 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 *
136 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100137 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 */
Christian König56467eb2015-12-11 15:16:32 +0100139void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
140 struct list_head *validated,
141 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142{
Christian König3f3333f2017-08-03 14:02:13 +0200143 entry->robj = vm->root.base.bo;
Christian König56467eb2015-12-11 15:16:32 +0100144 entry->priority = 0;
Christian König67003a12016-10-12 14:46:26 +0200145 entry->tv.bo = &entry->robj->tbo;
Christian König56467eb2015-12-11 15:16:32 +0100146 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100147 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100148 list_add(&entry->tv.head, validated);
149}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150
Christian König56467eb2015-12-11 15:16:32 +0100151/**
Christian Königf7da30d2016-09-28 12:03:04 +0200152 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100153 *
Christian König5a712a82016-06-21 16:28:15 +0200154 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100155 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200156 * @validate: callback to do the validation
157 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 *
Christian Königf7da30d2016-09-28 12:03:04 +0200159 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160 */
Christian Königf7da30d2016-09-28 12:03:04 +0200161int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
162 int (*validate)(void *p, struct amdgpu_bo *bo),
163 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164{
Christian König3f3333f2017-08-03 14:02:13 +0200165 struct ttm_bo_global *glob = adev->mman.bdev.glob;
166 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167
Christian König3f3333f2017-08-03 14:02:13 +0200168 spin_lock(&vm->status_lock);
169 while (!list_empty(&vm->evicted)) {
170 struct amdgpu_vm_bo_base *bo_base;
171 struct amdgpu_bo *bo;
Christian König5a712a82016-06-21 16:28:15 +0200172
Christian König3f3333f2017-08-03 14:02:13 +0200173 bo_base = list_first_entry(&vm->evicted,
174 struct amdgpu_vm_bo_base,
175 vm_status);
176 spin_unlock(&vm->status_lock);
Christian Königeceb8a12016-01-11 15:35:21 +0100177
Christian König3f3333f2017-08-03 14:02:13 +0200178 bo = bo_base->bo;
179 BUG_ON(!bo);
180 if (bo->parent) {
181 r = validate(param, bo);
182 if (r)
183 return r;
Christian König34d7be52017-08-24 12:32:55 +0200184
Christian König3f3333f2017-08-03 14:02:13 +0200185 spin_lock(&glob->lru_lock);
186 ttm_bo_move_to_lru_tail(&bo->tbo);
187 if (bo->shadow)
188 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
189 spin_unlock(&glob->lru_lock);
190 }
191
192 if (vm->use_cpu_for_update) {
193 r = amdgpu_bo_kmap(bo, NULL);
194 if (r)
195 return r;
196 }
197
198 spin_lock(&vm->status_lock);
Christian Königea097292017-08-09 14:15:46 +0200199 list_move(&bo_base->vm_status, &vm->relocated);
Christian König3f3333f2017-08-03 14:02:13 +0200200 }
201 spin_unlock(&vm->status_lock);
Christian König34d7be52017-08-24 12:32:55 +0200202
203 return 0;
204}
205
206/**
207 * amdgpu_vm_ready - check VM is ready for updates
208 *
Christian König34d7be52017-08-24 12:32:55 +0200209 * @vm: VM to check
210 *
211 * Check if all VM PDs/PTs are ready for updates
212 */
Christian König3f3333f2017-08-03 14:02:13 +0200213bool amdgpu_vm_ready(struct amdgpu_vm *vm)
Christian König34d7be52017-08-24 12:32:55 +0200214{
Christian König3f3333f2017-08-03 14:02:13 +0200215 bool ready;
Christian König34d7be52017-08-24 12:32:55 +0200216
Christian König3f3333f2017-08-03 14:02:13 +0200217 spin_lock(&vm->status_lock);
218 ready = list_empty(&vm->evicted);
219 spin_unlock(&vm->status_lock);
220
221 return ready;
Christian König34d7be52017-08-24 12:32:55 +0200222}
223
224/**
Christian Königf566ceb2016-10-27 20:04:38 +0200225 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
226 *
227 * @adev: amdgpu_device pointer
228 * @vm: requested vm
229 * @saddr: start of the address range
230 * @eaddr: end of the address range
231 *
232 * Make sure the page directories and page tables are allocated
233 */
234static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
235 struct amdgpu_vm *vm,
236 struct amdgpu_vm_pt *parent,
237 uint64_t saddr, uint64_t eaddr,
238 unsigned level)
239{
240 unsigned shift = (adev->vm_manager.num_level - level) *
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800241 adev->vm_manager.block_size;
Christian Königf566ceb2016-10-27 20:04:38 +0200242 unsigned pt_idx, from, to;
243 int r;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400244 u64 flags;
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400245 uint64_t init_value = 0;
Christian Königf566ceb2016-10-27 20:04:38 +0200246
247 if (!parent->entries) {
248 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
249
Michal Hocko20981052017-05-17 14:23:12 +0200250 parent->entries = kvmalloc_array(num_entries,
251 sizeof(struct amdgpu_vm_pt),
252 GFP_KERNEL | __GFP_ZERO);
Christian Königf566ceb2016-10-27 20:04:38 +0200253 if (!parent->entries)
254 return -ENOMEM;
255 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
256 }
257
Felix Kuehling1866bac2017-03-28 20:36:12 -0400258 from = saddr >> shift;
259 to = eaddr >> shift;
260 if (from >= amdgpu_vm_num_entries(adev, level) ||
261 to >= amdgpu_vm_num_entries(adev, level))
262 return -EINVAL;
Christian Königf566ceb2016-10-27 20:04:38 +0200263
264 if (to > parent->last_entry_used)
265 parent->last_entry_used = to;
266
267 ++level;
Felix Kuehling1866bac2017-03-28 20:36:12 -0400268 saddr = saddr & ((1 << shift) - 1);
269 eaddr = eaddr & ((1 << shift) - 1);
Christian Königf566ceb2016-10-27 20:04:38 +0200270
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400271 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
272 AMDGPU_GEM_CREATE_VRAM_CLEARED;
273 if (vm->use_cpu_for_update)
274 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
275 else
276 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
277 AMDGPU_GEM_CREATE_SHADOW);
278
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400279 if (vm->pte_support_ats) {
280 init_value = AMDGPU_PTE_SYSTEM;
281 if (level != adev->vm_manager.num_level - 1)
282 init_value |= AMDGPU_PDE_PTE;
283 }
284
Christian Königf566ceb2016-10-27 20:04:38 +0200285 /* walk over the address space and allocate the page tables */
286 for (pt_idx = from; pt_idx <= to; ++pt_idx) {
Christian König3f3333f2017-08-03 14:02:13 +0200287 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian Königf566ceb2016-10-27 20:04:38 +0200288 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
289 struct amdgpu_bo *pt;
290
Christian König3f3333f2017-08-03 14:02:13 +0200291 if (!entry->base.bo) {
Christian Königf566ceb2016-10-27 20:04:38 +0200292 r = amdgpu_bo_create(adev,
293 amdgpu_vm_bo_size(adev, level),
294 AMDGPU_GPU_PAGE_SIZE, true,
295 AMDGPU_GEM_DOMAIN_VRAM,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400296 flags,
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400297 NULL, resv, init_value, &pt);
Christian Königf566ceb2016-10-27 20:04:38 +0200298 if (r)
299 return r;
300
Christian König0a096fb2017-07-12 10:01:48 +0200301 if (vm->use_cpu_for_update) {
302 r = amdgpu_bo_kmap(pt, NULL);
303 if (r) {
304 amdgpu_bo_unref(&pt);
305 return r;
306 }
307 }
308
Christian Königf566ceb2016-10-27 20:04:38 +0200309 /* Keep a reference to the root directory to avoid
310 * freeing them up in the wrong order.
311 */
Christian König3f3333f2017-08-03 14:02:13 +0200312 pt->parent = amdgpu_bo_ref(vm->root.base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +0200313
Christian König3f3333f2017-08-03 14:02:13 +0200314 entry->base.vm = vm;
315 entry->base.bo = pt;
316 list_add_tail(&entry->base.bo_list, &pt->va);
Christian Königea097292017-08-09 14:15:46 +0200317 spin_lock(&vm->status_lock);
318 list_add(&entry->base.vm_status, &vm->relocated);
319 spin_unlock(&vm->status_lock);
320 entry->addr = ~0ULL;
Christian Königf566ceb2016-10-27 20:04:38 +0200321 }
322
323 if (level < adev->vm_manager.num_level) {
Felix Kuehling1866bac2017-03-28 20:36:12 -0400324 uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
325 uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
326 ((1 << shift) - 1);
327 r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
328 sub_eaddr, level);
Christian Königf566ceb2016-10-27 20:04:38 +0200329 if (r)
330 return r;
331 }
332 }
333
334 return 0;
335}
336
Christian König663e4572017-03-13 10:13:37 +0100337/**
338 * amdgpu_vm_alloc_pts - Allocate page tables.
339 *
340 * @adev: amdgpu_device pointer
341 * @vm: VM to allocate page tables for
342 * @saddr: Start address which needs to be allocated
343 * @size: Size from start address we need.
344 *
345 * Make sure the page tables are allocated.
346 */
347int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
348 struct amdgpu_vm *vm,
349 uint64_t saddr, uint64_t size)
350{
Felix Kuehling22770e52017-03-28 20:24:53 -0400351 uint64_t last_pfn;
Christian König663e4572017-03-13 10:13:37 +0100352 uint64_t eaddr;
Christian König663e4572017-03-13 10:13:37 +0100353
354 /* validate the parameters */
355 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
356 return -EINVAL;
357
358 eaddr = saddr + size - 1;
359 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
360 if (last_pfn >= adev->vm_manager.max_pfn) {
Felix Kuehling22770e52017-03-28 20:24:53 -0400361 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
Christian König663e4572017-03-13 10:13:37 +0100362 last_pfn, adev->vm_manager.max_pfn);
363 return -EINVAL;
364 }
365
366 saddr /= AMDGPU_GPU_PAGE_SIZE;
367 eaddr /= AMDGPU_GPU_PAGE_SIZE;
368
Christian Königf566ceb2016-10-27 20:04:38 +0200369 return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
Christian König663e4572017-03-13 10:13:37 +0100370}
371
Christian König641e9402017-04-03 13:59:25 +0200372/**
373 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
374 *
375 * @adev: amdgpu_device pointer
376 * @id: VMID structure
377 *
378 * Check if GPU reset occured since last use of the VMID.
379 */
380static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
381 struct amdgpu_vm_id *id)
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800382{
383 return id->current_gpu_reset_count !=
Christian König641e9402017-04-03 13:59:25 +0200384 atomic_read(&adev->gpu_reset_counter);
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800385}
386
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800387static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
388{
389 return !!vm->reserved_vmid[vmhub];
390}
391
392/* idr_mgr->lock must be held */
393static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
394 struct amdgpu_ring *ring,
395 struct amdgpu_sync *sync,
396 struct dma_fence *fence,
397 struct amdgpu_job *job)
398{
399 struct amdgpu_device *adev = ring->adev;
400 unsigned vmhub = ring->funcs->vmhub;
401 uint64_t fence_context = adev->fence_context + ring->idx;
402 struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
403 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
404 struct dma_fence *updates = sync->last_vm_update;
405 int r = 0;
406 struct dma_fence *flushed, *tmp;
Christian König6f1ceab2017-07-11 16:59:21 +0200407 bool needs_flush = vm->use_cpu_for_update;
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800408
409 flushed = id->flushed_updates;
410 if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
411 (atomic64_read(&id->owner) != vm->client_id) ||
412 (job->vm_pd_addr != id->pd_gpu_addr) ||
413 (updates && (!flushed || updates->context != flushed->context ||
414 dma_fence_is_later(updates, flushed))) ||
415 (!id->last_flush || (id->last_flush->context != fence_context &&
416 !dma_fence_is_signaled(id->last_flush)))) {
417 needs_flush = true;
418 /* to prevent one context starved by another context */
419 id->pd_gpu_addr = 0;
420 tmp = amdgpu_sync_peek_fence(&id->active, ring);
421 if (tmp) {
422 r = amdgpu_sync_fence(adev, sync, tmp);
423 return r;
424 }
425 }
426
427 /* Good we can use this VMID. Remember this submission as
428 * user of the VMID.
429 */
430 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
431 if (r)
432 goto out;
433
434 if (updates && (!flushed || updates->context != flushed->context ||
435 dma_fence_is_later(updates, flushed))) {
436 dma_fence_put(id->flushed_updates);
437 id->flushed_updates = dma_fence_get(updates);
438 }
439 id->pd_gpu_addr = job->vm_pd_addr;
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800440 atomic64_set(&id->owner, vm->client_id);
441 job->vm_needs_flush = needs_flush;
442 if (needs_flush) {
443 dma_fence_put(id->last_flush);
444 id->last_flush = NULL;
445 }
446 job->vm_id = id - id_mgr->ids;
447 trace_amdgpu_vm_grab_id(vm, ring, job);
448out:
449 return r;
450}
451
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452/**
453 * amdgpu_vm_grab_id - allocate the next free VMID
454 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200456 * @ring: ring we want to submit job to
457 * @sync: sync object where we add dependencies
Christian König94dd0a42016-01-18 17:01:42 +0100458 * @fence: fence protecting ID from reuse
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 *
Christian König7f8a5292015-07-20 16:09:40 +0200460 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461 */
Christian König7f8a5292015-07-20 16:09:40 +0200462int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100463 struct amdgpu_sync *sync, struct dma_fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800464 struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 struct amdgpu_device *adev = ring->adev;
Christian König2e819842017-03-30 16:50:47 +0200467 unsigned vmhub = ring->funcs->vmhub;
Christian König76456702017-04-06 17:52:39 +0200468 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Christian König090b7672016-07-08 10:21:02 +0200469 uint64_t fence_context = adev->fence_context + ring->idx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100470 struct dma_fence *updates = sync->last_vm_update;
Christian König8d76001e2016-05-23 16:00:32 +0200471 struct amdgpu_vm_id *id, *idle;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100472 struct dma_fence **fences;
Christian König1fbb2e92016-06-01 10:47:36 +0200473 unsigned i;
474 int r = 0;
475
Christian König76456702017-04-06 17:52:39 +0200476 mutex_lock(&id_mgr->lock);
Chunming Zhou7a63eb22017-04-21 11:13:56 +0800477 if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
478 r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
479 mutex_unlock(&id_mgr->lock);
480 return r;
481 }
482 fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
483 if (!fences) {
484 mutex_unlock(&id_mgr->lock);
485 return -ENOMEM;
486 }
Christian König36fd7c52016-05-23 15:30:08 +0200487 /* Check if we have an idle VMID */
Christian König1fbb2e92016-06-01 10:47:36 +0200488 i = 0;
Christian König76456702017-04-06 17:52:39 +0200489 list_for_each_entry(idle, &id_mgr->ids_lru, list) {
Christian König1fbb2e92016-06-01 10:47:36 +0200490 fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
491 if (!fences[i])
Christian König36fd7c52016-05-23 15:30:08 +0200492 break;
Christian König1fbb2e92016-06-01 10:47:36 +0200493 ++i;
Christian König36fd7c52016-05-23 15:30:08 +0200494 }
Christian Königbcb1ba32016-03-08 15:40:11 +0100495
Christian König1fbb2e92016-06-01 10:47:36 +0200496 /* If we can't find a idle VMID to use, wait till one becomes available */
Christian König76456702017-04-06 17:52:39 +0200497 if (&idle->list == &id_mgr->ids_lru) {
Christian König1fbb2e92016-06-01 10:47:36 +0200498 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
499 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
Chris Wilsonf54d1862016-10-25 13:00:45 +0100500 struct dma_fence_array *array;
Christian König1fbb2e92016-06-01 10:47:36 +0200501 unsigned j;
Christian König8d76001e2016-05-23 16:00:32 +0200502
Christian König1fbb2e92016-06-01 10:47:36 +0200503 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100504 dma_fence_get(fences[j]);
Christian König8d76001e2016-05-23 16:00:32 +0200505
Chris Wilsonf54d1862016-10-25 13:00:45 +0100506 array = dma_fence_array_create(i, fences, fence_context,
Christian König1fbb2e92016-06-01 10:47:36 +0200507 seqno, true);
508 if (!array) {
509 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100510 dma_fence_put(fences[j]);
Christian König1fbb2e92016-06-01 10:47:36 +0200511 kfree(fences);
512 r = -ENOMEM;
513 goto error;
514 }
Christian König8d76001e2016-05-23 16:00:32 +0200515
Christian König8d76001e2016-05-23 16:00:32 +0200516
Christian König1fbb2e92016-06-01 10:47:36 +0200517 r = amdgpu_sync_fence(ring->adev, sync, &array->base);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100518 dma_fence_put(&array->base);
Christian König1fbb2e92016-06-01 10:47:36 +0200519 if (r)
520 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200521
Christian König76456702017-04-06 17:52:39 +0200522 mutex_unlock(&id_mgr->lock);
Christian König1fbb2e92016-06-01 10:47:36 +0200523 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200524
Christian König1fbb2e92016-06-01 10:47:36 +0200525 }
526 kfree(fences);
Christian König8d76001e2016-05-23 16:00:32 +0200527
Christian König6f1ceab2017-07-11 16:59:21 +0200528 job->vm_needs_flush = vm->use_cpu_for_update;
Christian König1fbb2e92016-06-01 10:47:36 +0200529 /* Check if we can use a VMID already assigned to this VM */
Christian König76456702017-04-06 17:52:39 +0200530 list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100531 struct dma_fence *flushed;
Christian König6f1ceab2017-07-11 16:59:21 +0200532 bool needs_flush = vm->use_cpu_for_update;
Christian König8d76001e2016-05-23 16:00:32 +0200533
Christian König1fbb2e92016-06-01 10:47:36 +0200534 /* Check all the prerequisites to using this VMID */
Christian König641e9402017-04-03 13:59:25 +0200535 if (amdgpu_vm_had_gpu_reset(adev, id))
Chunming Zhou6adb0512016-06-27 17:06:01 +0800536 continue;
Christian König1fbb2e92016-06-01 10:47:36 +0200537
538 if (atomic64_read(&id->owner) != vm->client_id)
539 continue;
540
Chunming Zhoufd53be32016-07-01 17:59:01 +0800541 if (job->vm_pd_addr != id->pd_gpu_addr)
Christian König1fbb2e92016-06-01 10:47:36 +0200542 continue;
543
Christian König87c910d2017-03-30 16:56:20 +0200544 if (!id->last_flush ||
545 (id->last_flush->context != fence_context &&
546 !dma_fence_is_signaled(id->last_flush)))
547 needs_flush = true;
Christian König1fbb2e92016-06-01 10:47:36 +0200548
549 flushed = id->flushed_updates;
Christian König87c910d2017-03-30 16:56:20 +0200550 if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
551 needs_flush = true;
552
553 /* Concurrent flushes are only possible starting with Vega10 */
554 if (adev->asic_type < CHIP_VEGA10 && needs_flush)
Christian König1fbb2e92016-06-01 10:47:36 +0200555 continue;
556
Christian König3dab83b2016-06-01 13:31:17 +0200557 /* Good we can use this VMID. Remember this submission as
558 * user of the VMID.
559 */
Christian König1fbb2e92016-06-01 10:47:36 +0200560 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
561 if (r)
562 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200563
Christian König87c910d2017-03-30 16:56:20 +0200564 if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
565 dma_fence_put(id->flushed_updates);
566 id->flushed_updates = dma_fence_get(updates);
567 }
Christian König8d76001e2016-05-23 16:00:32 +0200568
Christian König87c910d2017-03-30 16:56:20 +0200569 if (needs_flush)
570 goto needs_flush;
571 else
572 goto no_flush_needed;
Christian König8d76001e2016-05-23 16:00:32 +0200573
Christian König4f618e72017-04-06 15:18:21 +0200574 };
Chunming Zhou8e9fbeb2016-03-17 11:41:37 +0800575
Christian König1fbb2e92016-06-01 10:47:36 +0200576 /* Still no ID to use? Then use the idle one found earlier */
577 id = idle;
578
579 /* Remember this submission as user of the VMID */
580 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
Christian König832a9022016-02-15 12:33:02 +0100581 if (r)
582 goto error;
Christian König4ff37a82016-02-26 16:18:26 +0100583
Christian König87c910d2017-03-30 16:56:20 +0200584 id->pd_gpu_addr = job->vm_pd_addr;
585 dma_fence_put(id->flushed_updates);
586 id->flushed_updates = dma_fence_get(updates);
Christian König87c910d2017-03-30 16:56:20 +0200587 atomic64_set(&id->owner, vm->client_id);
588
589needs_flush:
590 job->vm_needs_flush = true;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100591 dma_fence_put(id->last_flush);
Christian König41d9eb22016-03-01 16:46:18 +0100592 id->last_flush = NULL;
593
Christian König87c910d2017-03-30 16:56:20 +0200594no_flush_needed:
Christian König76456702017-04-06 17:52:39 +0200595 list_move_tail(&id->list, &id_mgr->ids_lru);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596
Christian König76456702017-04-06 17:52:39 +0200597 job->vm_id = id - id_mgr->ids;
Christian Königc5296d12017-04-07 15:31:13 +0200598 trace_amdgpu_vm_grab_id(vm, ring, job);
Christian König832a9022016-02-15 12:33:02 +0100599
600error:
Christian König76456702017-04-06 17:52:39 +0200601 mutex_unlock(&id_mgr->lock);
Christian Königa9a78b32016-01-21 10:19:11 +0100602 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603}
604
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800605static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
606 struct amdgpu_vm *vm,
607 unsigned vmhub)
Alex Deucher93dcc372016-06-17 17:05:15 -0400608{
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800609 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Alex Deucher93dcc372016-06-17 17:05:15 -0400610
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800611 mutex_lock(&id_mgr->lock);
612 if (vm->reserved_vmid[vmhub]) {
613 list_add(&vm->reserved_vmid[vmhub]->list,
614 &id_mgr->ids_lru);
615 vm->reserved_vmid[vmhub] = NULL;
Chunming Zhouc3505772017-04-21 15:51:04 +0800616 atomic_dec(&id_mgr->reserved_vmid_num);
Alex Deucher93dcc372016-06-17 17:05:15 -0400617 }
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800618 mutex_unlock(&id_mgr->lock);
Alex Deucher93dcc372016-06-17 17:05:15 -0400619}
620
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800621static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
622 struct amdgpu_vm *vm,
623 unsigned vmhub)
Alex Xiee60f8db2017-03-09 11:36:26 -0500624{
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800625 struct amdgpu_vm_id_manager *id_mgr;
626 struct amdgpu_vm_id *idle;
627 int r = 0;
Alex Xiee60f8db2017-03-09 11:36:26 -0500628
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800629 id_mgr = &adev->vm_manager.id_mgr[vmhub];
630 mutex_lock(&id_mgr->lock);
631 if (vm->reserved_vmid[vmhub])
632 goto unlock;
Chunming Zhouc3505772017-04-21 15:51:04 +0800633 if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
634 AMDGPU_VM_MAX_RESERVED_VMID) {
635 DRM_ERROR("Over limitation of reserved vmid\n");
636 atomic_dec(&id_mgr->reserved_vmid_num);
637 r = -EINVAL;
638 goto unlock;
639 }
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800640 /* Select the first entry VMID */
641 idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
642 list_del_init(&idle->list);
643 vm->reserved_vmid[vmhub] = idle;
644 mutex_unlock(&id_mgr->lock);
Alex Xiee60f8db2017-03-09 11:36:26 -0500645
Chunming Zhou1e9ef262017-04-20 16:18:48 +0800646 return 0;
647unlock:
648 mutex_unlock(&id_mgr->lock);
649 return r;
650}
651
Alex Xiee59c0202017-06-01 09:42:59 -0400652/**
653 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
654 *
655 * @adev: amdgpu_device pointer
656 */
657void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
658{
659 const struct amdgpu_ip_block *ip_block;
660 bool has_compute_vm_bug;
661 struct amdgpu_ring *ring;
662 int i;
663
664 has_compute_vm_bug = false;
665
666 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
667 if (ip_block) {
668 /* Compute has a VM bug for GFX version < 7.
669 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
670 if (ip_block->version->major <= 7)
671 has_compute_vm_bug = true;
672 else if (ip_block->version->major == 8)
673 if (adev->gfx.mec_fw_version < 673)
674 has_compute_vm_bug = true;
675 }
676
677 for (i = 0; i < adev->num_rings; i++) {
678 ring = adev->rings[i];
679 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
680 /* only compute rings */
681 ring->has_compute_vm_bug = has_compute_vm_bug;
682 else
683 ring->has_compute_vm_bug = false;
684 }
685}
686
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400687bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
688 struct amdgpu_job *job)
689{
690 struct amdgpu_device *adev = ring->adev;
691 unsigned vmhub = ring->funcs->vmhub;
692 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
693 struct amdgpu_vm_id *id;
694 bool gds_switch_needed;
Alex Xiee59c0202017-06-01 09:42:59 -0400695 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400696
697 if (job->vm_id == 0)
698 return false;
699 id = &id_mgr->ids[job->vm_id];
700 gds_switch_needed = ring->funcs->emit_gds_switch && (
701 id->gds_base != job->gds_base ||
702 id->gds_size != job->gds_size ||
703 id->gws_base != job->gws_base ||
704 id->gws_size != job->gws_size ||
705 id->oa_base != job->oa_base ||
706 id->oa_size != job->oa_size);
707
708 if (amdgpu_vm_had_gpu_reset(adev, id))
709 return true;
Alex Xiebb37b672017-05-30 23:50:10 -0400710
711 return vm_flush_needed || gds_switch_needed;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400712}
713
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400714static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
715{
716 return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
Alex Xiee60f8db2017-03-09 11:36:26 -0500717}
718
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719/**
720 * amdgpu_vm_flush - hardware flush the vm
721 *
722 * @ring: ring to use for flush
Christian Königcffadc82016-03-01 13:34:49 +0100723 * @vm_id: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100724 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725 *
Christian König4ff37a82016-02-26 16:18:26 +0100726 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727 */
Monk Liu8fdf0742017-06-06 17:25:13 +0800728int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729{
Christian König971fe9a92016-03-01 15:09:25 +0100730 struct amdgpu_device *adev = ring->adev;
Christian König76456702017-04-06 17:52:39 +0200731 unsigned vmhub = ring->funcs->vmhub;
732 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
733 struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
Christian Königd564a062016-03-01 15:51:53 +0100734 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800735 id->gds_base != job->gds_base ||
736 id->gds_size != job->gds_size ||
737 id->gws_base != job->gws_base ||
738 id->gws_size != job->gws_size ||
739 id->oa_base != job->oa_base ||
740 id->oa_size != job->oa_size);
Flora Cuide37e682017-05-18 13:56:22 +0800741 bool vm_flush_needed = job->vm_needs_flush;
Christian Königc0e51932017-04-03 14:16:07 +0200742 unsigned patch_offset = 0;
Christian König41d9eb22016-03-01 16:46:18 +0100743 int r;
Christian Königd564a062016-03-01 15:51:53 +0100744
Christian Königf7d015b2017-04-03 14:28:26 +0200745 if (amdgpu_vm_had_gpu_reset(adev, id)) {
746 gds_switch_needed = true;
747 vm_flush_needed = true;
748 }
Christian König971fe9a92016-03-01 15:09:25 +0100749
Monk Liu8fdf0742017-06-06 17:25:13 +0800750 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
Christian Königf7d015b2017-04-03 14:28:26 +0200751 return 0;
Christian König41d9eb22016-03-01 16:46:18 +0100752
Christian Königc0e51932017-04-03 14:16:07 +0200753 if (ring->funcs->init_cond_exec)
754 patch_offset = amdgpu_ring_init_cond_exec(ring);
Christian König41d9eb22016-03-01 16:46:18 +0100755
Monk Liu8fdf0742017-06-06 17:25:13 +0800756 if (need_pipe_sync)
757 amdgpu_ring_emit_pipeline_sync(ring);
758
Christian Königf7d015b2017-04-03 14:28:26 +0200759 if (ring->funcs->emit_vm_flush && vm_flush_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200760 struct dma_fence *fence;
Monk Liue9d672b2017-03-15 12:18:57 +0800761
Christian König9a94f5a2017-05-12 14:46:23 +0200762 trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
763 amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
Monk Liue9d672b2017-03-15 12:18:57 +0800764
Christian Königc0e51932017-04-03 14:16:07 +0200765 r = amdgpu_fence_emit(ring, &fence);
766 if (r)
767 return r;
Monk Liue9d672b2017-03-15 12:18:57 +0800768
Christian König76456702017-04-06 17:52:39 +0200769 mutex_lock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200770 dma_fence_put(id->last_flush);
771 id->last_flush = fence;
Chunming Zhoubea396722017-05-10 13:02:39 +0800772 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König76456702017-04-06 17:52:39 +0200773 mutex_unlock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200774 }
Monk Liue9d672b2017-03-15 12:18:57 +0800775
Chunming Zhou7c4378f2017-05-11 18:22:17 +0800776 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200777 id->gds_base = job->gds_base;
778 id->gds_size = job->gds_size;
779 id->gws_base = job->gws_base;
780 id->gws_size = job->gws_size;
781 id->oa_base = job->oa_base;
782 id->oa_size = job->oa_size;
783 amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
784 job->gds_size, job->gws_base,
785 job->gws_size, job->oa_base,
786 job->oa_size);
787 }
788
789 if (ring->funcs->patch_cond_exec)
790 amdgpu_ring_patch_cond_exec(ring, patch_offset);
791
792 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
793 if (ring->funcs->emit_switch_buffer) {
794 amdgpu_ring_emit_switch_buffer(ring);
795 amdgpu_ring_emit_switch_buffer(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400796 }
Christian König41d9eb22016-03-01 16:46:18 +0100797 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100798}
799
800/**
801 * amdgpu_vm_reset_id - reset VMID to zero
802 *
803 * @adev: amdgpu device structure
804 * @vm_id: vmid number to use
805 *
806 * Reset saved GDW, GWS and OA to force switch on next flush.
807 */
Christian König76456702017-04-06 17:52:39 +0200808void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
809 unsigned vmid)
Christian König971fe9a92016-03-01 15:09:25 +0100810{
Christian König76456702017-04-06 17:52:39 +0200811 struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
812 struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
Christian König971fe9a92016-03-01 15:09:25 +0100813
Christian Königb3c85a02017-05-10 20:06:58 +0200814 atomic64_set(&id->owner, 0);
Christian Königbcb1ba32016-03-08 15:40:11 +0100815 id->gds_base = 0;
816 id->gds_size = 0;
817 id->gws_base = 0;
818 id->gws_size = 0;
819 id->oa_base = 0;
820 id->oa_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821}
822
823/**
Christian Königb3c85a02017-05-10 20:06:58 +0200824 * amdgpu_vm_reset_all_id - reset VMID to zero
825 *
826 * @adev: amdgpu device structure
827 *
828 * Reset VMID to force flush on next use
829 */
830void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
831{
832 unsigned i, j;
833
834 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
835 struct amdgpu_vm_id_manager *id_mgr =
836 &adev->vm_manager.id_mgr[i];
837
838 for (j = 1; j < id_mgr->num_ids; ++j)
839 amdgpu_vm_reset_id(adev, i, j);
840 }
841}
842
843/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
845 *
846 * @vm: requested vm
847 * @bo: requested buffer object
848 *
Christian König8843dbb2016-01-26 12:17:11 +0100849 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850 * Search inside the @bos vm list for the requested vm
851 * Returns the found bo_va or NULL if none is found
852 *
853 * Object has to be reserved!
854 */
855struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
856 struct amdgpu_bo *bo)
857{
858 struct amdgpu_bo_va *bo_va;
859
Christian Königec681542017-08-01 10:51:43 +0200860 list_for_each_entry(bo_va, &bo->va, base.bo_list) {
861 if (bo_va->base.vm == vm) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 return bo_va;
863 }
864 }
865 return NULL;
866}
867
868/**
Christian Königafef8b82016-08-12 13:29:18 +0200869 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870 *
Christian König29efc4f2016-08-04 14:52:50 +0200871 * @params: see amdgpu_pte_update_params definition
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872 * @pe: addr of the page entry
873 * @addr: dst addr to write into pe
874 * @count: number of page entries to update
875 * @incr: increase next addr by incr bytes
876 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877 *
878 * Traces the parameters and calls the right asic functions
879 * to setup the page table using the DMA.
880 */
Christian Königafef8b82016-08-12 13:29:18 +0200881static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
882 uint64_t pe, uint64_t addr,
883 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800884 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885{
Christian Königec2f05f2016-09-25 16:11:52 +0200886 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887
Christian Königafef8b82016-08-12 13:29:18 +0200888 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200889 amdgpu_vm_write_pte(params->adev, params->ib, pe,
890 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891
892 } else {
Christian König27c5f362016-08-04 15:02:49 +0200893 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400894 count, incr, flags);
895 }
896}
897
898/**
Christian Königafef8b82016-08-12 13:29:18 +0200899 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
900 *
901 * @params: see amdgpu_pte_update_params definition
902 * @pe: addr of the page entry
903 * @addr: dst addr to write into pe
904 * @count: number of page entries to update
905 * @incr: increase next addr by incr bytes
906 * @flags: hw access flags
907 *
908 * Traces the parameters and calls the DMA function to copy the PTEs.
909 */
910static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
911 uint64_t pe, uint64_t addr,
912 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800913 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200914{
Christian Königec2f05f2016-09-25 16:11:52 +0200915 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200916
Christian Königec2f05f2016-09-25 16:11:52 +0200917
918 trace_amdgpu_vm_copy_ptes(pe, src, count);
919
920 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200921}
922
923/**
Christian Königb07c9d22015-11-30 13:26:07 +0100924 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925 *
Christian Königb07c9d22015-11-30 13:26:07 +0100926 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927 * @addr: the unmapped addr
928 *
929 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100930 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200932static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933{
934 uint64_t result;
935
Christian Königde9ea7b2016-08-12 11:33:30 +0200936 /* page table offset */
937 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938
Christian Königde9ea7b2016-08-12 11:33:30 +0200939 /* in case cpu page size != gpu page size*/
940 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100941
942 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943
944 return result;
945}
946
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400947/**
948 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
949 *
950 * @params: see amdgpu_pte_update_params definition
951 * @pe: kmap addr of the page entry
952 * @addr: dst addr to write into pe
953 * @count: number of page entries to update
954 * @incr: increase next addr by incr bytes
955 * @flags: hw access flags
956 *
957 * Write count number of PT/PD entries directly.
958 */
959static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
960 uint64_t pe, uint64_t addr,
961 unsigned count, uint32_t incr,
962 uint64_t flags)
963{
964 unsigned int i;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400965 uint64_t value;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400966
Christian König03918b32017-07-11 17:15:37 +0200967 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
968
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400969 for (i = 0; i < count; i++) {
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400970 value = params->pages_addr ?
971 amdgpu_vm_map_gart(params->pages_addr, addr) :
972 addr;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -0400973 amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400974 i, value, flags);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400975 addr += incr;
976 }
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400977}
978
Christian Königa33cab72017-07-11 17:13:00 +0200979static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
980 void *owner)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400981{
982 struct amdgpu_sync sync;
983 int r;
984
985 amdgpu_sync_create(&sync);
Christian König3f3333f2017-08-03 14:02:13 +0200986 amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400987 r = amdgpu_sync_wait(&sync, true);
988 amdgpu_sync_free(&sync);
989
990 return r;
991}
992
Christian Königf8991ba2016-09-16 15:36:49 +0200993/*
Christian König194d2162016-10-12 15:13:52 +0200994 * amdgpu_vm_update_level - update a single level in the hierarchy
Christian Königf8991ba2016-09-16 15:36:49 +0200995 *
996 * @adev: amdgpu_device pointer
997 * @vm: requested vm
Christian König194d2162016-10-12 15:13:52 +0200998 * @parent: parent directory
Christian Königf8991ba2016-09-16 15:36:49 +0200999 *
Christian König194d2162016-10-12 15:13:52 +02001000 * Makes sure all entries in @parent are up to date.
Christian Königf8991ba2016-09-16 15:36:49 +02001001 * Returns 0 for success, error for failure.
1002 */
Christian König194d2162016-10-12 15:13:52 +02001003static int amdgpu_vm_update_level(struct amdgpu_device *adev,
1004 struct amdgpu_vm *vm,
Christian Königea097292017-08-09 14:15:46 +02001005 struct amdgpu_vm_pt *parent)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006{
Christian Königf8991ba2016-09-16 15:36:49 +02001007 struct amdgpu_bo *shadow;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -04001008 struct amdgpu_ring *ring = NULL;
1009 uint64_t pd_addr, shadow_addr = 0;
Christian Königf8991ba2016-09-16 15:36:49 +02001010 uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
Harish Kasiviswanathana19240052017-06-09 17:47:28 -04001011 unsigned count = 0, pt_idx, ndw = 0;
Christian Königd71518b2016-02-01 12:20:25 +01001012 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001013 struct amdgpu_pte_update_params params;
Dave Airlie220196b2016-10-28 11:33:52 +10001014 struct dma_fence *fence = NULL;
Christian Königea097292017-08-09 14:15:46 +02001015 uint32_t incr;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001016
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001017 int r;
1018
Christian König194d2162016-10-12 15:13:52 +02001019 if (!parent->entries)
1020 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001021
Christian König27c5f362016-08-04 15:02:49 +02001022 memset(&params, 0, sizeof(params));
1023 params.adev = adev;
Christian König3f3333f2017-08-03 14:02:13 +02001024 shadow = parent->base.bo->shadow;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001025
Alex Deucher69277982017-07-13 15:37:11 -04001026 if (vm->use_cpu_for_update) {
Christian König3f3333f2017-08-03 14:02:13 +02001027 pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
Christian Königa33cab72017-07-11 17:13:00 +02001028 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
Christian König0a096fb2017-07-12 10:01:48 +02001029 if (unlikely(r))
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001030 return r;
Christian König0a096fb2017-07-12 10:01:48 +02001031
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001032 params.func = amdgpu_vm_cpu_set_ptes;
1033 } else {
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001034 ring = container_of(vm->entity.sched, struct amdgpu_ring,
1035 sched);
1036
1037 /* padding, etc. */
1038 ndw = 64;
1039
1040 /* assume the worst case */
1041 ndw += parent->last_entry_used * 6;
1042
Christian König3f3333f2017-08-03 14:02:13 +02001043 pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001044
1045 if (shadow) {
1046 shadow_addr = amdgpu_bo_gpu_offset(shadow);
1047 ndw *= 2;
1048 } else {
1049 shadow_addr = 0;
1050 }
1051
1052 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1053 if (r)
1054 return r;
1055
1056 params.ib = &job->ibs[0];
1057 params.func = amdgpu_vm_do_set_ptes;
1058 }
1059
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001060
Christian König194d2162016-10-12 15:13:52 +02001061 /* walk over the address space and update the directory */
1062 for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
Christian Königea097292017-08-09 14:15:46 +02001063 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
1064 struct amdgpu_bo *bo = entry->base.bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065 uint64_t pde, pt;
1066
1067 if (bo == NULL)
1068 continue;
1069
Christian Königea097292017-08-09 14:15:46 +02001070 spin_lock(&vm->status_lock);
1071 list_del_init(&entry->base.vm_status);
1072 spin_unlock(&vm->status_lock);
1073
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074 pt = amdgpu_bo_gpu_offset(bo);
Christian König53e2e912017-05-15 15:19:10 +02001075 pt = amdgpu_gart_get_vm_pde(adev, pt);
Christian König4ab40162017-08-03 20:30:50 +02001076 /* Don't update huge pages here */
1077 if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
1078 parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
Christian Königf8991ba2016-09-16 15:36:49 +02001079 continue;
1080
Christian König4ab40162017-08-03 20:30:50 +02001081 parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001082
1083 pde = pd_addr + pt_idx * 8;
Christian Königea097292017-08-09 14:15:46 +02001084 incr = amdgpu_bo_size(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085 if (((last_pde + 8 * count) != pde) ||
Christian König96105e52016-08-12 12:59:59 +02001086 ((last_pt + incr * count) != pt) ||
1087 (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088
1089 if (count) {
Christian Königf8991ba2016-09-16 15:36:49 +02001090 if (shadow)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001091 params.func(&params,
1092 last_shadow,
1093 last_pt, count,
1094 incr,
1095 AMDGPU_PTE_VALID);
Christian Königf8991ba2016-09-16 15:36:49 +02001096
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001097 params.func(&params, last_pde,
1098 last_pt, count, incr,
1099 AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001100 }
1101
1102 count = 1;
1103 last_pde = pde;
Christian Königf8991ba2016-09-16 15:36:49 +02001104 last_shadow = shadow_addr + pt_idx * 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105 last_pt = pt;
1106 } else {
1107 ++count;
1108 }
1109 }
1110
Christian Königf8991ba2016-09-16 15:36:49 +02001111 if (count) {
Christian König3f3333f2017-08-03 14:02:13 +02001112 if (vm->root.base.bo->shadow)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001113 params.func(&params, last_shadow, last_pt,
1114 count, incr, AMDGPU_PTE_VALID);
Christian Königf8991ba2016-09-16 15:36:49 +02001115
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04001116 params.func(&params, last_pde, last_pt,
1117 count, incr, AMDGPU_PTE_VALID);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001118 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001119
Christian König0a096fb2017-07-12 10:01:48 +02001120 if (!vm->use_cpu_for_update) {
1121 if (params.ib->length_dw == 0) {
1122 amdgpu_job_free(job);
1123 } else {
1124 amdgpu_ring_pad_ib(ring, params.ib);
Christian König3f3333f2017-08-03 14:02:13 +02001125 amdgpu_sync_resv(adev, &job->sync,
1126 parent->base.bo->tbo.resv,
Christian König194d2162016-10-12 15:13:52 +02001127 AMDGPU_FENCE_OWNER_VM);
Christian König0a096fb2017-07-12 10:01:48 +02001128 if (shadow)
1129 amdgpu_sync_resv(adev, &job->sync,
1130 shadow->tbo.resv,
1131 AMDGPU_FENCE_OWNER_VM);
Christian Königf8991ba2016-09-16 15:36:49 +02001132
Christian König0a096fb2017-07-12 10:01:48 +02001133 WARN_ON(params.ib->length_dw > ndw);
1134 r = amdgpu_job_submit(job, ring, &vm->entity,
1135 AMDGPU_FENCE_OWNER_VM, &fence);
1136 if (r)
1137 goto error_free;
Christian Königf8991ba2016-09-16 15:36:49 +02001138
Christian König3f3333f2017-08-03 14:02:13 +02001139 amdgpu_bo_fence(parent->base.bo, fence, true);
Christian König0a096fb2017-07-12 10:01:48 +02001140 dma_fence_put(vm->last_dir_update);
1141 vm->last_dir_update = dma_fence_get(fence);
1142 dma_fence_put(fence);
1143 }
Christian König194d2162016-10-12 15:13:52 +02001144 }
Christian Königf8991ba2016-09-16 15:36:49 +02001145
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001146 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001147
1148error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001149 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001150 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001151}
1152
Christian König194d2162016-10-12 15:13:52 +02001153/*
Christian König92456b92017-05-12 16:09:26 +02001154 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
1155 *
1156 * @parent: parent PD
1157 *
1158 * Mark all PD level as invalid after an error.
1159 */
Christian Königea097292017-08-09 14:15:46 +02001160static void amdgpu_vm_invalidate_level(struct amdgpu_vm *vm,
1161 struct amdgpu_vm_pt *parent)
Christian König92456b92017-05-12 16:09:26 +02001162{
1163 unsigned pt_idx;
1164
1165 /*
1166 * Recurse into the subdirectories. This recursion is harmless because
1167 * we only have a maximum of 5 layers.
1168 */
1169 for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1170 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
1171
Christian König3f3333f2017-08-03 14:02:13 +02001172 if (!entry->base.bo)
Christian König92456b92017-05-12 16:09:26 +02001173 continue;
1174
1175 entry->addr = ~0ULL;
Christian Königea097292017-08-09 14:15:46 +02001176 spin_lock(&vm->status_lock);
1177 list_move(&entry->base.vm_status, &vm->relocated);
1178 spin_unlock(&vm->status_lock);
1179 amdgpu_vm_invalidate_level(vm, entry);
Christian König92456b92017-05-12 16:09:26 +02001180 }
1181}
1182
1183/*
Christian König194d2162016-10-12 15:13:52 +02001184 * amdgpu_vm_update_directories - make sure that all directories are valid
1185 *
1186 * @adev: amdgpu_device pointer
1187 * @vm: requested vm
1188 *
1189 * Makes sure all directories are up to date.
1190 * Returns 0 for success, error for failure.
1191 */
1192int amdgpu_vm_update_directories(struct amdgpu_device *adev,
1193 struct amdgpu_vm *vm)
1194{
Christian König92456b92017-05-12 16:09:26 +02001195 int r;
1196
Christian Königea097292017-08-09 14:15:46 +02001197 spin_lock(&vm->status_lock);
1198 while (!list_empty(&vm->relocated)) {
1199 struct amdgpu_vm_bo_base *bo_base;
1200 struct amdgpu_bo *bo;
1201
1202 bo_base = list_first_entry(&vm->relocated,
1203 struct amdgpu_vm_bo_base,
1204 vm_status);
1205 spin_unlock(&vm->status_lock);
1206
1207 bo = bo_base->bo->parent;
1208 if (bo) {
1209 struct amdgpu_vm_bo_base *parent;
1210 struct amdgpu_vm_pt *pt;
1211
1212 parent = list_first_entry(&bo->va,
1213 struct amdgpu_vm_bo_base,
1214 bo_list);
1215 pt = container_of(parent, struct amdgpu_vm_pt, base);
1216
1217 r = amdgpu_vm_update_level(adev, vm, pt);
1218 if (r) {
1219 amdgpu_vm_invalidate_level(vm, &vm->root);
1220 return r;
1221 }
1222 spin_lock(&vm->status_lock);
1223 } else {
1224 spin_lock(&vm->status_lock);
1225 list_del_init(&bo_base->vm_status);
1226 }
1227 }
1228 spin_unlock(&vm->status_lock);
Christian König92456b92017-05-12 16:09:26 +02001229
Christian König68c62302017-07-11 17:23:29 +02001230 if (vm->use_cpu_for_update) {
1231 /* Flush HDP */
1232 mb();
1233 amdgpu_gart_flush_gpu_tlb(adev, 0);
1234 }
1235
Christian König92456b92017-05-12 16:09:26 +02001236 return r;
Christian König194d2162016-10-12 15:13:52 +02001237}
1238
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001239/**
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001240 * amdgpu_vm_find_entry - find the entry for an address
Christian König4e2cb642016-10-25 15:52:28 +02001241 *
1242 * @p: see amdgpu_pte_update_params definition
1243 * @addr: virtual address in question
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001244 * @entry: resulting entry or NULL
1245 * @parent: parent entry
Christian König4e2cb642016-10-25 15:52:28 +02001246 *
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001247 * Find the vm_pt entry and it's parent for the given address.
Christian König4e2cb642016-10-25 15:52:28 +02001248 */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001249void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1250 struct amdgpu_vm_pt **entry,
1251 struct amdgpu_vm_pt **parent)
Christian König4e2cb642016-10-25 15:52:28 +02001252{
Christian König4e2cb642016-10-25 15:52:28 +02001253 unsigned idx, level = p->adev->vm_manager.num_level;
1254
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001255 *parent = NULL;
1256 *entry = &p->vm->root;
1257 while ((*entry)->entries) {
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001258 idx = addr >> (p->adev->vm_manager.block_size * level--);
Christian König3f3333f2017-08-03 14:02:13 +02001259 idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001260 *parent = *entry;
1261 *entry = &(*entry)->entries[idx];
Christian König4e2cb642016-10-25 15:52:28 +02001262 }
1263
1264 if (level)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001265 *entry = NULL;
1266}
Christian König4e2cb642016-10-25 15:52:28 +02001267
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001268/**
1269 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1270 *
1271 * @p: see amdgpu_pte_update_params definition
1272 * @entry: vm_pt entry to check
1273 * @parent: parent entry
1274 * @nptes: number of PTEs updated with this operation
1275 * @dst: destination address where the PTEs should point to
1276 * @flags: access flags fro the PTEs
1277 *
1278 * Check if we can update the PD with a huge page.
1279 */
Christian Königec5207c2017-08-03 19:24:06 +02001280static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1281 struct amdgpu_vm_pt *entry,
1282 struct amdgpu_vm_pt *parent,
1283 unsigned nptes, uint64_t dst,
1284 uint64_t flags)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001285{
1286 bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
1287 uint64_t pd_addr, pde;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001288
1289 /* In the case of a mixed PT the PDE must point to it*/
1290 if (p->adev->asic_type < CHIP_VEGA10 ||
1291 nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
Felix Kuehling38a87912017-08-17 16:37:49 -04001292 p->src ||
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001293 !(flags & AMDGPU_PTE_VALID)) {
1294
Christian König3f3333f2017-08-03 14:02:13 +02001295 dst = amdgpu_bo_gpu_offset(entry->base.bo);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001296 dst = amdgpu_gart_get_vm_pde(p->adev, dst);
1297 flags = AMDGPU_PTE_VALID;
1298 } else {
Christian König4ab40162017-08-03 20:30:50 +02001299 /* Set the huge page flag to stop scanning at this PDE */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001300 flags |= AMDGPU_PDE_PTE;
1301 }
1302
Christian König4ab40162017-08-03 20:30:50 +02001303 if (entry->addr == (dst | flags))
Christian Königec5207c2017-08-03 19:24:06 +02001304 return;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001305
Christian König4ab40162017-08-03 20:30:50 +02001306 entry->addr = (dst | flags);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001307
1308 if (use_cpu_update) {
Felix Kuehling38a87912017-08-17 16:37:49 -04001309 /* In case a huge page is replaced with a system
1310 * memory mapping, p->pages_addr != NULL and
1311 * amdgpu_vm_cpu_set_ptes would try to translate dst
1312 * through amdgpu_vm_map_gart. But dst is already a
1313 * GPU address (of the page table). Disable
1314 * amdgpu_vm_map_gart temporarily.
1315 */
1316 dma_addr_t *tmp;
1317
1318 tmp = p->pages_addr;
1319 p->pages_addr = NULL;
1320
Christian König3f3333f2017-08-03 14:02:13 +02001321 pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001322 pde = pd_addr + (entry - parent->entries) * 8;
1323 amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
Felix Kuehling38a87912017-08-17 16:37:49 -04001324
1325 p->pages_addr = tmp;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001326 } else {
Christian König3f3333f2017-08-03 14:02:13 +02001327 if (parent->base.bo->shadow) {
1328 pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001329 pde = pd_addr + (entry - parent->entries) * 8;
1330 amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
1331 }
Christian König3f3333f2017-08-03 14:02:13 +02001332 pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001333 pde = pd_addr + (entry - parent->entries) * 8;
1334 amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
1335 }
Christian König4e2cb642016-10-25 15:52:28 +02001336}
1337
1338/**
Christian König92696dd2016-08-05 13:56:35 +02001339 * amdgpu_vm_update_ptes - make sure that page tables are valid
1340 *
1341 * @params: see amdgpu_pte_update_params definition
1342 * @vm: requested vm
1343 * @start: start of GPU address range
1344 * @end: end of GPU address range
1345 * @dst: destination address to map to, the next dst inside the function
1346 * @flags: mapping flags
1347 *
1348 * Update the page tables in the range @start - @end.
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001349 * Returns 0 for success, -EINVAL for failure.
Christian König92696dd2016-08-05 13:56:35 +02001350 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001351static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001352 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001353 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +02001354{
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001355 struct amdgpu_device *adev = params->adev;
1356 const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
Christian König92696dd2016-08-05 13:56:35 +02001357
Christian König301654a2017-05-16 14:30:27 +02001358 uint64_t addr, pe_start;
Christian König92696dd2016-08-05 13:56:35 +02001359 struct amdgpu_bo *pt;
Christian König301654a2017-05-16 14:30:27 +02001360 unsigned nptes;
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001361 bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
Christian König92696dd2016-08-05 13:56:35 +02001362
1363 /* walk over the address space and update the page tables */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001364 for (addr = start; addr < end; addr += nptes,
1365 dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1366 struct amdgpu_vm_pt *entry, *parent;
1367
1368 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1369 if (!entry)
1370 return -ENOENT;
Christian König4e2cb642016-10-25 15:52:28 +02001371
Christian König92696dd2016-08-05 13:56:35 +02001372 if ((addr & ~mask) == (end & ~mask))
1373 nptes = end - addr;
1374 else
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001375 nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
Christian König92696dd2016-08-05 13:56:35 +02001376
Christian Königec5207c2017-08-03 19:24:06 +02001377 amdgpu_vm_handle_huge_pages(params, entry, parent,
1378 nptes, dst, flags);
Christian König4ab40162017-08-03 20:30:50 +02001379 /* We don't need to update PTEs for huge pages */
1380 if (entry->addr & AMDGPU_PDE_PTE)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001381 continue;
1382
Christian König3f3333f2017-08-03 14:02:13 +02001383 pt = entry->base.bo;
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001384 if (use_cpu_update) {
Christian Königf5e1c742017-07-20 23:45:18 +02001385 pe_start = (unsigned long)amdgpu_bo_kptr(pt);
Christian Königdd0792c2017-06-27 14:48:15 -04001386 } else {
1387 if (pt->shadow) {
1388 pe_start = amdgpu_bo_gpu_offset(pt->shadow);
1389 pe_start += (addr & mask) * 8;
1390 params->func(params, pe_start, dst, nptes,
1391 AMDGPU_GPU_PAGE_SIZE, flags);
1392 }
Harish Kasiviswanathan370f0922017-06-09 17:47:27 -04001393 pe_start = amdgpu_bo_gpu_offset(pt);
Christian Königdd0792c2017-06-27 14:48:15 -04001394 }
Christian König92696dd2016-08-05 13:56:35 +02001395
Christian König301654a2017-05-16 14:30:27 +02001396 pe_start += (addr & mask) * 8;
Christian König301654a2017-05-16 14:30:27 +02001397 params->func(params, pe_start, dst, nptes,
1398 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +02001399 }
1400
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001401 return 0;
Christian König92696dd2016-08-05 13:56:35 +02001402}
1403
1404/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001405 * amdgpu_vm_frag_ptes - add fragment information to PTEs
1406 *
Christian König29efc4f2016-08-04 14:52:50 +02001407 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +02001408 * @vm: requested vm
1409 * @start: first PTE to handle
1410 * @end: last PTE to handle
1411 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001412 * @flags: hw mapping flags
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001413 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001414 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001415static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001416 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001417 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001418{
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001419 int r;
1420
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001421 /**
1422 * The MC L1 TLB supports variable sized pages, based on a fragment
1423 * field in the PTE. When this field is set to a non-zero value, page
1424 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1425 * flags are considered valid for all PTEs within the fragment range
1426 * and corresponding mappings are assumed to be physically contiguous.
1427 *
1428 * The L1 TLB can store a single PTE for the whole fragment,
1429 * significantly increasing the space available for translation
1430 * caching. This leads to large improvements in throughput when the
1431 * TLB is under pressure.
1432 *
1433 * The L2 TLB distributes small and large fragments into two
1434 * asymmetric partitions. The large fragment cache is significantly
1435 * larger. Thus, we try to use large fragments wherever possible.
1436 * Userspace can support this by aligning virtual base address and
1437 * allocation size to the fragment size.
1438 */
Roger Hee618d302017-08-11 20:00:41 +08001439 unsigned pages_per_frag = params->adev->vm_manager.fragment_size;
Christian König6be7adb2017-05-23 18:35:22 +02001440 uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
1441 uint64_t frag_align = 1 << pages_per_frag;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001442
Christian König92696dd2016-08-05 13:56:35 +02001443 uint64_t frag_start = ALIGN(start, frag_align);
1444 uint64_t frag_end = end & ~(frag_align - 1);
Christian König31f6c1f2016-01-26 12:37:49 +01001445
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446 /* system pages are non continuously */
Christian Königb7fc2cb2016-08-11 16:44:15 +02001447 if (params->src || !(flags & AMDGPU_PTE_VALID) ||
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001448 (frag_start >= frag_end))
1449 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450
1451 /* handle the 4K area at the beginning */
Christian König92696dd2016-08-05 13:56:35 +02001452 if (start != frag_start) {
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001453 r = amdgpu_vm_update_ptes(params, start, frag_start,
1454 dst, flags);
1455 if (r)
1456 return r;
Christian König92696dd2016-08-05 13:56:35 +02001457 dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001458 }
1459
1460 /* handle the area in the middle */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001461 r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1462 flags | frag_flags);
1463 if (r)
1464 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001465
1466 /* handle the 4K area at the end */
Christian König92696dd2016-08-05 13:56:35 +02001467 if (frag_end != end) {
1468 dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001469 r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001470 }
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001471 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001472}
1473
1474/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001475 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1476 *
1477 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001478 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +01001479 * @src: address where to copy page table entries from
1480 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001481 * @vm: requested vm
1482 * @start: start of mapped range
1483 * @last: last mapped entry
1484 * @flags: flags for the entries
1485 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 * @fence: optional resulting fence
1487 *
Christian Königa14faa62016-01-25 14:27:31 +01001488 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001489 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001490 */
1491static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001492 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001493 uint64_t src,
1494 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001495 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +01001496 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +08001497 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001498 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001499{
Christian König2d55e452016-02-08 17:37:38 +01001500 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +01001501 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001502 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +01001503 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001504 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001505 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001506 int r;
1507
Christian Königafef8b82016-08-12 13:29:18 +02001508 memset(&params, 0, sizeof(params));
1509 params.adev = adev;
Christian König49ac8a22016-10-13 15:09:08 +02001510 params.vm = vm;
Christian Königafef8b82016-08-12 13:29:18 +02001511 params.src = src;
1512
Christian Königa33cab72017-07-11 17:13:00 +02001513 /* sync to everything on unmapping */
1514 if (!(flags & AMDGPU_PTE_VALID))
1515 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1516
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001517 if (vm->use_cpu_for_update) {
1518 /* params.src is used as flag to indicate system Memory */
1519 if (pages_addr)
1520 params.src = ~0;
1521
1522 /* Wait for PT BOs to be free. PTs share the same resv. object
1523 * as the root PD BO
1524 */
Christian Königa33cab72017-07-11 17:13:00 +02001525 r = amdgpu_vm_wait_pd(adev, vm, owner);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001526 if (unlikely(r))
1527 return r;
1528
1529 params.func = amdgpu_vm_cpu_set_ptes;
1530 params.pages_addr = pages_addr;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001531 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1532 addr, flags);
1533 }
1534
Christian König2d55e452016-02-08 17:37:38 +01001535 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +02001536
Christian Königa14faa62016-01-25 14:27:31 +01001537 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001538
1539 /*
1540 * reserve space for one command every (1 << BLOCK_SIZE)
1541 * entries or 2k dwords (whatever is smaller)
1542 */
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001543 ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001544
1545 /* padding, etc. */
1546 ndw = 64;
1547
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001548 /* one PDE write for each huge page */
1549 ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;
1550
Christian Königb0456f92016-08-11 14:06:54 +02001551 if (src) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001552 /* only copy commands needed */
1553 ndw += ncmds * 7;
1554
Christian Königafef8b82016-08-12 13:29:18 +02001555 params.func = amdgpu_vm_do_copy_ptes;
1556
Christian Königb0456f92016-08-11 14:06:54 +02001557 } else if (pages_addr) {
1558 /* copy commands needed */
1559 ndw += ncmds * 7;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001560
Christian Königb0456f92016-08-11 14:06:54 +02001561 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001562 ndw += nptes * 2;
1563
Christian Königafef8b82016-08-12 13:29:18 +02001564 params.func = amdgpu_vm_do_copy_ptes;
1565
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001566 } else {
1567 /* set page commands needed */
1568 ndw += ncmds * 10;
1569
1570 /* two extra commands for begin/end of fragment */
1571 ndw += 2 * 10;
Christian Königafef8b82016-08-12 13:29:18 +02001572
1573 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001574 }
1575
Christian Königd71518b2016-02-01 12:20:25 +01001576 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1577 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001578 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001579
Christian König29efc4f2016-08-04 14:52:50 +02001580 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001581
Christian Königb0456f92016-08-11 14:06:54 +02001582 if (!src && pages_addr) {
1583 uint64_t *pte;
1584 unsigned i;
1585
1586 /* Put the PTEs at the end of the IB. */
1587 i = ndw - nptes * 2;
1588 pte= (uint64_t *)&(job->ibs->ptr[i]);
1589 params.src = job->ibs->gpu_addr + i * 4;
1590
1591 for (i = 0; i < nptes; ++i) {
1592 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1593 AMDGPU_GPU_PAGE_SIZE);
1594 pte[i] |= flags;
1595 }
Christian Königd7a4ac62016-09-25 11:54:00 +02001596 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +02001597 }
1598
Christian König3cabaa52016-06-06 10:17:58 +02001599 r = amdgpu_sync_fence(adev, &job->sync, exclusive);
1600 if (r)
1601 goto error_free;
1602
Christian König3f3333f2017-08-03 14:02:13 +02001603 r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
Christian Königa1e08d32016-01-26 11:40:46 +01001604 owner);
1605 if (r)
1606 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001607
Christian König3f3333f2017-08-03 14:02:13 +02001608 r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
Christian Königa1e08d32016-01-26 11:40:46 +01001609 if (r)
1610 goto error_free;
1611
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001612 r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1613 if (r)
1614 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001615
Christian König29efc4f2016-08-04 14:52:50 +02001616 amdgpu_ring_pad_ib(ring, params.ib);
1617 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001618 r = amdgpu_job_submit(job, ring, &vm->entity,
1619 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001620 if (r)
1621 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001622
Christian König3f3333f2017-08-03 14:02:13 +02001623 amdgpu_bo_fence(vm->root.base.bo, f, true);
Christian König284710f2017-01-30 11:09:31 +01001624 dma_fence_put(*fence);
1625 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001626 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001627
1628error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001629 amdgpu_job_free(job);
Christian Königea097292017-08-09 14:15:46 +02001630 amdgpu_vm_invalidate_level(vm, &vm->root);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001631 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001632}
1633
1634/**
Christian Königa14faa62016-01-25 14:27:31 +01001635 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1636 *
1637 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001638 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001639 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001640 * @vm: requested vm
1641 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001642 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001643 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001644 * @fence: optional resulting fence
1645 *
1646 * Split the mapping into smaller chunks so that each update fits
1647 * into a SDMA IB.
1648 * Returns 0 for success, -EINVAL for failure.
1649 */
1650static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001651 struct dma_fence *exclusive,
Christian König8358dce2016-03-30 10:50:25 +02001652 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001653 struct amdgpu_vm *vm,
1654 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001655 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001656 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001657 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001658{
Christian Königa9f87f62017-03-30 14:03:59 +02001659 uint64_t pfn, src = 0, start = mapping->start;
Christian Königa14faa62016-01-25 14:27:31 +01001660 int r;
1661
1662 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1663 * but in case of something, we filter the flags in first place
1664 */
1665 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1666 flags &= ~AMDGPU_PTE_READABLE;
1667 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1668 flags &= ~AMDGPU_PTE_WRITEABLE;
1669
Alex Xie15b31c52017-03-03 16:47:11 -05001670 flags &= ~AMDGPU_PTE_EXECUTABLE;
1671 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1672
Alex Xieb0fd18b2017-03-03 16:49:39 -05001673 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1674 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1675
Zhang, Jerryd0766e92017-04-19 09:53:29 +08001676 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1677 (adev->asic_type >= CHIP_VEGA10)) {
1678 flags |= AMDGPU_PTE_PRT;
1679 flags &= ~AMDGPU_PTE_VALID;
1680 }
1681
Christian Königa14faa62016-01-25 14:27:31 +01001682 trace_amdgpu_vm_bo_update(mapping);
1683
Christian König63e0ba42016-08-16 17:38:37 +02001684 pfn = mapping->offset >> PAGE_SHIFT;
1685 if (nodes) {
1686 while (pfn >= nodes->size) {
1687 pfn -= nodes->size;
1688 ++nodes;
1689 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001690 }
Christian Königa14faa62016-01-25 14:27:31 +01001691
Christian König63e0ba42016-08-16 17:38:37 +02001692 do {
1693 uint64_t max_entries;
1694 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001695
Christian König63e0ba42016-08-16 17:38:37 +02001696 if (nodes) {
1697 addr = nodes->start << PAGE_SHIFT;
1698 max_entries = (nodes->size - pfn) *
1699 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1700 } else {
1701 addr = 0;
1702 max_entries = S64_MAX;
1703 }
Christian Königa14faa62016-01-25 14:27:31 +01001704
Christian König63e0ba42016-08-16 17:38:37 +02001705 if (pages_addr) {
Christian Königfebb84a2017-08-22 12:50:46 +02001706 max_entries = min(max_entries, 16ull * 1024ull);
Christian König63e0ba42016-08-16 17:38:37 +02001707 addr = 0;
1708 } else if (flags & AMDGPU_PTE_VALID) {
1709 addr += adev->vm_manager.vram_base_offset;
1710 }
1711 addr += pfn << PAGE_SHIFT;
1712
Christian Königa9f87f62017-03-30 14:03:59 +02001713 last = min((uint64_t)mapping->last, start + max_entries - 1);
Christian König3cabaa52016-06-06 10:17:58 +02001714 r = amdgpu_vm_bo_update_mapping(adev, exclusive,
1715 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001716 start, last, flags, addr,
1717 fence);
1718 if (r)
1719 return r;
1720
Christian König63e0ba42016-08-16 17:38:37 +02001721 pfn += last - start + 1;
1722 if (nodes && nodes->size == pfn) {
1723 pfn = 0;
1724 ++nodes;
1725 }
Christian Königa14faa62016-01-25 14:27:31 +01001726 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001727
Christian Königa9f87f62017-03-30 14:03:59 +02001728 } while (unlikely(start != mapping->last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001729
1730 return 0;
1731}
1732
1733/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001734 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1735 *
1736 * @adev: amdgpu_device pointer
1737 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001738 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001739 *
1740 * Fill in the page table entries for @bo_va.
1741 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001742 */
1743int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1744 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001745 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001746{
Christian Königec681542017-08-01 10:51:43 +02001747 struct amdgpu_bo *bo = bo_va->base.bo;
1748 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001749 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001750 dma_addr_t *pages_addr = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001751 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001752 struct drm_mm_node *nodes;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001753 struct dma_fence *exclusive;
Christian Königfebb84a2017-08-22 12:50:46 +02001754 uint64_t flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001755 int r;
1756
Christian Königec681542017-08-01 10:51:43 +02001757 if (clear || !bo_va->base.bo) {
Christian König99e124f2016-08-16 14:43:17 +02001758 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001759 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001760 exclusive = NULL;
1761 } else {
Christian König8358dce2016-03-30 10:50:25 +02001762 struct ttm_dma_tt *ttm;
1763
Christian Königec681542017-08-01 10:51:43 +02001764 mem = &bo_va->base.bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001765 nodes = mem->mm_node;
1766 if (mem->mem_type == TTM_PL_TT) {
Christian Königec681542017-08-01 10:51:43 +02001767 ttm = container_of(bo_va->base.bo->tbo.ttm,
1768 struct ttm_dma_tt, ttm);
Christian König8358dce2016-03-30 10:50:25 +02001769 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001770 }
Christian Königec681542017-08-01 10:51:43 +02001771 exclusive = reservation_object_get_excl(bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001772 }
1773
Christian Königfebb84a2017-08-22 12:50:46 +02001774 if (bo)
Christian Königec681542017-08-01 10:51:43 +02001775 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
Christian Königfebb84a2017-08-22 12:50:46 +02001776 else
Christian Königa5f6b5b2017-01-30 11:01:38 +01001777 flags = 0x0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001778
Christian König3d7d4d32017-08-23 16:13:33 +02001779 if (!clear && bo_va->base.moved) {
1780 bo_va->base.moved = false;
Christian König7fc11952015-07-30 11:53:42 +02001781 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001782
Christian Königcb7b6ec2017-08-15 17:08:12 +02001783 } else if (bo_va->cleared != clear) {
1784 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001785 }
Christian König7fc11952015-07-30 11:53:42 +02001786
1787 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königfebb84a2017-08-22 12:50:46 +02001788 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001789 mapping, flags, nodes,
Christian König8358dce2016-03-30 10:50:25 +02001790 &bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001791 if (r)
1792 return r;
1793 }
1794
Christian König68c62302017-07-11 17:23:29 +02001795 if (vm->use_cpu_for_update) {
1796 /* Flush HDP */
1797 mb();
1798 amdgpu_gart_flush_gpu_tlb(adev, 0);
1799 }
1800
Christian Königcb7b6ec2017-08-15 17:08:12 +02001801 spin_lock(&vm->status_lock);
1802 list_del_init(&bo_va->base.vm_status);
1803 spin_unlock(&vm->status_lock);
1804
1805 list_splice_init(&bo_va->invalids, &bo_va->valids);
1806 bo_va->cleared = clear;
1807
1808 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1809 list_for_each_entry(mapping, &bo_va->valids, list)
1810 trace_amdgpu_vm_bo_mapping(mapping);
1811 }
1812
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001813 return 0;
1814}
1815
1816/**
Christian König284710f2017-01-30 11:09:31 +01001817 * amdgpu_vm_update_prt_state - update the global PRT state
1818 */
1819static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1820{
1821 unsigned long flags;
1822 bool enable;
1823
1824 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001825 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König284710f2017-01-30 11:09:31 +01001826 adev->gart.gart_funcs->set_prt(adev, enable);
1827 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1828}
1829
1830/**
Christian König4388fc22017-03-13 10:13:36 +01001831 * amdgpu_vm_prt_get - add a PRT user
Christian König451bc8e2017-02-14 16:02:52 +01001832 */
1833static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1834{
Christian König4388fc22017-03-13 10:13:36 +01001835 if (!adev->gart.gart_funcs->set_prt)
1836 return;
1837
Christian König451bc8e2017-02-14 16:02:52 +01001838 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1839 amdgpu_vm_update_prt_state(adev);
1840}
1841
1842/**
Christian König0b15f2f2017-02-14 15:47:03 +01001843 * amdgpu_vm_prt_put - drop a PRT user
1844 */
1845static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1846{
Christian König451bc8e2017-02-14 16:02:52 +01001847 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001848 amdgpu_vm_update_prt_state(adev);
1849}
1850
1851/**
Christian König451bc8e2017-02-14 16:02:52 +01001852 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001853 */
1854static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1855{
1856 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1857
Christian König0b15f2f2017-02-14 15:47:03 +01001858 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001859 kfree(cb);
1860}
1861
1862/**
Christian König451bc8e2017-02-14 16:02:52 +01001863 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1864 */
1865static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1866 struct dma_fence *fence)
1867{
Christian König4388fc22017-03-13 10:13:36 +01001868 struct amdgpu_prt_cb *cb;
Christian König451bc8e2017-02-14 16:02:52 +01001869
Christian König4388fc22017-03-13 10:13:36 +01001870 if (!adev->gart.gart_funcs->set_prt)
1871 return;
1872
1873 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
Christian König451bc8e2017-02-14 16:02:52 +01001874 if (!cb) {
1875 /* Last resort when we are OOM */
1876 if (fence)
1877 dma_fence_wait(fence, false);
1878
Dan Carpenter486a68f2017-04-03 21:41:39 +03001879 amdgpu_vm_prt_put(adev);
Christian König451bc8e2017-02-14 16:02:52 +01001880 } else {
1881 cb->adev = adev;
1882 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1883 amdgpu_vm_prt_cb))
1884 amdgpu_vm_prt_cb(fence, &cb->cb);
1885 }
1886}
1887
1888/**
Christian König284710f2017-01-30 11:09:31 +01001889 * amdgpu_vm_free_mapping - free a mapping
1890 *
1891 * @adev: amdgpu_device pointer
1892 * @vm: requested vm
1893 * @mapping: mapping to be freed
1894 * @fence: fence of the unmap operation
1895 *
1896 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1897 */
1898static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1899 struct amdgpu_vm *vm,
1900 struct amdgpu_bo_va_mapping *mapping,
1901 struct dma_fence *fence)
1902{
Christian König451bc8e2017-02-14 16:02:52 +01001903 if (mapping->flags & AMDGPU_PTE_PRT)
1904 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001905 kfree(mapping);
1906}
1907
1908/**
Christian König451bc8e2017-02-14 16:02:52 +01001909 * amdgpu_vm_prt_fini - finish all prt mappings
1910 *
1911 * @adev: amdgpu_device pointer
1912 * @vm: requested vm
1913 *
1914 * Register a cleanup callback to disable PRT support after VM dies.
1915 */
1916static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1917{
Christian König3f3333f2017-08-03 14:02:13 +02001918 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian König451bc8e2017-02-14 16:02:52 +01001919 struct dma_fence *excl, **shared;
1920 unsigned i, shared_count;
1921 int r;
1922
1923 r = reservation_object_get_fences_rcu(resv, &excl,
1924 &shared_count, &shared);
1925 if (r) {
1926 /* Not enough memory to grab the fence list, as last resort
1927 * block for all the fences to complete.
1928 */
1929 reservation_object_wait_timeout_rcu(resv, true, false,
1930 MAX_SCHEDULE_TIMEOUT);
1931 return;
1932 }
1933
1934 /* Add a callback for each fence in the reservation object */
1935 amdgpu_vm_prt_get(adev);
1936 amdgpu_vm_add_prt_cb(adev, excl);
1937
1938 for (i = 0; i < shared_count; ++i) {
1939 amdgpu_vm_prt_get(adev);
1940 amdgpu_vm_add_prt_cb(adev, shared[i]);
1941 }
1942
1943 kfree(shared);
1944}
1945
1946/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001947 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1948 *
1949 * @adev: amdgpu_device pointer
1950 * @vm: requested vm
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001951 * @fence: optional resulting fence (unchanged if no work needed to be done
1952 * or if an error occurred)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001953 *
1954 * Make sure all freed BOs are cleared in the PT.
1955 * Returns 0 for success.
1956 *
1957 * PTs have to be reserved and mutex must be locked!
1958 */
1959int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001960 struct amdgpu_vm *vm,
1961 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001962{
1963 struct amdgpu_bo_va_mapping *mapping;
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001964 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001965 int r;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001966 uint64_t init_pte_value = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001967
1968 while (!list_empty(&vm->freed)) {
1969 mapping = list_first_entry(&vm->freed,
1970 struct amdgpu_bo_va_mapping, list);
1971 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001972
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001973 if (vm->pte_support_ats)
1974 init_pte_value = AMDGPU_PTE_SYSTEM;
1975
Christian Königfc6aa332017-04-19 14:41:19 +02001976 r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
1977 mapping->start, mapping->last,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001978 init_pte_value, 0, &f);
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001979 amdgpu_vm_free_mapping(adev, vm, mapping, f);
Christian König284710f2017-01-30 11:09:31 +01001980 if (r) {
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001981 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001982 return r;
Christian König284710f2017-01-30 11:09:31 +01001983 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001984 }
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001985
1986 if (fence && f) {
1987 dma_fence_put(*fence);
1988 *fence = f;
1989 } else {
1990 dma_fence_put(f);
1991 }
1992
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001993 return 0;
1994
1995}
1996
1997/**
Christian König27c7b9a2017-08-01 11:27:36 +02001998 * amdgpu_vm_clear_moved - clear moved BOs in the PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001999 *
2000 * @adev: amdgpu_device pointer
2001 * @vm: requested vm
2002 *
Christian König27c7b9a2017-08-01 11:27:36 +02002003 * Make sure all moved BOs are cleared in the PT.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002004 * Returns 0 for success.
2005 *
2006 * PTs have to be reserved and mutex must be locked!
2007 */
Christian König27c7b9a2017-08-01 11:27:36 +02002008int amdgpu_vm_clear_moved(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2009 struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002010{
monk.liucfe2c972015-05-26 15:01:54 +08002011 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +02002012 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002013
2014 spin_lock(&vm->status_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02002015 while (!list_empty(&vm->moved)) {
2016 bo_va = list_first_entry(&vm->moved,
Christian Königec681542017-08-01 10:51:43 +02002017 struct amdgpu_bo_va, base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002018 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01002019
Christian König99e124f2016-08-16 14:43:17 +02002020 r = amdgpu_vm_bo_update(adev, bo_va, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002021 if (r)
2022 return r;
2023
2024 spin_lock(&vm->status_lock);
2025 }
2026 spin_unlock(&vm->status_lock);
2027
monk.liucfe2c972015-05-26 15:01:54 +08002028 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08002029 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +02002030
2031 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002032}
2033
2034/**
2035 * amdgpu_vm_bo_add - add a bo to a specific vm
2036 *
2037 * @adev: amdgpu_device pointer
2038 * @vm: requested vm
2039 * @bo: amdgpu buffer object
2040 *
Christian König8843dbb2016-01-26 12:17:11 +01002041 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002042 * Add @bo to the list of bos associated with the vm
2043 * Returns newly added bo_va or NULL for failure
2044 *
2045 * Object has to be reserved!
2046 */
2047struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2048 struct amdgpu_vm *vm,
2049 struct amdgpu_bo *bo)
2050{
2051 struct amdgpu_bo_va *bo_va;
2052
2053 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2054 if (bo_va == NULL) {
2055 return NULL;
2056 }
Christian Königec681542017-08-01 10:51:43 +02002057 bo_va->base.vm = vm;
2058 bo_va->base.bo = bo;
2059 INIT_LIST_HEAD(&bo_va->base.bo_list);
2060 INIT_LIST_HEAD(&bo_va->base.vm_status);
2061
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002062 bo_va->ref_count = 1;
Christian König7fc11952015-07-30 11:53:42 +02002063 INIT_LIST_HEAD(&bo_va->valids);
2064 INIT_LIST_HEAD(&bo_va->invalids);
Christian König32b41ac2016-03-08 18:03:27 +01002065
Christian Königa5f6b5b2017-01-30 11:01:38 +01002066 if (bo)
Christian Königec681542017-08-01 10:51:43 +02002067 list_add_tail(&bo_va->base.bo_list, &bo->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002068
2069 return bo_va;
2070}
2071
2072/**
2073 * amdgpu_vm_bo_map - map bo inside a vm
2074 *
2075 * @adev: amdgpu_device pointer
2076 * @bo_va: bo_va to store the address
2077 * @saddr: where to map the BO
2078 * @offset: requested offset in the BO
2079 * @flags: attributes of pages (read/write/valid/etc.)
2080 *
2081 * Add a mapping of the BO at the specefied addr into the VM.
2082 * Returns 0 for success, error for failure.
2083 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002084 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002085 */
2086int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2087 struct amdgpu_bo_va *bo_va,
2088 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01002089 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002090{
Christian Königa9f87f62017-03-30 14:03:59 +02002091 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian Königec681542017-08-01 10:51:43 +02002092 struct amdgpu_bo *bo = bo_va->base.bo;
2093 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002094 uint64_t eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002095
Christian König0be52de2015-05-18 14:37:27 +02002096 /* validate the parameters */
2097 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08002098 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02002099 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02002100
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002101 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05002102 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01002103 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002104 (bo && offset + size > amdgpu_bo_size(bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002105 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002106
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002107 saddr /= AMDGPU_GPU_PAGE_SIZE;
2108 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2109
Christian Königa9f87f62017-03-30 14:03:59 +02002110 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2111 if (tmp) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002112 /* bo and tmp overlap, invalid addr */
2113 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
Christian Königec681542017-08-01 10:51:43 +02002114 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
Christian Königa9f87f62017-03-30 14:03:59 +02002115 tmp->start, tmp->last + 1);
Christian König663e4572017-03-13 10:13:37 +01002116 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002117 }
2118
2119 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
Christian König663e4572017-03-13 10:13:37 +01002120 if (!mapping)
2121 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002122
2123 INIT_LIST_HEAD(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002124 mapping->start = saddr;
2125 mapping->last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002126 mapping->offset = offset;
2127 mapping->flags = flags;
2128
Christian König7fc11952015-07-30 11:53:42 +02002129 list_add(&mapping->list, &bo_va->invalids);
Christian Königa9f87f62017-03-30 14:03:59 +02002130 amdgpu_vm_it_insert(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002131
Christian König4388fc22017-03-13 10:13:36 +01002132 if (flags & AMDGPU_PTE_PRT)
2133 amdgpu_vm_prt_get(adev);
Christian König87f64a72017-08-23 14:05:48 +02002134 trace_amdgpu_vm_bo_map(bo_va, mapping);
Christian König4388fc22017-03-13 10:13:36 +01002135
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002136 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002137}
2138
2139/**
Christian König80f95c52017-03-13 10:13:39 +01002140 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2141 *
2142 * @adev: amdgpu_device pointer
2143 * @bo_va: bo_va to store the address
2144 * @saddr: where to map the BO
2145 * @offset: requested offset in the BO
2146 * @flags: attributes of pages (read/write/valid/etc.)
2147 *
2148 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2149 * mappings as we do so.
2150 * Returns 0 for success, error for failure.
2151 *
2152 * Object has to be reserved and unreserved outside!
2153 */
2154int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2155 struct amdgpu_bo_va *bo_va,
2156 uint64_t saddr, uint64_t offset,
2157 uint64_t size, uint64_t flags)
2158{
2159 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002160 struct amdgpu_bo *bo = bo_va->base.bo;
2161 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König80f95c52017-03-13 10:13:39 +01002162 uint64_t eaddr;
2163 int r;
2164
2165 /* validate the parameters */
2166 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2167 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2168 return -EINVAL;
2169
2170 /* make sure object fit at this offset */
2171 eaddr = saddr + size - 1;
2172 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002173 (bo && offset + size > amdgpu_bo_size(bo)))
Christian König80f95c52017-03-13 10:13:39 +01002174 return -EINVAL;
2175
2176 /* Allocate all the needed memory */
2177 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2178 if (!mapping)
2179 return -ENOMEM;
2180
Christian Königec681542017-08-01 10:51:43 +02002181 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
Christian König80f95c52017-03-13 10:13:39 +01002182 if (r) {
2183 kfree(mapping);
2184 return r;
2185 }
2186
2187 saddr /= AMDGPU_GPU_PAGE_SIZE;
2188 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2189
Christian Königa9f87f62017-03-30 14:03:59 +02002190 mapping->start = saddr;
2191 mapping->last = eaddr;
Christian König80f95c52017-03-13 10:13:39 +01002192 mapping->offset = offset;
2193 mapping->flags = flags;
2194
2195 list_add(&mapping->list, &bo_va->invalids);
Christian Königa9f87f62017-03-30 14:03:59 +02002196 amdgpu_vm_it_insert(mapping, &vm->va);
Christian König80f95c52017-03-13 10:13:39 +01002197
2198 if (flags & AMDGPU_PTE_PRT)
2199 amdgpu_vm_prt_get(adev);
Christian König87f64a72017-08-23 14:05:48 +02002200 trace_amdgpu_vm_bo_map(bo_va, mapping);
Christian König80f95c52017-03-13 10:13:39 +01002201
2202 return 0;
2203}
2204
2205/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002206 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2207 *
2208 * @adev: amdgpu_device pointer
2209 * @bo_va: bo_va to remove the address from
2210 * @saddr: where to the BO is mapped
2211 *
2212 * Remove a mapping of the BO at the specefied addr from the VM.
2213 * Returns 0 for success, error for failure.
2214 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002215 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002216 */
2217int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2218 struct amdgpu_bo_va *bo_va,
2219 uint64_t saddr)
2220{
2221 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002222 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König7fc11952015-07-30 11:53:42 +02002223 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002224
Christian König6c7fc502015-06-05 20:56:17 +02002225 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01002226
Christian König7fc11952015-07-30 11:53:42 +02002227 list_for_each_entry(mapping, &bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002228 if (mapping->start == saddr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002229 break;
2230 }
2231
Christian König7fc11952015-07-30 11:53:42 +02002232 if (&mapping->list == &bo_va->valids) {
2233 valid = false;
2234
2235 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002236 if (mapping->start == saddr)
Christian König7fc11952015-07-30 11:53:42 +02002237 break;
2238 }
2239
Christian König32b41ac2016-03-08 18:03:27 +01002240 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02002241 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002242 }
Christian König32b41ac2016-03-08 18:03:27 +01002243
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002244 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002245 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02002246 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002247
Christian Könige17841b2016-03-08 17:52:01 +01002248 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002249 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01002250 else
Christian König284710f2017-01-30 11:09:31 +01002251 amdgpu_vm_free_mapping(adev, vm, mapping,
2252 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002253
2254 return 0;
2255}
2256
2257/**
Christian Königdc54d3d2017-03-13 10:13:38 +01002258 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2259 *
2260 * @adev: amdgpu_device pointer
2261 * @vm: VM structure to use
2262 * @saddr: start of the range
2263 * @size: size of the range
2264 *
2265 * Remove all mappings in a range, split them as appropriate.
2266 * Returns 0 for success, error for failure.
2267 */
2268int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2269 struct amdgpu_vm *vm,
2270 uint64_t saddr, uint64_t size)
2271{
2272 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
Christian Königdc54d3d2017-03-13 10:13:38 +01002273 LIST_HEAD(removed);
2274 uint64_t eaddr;
2275
2276 eaddr = saddr + size - 1;
2277 saddr /= AMDGPU_GPU_PAGE_SIZE;
2278 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2279
2280 /* Allocate all the needed memory */
2281 before = kzalloc(sizeof(*before), GFP_KERNEL);
2282 if (!before)
2283 return -ENOMEM;
Junwei Zhang27f6d612017-03-16 16:09:24 +08002284 INIT_LIST_HEAD(&before->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002285
2286 after = kzalloc(sizeof(*after), GFP_KERNEL);
2287 if (!after) {
2288 kfree(before);
2289 return -ENOMEM;
2290 }
Junwei Zhang27f6d612017-03-16 16:09:24 +08002291 INIT_LIST_HEAD(&after->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002292
2293 /* Now gather all removed mappings */
Christian Königa9f87f62017-03-30 14:03:59 +02002294 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2295 while (tmp) {
Christian Königdc54d3d2017-03-13 10:13:38 +01002296 /* Remember mapping split at the start */
Christian Königa9f87f62017-03-30 14:03:59 +02002297 if (tmp->start < saddr) {
2298 before->start = tmp->start;
2299 before->last = saddr - 1;
Christian Königdc54d3d2017-03-13 10:13:38 +01002300 before->offset = tmp->offset;
2301 before->flags = tmp->flags;
2302 list_add(&before->list, &tmp->list);
2303 }
2304
2305 /* Remember mapping split at the end */
Christian Königa9f87f62017-03-30 14:03:59 +02002306 if (tmp->last > eaddr) {
2307 after->start = eaddr + 1;
2308 after->last = tmp->last;
Christian Königdc54d3d2017-03-13 10:13:38 +01002309 after->offset = tmp->offset;
Christian Königa9f87f62017-03-30 14:03:59 +02002310 after->offset += after->start - tmp->start;
Christian Königdc54d3d2017-03-13 10:13:38 +01002311 after->flags = tmp->flags;
2312 list_add(&after->list, &tmp->list);
2313 }
2314
2315 list_del(&tmp->list);
2316 list_add(&tmp->list, &removed);
Christian Königa9f87f62017-03-30 14:03:59 +02002317
2318 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
Christian Königdc54d3d2017-03-13 10:13:38 +01002319 }
2320
2321 /* And free them up */
2322 list_for_each_entry_safe(tmp, next, &removed, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002323 amdgpu_vm_it_remove(tmp, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002324 list_del(&tmp->list);
2325
Christian Königa9f87f62017-03-30 14:03:59 +02002326 if (tmp->start < saddr)
2327 tmp->start = saddr;
2328 if (tmp->last > eaddr)
2329 tmp->last = eaddr;
Christian Königdc54d3d2017-03-13 10:13:38 +01002330
2331 list_add(&tmp->list, &vm->freed);
2332 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2333 }
2334
Junwei Zhang27f6d612017-03-16 16:09:24 +08002335 /* Insert partial mapping before the range */
2336 if (!list_empty(&before->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002337 amdgpu_vm_it_insert(before, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002338 if (before->flags & AMDGPU_PTE_PRT)
2339 amdgpu_vm_prt_get(adev);
2340 } else {
2341 kfree(before);
2342 }
2343
2344 /* Insert partial mapping after the range */
Junwei Zhang27f6d612017-03-16 16:09:24 +08002345 if (!list_empty(&after->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002346 amdgpu_vm_it_insert(after, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002347 if (after->flags & AMDGPU_PTE_PRT)
2348 amdgpu_vm_prt_get(adev);
2349 } else {
2350 kfree(after);
2351 }
2352
2353 return 0;
2354}
2355
2356/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002357 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2358 *
2359 * @adev: amdgpu_device pointer
2360 * @bo_va: requested bo_va
2361 *
Christian König8843dbb2016-01-26 12:17:11 +01002362 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002363 *
2364 * Object have to be reserved!
2365 */
2366void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2367 struct amdgpu_bo_va *bo_va)
2368{
2369 struct amdgpu_bo_va_mapping *mapping, *next;
Christian Königec681542017-08-01 10:51:43 +02002370 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002371
Christian Königec681542017-08-01 10:51:43 +02002372 list_del(&bo_va->base.bo_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002373
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002374 spin_lock(&vm->status_lock);
Christian Königec681542017-08-01 10:51:43 +02002375 list_del(&bo_va->base.vm_status);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002376 spin_unlock(&vm->status_lock);
2377
Christian König7fc11952015-07-30 11:53:42 +02002378 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002379 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002380 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02002381 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02002382 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002383 }
Christian König7fc11952015-07-30 11:53:42 +02002384 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2385 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002386 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01002387 amdgpu_vm_free_mapping(adev, vm, mapping,
2388 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02002389 }
Christian König32b41ac2016-03-08 18:03:27 +01002390
Chris Wilsonf54d1862016-10-25 13:00:45 +01002391 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002392 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002393}
2394
2395/**
2396 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2397 *
2398 * @adev: amdgpu_device pointer
2399 * @vm: requested vm
2400 * @bo: amdgpu buffer object
2401 *
Christian König8843dbb2016-01-26 12:17:11 +01002402 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002403 */
2404void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
Christian König3f3333f2017-08-03 14:02:13 +02002405 struct amdgpu_bo *bo, bool evicted)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002406{
Christian Königec681542017-08-01 10:51:43 +02002407 struct amdgpu_vm_bo_base *bo_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002408
Christian Königec681542017-08-01 10:51:43 +02002409 list_for_each_entry(bo_base, &bo->va, bo_list) {
Christian König3f3333f2017-08-03 14:02:13 +02002410 struct amdgpu_vm *vm = bo_base->vm;
2411
Christian König3d7d4d32017-08-23 16:13:33 +02002412 bo_base->moved = true;
Christian König3f3333f2017-08-03 14:02:13 +02002413 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2414 spin_lock(&bo_base->vm->status_lock);
2415 list_move(&bo_base->vm_status, &vm->evicted);
2416 spin_unlock(&bo_base->vm->status_lock);
2417 continue;
2418 }
2419
Christian Königea097292017-08-09 14:15:46 +02002420 if (bo->tbo.type == ttm_bo_type_kernel) {
2421 spin_lock(&bo_base->vm->status_lock);
2422 if (list_empty(&bo_base->vm_status))
2423 list_add(&bo_base->vm_status, &vm->relocated);
2424 spin_unlock(&bo_base->vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002425 continue;
Christian Königea097292017-08-09 14:15:46 +02002426 }
Christian König3f3333f2017-08-03 14:02:13 +02002427
Christian Königec681542017-08-01 10:51:43 +02002428 spin_lock(&bo_base->vm->status_lock);
Christian Königcb7b6ec2017-08-15 17:08:12 +02002429 list_move(&bo_base->vm_status, &bo_base->vm->moved);
Christian Königec681542017-08-01 10:51:43 +02002430 spin_unlock(&bo_base->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002431 }
2432}
2433
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002434static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2435{
2436 /* Total bits covered by PD + PTs */
2437 unsigned bits = ilog2(vm_size) + 18;
2438
2439 /* Make sure the PD is 4K in size up to 8GB address space.
2440 Above that split equal between PD and PTs */
2441 if (vm_size <= 8)
2442 return (bits - 9);
2443 else
2444 return ((bits + 3) / 2);
2445}
2446
2447/**
Roger Hed07f14b2017-08-15 16:05:59 +08002448 * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
2449 *
2450 * @adev: amdgpu_device pointer
2451 * @fragment_size_default: the default fragment size if it's set auto
2452 */
2453void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev, uint32_t fragment_size_default)
2454{
2455 if (amdgpu_vm_fragment_size == -1)
2456 adev->vm_manager.fragment_size = fragment_size_default;
2457 else
2458 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2459}
2460
2461/**
2462 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002463 *
2464 * @adev: amdgpu_device pointer
2465 * @vm_size: the default vm size if it's set auto
2466 */
Roger Hed07f14b2017-08-15 16:05:59 +08002467void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size, uint32_t fragment_size_default)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002468{
2469 /* adjust vm size firstly */
2470 if (amdgpu_vm_size == -1)
2471 adev->vm_manager.vm_size = vm_size;
2472 else
2473 adev->vm_manager.vm_size = amdgpu_vm_size;
2474
2475 /* block size depends on vm size */
2476 if (amdgpu_vm_block_size == -1)
2477 adev->vm_manager.block_size =
2478 amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
2479 else
2480 adev->vm_manager.block_size = amdgpu_vm_block_size;
2481
Roger Hed07f14b2017-08-15 16:05:59 +08002482 amdgpu_vm_set_fragment_size(adev, fragment_size_default);
2483
2484 DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
2485 adev->vm_manager.vm_size, adev->vm_manager.block_size,
2486 adev->vm_manager.fragment_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002487}
2488
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002489/**
2490 * amdgpu_vm_init - initialize a vm instance
2491 *
2492 * @adev: amdgpu_device pointer
2493 * @vm: requested vm
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002494 * @vm_context: Indicates if it GFX or Compute context
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002495 *
Christian König8843dbb2016-01-26 12:17:11 +01002496 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002497 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002498int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2499 int vm_context)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002500{
2501 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
Zhang, Jerry36b32a62017-03-29 16:08:32 +08002502 AMDGPU_VM_PTE_COUNT(adev) * 8);
Christian König2d55e452016-02-08 17:37:38 +01002503 unsigned ring_instance;
2504 struct amdgpu_ring *ring;
Christian König2bd9ccf2016-02-01 12:53:58 +01002505 struct amd_sched_rq *rq;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002506 int r, i;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002507 u64 flags;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002508 uint64_t init_pde_value = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002509
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002510 vm->va = RB_ROOT;
Chunming Zhou031e2982016-04-25 10:19:13 +08002511 vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002512 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2513 vm->reserved_vmid[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002514 spin_lock_init(&vm->status_lock);
Christian König3f3333f2017-08-03 14:02:13 +02002515 INIT_LIST_HEAD(&vm->evicted);
Christian Königea097292017-08-09 14:15:46 +02002516 INIT_LIST_HEAD(&vm->relocated);
Christian König27c7b9a2017-08-01 11:27:36 +02002517 INIT_LIST_HEAD(&vm->moved);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002518 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01002519
Christian König2bd9ccf2016-02-01 12:53:58 +01002520 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01002521
2522 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2523 ring_instance %= adev->vm_manager.vm_pte_num_rings;
2524 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Christian König2bd9ccf2016-02-01 12:53:58 +01002525 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
2526 r = amd_sched_entity_init(&ring->sched, &vm->entity,
2527 rq, amdgpu_sched_jobs);
2528 if (r)
Christian Königf566ceb2016-10-27 20:04:38 +02002529 return r;
Christian König2bd9ccf2016-02-01 12:53:58 +01002530
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002531 vm->pte_support_ats = false;
2532
2533 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002534 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2535 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002536
2537 if (adev->asic_type == CHIP_RAVEN) {
2538 vm->pte_support_ats = true;
2539 init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
2540 }
2541 } else
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002542 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2543 AMDGPU_VM_USE_CPU_FOR_GFX);
2544 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2545 vm->use_cpu_for_update ? "CPU" : "SDMA");
2546 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2547 "CPU update of VM recommended only for large BAR system\n");
Christian Königa24960f2016-10-12 13:20:52 +02002548 vm->last_dir_update = NULL;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02002549
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002550 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
2551 AMDGPU_GEM_CREATE_VRAM_CLEARED;
2552 if (vm->use_cpu_for_update)
2553 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2554 else
2555 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2556 AMDGPU_GEM_CREATE_SHADOW);
2557
Christian Königf566ceb2016-10-27 20:04:38 +02002558 r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
Alex Deucher857d9132015-08-27 00:14:16 -04002559 AMDGPU_GEM_DOMAIN_VRAM,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002560 flags,
Christian König3f3333f2017-08-03 14:02:13 +02002561 NULL, NULL, init_pde_value, &vm->root.base.bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002562 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01002563 goto error_free_sched_entity;
2564
Christian König3f3333f2017-08-03 14:02:13 +02002565 vm->root.base.vm = vm;
2566 list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
2567 INIT_LIST_HEAD(&vm->root.base.vm_status);
Christian König0a096fb2017-07-12 10:01:48 +02002568
2569 if (vm->use_cpu_for_update) {
Christian König3f3333f2017-08-03 14:02:13 +02002570 r = amdgpu_bo_reserve(vm->root.base.bo, false);
Christian König0a096fb2017-07-12 10:01:48 +02002571 if (r)
2572 goto error_free_root;
Christian König0a096fb2017-07-12 10:01:48 +02002573
Christian König3f3333f2017-08-03 14:02:13 +02002574 r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
2575 if (r)
2576 goto error_free_root;
2577 amdgpu_bo_unreserve(vm->root.base.bo);
2578 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002579
2580 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01002581
Christian König67003a12016-10-12 14:46:26 +02002582error_free_root:
Christian König3f3333f2017-08-03 14:02:13 +02002583 amdgpu_bo_unref(&vm->root.base.bo->shadow);
2584 amdgpu_bo_unref(&vm->root.base.bo);
2585 vm->root.base.bo = NULL;
Christian König2bd9ccf2016-02-01 12:53:58 +01002586
2587error_free_sched_entity:
2588 amd_sched_entity_fini(&ring->sched, &vm->entity);
2589
2590 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002591}
2592
2593/**
Christian Königf566ceb2016-10-27 20:04:38 +02002594 * amdgpu_vm_free_levels - free PD/PT levels
2595 *
2596 * @level: PD/PT starting level to free
2597 *
2598 * Free the page directory or page table level and all sub levels.
2599 */
2600static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
2601{
2602 unsigned i;
2603
Christian König3f3333f2017-08-03 14:02:13 +02002604 if (level->base.bo) {
2605 list_del(&level->base.bo_list);
2606 list_del(&level->base.vm_status);
2607 amdgpu_bo_unref(&level->base.bo->shadow);
2608 amdgpu_bo_unref(&level->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +02002609 }
2610
2611 if (level->entries)
2612 for (i = 0; i <= level->last_entry_used; i++)
2613 amdgpu_vm_free_levels(&level->entries[i]);
2614
Michal Hocko20981052017-05-17 14:23:12 +02002615 kvfree(level->entries);
Christian Königf566ceb2016-10-27 20:04:38 +02002616}
2617
2618/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002619 * amdgpu_vm_fini - tear down a vm instance
2620 *
2621 * @adev: amdgpu_device pointer
2622 * @vm: requested vm
2623 *
Christian König8843dbb2016-01-26 12:17:11 +01002624 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002625 * Unbind the VM and remove all bos from the vm bo list
2626 */
2627void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2628{
2629 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König4388fc22017-03-13 10:13:36 +01002630 bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002631 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002632
Christian König2d55e452016-02-08 17:37:38 +01002633 amd_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002634
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002635 if (!RB_EMPTY_ROOT(&vm->va)) {
2636 dev_err(adev->dev, "still active bo inside vm\n");
2637 }
Christian Königa9f87f62017-03-30 14:03:59 +02002638 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002639 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002640 amdgpu_vm_it_remove(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002641 kfree(mapping);
2642 }
2643 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König4388fc22017-03-13 10:13:36 +01002644 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
Christian König451bc8e2017-02-14 16:02:52 +01002645 amdgpu_vm_prt_fini(adev, vm);
Christian König4388fc22017-03-13 10:13:36 +01002646 prt_fini_needed = false;
Christian König451bc8e2017-02-14 16:02:52 +01002647 }
Christian König284710f2017-01-30 11:09:31 +01002648
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002649 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01002650 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002651 }
2652
Christian Königf566ceb2016-10-27 20:04:38 +02002653 amdgpu_vm_free_levels(&vm->root);
Christian Königa24960f2016-10-12 13:20:52 +02002654 dma_fence_put(vm->last_dir_update);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002655 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2656 amdgpu_vm_free_reserved_vmid(adev, vm, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002657}
Christian Königea89f8c2015-11-15 20:52:06 +01002658
2659/**
Christian Königa9a78b32016-01-21 10:19:11 +01002660 * amdgpu_vm_manager_init - init the VM manager
2661 *
2662 * @adev: amdgpu_device pointer
2663 *
2664 * Initialize the VM manager structures
2665 */
2666void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2667{
Christian König76456702017-04-06 17:52:39 +02002668 unsigned i, j;
Christian Königa9a78b32016-01-21 10:19:11 +01002669
Christian König76456702017-04-06 17:52:39 +02002670 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
2671 struct amdgpu_vm_id_manager *id_mgr =
2672 &adev->vm_manager.id_mgr[i];
Christian Königa9a78b32016-01-21 10:19:11 +01002673
Christian König76456702017-04-06 17:52:39 +02002674 mutex_init(&id_mgr->lock);
2675 INIT_LIST_HEAD(&id_mgr->ids_lru);
Chunming Zhouc3505772017-04-21 15:51:04 +08002676 atomic_set(&id_mgr->reserved_vmid_num, 0);
Christian König76456702017-04-06 17:52:39 +02002677
2678 /* skip over VMID 0, since it is the system VM */
2679 for (j = 1; j < id_mgr->num_ids; ++j) {
2680 amdgpu_vm_reset_id(adev, i, j);
2681 amdgpu_sync_create(&id_mgr->ids[i].active);
2682 list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
2683 }
Christian König971fe9a92016-03-01 15:09:25 +01002684 }
Christian König2d55e452016-02-08 17:37:38 +01002685
Chris Wilsonf54d1862016-10-25 13:00:45 +01002686 adev->vm_manager.fence_context =
2687 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02002688 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2689 adev->vm_manager.seqno[i] = 0;
2690
Christian König2d55e452016-02-08 17:37:38 +01002691 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian Königb1c8a812016-05-04 10:34:03 +02002692 atomic64_set(&adev->vm_manager.client_counter, 0);
Christian König284710f2017-01-30 11:09:31 +01002693 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01002694 atomic_set(&adev->vm_manager.num_prt_users, 0);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002695
2696 /* If not overridden by the user, by default, only in large BAR systems
2697 * Compute VM tables will be updated by CPU
2698 */
2699#ifdef CONFIG_X86_64
2700 if (amdgpu_vm_update_mode == -1) {
2701 if (amdgpu_vm_is_large_bar(adev))
2702 adev->vm_manager.vm_update_mode =
2703 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2704 else
2705 adev->vm_manager.vm_update_mode = 0;
2706 } else
2707 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2708#else
2709 adev->vm_manager.vm_update_mode = 0;
2710#endif
2711
Christian Königa9a78b32016-01-21 10:19:11 +01002712}
2713
2714/**
Christian Königea89f8c2015-11-15 20:52:06 +01002715 * amdgpu_vm_manager_fini - cleanup VM manager
2716 *
2717 * @adev: amdgpu_device pointer
2718 *
2719 * Cleanup the VM manager and free resources.
2720 */
2721void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2722{
Christian König76456702017-04-06 17:52:39 +02002723 unsigned i, j;
Christian Königea89f8c2015-11-15 20:52:06 +01002724
Christian König76456702017-04-06 17:52:39 +02002725 for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
2726 struct amdgpu_vm_id_manager *id_mgr =
2727 &adev->vm_manager.id_mgr[i];
Christian Königbcb1ba32016-03-08 15:40:11 +01002728
Christian König76456702017-04-06 17:52:39 +02002729 mutex_destroy(&id_mgr->lock);
2730 for (j = 0; j < AMDGPU_NUM_VM; ++j) {
2731 struct amdgpu_vm_id *id = &id_mgr->ids[j];
2732
2733 amdgpu_sync_free(&id->active);
2734 dma_fence_put(id->flushed_updates);
2735 dma_fence_put(id->last_flush);
2736 }
Christian Königbcb1ba32016-03-08 15:40:11 +01002737 }
Christian Königea89f8c2015-11-15 20:52:06 +01002738}
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002739
2740int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2741{
2742 union drm_amdgpu_vm *args = data;
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002743 struct amdgpu_device *adev = dev->dev_private;
2744 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2745 int r;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002746
2747 switch (args->in.op) {
2748 case AMDGPU_VM_OP_RESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002749 /* current, we only have requirement to reserve vmid from gfxhub */
2750 r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
2751 AMDGPU_GFXHUB);
2752 if (r)
2753 return r;
2754 break;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002755 case AMDGPU_VM_OP_UNRESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002756 amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002757 break;
2758 default:
2759 return -EINVAL;
2760 }
2761
2762 return 0;
2763}