Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 28 | #include <linux/dma-fence-array.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 29 | #include <drm/drmP.h> |
| 30 | #include <drm/amdgpu_drm.h> |
| 31 | #include "amdgpu.h" |
| 32 | #include "amdgpu_trace.h" |
| 33 | |
| 34 | /* |
| 35 | * GPUVM |
| 36 | * GPUVM is similar to the legacy gart on older asics, however |
| 37 | * rather than there being a single global gart table |
| 38 | * for the entire GPU, there are multiple VM page tables active |
| 39 | * at any given time. The VM page tables can contain a mix |
| 40 | * vram pages and system memory pages and system memory pages |
| 41 | * can be mapped as snooped (cached system pages) or unsnooped |
| 42 | * (uncached system pages). |
| 43 | * Each VM has an ID associated with it and there is a page table |
| 44 | * associated with each VMID. When execting a command buffer, |
| 45 | * the kernel tells the the ring what VMID to use for that command |
| 46 | * buffer. VMIDs are allocated dynamically as commands are submitted. |
| 47 | * The userspace drivers maintain their own address space and the kernel |
| 48 | * sets up their pages tables accordingly when they submit their |
| 49 | * command buffers and a VMID is assigned. |
| 50 | * Cayman/Trinity support up to 8 active VMs at any given time; |
| 51 | * SI supports 16. |
| 52 | */ |
| 53 | |
Harish Kasiviswanathan | f4833c4 | 2016-04-21 10:40:18 -0400 | [diff] [blame] | 54 | /* Local structure. Encapsulate some VM table update parameters to reduce |
| 55 | * the number of function parameters |
| 56 | */ |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 57 | struct amdgpu_pte_update_params { |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 58 | /* amdgpu device we do this update for */ |
| 59 | struct amdgpu_device *adev; |
Harish Kasiviswanathan | f4833c4 | 2016-04-21 10:40:18 -0400 | [diff] [blame] | 60 | /* address where to copy page table entries from */ |
| 61 | uint64_t src; |
Harish Kasiviswanathan | f4833c4 | 2016-04-21 10:40:18 -0400 | [diff] [blame] | 62 | /* indirect buffer to fill with commands */ |
| 63 | struct amdgpu_ib *ib; |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 64 | /* Function which actually does the update */ |
| 65 | void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe, |
| 66 | uint64_t addr, unsigned count, uint32_t incr, |
| 67 | uint32_t flags); |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 68 | /* indicate update pt or its shadow */ |
| 69 | bool shadow; |
Harish Kasiviswanathan | f4833c4 | 2016-04-21 10:40:18 -0400 | [diff] [blame] | 70 | }; |
| 71 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 72 | /** |
| 73 | * amdgpu_vm_num_pde - return the number of page directory entries |
| 74 | * |
| 75 | * @adev: amdgpu_device pointer |
| 76 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 77 | * Calculate the number of page directory entries. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 78 | */ |
| 79 | static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev) |
| 80 | { |
| 81 | return adev->vm_manager.max_pfn >> amdgpu_vm_block_size; |
| 82 | } |
| 83 | |
| 84 | /** |
| 85 | * amdgpu_vm_directory_size - returns the size of the page directory in bytes |
| 86 | * |
| 87 | * @adev: amdgpu_device pointer |
| 88 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 89 | * Calculate the size of the page directory in bytes. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 90 | */ |
| 91 | static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev) |
| 92 | { |
| 93 | return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8); |
| 94 | } |
| 95 | |
| 96 | /** |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 97 | * amdgpu_vm_get_pd_bo - add the VM PD to a validation list |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 98 | * |
| 99 | * @vm: vm providing the BOs |
Christian König | 3c0eea6 | 2015-12-11 14:39:05 +0100 | [diff] [blame] | 100 | * @validated: head of validation list |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 101 | * @entry: entry to add |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 102 | * |
| 103 | * Add the page directory to the list of BOs to |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 104 | * validate for command submission. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 105 | */ |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 106 | void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, |
| 107 | struct list_head *validated, |
| 108 | struct amdgpu_bo_list_entry *entry) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 109 | { |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 110 | entry->robj = vm->page_directory; |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 111 | entry->priority = 0; |
| 112 | entry->tv.bo = &vm->page_directory->tbo; |
| 113 | entry->tv.shared = true; |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 114 | entry->user_pages = NULL; |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 115 | list_add(&entry->tv.head, validated); |
| 116 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 117 | |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 118 | /** |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 119 | * amdgpu_vm_validate_pt_bos - validate the page table BOs |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 120 | * |
Christian König | 5a712a8 | 2016-06-21 16:28:15 +0200 | [diff] [blame] | 121 | * @adev: amdgpu device pointer |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 122 | * @vm: vm providing the BOs |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 123 | * @validate: callback to do the validation |
| 124 | * @param: parameter for the validation callback |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 125 | * |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 126 | * Validate the page table BOs on command submission if neccessary. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 127 | */ |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 128 | int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, |
| 129 | int (*validate)(void *p, struct amdgpu_bo *bo), |
| 130 | void *param) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 131 | { |
Christian König | 5a712a8 | 2016-06-21 16:28:15 +0200 | [diff] [blame] | 132 | uint64_t num_evictions; |
Christian König | ee1782c | 2015-12-11 21:01:23 +0100 | [diff] [blame] | 133 | unsigned i; |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 134 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 135 | |
Christian König | 5a712a8 | 2016-06-21 16:28:15 +0200 | [diff] [blame] | 136 | /* We only need to validate the page tables |
| 137 | * if they aren't already valid. |
| 138 | */ |
| 139 | num_evictions = atomic64_read(&adev->num_evictions); |
| 140 | if (num_evictions == vm->last_eviction_counter) |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 141 | return 0; |
Christian König | 5a712a8 | 2016-06-21 16:28:15 +0200 | [diff] [blame] | 142 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 143 | /* add the vm page table to the list */ |
Christian König | ee1782c | 2015-12-11 21:01:23 +0100 | [diff] [blame] | 144 | for (i = 0; i <= vm->max_pde_used; ++i) { |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 145 | struct amdgpu_bo *bo = vm->page_tables[i].bo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 146 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 147 | if (!bo) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 148 | continue; |
| 149 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 150 | r = validate(param, bo); |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 151 | if (r) |
| 152 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 153 | } |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 154 | |
Christian König | f7da30d | 2016-09-28 12:03:04 +0200 | [diff] [blame] | 155 | return 0; |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | /** |
| 159 | * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail |
| 160 | * |
| 161 | * @adev: amdgpu device instance |
| 162 | * @vm: vm providing the BOs |
| 163 | * |
| 164 | * Move the PT BOs to the tail of the LRU. |
| 165 | */ |
| 166 | void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev, |
| 167 | struct amdgpu_vm *vm) |
| 168 | { |
| 169 | struct ttm_bo_global *glob = adev->mman.bdev.glob; |
| 170 | unsigned i; |
| 171 | |
| 172 | spin_lock(&glob->lru_lock); |
| 173 | for (i = 0; i <= vm->max_pde_used; ++i) { |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 174 | struct amdgpu_bo *bo = vm->page_tables[i].bo; |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 175 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 176 | if (!bo) |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 177 | continue; |
| 178 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 179 | ttm_bo_move_to_lru_tail(&bo->tbo); |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 180 | } |
| 181 | spin_unlock(&glob->lru_lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 182 | } |
| 183 | |
Chunming Zhou | 192b7dc | 2016-06-29 14:01:15 +0800 | [diff] [blame] | 184 | static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev, |
| 185 | struct amdgpu_vm_id *id) |
| 186 | { |
| 187 | return id->current_gpu_reset_count != |
| 188 | atomic_read(&adev->gpu_reset_counter) ? true : false; |
| 189 | } |
| 190 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 191 | /** |
| 192 | * amdgpu_vm_grab_id - allocate the next free VMID |
| 193 | * |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 194 | * @vm: vm to allocate id for |
Christian König | 7f8a529 | 2015-07-20 16:09:40 +0200 | [diff] [blame] | 195 | * @ring: ring we want to submit job to |
| 196 | * @sync: sync object where we add dependencies |
Christian König | 94dd0a4 | 2016-01-18 17:01:42 +0100 | [diff] [blame] | 197 | * @fence: fence protecting ID from reuse |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 198 | * |
Christian König | 7f8a529 | 2015-07-20 16:09:40 +0200 | [diff] [blame] | 199 | * Allocate an id for the vm, adding fences to the sync obj as necessary. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 200 | */ |
Christian König | 7f8a529 | 2015-07-20 16:09:40 +0200 | [diff] [blame] | 201 | int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 202 | struct amdgpu_sync *sync, struct dma_fence *fence, |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 203 | struct amdgpu_job *job) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 204 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 205 | struct amdgpu_device *adev = ring->adev; |
Christian König | 090b767 | 2016-07-08 10:21:02 +0200 | [diff] [blame] | 206 | uint64_t fence_context = adev->fence_context + ring->idx; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 207 | struct dma_fence *updates = sync->last_vm_update; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 208 | struct amdgpu_vm_id *id, *idle; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 209 | struct dma_fence **fences; |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 210 | unsigned i; |
| 211 | int r = 0; |
| 212 | |
| 213 | fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids, |
| 214 | GFP_KERNEL); |
| 215 | if (!fences) |
| 216 | return -ENOMEM; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 217 | |
Christian König | 94dd0a4 | 2016-01-18 17:01:42 +0100 | [diff] [blame] | 218 | mutex_lock(&adev->vm_manager.lock); |
| 219 | |
Christian König | 36fd7c5 | 2016-05-23 15:30:08 +0200 | [diff] [blame] | 220 | /* Check if we have an idle VMID */ |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 221 | i = 0; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 222 | list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) { |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 223 | fences[i] = amdgpu_sync_peek_fence(&idle->active, ring); |
| 224 | if (!fences[i]) |
Christian König | 36fd7c5 | 2016-05-23 15:30:08 +0200 | [diff] [blame] | 225 | break; |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 226 | ++i; |
Christian König | 36fd7c5 | 2016-05-23 15:30:08 +0200 | [diff] [blame] | 227 | } |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 228 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 229 | /* If we can't find a idle VMID to use, wait till one becomes available */ |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 230 | if (&idle->list == &adev->vm_manager.ids_lru) { |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 231 | u64 fence_context = adev->vm_manager.fence_context + ring->idx; |
| 232 | unsigned seqno = ++adev->vm_manager.seqno[ring->idx]; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 233 | struct dma_fence_array *array; |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 234 | unsigned j; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 235 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 236 | for (j = 0; j < i; ++j) |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 237 | dma_fence_get(fences[j]); |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 238 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 239 | array = dma_fence_array_create(i, fences, fence_context, |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 240 | seqno, true); |
| 241 | if (!array) { |
| 242 | for (j = 0; j < i; ++j) |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 243 | dma_fence_put(fences[j]); |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 244 | kfree(fences); |
| 245 | r = -ENOMEM; |
| 246 | goto error; |
| 247 | } |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 248 | |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 249 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 250 | r = amdgpu_sync_fence(ring->adev, sync, &array->base); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 251 | dma_fence_put(&array->base); |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 252 | if (r) |
| 253 | goto error; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 254 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 255 | mutex_unlock(&adev->vm_manager.lock); |
| 256 | return 0; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 257 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 258 | } |
| 259 | kfree(fences); |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 260 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 261 | job->vm_needs_flush = true; |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 262 | /* Check if we can use a VMID already assigned to this VM */ |
| 263 | i = ring->idx; |
| 264 | do { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 265 | struct dma_fence *flushed; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 266 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 267 | id = vm->ids[i++]; |
| 268 | if (i == AMDGPU_MAX_RINGS) |
| 269 | i = 0; |
| 270 | |
| 271 | /* Check all the prerequisites to using this VMID */ |
| 272 | if (!id) |
| 273 | continue; |
Chunming Zhou | 192b7dc | 2016-06-29 14:01:15 +0800 | [diff] [blame] | 274 | if (amdgpu_vm_is_gpu_reset(adev, id)) |
Chunming Zhou | 6adb051 | 2016-06-27 17:06:01 +0800 | [diff] [blame] | 275 | continue; |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 276 | |
| 277 | if (atomic64_read(&id->owner) != vm->client_id) |
| 278 | continue; |
| 279 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 280 | if (job->vm_pd_addr != id->pd_gpu_addr) |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 281 | continue; |
| 282 | |
Christian König | 090b767 | 2016-07-08 10:21:02 +0200 | [diff] [blame] | 283 | if (!id->last_flush) |
| 284 | continue; |
| 285 | |
| 286 | if (id->last_flush->context != fence_context && |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 287 | !dma_fence_is_signaled(id->last_flush)) |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 288 | continue; |
| 289 | |
| 290 | flushed = id->flushed_updates; |
| 291 | if (updates && |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 292 | (!flushed || dma_fence_is_later(updates, flushed))) |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 293 | continue; |
| 294 | |
Christian König | 3dab83b | 2016-06-01 13:31:17 +0200 | [diff] [blame] | 295 | /* Good we can use this VMID. Remember this submission as |
| 296 | * user of the VMID. |
| 297 | */ |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 298 | r = amdgpu_sync_fence(ring->adev, &id->active, fence); |
| 299 | if (r) |
| 300 | goto error; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 301 | |
Chunming Zhou | 6adb051 | 2016-06-27 17:06:01 +0800 | [diff] [blame] | 302 | id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter); |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 303 | list_move_tail(&id->list, &adev->vm_manager.ids_lru); |
| 304 | vm->ids[ring->idx] = id; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 305 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 306 | job->vm_id = id - adev->vm_manager.ids; |
| 307 | job->vm_needs_flush = false; |
Christian König | 0c0fdf1 | 2016-07-08 10:48:24 +0200 | [diff] [blame] | 308 | trace_amdgpu_vm_grab_id(vm, ring->idx, job); |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 309 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 310 | mutex_unlock(&adev->vm_manager.lock); |
| 311 | return 0; |
Christian König | 8d76001e | 2016-05-23 16:00:32 +0200 | [diff] [blame] | 312 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 313 | } while (i != ring->idx); |
Chunming Zhou | 8e9fbeb | 2016-03-17 11:41:37 +0800 | [diff] [blame] | 314 | |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 315 | /* Still no ID to use? Then use the idle one found earlier */ |
| 316 | id = idle; |
| 317 | |
| 318 | /* Remember this submission as user of the VMID */ |
| 319 | r = amdgpu_sync_fence(ring->adev, &id->active, fence); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 320 | if (r) |
| 321 | goto error; |
Christian König | 4ff37a8 | 2016-02-26 16:18:26 +0100 | [diff] [blame] | 322 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 323 | dma_fence_put(id->first); |
| 324 | id->first = dma_fence_get(fence); |
Christian König | 4ff37a8 | 2016-02-26 16:18:26 +0100 | [diff] [blame] | 325 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 326 | dma_fence_put(id->last_flush); |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 327 | id->last_flush = NULL; |
| 328 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 329 | dma_fence_put(id->flushed_updates); |
| 330 | id->flushed_updates = dma_fence_get(updates); |
Christian König | 4ff37a8 | 2016-02-26 16:18:26 +0100 | [diff] [blame] | 331 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 332 | id->pd_gpu_addr = job->vm_pd_addr; |
Chunming Zhou | b46b8a8 | 2016-06-27 17:04:23 +0800 | [diff] [blame] | 333 | id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 334 | list_move_tail(&id->list, &adev->vm_manager.ids_lru); |
Christian König | 0ea54b9 | 2016-05-04 10:20:01 +0200 | [diff] [blame] | 335 | atomic64_set(&id->owner, vm->client_id); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 336 | vm->ids[ring->idx] = id; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 337 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 338 | job->vm_id = id - adev->vm_manager.ids; |
Christian König | 0c0fdf1 | 2016-07-08 10:48:24 +0200 | [diff] [blame] | 339 | trace_amdgpu_vm_grab_id(vm, ring->idx, job); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 340 | |
| 341 | error: |
Christian König | 94dd0a4 | 2016-01-18 17:01:42 +0100 | [diff] [blame] | 342 | mutex_unlock(&adev->vm_manager.lock); |
Christian König | a9a78b3 | 2016-01-21 10:19:11 +0100 | [diff] [blame] | 343 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 344 | } |
| 345 | |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 346 | static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring) |
| 347 | { |
| 348 | struct amdgpu_device *adev = ring->adev; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 349 | const struct amdgpu_ip_block *ip_block; |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 350 | |
Christian König | 21cd942 | 2016-10-05 15:36:39 +0200 | [diff] [blame] | 351 | if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE) |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 352 | /* only compute rings */ |
| 353 | return false; |
| 354 | |
| 355 | ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX); |
| 356 | if (!ip_block) |
| 357 | return false; |
| 358 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 359 | if (ip_block->version->major <= 7) { |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 360 | /* gfx7 has no workaround */ |
| 361 | return true; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 362 | } else if (ip_block->version->major == 8) { |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 363 | if (adev->gfx.mec_fw_version >= 673) |
| 364 | /* gfx8 is fixed in MEC firmware 673 */ |
| 365 | return false; |
| 366 | else |
| 367 | return true; |
| 368 | } |
| 369 | return false; |
| 370 | } |
| 371 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 372 | /** |
| 373 | * amdgpu_vm_flush - hardware flush the vm |
| 374 | * |
| 375 | * @ring: ring to use for flush |
Christian König | cffadc8 | 2016-03-01 13:34:49 +0100 | [diff] [blame] | 376 | * @vm_id: vmid number to use |
Christian König | 4ff37a8 | 2016-02-26 16:18:26 +0100 | [diff] [blame] | 377 | * @pd_addr: address of the page directory |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 378 | * |
Christian König | 4ff37a8 | 2016-02-26 16:18:26 +0100 | [diff] [blame] | 379 | * Emit a VM flush when it is necessary. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 380 | */ |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 381 | int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 382 | { |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 383 | struct amdgpu_device *adev = ring->adev; |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 384 | struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id]; |
Christian König | d564a06 | 2016-03-01 15:51:53 +0100 | [diff] [blame] | 385 | bool gds_switch_needed = ring->funcs->emit_gds_switch && ( |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 386 | id->gds_base != job->gds_base || |
| 387 | id->gds_size != job->gds_size || |
| 388 | id->gws_base != job->gws_base || |
| 389 | id->gws_size != job->gws_size || |
| 390 | id->oa_base != job->oa_base || |
| 391 | id->oa_size != job->oa_size); |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 392 | int r; |
Christian König | d564a06 | 2016-03-01 15:51:53 +0100 | [diff] [blame] | 393 | |
| 394 | if (ring->funcs->emit_pipeline_sync && ( |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 395 | job->vm_needs_flush || gds_switch_needed || |
Alex Deucher | 93dcc37 | 2016-06-17 17:05:15 -0400 | [diff] [blame] | 396 | amdgpu_vm_ring_has_compute_vm_bug(ring))) |
Christian König | d564a06 | 2016-03-01 15:51:53 +0100 | [diff] [blame] | 397 | amdgpu_ring_emit_pipeline_sync(ring); |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 398 | |
Chunming Zhou | aa1c890 | 2016-06-30 13:56:02 +0800 | [diff] [blame] | 399 | if (ring->funcs->emit_vm_flush && (job->vm_needs_flush || |
| 400 | amdgpu_vm_is_gpu_reset(adev, id))) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 401 | struct dma_fence *fence; |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 402 | |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 403 | trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id); |
| 404 | amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr); |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 405 | |
Christian König | 3dab83b | 2016-06-01 13:31:17 +0200 | [diff] [blame] | 406 | r = amdgpu_fence_emit(ring, &fence); |
| 407 | if (r) |
| 408 | return r; |
| 409 | |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 410 | mutex_lock(&adev->vm_manager.lock); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 411 | dma_fence_put(id->last_flush); |
Christian König | 3dab83b | 2016-06-01 13:31:17 +0200 | [diff] [blame] | 412 | id->last_flush = fence; |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 413 | mutex_unlock(&adev->vm_manager.lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 414 | } |
Christian König | cffadc8 | 2016-03-01 13:34:49 +0100 | [diff] [blame] | 415 | |
Christian König | d564a06 | 2016-03-01 15:51:53 +0100 | [diff] [blame] | 416 | if (gds_switch_needed) { |
Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 417 | id->gds_base = job->gds_base; |
| 418 | id->gds_size = job->gds_size; |
| 419 | id->gws_base = job->gws_base; |
| 420 | id->gws_size = job->gws_size; |
| 421 | id->oa_base = job->oa_base; |
| 422 | id->oa_size = job->oa_size; |
| 423 | amdgpu_ring_emit_gds_switch(ring, job->vm_id, |
| 424 | job->gds_base, job->gds_size, |
| 425 | job->gws_base, job->gws_size, |
| 426 | job->oa_base, job->oa_size); |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 427 | } |
Christian König | 41d9eb2 | 2016-03-01 16:46:18 +0100 | [diff] [blame] | 428 | |
| 429 | return 0; |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 430 | } |
| 431 | |
| 432 | /** |
| 433 | * amdgpu_vm_reset_id - reset VMID to zero |
| 434 | * |
| 435 | * @adev: amdgpu device structure |
| 436 | * @vm_id: vmid number to use |
| 437 | * |
| 438 | * Reset saved GDW, GWS and OA to force switch on next flush. |
| 439 | */ |
| 440 | void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id) |
| 441 | { |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 442 | struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id]; |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 443 | |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 444 | id->gds_base = 0; |
| 445 | id->gds_size = 0; |
| 446 | id->gws_base = 0; |
| 447 | id->gws_size = 0; |
| 448 | id->oa_base = 0; |
| 449 | id->oa_size = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 453 | * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo |
| 454 | * |
| 455 | * @vm: requested vm |
| 456 | * @bo: requested buffer object |
| 457 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 458 | * Find @bo inside the requested vm. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 459 | * Search inside the @bos vm list for the requested vm |
| 460 | * Returns the found bo_va or NULL if none is found |
| 461 | * |
| 462 | * Object has to be reserved! |
| 463 | */ |
| 464 | struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, |
| 465 | struct amdgpu_bo *bo) |
| 466 | { |
| 467 | struct amdgpu_bo_va *bo_va; |
| 468 | |
| 469 | list_for_each_entry(bo_va, &bo->va, bo_list) { |
| 470 | if (bo_va->vm == vm) { |
| 471 | return bo_va; |
| 472 | } |
| 473 | } |
| 474 | return NULL; |
| 475 | } |
| 476 | |
| 477 | /** |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 478 | * amdgpu_vm_do_set_ptes - helper to call the right asic function |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 479 | * |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 480 | * @params: see amdgpu_pte_update_params definition |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 481 | * @pe: addr of the page entry |
| 482 | * @addr: dst addr to write into pe |
| 483 | * @count: number of page entries to update |
| 484 | * @incr: increase next addr by incr bytes |
| 485 | * @flags: hw access flags |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 486 | * |
| 487 | * Traces the parameters and calls the right asic functions |
| 488 | * to setup the page table using the DMA. |
| 489 | */ |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 490 | static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params, |
| 491 | uint64_t pe, uint64_t addr, |
| 492 | unsigned count, uint32_t incr, |
| 493 | uint32_t flags) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 494 | { |
Christian König | ec2f05f | 2016-09-25 16:11:52 +0200 | [diff] [blame] | 495 | trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 496 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 497 | if (count < 3) { |
Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 498 | amdgpu_vm_write_pte(params->adev, params->ib, pe, |
| 499 | addr | flags, count, incr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 500 | |
| 501 | } else { |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 502 | amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 503 | count, incr, flags); |
| 504 | } |
| 505 | } |
| 506 | |
| 507 | /** |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 508 | * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART |
| 509 | * |
| 510 | * @params: see amdgpu_pte_update_params definition |
| 511 | * @pe: addr of the page entry |
| 512 | * @addr: dst addr to write into pe |
| 513 | * @count: number of page entries to update |
| 514 | * @incr: increase next addr by incr bytes |
| 515 | * @flags: hw access flags |
| 516 | * |
| 517 | * Traces the parameters and calls the DMA function to copy the PTEs. |
| 518 | */ |
| 519 | static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params, |
| 520 | uint64_t pe, uint64_t addr, |
| 521 | unsigned count, uint32_t incr, |
| 522 | uint32_t flags) |
| 523 | { |
Christian König | ec2f05f | 2016-09-25 16:11:52 +0200 | [diff] [blame] | 524 | uint64_t src = (params->src + (addr >> 12) * 8); |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 525 | |
Christian König | ec2f05f | 2016-09-25 16:11:52 +0200 | [diff] [blame] | 526 | |
| 527 | trace_amdgpu_vm_copy_ptes(pe, src, count); |
| 528 | |
| 529 | amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count); |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | /** |
Christian König | b07c9d2 | 2015-11-30 13:26:07 +0100 | [diff] [blame] | 533 | * amdgpu_vm_map_gart - Resolve gart mapping of addr |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 534 | * |
Christian König | b07c9d2 | 2015-11-30 13:26:07 +0100 | [diff] [blame] | 535 | * @pages_addr: optional DMA address to use for lookup |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 536 | * @addr: the unmapped addr |
| 537 | * |
| 538 | * Look up the physical address of the page that the pte resolves |
Christian König | b07c9d2 | 2015-11-30 13:26:07 +0100 | [diff] [blame] | 539 | * to and return the pointer for the page table entry. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 540 | */ |
Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 541 | static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 542 | { |
| 543 | uint64_t result; |
| 544 | |
Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 545 | /* page table offset */ |
| 546 | result = pages_addr[addr >> PAGE_SHIFT]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 547 | |
Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 548 | /* in case cpu page size != gpu page size*/ |
| 549 | result |= addr & (~PAGE_MASK); |
Christian König | b07c9d2 | 2015-11-30 13:26:07 +0100 | [diff] [blame] | 550 | |
| 551 | result &= 0xFFFFFFFFFFFFF000ULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 552 | |
| 553 | return result; |
| 554 | } |
| 555 | |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 556 | /* |
| 557 | * amdgpu_vm_update_pdes - make sure that page directory is valid |
| 558 | * |
| 559 | * @adev: amdgpu_device pointer |
| 560 | * @vm: requested vm |
| 561 | * @start: start of GPU address range |
| 562 | * @end: end of GPU address range |
| 563 | * |
| 564 | * Allocates new page tables if necessary |
| 565 | * and updates the page directory. |
| 566 | * Returns 0 for success, error for failure. |
| 567 | */ |
| 568 | int amdgpu_vm_update_page_directory(struct amdgpu_device *adev, |
| 569 | struct amdgpu_vm *vm) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 570 | { |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 571 | struct amdgpu_bo *shadow; |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 572 | struct amdgpu_ring *ring; |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 573 | uint64_t pd_addr, shadow_addr; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 574 | uint32_t incr = AMDGPU_VM_PTE_COUNT * 8; |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 575 | uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 576 | unsigned count = 0, pt_idx, ndw; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 577 | struct amdgpu_job *job; |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 578 | struct amdgpu_pte_update_params params; |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 579 | struct dma_fence *fence = NULL; |
Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 580 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 581 | int r; |
| 582 | |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 583 | ring = container_of(vm->entity.sched, struct amdgpu_ring, sched); |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 584 | shadow = vm->page_directory->shadow; |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 585 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 586 | /* padding, etc. */ |
| 587 | ndw = 64; |
| 588 | |
| 589 | /* assume the worst case */ |
| 590 | ndw += vm->max_pde_used * 6; |
| 591 | |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 592 | pd_addr = amdgpu_bo_gpu_offset(vm->page_directory); |
| 593 | if (shadow) { |
| 594 | r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem); |
| 595 | if (r) |
| 596 | return r; |
| 597 | shadow_addr = amdgpu_bo_gpu_offset(shadow); |
| 598 | ndw *= 2; |
| 599 | } else { |
| 600 | shadow_addr = 0; |
| 601 | } |
| 602 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 603 | r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job); |
| 604 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 605 | return r; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 606 | |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 607 | memset(¶ms, 0, sizeof(params)); |
| 608 | params.adev = adev; |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 609 | params.ib = &job->ibs[0]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 610 | |
| 611 | /* walk over the address space and update the page directory */ |
| 612 | for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) { |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 613 | struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 614 | uint64_t pde, pt; |
| 615 | |
| 616 | if (bo == NULL) |
| 617 | continue; |
| 618 | |
Christian König | 0fc8683 | 2016-09-16 11:46:23 +0200 | [diff] [blame] | 619 | if (bo->shadow) { |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 620 | struct amdgpu_bo *pt_shadow = bo->shadow; |
Christian König | 0fc8683 | 2016-09-16 11:46:23 +0200 | [diff] [blame] | 621 | |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 622 | r = amdgpu_ttm_bind(&pt_shadow->tbo, |
| 623 | &pt_shadow->tbo.mem); |
Christian König | 0fc8683 | 2016-09-16 11:46:23 +0200 | [diff] [blame] | 624 | if (r) |
| 625 | return r; |
| 626 | } |
| 627 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 628 | pt = amdgpu_bo_gpu_offset(bo); |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 629 | if (vm->page_tables[pt_idx].addr == pt) |
| 630 | continue; |
| 631 | |
| 632 | vm->page_tables[pt_idx].addr = pt; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 633 | |
| 634 | pde = pd_addr + pt_idx * 8; |
| 635 | if (((last_pde + 8 * count) != pde) || |
Christian König | 96105e5 | 2016-08-12 12:59:59 +0200 | [diff] [blame] | 636 | ((last_pt + incr * count) != pt) || |
| 637 | (count == AMDGPU_VM_MAX_UPDATE_SIZE)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 638 | |
| 639 | if (count) { |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 640 | if (shadow) |
| 641 | amdgpu_vm_do_set_ptes(¶ms, |
| 642 | last_shadow, |
| 643 | last_pt, count, |
| 644 | incr, |
| 645 | AMDGPU_PTE_VALID); |
| 646 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 647 | amdgpu_vm_do_set_ptes(¶ms, last_pde, |
| 648 | last_pt, count, incr, |
| 649 | AMDGPU_PTE_VALID); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 650 | } |
| 651 | |
| 652 | count = 1; |
| 653 | last_pde = pde; |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 654 | last_shadow = shadow_addr + pt_idx * 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 655 | last_pt = pt; |
| 656 | } else { |
| 657 | ++count; |
| 658 | } |
| 659 | } |
| 660 | |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 661 | if (count) { |
| 662 | if (vm->page_directory->shadow) |
| 663 | amdgpu_vm_do_set_ptes(¶ms, last_shadow, last_pt, |
| 664 | count, incr, AMDGPU_PTE_VALID); |
| 665 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 666 | amdgpu_vm_do_set_ptes(¶ms, last_pde, last_pt, |
| 667 | count, incr, AMDGPU_PTE_VALID); |
Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 668 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 669 | |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 670 | if (params.ib->length_dw == 0) { |
| 671 | amdgpu_job_free(job); |
| 672 | return 0; |
| 673 | } |
| 674 | |
| 675 | amdgpu_ring_pad_ib(ring, params.ib); |
| 676 | amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv, |
| 677 | AMDGPU_FENCE_OWNER_VM); |
| 678 | if (shadow) |
| 679 | amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv, |
| 680 | AMDGPU_FENCE_OWNER_VM); |
| 681 | |
| 682 | WARN_ON(params.ib->length_dw > ndw); |
| 683 | r = amdgpu_job_submit(job, ring, &vm->entity, |
| 684 | AMDGPU_FENCE_OWNER_VM, &fence); |
| 685 | if (r) |
| 686 | goto error_free; |
| 687 | |
| 688 | amdgpu_bo_fence(vm->page_directory, fence, true); |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 689 | dma_fence_put(vm->page_directory_fence); |
| 690 | vm->page_directory_fence = dma_fence_get(fence); |
| 691 | dma_fence_put(fence); |
Christian König | f8991ba | 2016-09-16 15:36:49 +0200 | [diff] [blame] | 692 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 693 | return 0; |
Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 694 | |
| 695 | error_free: |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 696 | amdgpu_job_free(job); |
Chunming Zhou | 4af9f07 | 2015-08-03 12:57:31 +0800 | [diff] [blame] | 697 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 698 | } |
| 699 | |
| 700 | /** |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 701 | * amdgpu_vm_update_ptes - make sure that page tables are valid |
| 702 | * |
| 703 | * @params: see amdgpu_pte_update_params definition |
| 704 | * @vm: requested vm |
| 705 | * @start: start of GPU address range |
| 706 | * @end: end of GPU address range |
| 707 | * @dst: destination address to map to, the next dst inside the function |
| 708 | * @flags: mapping flags |
| 709 | * |
| 710 | * Update the page tables in the range @start - @end. |
| 711 | */ |
| 712 | static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params, |
| 713 | struct amdgpu_vm *vm, |
| 714 | uint64_t start, uint64_t end, |
| 715 | uint64_t dst, uint32_t flags) |
| 716 | { |
| 717 | const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1; |
| 718 | |
| 719 | uint64_t cur_pe_start, cur_nptes, cur_dst; |
| 720 | uint64_t addr; /* next GPU address to be updated */ |
| 721 | uint64_t pt_idx; |
| 722 | struct amdgpu_bo *pt; |
| 723 | unsigned nptes; /* next number of ptes to be updated */ |
| 724 | uint64_t next_pe_start; |
| 725 | |
| 726 | /* initialize the variables */ |
| 727 | addr = start; |
| 728 | pt_idx = addr >> amdgpu_vm_block_size; |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 729 | pt = vm->page_tables[pt_idx].bo; |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 730 | if (params->shadow) { |
| 731 | if (!pt->shadow) |
| 732 | return; |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 733 | pt = pt->shadow; |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 734 | } |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 735 | if ((addr & ~mask) == (end & ~mask)) |
| 736 | nptes = end - addr; |
| 737 | else |
| 738 | nptes = AMDGPU_VM_PTE_COUNT - (addr & mask); |
| 739 | |
| 740 | cur_pe_start = amdgpu_bo_gpu_offset(pt); |
| 741 | cur_pe_start += (addr & mask) * 8; |
| 742 | cur_nptes = nptes; |
| 743 | cur_dst = dst; |
| 744 | |
| 745 | /* for next ptb*/ |
| 746 | addr += nptes; |
| 747 | dst += nptes * AMDGPU_GPU_PAGE_SIZE; |
| 748 | |
| 749 | /* walk over the address space and update the page tables */ |
| 750 | while (addr < end) { |
| 751 | pt_idx = addr >> amdgpu_vm_block_size; |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 752 | pt = vm->page_tables[pt_idx].bo; |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 753 | if (params->shadow) { |
| 754 | if (!pt->shadow) |
| 755 | return; |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 756 | pt = pt->shadow; |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 757 | } |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 758 | |
| 759 | if ((addr & ~mask) == (end & ~mask)) |
| 760 | nptes = end - addr; |
| 761 | else |
| 762 | nptes = AMDGPU_VM_PTE_COUNT - (addr & mask); |
| 763 | |
| 764 | next_pe_start = amdgpu_bo_gpu_offset(pt); |
| 765 | next_pe_start += (addr & mask) * 8; |
| 766 | |
Christian König | 96105e5 | 2016-08-12 12:59:59 +0200 | [diff] [blame] | 767 | if ((cur_pe_start + 8 * cur_nptes) == next_pe_start && |
| 768 | ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) { |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 769 | /* The next ptb is consecutive to current ptb. |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 770 | * Don't call the update function now. |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 771 | * Will update two ptbs together in future. |
| 772 | */ |
| 773 | cur_nptes += nptes; |
| 774 | } else { |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 775 | params->func(params, cur_pe_start, cur_dst, cur_nptes, |
| 776 | AMDGPU_GPU_PAGE_SIZE, flags); |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 777 | |
| 778 | cur_pe_start = next_pe_start; |
| 779 | cur_nptes = nptes; |
| 780 | cur_dst = dst; |
| 781 | } |
| 782 | |
| 783 | /* for next ptb*/ |
| 784 | addr += nptes; |
| 785 | dst += nptes * AMDGPU_GPU_PAGE_SIZE; |
| 786 | } |
| 787 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 788 | params->func(params, cur_pe_start, cur_dst, cur_nptes, |
| 789 | AMDGPU_GPU_PAGE_SIZE, flags); |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 790 | } |
| 791 | |
| 792 | /* |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 793 | * amdgpu_vm_frag_ptes - add fragment information to PTEs |
| 794 | * |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 795 | * @params: see amdgpu_pte_update_params definition |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 796 | * @vm: requested vm |
| 797 | * @start: first PTE to handle |
| 798 | * @end: last PTE to handle |
| 799 | * @dst: addr those PTEs should point to |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 800 | * @flags: hw mapping flags |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 801 | */ |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 802 | static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params, |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 803 | struct amdgpu_vm *vm, |
| 804 | uint64_t start, uint64_t end, |
| 805 | uint64_t dst, uint32_t flags) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 806 | { |
| 807 | /** |
| 808 | * The MC L1 TLB supports variable sized pages, based on a fragment |
| 809 | * field in the PTE. When this field is set to a non-zero value, page |
| 810 | * granularity is increased from 4KB to (1 << (12 + frag)). The PTE |
| 811 | * flags are considered valid for all PTEs within the fragment range |
| 812 | * and corresponding mappings are assumed to be physically contiguous. |
| 813 | * |
| 814 | * The L1 TLB can store a single PTE for the whole fragment, |
| 815 | * significantly increasing the space available for translation |
| 816 | * caching. This leads to large improvements in throughput when the |
| 817 | * TLB is under pressure. |
| 818 | * |
| 819 | * The L2 TLB distributes small and large fragments into two |
| 820 | * asymmetric partitions. The large fragment cache is significantly |
| 821 | * larger. Thus, we try to use large fragments wherever possible. |
| 822 | * Userspace can support this by aligning virtual base address and |
| 823 | * allocation size to the fragment size. |
| 824 | */ |
| 825 | |
Christian König | 8036617 | 2016-10-04 13:39:43 +0200 | [diff] [blame] | 826 | /* SI and newer are optimized for 64KB */ |
| 827 | uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG); |
| 828 | uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 829 | |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 830 | uint64_t frag_start = ALIGN(start, frag_align); |
| 831 | uint64_t frag_end = end & ~(frag_align - 1); |
Christian König | 31f6c1f | 2016-01-26 12:37:49 +0100 | [diff] [blame] | 832 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 833 | /* system pages are non continuously */ |
Christian König | b7fc2cb | 2016-08-11 16:44:15 +0200 | [diff] [blame] | 834 | if (params->src || !(flags & AMDGPU_PTE_VALID) || |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 835 | (frag_start >= frag_end)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 836 | |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 837 | amdgpu_vm_update_ptes(params, vm, start, end, dst, flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 838 | return; |
| 839 | } |
| 840 | |
| 841 | /* handle the 4K area at the beginning */ |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 842 | if (start != frag_start) { |
| 843 | amdgpu_vm_update_ptes(params, vm, start, frag_start, |
| 844 | dst, flags); |
| 845 | dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 846 | } |
| 847 | |
| 848 | /* handle the area in the middle */ |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 849 | amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst, |
Christian König | 8036617 | 2016-10-04 13:39:43 +0200 | [diff] [blame] | 850 | flags | frag_flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 851 | |
| 852 | /* handle the 4K area at the end */ |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 853 | if (frag_end != end) { |
| 854 | dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE; |
| 855 | amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 856 | } |
| 857 | } |
| 858 | |
| 859 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 860 | * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table |
| 861 | * |
| 862 | * @adev: amdgpu_device pointer |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 863 | * @exclusive: fence we need to sync to |
Christian König | fa3ab3c | 2016-03-18 21:00:35 +0100 | [diff] [blame] | 864 | * @src: address where to copy page table entries from |
| 865 | * @pages_addr: DMA addresses to use for mapping |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 866 | * @vm: requested vm |
| 867 | * @start: start of mapped range |
| 868 | * @last: last mapped entry |
| 869 | * @flags: flags for the entries |
| 870 | * @addr: addr to set the area to |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 871 | * @fence: optional resulting fence |
| 872 | * |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 873 | * Fill in the page table entries between @start and @last. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 874 | * Returns 0 for success, -EINVAL for failure. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 875 | */ |
| 876 | static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 877 | struct dma_fence *exclusive, |
Christian König | fa3ab3c | 2016-03-18 21:00:35 +0100 | [diff] [blame] | 878 | uint64_t src, |
| 879 | dma_addr_t *pages_addr, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 880 | struct amdgpu_vm *vm, |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 881 | uint64_t start, uint64_t last, |
| 882 | uint32_t flags, uint64_t addr, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 883 | struct dma_fence **fence) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 884 | { |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 885 | struct amdgpu_ring *ring; |
Christian König | a1e08d3 | 2016-01-26 11:40:46 +0100 | [diff] [blame] | 886 | void *owner = AMDGPU_FENCE_OWNER_VM; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 887 | unsigned nptes, ncmds, ndw; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 888 | struct amdgpu_job *job; |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 889 | struct amdgpu_pte_update_params params; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 890 | struct dma_fence *f = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 891 | int r; |
| 892 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 893 | memset(¶ms, 0, sizeof(params)); |
| 894 | params.adev = adev; |
| 895 | params.src = src; |
| 896 | |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 897 | ring = container_of(vm->entity.sched, struct amdgpu_ring, sched); |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 898 | |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 899 | memset(¶ms, 0, sizeof(params)); |
Christian König | 27c5f36 | 2016-08-04 15:02:49 +0200 | [diff] [blame] | 900 | params.adev = adev; |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 901 | params.src = src; |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 902 | |
Christian König | a1e08d3 | 2016-01-26 11:40:46 +0100 | [diff] [blame] | 903 | /* sync to everything on unmapping */ |
| 904 | if (!(flags & AMDGPU_PTE_VALID)) |
| 905 | owner = AMDGPU_FENCE_OWNER_UNDEFINED; |
| 906 | |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 907 | nptes = last - start + 1; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 908 | |
| 909 | /* |
| 910 | * reserve space for one command every (1 << BLOCK_SIZE) |
| 911 | * entries or 2k dwords (whatever is smaller) |
| 912 | */ |
| 913 | ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1; |
| 914 | |
| 915 | /* padding, etc. */ |
| 916 | ndw = 64; |
| 917 | |
Christian König | b0456f9 | 2016-08-11 14:06:54 +0200 | [diff] [blame] | 918 | if (src) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 919 | /* only copy commands needed */ |
| 920 | ndw += ncmds * 7; |
| 921 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 922 | params.func = amdgpu_vm_do_copy_ptes; |
| 923 | |
Christian König | b0456f9 | 2016-08-11 14:06:54 +0200 | [diff] [blame] | 924 | } else if (pages_addr) { |
| 925 | /* copy commands needed */ |
| 926 | ndw += ncmds * 7; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 927 | |
Christian König | b0456f9 | 2016-08-11 14:06:54 +0200 | [diff] [blame] | 928 | /* and also PTEs */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 929 | ndw += nptes * 2; |
| 930 | |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 931 | params.func = amdgpu_vm_do_copy_ptes; |
| 932 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 933 | } else { |
| 934 | /* set page commands needed */ |
| 935 | ndw += ncmds * 10; |
| 936 | |
| 937 | /* two extra commands for begin/end of fragment */ |
| 938 | ndw += 2 * 10; |
Christian König | afef8b8 | 2016-08-12 13:29:18 +0200 | [diff] [blame] | 939 | |
| 940 | params.func = amdgpu_vm_do_set_ptes; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 941 | } |
| 942 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 943 | r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job); |
| 944 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 945 | return r; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 946 | |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 947 | params.ib = &job->ibs[0]; |
Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 948 | |
Christian König | b0456f9 | 2016-08-11 14:06:54 +0200 | [diff] [blame] | 949 | if (!src && pages_addr) { |
| 950 | uint64_t *pte; |
| 951 | unsigned i; |
| 952 | |
| 953 | /* Put the PTEs at the end of the IB. */ |
| 954 | i = ndw - nptes * 2; |
| 955 | pte= (uint64_t *)&(job->ibs->ptr[i]); |
| 956 | params.src = job->ibs->gpu_addr + i * 4; |
| 957 | |
| 958 | for (i = 0; i < nptes; ++i) { |
| 959 | pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i * |
| 960 | AMDGPU_GPU_PAGE_SIZE); |
| 961 | pte[i] |= flags; |
| 962 | } |
Christian König | d7a4ac6 | 2016-09-25 11:54:00 +0200 | [diff] [blame] | 963 | addr = 0; |
Christian König | b0456f9 | 2016-08-11 14:06:54 +0200 | [diff] [blame] | 964 | } |
| 965 | |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 966 | r = amdgpu_sync_fence(adev, &job->sync, exclusive); |
| 967 | if (r) |
| 968 | goto error_free; |
| 969 | |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 970 | r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv, |
Christian König | a1e08d3 | 2016-01-26 11:40:46 +0100 | [diff] [blame] | 971 | owner); |
| 972 | if (r) |
| 973 | goto error_free; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 974 | |
Christian König | a1e08d3 | 2016-01-26 11:40:46 +0100 | [diff] [blame] | 975 | r = reservation_object_reserve_shared(vm->page_directory->tbo.resv); |
| 976 | if (r) |
| 977 | goto error_free; |
| 978 | |
Chunming Zhou | 4c7e885 | 2016-08-15 11:46:21 +0800 | [diff] [blame] | 979 | params.shadow = true; |
| 980 | amdgpu_vm_frag_ptes(¶ms, vm, start, last + 1, addr, flags); |
| 981 | params.shadow = false; |
Christian König | 92696dd | 2016-08-05 13:56:35 +0200 | [diff] [blame] | 982 | amdgpu_vm_frag_ptes(¶ms, vm, start, last + 1, addr, flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 983 | |
Christian König | 29efc4f | 2016-08-04 14:52:50 +0200 | [diff] [blame] | 984 | amdgpu_ring_pad_ib(ring, params.ib); |
| 985 | WARN_ON(params.ib->length_dw > ndw); |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 986 | r = amdgpu_job_submit(job, ring, &vm->entity, |
| 987 | AMDGPU_FENCE_OWNER_VM, &f); |
Chunming Zhou | 4af9f07 | 2015-08-03 12:57:31 +0800 | [diff] [blame] | 988 | if (r) |
| 989 | goto error_free; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 990 | |
Christian König | bf60efd | 2015-09-04 10:47:56 +0200 | [diff] [blame] | 991 | amdgpu_bo_fence(vm->page_directory, f, true); |
Chunming Zhou | 4af9f07 | 2015-08-03 12:57:31 +0800 | [diff] [blame] | 992 | if (fence) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 993 | dma_fence_put(*fence); |
| 994 | *fence = dma_fence_get(f); |
Chunming Zhou | 4af9f07 | 2015-08-03 12:57:31 +0800 | [diff] [blame] | 995 | } |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 996 | dma_fence_put(f); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 997 | return 0; |
Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 998 | |
| 999 | error_free: |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1000 | amdgpu_job_free(job); |
Chunming Zhou | 4af9f07 | 2015-08-03 12:57:31 +0800 | [diff] [blame] | 1001 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1002 | } |
| 1003 | |
| 1004 | /** |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1005 | * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks |
| 1006 | * |
| 1007 | * @adev: amdgpu_device pointer |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 1008 | * @exclusive: fence we need to sync to |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1009 | * @gtt_flags: flags as they are used for GTT |
| 1010 | * @pages_addr: DMA addresses to use for mapping |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1011 | * @vm: requested vm |
| 1012 | * @mapping: mapped range and flags to use for the update |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1013 | * @flags: HW flags for the mapping |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1014 | * @nodes: array of drm_mm_nodes with the MC addresses |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1015 | * @fence: optional resulting fence |
| 1016 | * |
| 1017 | * Split the mapping into smaller chunks so that each update fits |
| 1018 | * into a SDMA IB. |
| 1019 | * Returns 0 for success, -EINVAL for failure. |
| 1020 | */ |
| 1021 | static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1022 | struct dma_fence *exclusive, |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1023 | uint32_t gtt_flags, |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1024 | dma_addr_t *pages_addr, |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1025 | struct amdgpu_vm *vm, |
| 1026 | struct amdgpu_bo_va_mapping *mapping, |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1027 | uint32_t flags, |
| 1028 | struct drm_mm_node *nodes, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1029 | struct dma_fence **fence) |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1030 | { |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1031 | uint64_t pfn, src = 0, start = mapping->it.start; |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1032 | int r; |
| 1033 | |
| 1034 | /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here |
| 1035 | * but in case of something, we filter the flags in first place |
| 1036 | */ |
| 1037 | if (!(mapping->flags & AMDGPU_PTE_READABLE)) |
| 1038 | flags &= ~AMDGPU_PTE_READABLE; |
| 1039 | if (!(mapping->flags & AMDGPU_PTE_WRITEABLE)) |
| 1040 | flags &= ~AMDGPU_PTE_WRITEABLE; |
| 1041 | |
| 1042 | trace_amdgpu_vm_bo_update(mapping); |
| 1043 | |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1044 | pfn = mapping->offset >> PAGE_SHIFT; |
| 1045 | if (nodes) { |
| 1046 | while (pfn >= nodes->size) { |
| 1047 | pfn -= nodes->size; |
| 1048 | ++nodes; |
| 1049 | } |
Christian König | fa3ab3c | 2016-03-18 21:00:35 +0100 | [diff] [blame] | 1050 | } |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1051 | |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1052 | do { |
| 1053 | uint64_t max_entries; |
| 1054 | uint64_t addr, last; |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1055 | |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1056 | if (nodes) { |
| 1057 | addr = nodes->start << PAGE_SHIFT; |
| 1058 | max_entries = (nodes->size - pfn) * |
| 1059 | (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE); |
| 1060 | } else { |
| 1061 | addr = 0; |
| 1062 | max_entries = S64_MAX; |
| 1063 | } |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1064 | |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1065 | if (pages_addr) { |
| 1066 | if (flags == gtt_flags) |
| 1067 | src = adev->gart.table_addr + |
| 1068 | (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8; |
| 1069 | else |
| 1070 | max_entries = min(max_entries, 16ull * 1024ull); |
| 1071 | addr = 0; |
| 1072 | } else if (flags & AMDGPU_PTE_VALID) { |
| 1073 | addr += adev->vm_manager.vram_base_offset; |
| 1074 | } |
| 1075 | addr += pfn << PAGE_SHIFT; |
| 1076 | |
| 1077 | last = min((uint64_t)mapping->it.last, start + max_entries - 1); |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 1078 | r = amdgpu_vm_bo_update_mapping(adev, exclusive, |
| 1079 | src, pages_addr, vm, |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1080 | start, last, flags, addr, |
| 1081 | fence); |
| 1082 | if (r) |
| 1083 | return r; |
| 1084 | |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1085 | pfn += last - start + 1; |
| 1086 | if (nodes && nodes->size == pfn) { |
| 1087 | pfn = 0; |
| 1088 | ++nodes; |
| 1089 | } |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1090 | start = last + 1; |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1091 | |
| 1092 | } while (unlikely(start != mapping->it.last + 1)); |
Christian König | a14faa6 | 2016-01-25 14:27:31 +0100 | [diff] [blame] | 1093 | |
| 1094 | return 0; |
| 1095 | } |
| 1096 | |
| 1097 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1098 | * amdgpu_vm_bo_update - update all BO mappings in the vm page table |
| 1099 | * |
| 1100 | * @adev: amdgpu_device pointer |
| 1101 | * @bo_va: requested BO and VM object |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1102 | * @clear: if true clear the entries |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1103 | * |
| 1104 | * Fill in the page table entries for @bo_va. |
| 1105 | * Returns 0 for success, -EINVAL for failure. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1106 | */ |
| 1107 | int amdgpu_vm_bo_update(struct amdgpu_device *adev, |
| 1108 | struct amdgpu_bo_va *bo_va, |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1109 | bool clear) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1110 | { |
| 1111 | struct amdgpu_vm *vm = bo_va->vm; |
| 1112 | struct amdgpu_bo_va_mapping *mapping; |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1113 | dma_addr_t *pages_addr = NULL; |
Christian König | fa3ab3c | 2016-03-18 21:00:35 +0100 | [diff] [blame] | 1114 | uint32_t gtt_flags, flags; |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1115 | struct ttm_mem_reg *mem; |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1116 | struct drm_mm_node *nodes; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1117 | struct dma_fence *exclusive; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1118 | int r; |
| 1119 | |
Christian König | a5f6b5b | 2017-01-30 11:01:38 +0100 | [diff] [blame^] | 1120 | if (clear || !bo_va->bo) { |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1121 | mem = NULL; |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1122 | nodes = NULL; |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1123 | exclusive = NULL; |
| 1124 | } else { |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1125 | struct ttm_dma_tt *ttm; |
| 1126 | |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1127 | mem = &bo_va->bo->tbo.mem; |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1128 | nodes = mem->mm_node; |
| 1129 | if (mem->mem_type == TTM_PL_TT) { |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1130 | ttm = container_of(bo_va->bo->tbo.ttm, struct |
| 1131 | ttm_dma_tt, ttm); |
| 1132 | pages_addr = ttm->dma_address; |
Christian König | 9ab2146 | 2015-11-30 14:19:26 +0100 | [diff] [blame] | 1133 | } |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 1134 | exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1135 | } |
| 1136 | |
Christian König | a5f6b5b | 2017-01-30 11:01:38 +0100 | [diff] [blame^] | 1137 | if (bo_va->bo) { |
| 1138 | flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem); |
| 1139 | gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) && |
| 1140 | adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ? |
| 1141 | flags : 0; |
| 1142 | } else { |
| 1143 | flags = 0x0; |
| 1144 | gtt_flags = ~0x0; |
| 1145 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1146 | |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1147 | spin_lock(&vm->status_lock); |
| 1148 | if (!list_empty(&bo_va->vm_status)) |
| 1149 | list_splice_init(&bo_va->valids, &bo_va->invalids); |
| 1150 | spin_unlock(&vm->status_lock); |
| 1151 | |
| 1152 | list_for_each_entry(mapping, &bo_va->invalids, list) { |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 1153 | r = amdgpu_vm_bo_split_mapping(adev, exclusive, |
| 1154 | gtt_flags, pages_addr, vm, |
Christian König | 63e0ba4 | 2016-08-16 17:38:37 +0200 | [diff] [blame] | 1155 | mapping, flags, nodes, |
Christian König | 8358dce | 2016-03-30 10:50:25 +0200 | [diff] [blame] | 1156 | &bo_va->last_pt_update); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1157 | if (r) |
| 1158 | return r; |
| 1159 | } |
| 1160 | |
Christian König | d6c10f6 | 2015-09-28 12:00:23 +0200 | [diff] [blame] | 1161 | if (trace_amdgpu_vm_bo_mapping_enabled()) { |
| 1162 | list_for_each_entry(mapping, &bo_va->valids, list) |
| 1163 | trace_amdgpu_vm_bo_mapping(mapping); |
| 1164 | |
| 1165 | list_for_each_entry(mapping, &bo_va->invalids, list) |
| 1166 | trace_amdgpu_vm_bo_mapping(mapping); |
| 1167 | } |
| 1168 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1169 | spin_lock(&vm->status_lock); |
monk.liu | 6d1d0ef | 2015-08-14 13:36:41 +0800 | [diff] [blame] | 1170 | list_splice_init(&bo_va->invalids, &bo_va->valids); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1171 | list_del_init(&bo_va->vm_status); |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1172 | if (clear) |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1173 | list_add(&bo_va->vm_status, &vm->cleared); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1174 | spin_unlock(&vm->status_lock); |
| 1175 | |
| 1176 | return 0; |
| 1177 | } |
| 1178 | |
| 1179 | /** |
| 1180 | * amdgpu_vm_clear_freed - clear freed BOs in the PT |
| 1181 | * |
| 1182 | * @adev: amdgpu_device pointer |
| 1183 | * @vm: requested vm |
| 1184 | * |
| 1185 | * Make sure all freed BOs are cleared in the PT. |
| 1186 | * Returns 0 for success. |
| 1187 | * |
| 1188 | * PTs have to be reserved and mutex must be locked! |
| 1189 | */ |
| 1190 | int amdgpu_vm_clear_freed(struct amdgpu_device *adev, |
| 1191 | struct amdgpu_vm *vm) |
| 1192 | { |
| 1193 | struct amdgpu_bo_va_mapping *mapping; |
| 1194 | int r; |
| 1195 | |
| 1196 | while (!list_empty(&vm->freed)) { |
| 1197 | mapping = list_first_entry(&vm->freed, |
| 1198 | struct amdgpu_bo_va_mapping, list); |
| 1199 | list_del(&mapping->list); |
Christian König | e17841b | 2016-03-08 17:52:01 +0100 | [diff] [blame] | 1200 | |
Christian König | 3cabaa5 | 2016-06-06 10:17:58 +0200 | [diff] [blame] | 1201 | r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping, |
Christian König | fa3ab3c | 2016-03-18 21:00:35 +0100 | [diff] [blame] | 1202 | 0, 0, NULL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1203 | kfree(mapping); |
| 1204 | if (r) |
| 1205 | return r; |
| 1206 | |
| 1207 | } |
| 1208 | return 0; |
| 1209 | |
| 1210 | } |
| 1211 | |
| 1212 | /** |
| 1213 | * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT |
| 1214 | * |
| 1215 | * @adev: amdgpu_device pointer |
| 1216 | * @vm: requested vm |
| 1217 | * |
| 1218 | * Make sure all invalidated BOs are cleared in the PT. |
| 1219 | * Returns 0 for success. |
| 1220 | * |
| 1221 | * PTs have to be reserved and mutex must be locked! |
| 1222 | */ |
| 1223 | int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, |
monk.liu | cfe2c97 | 2015-05-26 15:01:54 +0800 | [diff] [blame] | 1224 | struct amdgpu_vm *vm, struct amdgpu_sync *sync) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1225 | { |
monk.liu | cfe2c97 | 2015-05-26 15:01:54 +0800 | [diff] [blame] | 1226 | struct amdgpu_bo_va *bo_va = NULL; |
Christian König | 91e1a52 | 2015-07-06 22:06:40 +0200 | [diff] [blame] | 1227 | int r = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1228 | |
| 1229 | spin_lock(&vm->status_lock); |
| 1230 | while (!list_empty(&vm->invalidated)) { |
| 1231 | bo_va = list_first_entry(&vm->invalidated, |
| 1232 | struct amdgpu_bo_va, vm_status); |
| 1233 | spin_unlock(&vm->status_lock); |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1234 | |
Christian König | 99e124f | 2016-08-16 14:43:17 +0200 | [diff] [blame] | 1235 | r = amdgpu_vm_bo_update(adev, bo_va, true); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1236 | if (r) |
| 1237 | return r; |
| 1238 | |
| 1239 | spin_lock(&vm->status_lock); |
| 1240 | } |
| 1241 | spin_unlock(&vm->status_lock); |
| 1242 | |
monk.liu | cfe2c97 | 2015-05-26 15:01:54 +0800 | [diff] [blame] | 1243 | if (bo_va) |
Chunming Zhou | bb1e38a4 | 2015-08-03 18:19:38 +0800 | [diff] [blame] | 1244 | r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update); |
Christian König | 91e1a52 | 2015-07-06 22:06:40 +0200 | [diff] [blame] | 1245 | |
| 1246 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1247 | } |
| 1248 | |
| 1249 | /** |
| 1250 | * amdgpu_vm_bo_add - add a bo to a specific vm |
| 1251 | * |
| 1252 | * @adev: amdgpu_device pointer |
| 1253 | * @vm: requested vm |
| 1254 | * @bo: amdgpu buffer object |
| 1255 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 1256 | * Add @bo into the requested vm. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1257 | * Add @bo to the list of bos associated with the vm |
| 1258 | * Returns newly added bo_va or NULL for failure |
| 1259 | * |
| 1260 | * Object has to be reserved! |
| 1261 | */ |
| 1262 | struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, |
| 1263 | struct amdgpu_vm *vm, |
| 1264 | struct amdgpu_bo *bo) |
| 1265 | { |
| 1266 | struct amdgpu_bo_va *bo_va; |
| 1267 | |
| 1268 | bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL); |
| 1269 | if (bo_va == NULL) { |
| 1270 | return NULL; |
| 1271 | } |
| 1272 | bo_va->vm = vm; |
| 1273 | bo_va->bo = bo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1274 | bo_va->ref_count = 1; |
| 1275 | INIT_LIST_HEAD(&bo_va->bo_list); |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1276 | INIT_LIST_HEAD(&bo_va->valids); |
| 1277 | INIT_LIST_HEAD(&bo_va->invalids); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1278 | INIT_LIST_HEAD(&bo_va->vm_status); |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1279 | |
Christian König | a5f6b5b | 2017-01-30 11:01:38 +0100 | [diff] [blame^] | 1280 | if (bo) |
| 1281 | list_add_tail(&bo_va->bo_list, &bo->va); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1282 | |
| 1283 | return bo_va; |
| 1284 | } |
| 1285 | |
| 1286 | /** |
| 1287 | * amdgpu_vm_bo_map - map bo inside a vm |
| 1288 | * |
| 1289 | * @adev: amdgpu_device pointer |
| 1290 | * @bo_va: bo_va to store the address |
| 1291 | * @saddr: where to map the BO |
| 1292 | * @offset: requested offset in the BO |
| 1293 | * @flags: attributes of pages (read/write/valid/etc.) |
| 1294 | * |
| 1295 | * Add a mapping of the BO at the specefied addr into the VM. |
| 1296 | * Returns 0 for success, error for failure. |
| 1297 | * |
Chunming Zhou | 49b02b1 | 2015-11-13 14:18:38 +0800 | [diff] [blame] | 1298 | * Object has to be reserved and unreserved outside! |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1299 | */ |
| 1300 | int amdgpu_vm_bo_map(struct amdgpu_device *adev, |
| 1301 | struct amdgpu_bo_va *bo_va, |
| 1302 | uint64_t saddr, uint64_t offset, |
Christian König | 268c300 | 2017-01-18 14:49:43 +0100 | [diff] [blame] | 1303 | uint64_t size, uint64_t flags) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1304 | { |
| 1305 | struct amdgpu_bo_va_mapping *mapping; |
| 1306 | struct amdgpu_vm *vm = bo_va->vm; |
| 1307 | struct interval_tree_node *it; |
| 1308 | unsigned last_pfn, pt_idx; |
| 1309 | uint64_t eaddr; |
| 1310 | int r; |
| 1311 | |
Christian König | 0be52de | 2015-05-18 14:37:27 +0200 | [diff] [blame] | 1312 | /* validate the parameters */ |
| 1313 | if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK || |
Chunming Zhou | 49b02b1 | 2015-11-13 14:18:38 +0800 | [diff] [blame] | 1314 | size == 0 || size & AMDGPU_GPU_PAGE_MASK) |
Christian König | 0be52de | 2015-05-18 14:37:27 +0200 | [diff] [blame] | 1315 | return -EINVAL; |
Christian König | 0be52de | 2015-05-18 14:37:27 +0200 | [diff] [blame] | 1316 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1317 | /* make sure object fit at this offset */ |
Felix Kuehling | 005ae95 | 2015-11-23 17:43:48 -0500 | [diff] [blame] | 1318 | eaddr = saddr + size - 1; |
Christian König | a5f6b5b | 2017-01-30 11:01:38 +0100 | [diff] [blame^] | 1319 | if (saddr >= eaddr || |
| 1320 | (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo))) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1321 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1322 | |
| 1323 | last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE; |
Felix Kuehling | 005ae95 | 2015-11-23 17:43:48 -0500 | [diff] [blame] | 1324 | if (last_pfn >= adev->vm_manager.max_pfn) { |
| 1325 | dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n", |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1326 | last_pfn, adev->vm_manager.max_pfn); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1327 | return -EINVAL; |
| 1328 | } |
| 1329 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1330 | saddr /= AMDGPU_GPU_PAGE_SIZE; |
| 1331 | eaddr /= AMDGPU_GPU_PAGE_SIZE; |
| 1332 | |
Felix Kuehling | 005ae95 | 2015-11-23 17:43:48 -0500 | [diff] [blame] | 1333 | it = interval_tree_iter_first(&vm->va, saddr, eaddr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1334 | if (it) { |
| 1335 | struct amdgpu_bo_va_mapping *tmp; |
| 1336 | tmp = container_of(it, struct amdgpu_bo_va_mapping, it); |
| 1337 | /* bo and tmp overlap, invalid addr */ |
| 1338 | dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with " |
| 1339 | "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr, |
| 1340 | tmp->it.start, tmp->it.last + 1); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1341 | r = -EINVAL; |
Chunming Zhou | f48b265 | 2015-10-16 14:06:19 +0800 | [diff] [blame] | 1342 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1343 | } |
| 1344 | |
| 1345 | mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); |
| 1346 | if (!mapping) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1347 | r = -ENOMEM; |
Chunming Zhou | f48b265 | 2015-10-16 14:06:19 +0800 | [diff] [blame] | 1348 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1349 | } |
| 1350 | |
| 1351 | INIT_LIST_HEAD(&mapping->list); |
| 1352 | mapping->it.start = saddr; |
Felix Kuehling | 005ae95 | 2015-11-23 17:43:48 -0500 | [diff] [blame] | 1353 | mapping->it.last = eaddr; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1354 | mapping->offset = offset; |
| 1355 | mapping->flags = flags; |
| 1356 | |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1357 | list_add(&mapping->list, &bo_va->invalids); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1358 | interval_tree_insert(&mapping->it, &vm->va); |
| 1359 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1360 | /* Make sure the page tables are allocated */ |
| 1361 | saddr >>= amdgpu_vm_block_size; |
| 1362 | eaddr >>= amdgpu_vm_block_size; |
| 1363 | |
| 1364 | BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev)); |
| 1365 | |
| 1366 | if (eaddr > vm->max_pde_used) |
| 1367 | vm->max_pde_used = eaddr; |
| 1368 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1369 | /* walk over the address space and allocate the page tables */ |
| 1370 | for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) { |
Christian König | bf60efd | 2015-09-04 10:47:56 +0200 | [diff] [blame] | 1371 | struct reservation_object *resv = vm->page_directory->tbo.resv; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1372 | struct amdgpu_bo *pt; |
| 1373 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 1374 | if (vm->page_tables[pt_idx].bo) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1375 | continue; |
| 1376 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1377 | r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8, |
| 1378 | AMDGPU_GPU_PAGE_SIZE, true, |
Alex Deucher | 857d913 | 2015-08-27 00:14:16 -0400 | [diff] [blame] | 1379 | AMDGPU_GEM_DOMAIN_VRAM, |
Chunming Zhou | 1baa439 | 2016-08-04 13:59:32 +0800 | [diff] [blame] | 1380 | AMDGPU_GEM_CREATE_NO_CPU_ACCESS | |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 1381 | AMDGPU_GEM_CREATE_SHADOW | |
Christian König | 617859e | 2016-11-17 15:40:02 +0100 | [diff] [blame] | 1382 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS | |
| 1383 | AMDGPU_GEM_CREATE_VRAM_CLEARED, |
Christian König | bf60efd | 2015-09-04 10:47:56 +0200 | [diff] [blame] | 1384 | NULL, resv, &pt); |
Chunming Zhou | 49b02b1 | 2015-11-13 14:18:38 +0800 | [diff] [blame] | 1385 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1386 | goto error_free; |
Chunming Zhou | 49b02b1 | 2015-11-13 14:18:38 +0800 | [diff] [blame] | 1387 | |
Christian König | 82b9c55 | 2015-11-27 16:49:00 +0100 | [diff] [blame] | 1388 | /* Keep a reference to the page table to avoid freeing |
| 1389 | * them up in the wrong order. |
| 1390 | */ |
| 1391 | pt->parent = amdgpu_bo_ref(vm->page_directory); |
| 1392 | |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 1393 | vm->page_tables[pt_idx].bo = pt; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1394 | vm->page_tables[pt_idx].addr = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1395 | } |
| 1396 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1397 | return 0; |
| 1398 | |
| 1399 | error_free: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1400 | list_del(&mapping->list); |
| 1401 | interval_tree_remove(&mapping->it, &vm->va); |
Christian König | 93e3e43 | 2015-06-09 16:58:33 +0200 | [diff] [blame] | 1402 | trace_amdgpu_vm_bo_unmap(bo_va, mapping); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1403 | kfree(mapping); |
| 1404 | |
Chunming Zhou | f48b265 | 2015-10-16 14:06:19 +0800 | [diff] [blame] | 1405 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1406 | return r; |
| 1407 | } |
| 1408 | |
| 1409 | /** |
| 1410 | * amdgpu_vm_bo_unmap - remove bo mapping from vm |
| 1411 | * |
| 1412 | * @adev: amdgpu_device pointer |
| 1413 | * @bo_va: bo_va to remove the address from |
| 1414 | * @saddr: where to the BO is mapped |
| 1415 | * |
| 1416 | * Remove a mapping of the BO at the specefied addr from the VM. |
| 1417 | * Returns 0 for success, error for failure. |
| 1418 | * |
Chunming Zhou | 49b02b1 | 2015-11-13 14:18:38 +0800 | [diff] [blame] | 1419 | * Object has to be reserved and unreserved outside! |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1420 | */ |
| 1421 | int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, |
| 1422 | struct amdgpu_bo_va *bo_va, |
| 1423 | uint64_t saddr) |
| 1424 | { |
| 1425 | struct amdgpu_bo_va_mapping *mapping; |
| 1426 | struct amdgpu_vm *vm = bo_va->vm; |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1427 | bool valid = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1428 | |
Christian König | 6c7fc50 | 2015-06-05 20:56:17 +0200 | [diff] [blame] | 1429 | saddr /= AMDGPU_GPU_PAGE_SIZE; |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1430 | |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1431 | list_for_each_entry(mapping, &bo_va->valids, list) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1432 | if (mapping->it.start == saddr) |
| 1433 | break; |
| 1434 | } |
| 1435 | |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1436 | if (&mapping->list == &bo_va->valids) { |
| 1437 | valid = false; |
| 1438 | |
| 1439 | list_for_each_entry(mapping, &bo_va->invalids, list) { |
| 1440 | if (mapping->it.start == saddr) |
| 1441 | break; |
| 1442 | } |
| 1443 | |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1444 | if (&mapping->list == &bo_va->invalids) |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1445 | return -ENOENT; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1446 | } |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1447 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1448 | list_del(&mapping->list); |
| 1449 | interval_tree_remove(&mapping->it, &vm->va); |
Christian König | 93e3e43 | 2015-06-09 16:58:33 +0200 | [diff] [blame] | 1450 | trace_amdgpu_vm_bo_unmap(bo_va, mapping); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1451 | |
Christian König | e17841b | 2016-03-08 17:52:01 +0100 | [diff] [blame] | 1452 | if (valid) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1453 | list_add(&mapping->list, &vm->freed); |
Christian König | e17841b | 2016-03-08 17:52:01 +0100 | [diff] [blame] | 1454 | else |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1455 | kfree(mapping); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1456 | |
| 1457 | return 0; |
| 1458 | } |
| 1459 | |
| 1460 | /** |
| 1461 | * amdgpu_vm_bo_rmv - remove a bo to a specific vm |
| 1462 | * |
| 1463 | * @adev: amdgpu_device pointer |
| 1464 | * @bo_va: requested bo_va |
| 1465 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 1466 | * Remove @bo_va->bo from the requested vm. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1467 | * |
| 1468 | * Object have to be reserved! |
| 1469 | */ |
| 1470 | void amdgpu_vm_bo_rmv(struct amdgpu_device *adev, |
| 1471 | struct amdgpu_bo_va *bo_va) |
| 1472 | { |
| 1473 | struct amdgpu_bo_va_mapping *mapping, *next; |
| 1474 | struct amdgpu_vm *vm = bo_va->vm; |
| 1475 | |
| 1476 | list_del(&bo_va->bo_list); |
| 1477 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1478 | spin_lock(&vm->status_lock); |
| 1479 | list_del(&bo_va->vm_status); |
| 1480 | spin_unlock(&vm->status_lock); |
| 1481 | |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1482 | list_for_each_entry_safe(mapping, next, &bo_va->valids, list) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1483 | list_del(&mapping->list); |
| 1484 | interval_tree_remove(&mapping->it, &vm->va); |
Christian König | 93e3e43 | 2015-06-09 16:58:33 +0200 | [diff] [blame] | 1485 | trace_amdgpu_vm_bo_unmap(bo_va, mapping); |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1486 | list_add(&mapping->list, &vm->freed); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1487 | } |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1488 | list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) { |
| 1489 | list_del(&mapping->list); |
| 1490 | interval_tree_remove(&mapping->it, &vm->va); |
| 1491 | kfree(mapping); |
| 1492 | } |
Christian König | 32b41ac | 2016-03-08 18:03:27 +0100 | [diff] [blame] | 1493 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1494 | dma_fence_put(bo_va->last_pt_update); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1495 | kfree(bo_va); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1496 | } |
| 1497 | |
| 1498 | /** |
| 1499 | * amdgpu_vm_bo_invalidate - mark the bo as invalid |
| 1500 | * |
| 1501 | * @adev: amdgpu_device pointer |
| 1502 | * @vm: requested vm |
| 1503 | * @bo: amdgpu buffer object |
| 1504 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 1505 | * Mark @bo as invalid. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1506 | */ |
| 1507 | void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, |
| 1508 | struct amdgpu_bo *bo) |
| 1509 | { |
| 1510 | struct amdgpu_bo_va *bo_va; |
| 1511 | |
| 1512 | list_for_each_entry(bo_va, &bo->va, bo_list) { |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1513 | spin_lock(&bo_va->vm->status_lock); |
| 1514 | if (list_empty(&bo_va->vm_status)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1515 | list_add(&bo_va->vm_status, &bo_va->vm->invalidated); |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1516 | spin_unlock(&bo_va->vm->status_lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1517 | } |
| 1518 | } |
| 1519 | |
| 1520 | /** |
| 1521 | * amdgpu_vm_init - initialize a vm instance |
| 1522 | * |
| 1523 | * @adev: amdgpu_device pointer |
| 1524 | * @vm: requested vm |
| 1525 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 1526 | * Init @vm fields. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1527 | */ |
| 1528 | int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm) |
| 1529 | { |
| 1530 | const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE, |
| 1531 | AMDGPU_VM_PTE_COUNT * 8); |
Michel Dänzer | 9571e1d | 2016-01-19 17:59:46 +0900 | [diff] [blame] | 1532 | unsigned pd_size, pd_entries; |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1533 | unsigned ring_instance; |
| 1534 | struct amdgpu_ring *ring; |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1535 | struct amd_sched_rq *rq; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1536 | int i, r; |
| 1537 | |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 1538 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) |
| 1539 | vm->ids[i] = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1540 | vm->va = RB_ROOT; |
Chunming Zhou | 031e298 | 2016-04-25 10:19:13 +0800 | [diff] [blame] | 1541 | vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1542 | spin_lock_init(&vm->status_lock); |
| 1543 | INIT_LIST_HEAD(&vm->invalidated); |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 1544 | INIT_LIST_HEAD(&vm->cleared); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1545 | INIT_LIST_HEAD(&vm->freed); |
Christian König | 2025021 | 2016-03-08 17:58:35 +0100 | [diff] [blame] | 1546 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1547 | pd_size = amdgpu_vm_directory_size(adev); |
| 1548 | pd_entries = amdgpu_vm_num_pdes(adev); |
| 1549 | |
| 1550 | /* allocate page table array */ |
Michel Dänzer | 9571e1d | 2016-01-19 17:59:46 +0900 | [diff] [blame] | 1551 | vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt)); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1552 | if (vm->page_tables == NULL) { |
| 1553 | DRM_ERROR("Cannot allocate memory for page table array\n"); |
| 1554 | return -ENOMEM; |
| 1555 | } |
| 1556 | |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1557 | /* create scheduler entity for page table updates */ |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1558 | |
| 1559 | ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring); |
| 1560 | ring_instance %= adev->vm_manager.vm_pte_num_rings; |
| 1561 | ring = adev->vm_manager.vm_pte_rings[ring_instance]; |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1562 | rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL]; |
| 1563 | r = amd_sched_entity_init(&ring->sched, &vm->entity, |
| 1564 | rq, amdgpu_sched_jobs); |
| 1565 | if (r) |
Chunming Zhou | 64827ad | 2016-07-28 17:20:32 +0800 | [diff] [blame] | 1566 | goto err; |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1567 | |
Bas Nieuwenhuizen | 05906de | 2015-08-14 20:08:40 +0200 | [diff] [blame] | 1568 | vm->page_directory_fence = NULL; |
| 1569 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1570 | r = amdgpu_bo_create(adev, pd_size, align, true, |
Alex Deucher | 857d913 | 2015-08-27 00:14:16 -0400 | [diff] [blame] | 1571 | AMDGPU_GEM_DOMAIN_VRAM, |
Chunming Zhou | 1baa439 | 2016-08-04 13:59:32 +0800 | [diff] [blame] | 1572 | AMDGPU_GEM_CREATE_NO_CPU_ACCESS | |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 1573 | AMDGPU_GEM_CREATE_SHADOW | |
Christian König | 617859e | 2016-11-17 15:40:02 +0100 | [diff] [blame] | 1574 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS | |
| 1575 | AMDGPU_GEM_CREATE_VRAM_CLEARED, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 1576 | NULL, NULL, &vm->page_directory); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1577 | if (r) |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1578 | goto error_free_sched_entity; |
| 1579 | |
Chunming Zhou | ef9f0a8 | 2015-11-13 13:43:22 +0800 | [diff] [blame] | 1580 | r = amdgpu_bo_reserve(vm->page_directory, false); |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1581 | if (r) |
| 1582 | goto error_free_page_directory; |
| 1583 | |
Christian König | 5a712a8 | 2016-06-21 16:28:15 +0200 | [diff] [blame] | 1584 | vm->last_eviction_counter = atomic64_read(&adev->num_evictions); |
Christian König | 2a82ec21 | 2016-09-16 13:11:45 +0200 | [diff] [blame] | 1585 | amdgpu_bo_unreserve(vm->page_directory); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1586 | |
| 1587 | return 0; |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1588 | |
| 1589 | error_free_page_directory: |
Christian König | 2698f62 | 2016-09-16 13:06:09 +0200 | [diff] [blame] | 1590 | amdgpu_bo_unref(&vm->page_directory->shadow); |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1591 | amdgpu_bo_unref(&vm->page_directory); |
| 1592 | vm->page_directory = NULL; |
| 1593 | |
| 1594 | error_free_sched_entity: |
| 1595 | amd_sched_entity_fini(&ring->sched, &vm->entity); |
| 1596 | |
Chunming Zhou | 64827ad | 2016-07-28 17:20:32 +0800 | [diff] [blame] | 1597 | err: |
| 1598 | drm_free_large(vm->page_tables); |
| 1599 | |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1600 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1601 | } |
| 1602 | |
| 1603 | /** |
| 1604 | * amdgpu_vm_fini - tear down a vm instance |
| 1605 | * |
| 1606 | * @adev: amdgpu_device pointer |
| 1607 | * @vm: requested vm |
| 1608 | * |
Christian König | 8843dbb | 2016-01-26 12:17:11 +0100 | [diff] [blame] | 1609 | * Tear down @vm. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1610 | * Unbind the VM and remove all bos from the vm bo list |
| 1611 | */ |
| 1612 | void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) |
| 1613 | { |
| 1614 | struct amdgpu_bo_va_mapping *mapping, *tmp; |
| 1615 | int i; |
| 1616 | |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1617 | amd_sched_entity_fini(vm->entity.sched, &vm->entity); |
Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 1618 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1619 | if (!RB_EMPTY_ROOT(&vm->va)) { |
| 1620 | dev_err(adev->dev, "still active bo inside vm\n"); |
| 1621 | } |
| 1622 | rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) { |
| 1623 | list_del(&mapping->list); |
| 1624 | interval_tree_remove(&mapping->it, &vm->va); |
| 1625 | kfree(mapping); |
| 1626 | } |
| 1627 | list_for_each_entry_safe(mapping, tmp, &vm->freed, list) { |
| 1628 | list_del(&mapping->list); |
| 1629 | kfree(mapping); |
| 1630 | } |
| 1631 | |
Chunming Zhou | 1baa439 | 2016-08-04 13:59:32 +0800 | [diff] [blame] | 1632 | for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) { |
Christian König | 914b4dc | 2016-09-28 12:27:37 +0200 | [diff] [blame] | 1633 | struct amdgpu_bo *pt = vm->page_tables[i].bo; |
Christian König | 2698f62 | 2016-09-16 13:06:09 +0200 | [diff] [blame] | 1634 | |
| 1635 | if (!pt) |
| 1636 | continue; |
| 1637 | |
| 1638 | amdgpu_bo_unref(&pt->shadow); |
| 1639 | amdgpu_bo_unref(&pt); |
Chunming Zhou | 1baa439 | 2016-08-04 13:59:32 +0800 | [diff] [blame] | 1640 | } |
Michel Dänzer | 9571e1d | 2016-01-19 17:59:46 +0900 | [diff] [blame] | 1641 | drm_free_large(vm->page_tables); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1642 | |
Christian König | 2698f62 | 2016-09-16 13:06:09 +0200 | [diff] [blame] | 1643 | amdgpu_bo_unref(&vm->page_directory->shadow); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1644 | amdgpu_bo_unref(&vm->page_directory); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1645 | dma_fence_put(vm->page_directory_fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1646 | } |
Christian König | ea89f8c | 2015-11-15 20:52:06 +0100 | [diff] [blame] | 1647 | |
| 1648 | /** |
Christian König | a9a78b3 | 2016-01-21 10:19:11 +0100 | [diff] [blame] | 1649 | * amdgpu_vm_manager_init - init the VM manager |
| 1650 | * |
| 1651 | * @adev: amdgpu_device pointer |
| 1652 | * |
| 1653 | * Initialize the VM manager structures |
| 1654 | */ |
| 1655 | void amdgpu_vm_manager_init(struct amdgpu_device *adev) |
| 1656 | { |
| 1657 | unsigned i; |
| 1658 | |
| 1659 | INIT_LIST_HEAD(&adev->vm_manager.ids_lru); |
| 1660 | |
| 1661 | /* skip over VMID 0, since it is the system VM */ |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 1662 | for (i = 1; i < adev->vm_manager.num_ids; ++i) { |
| 1663 | amdgpu_vm_reset_id(adev, i); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 1664 | amdgpu_sync_create(&adev->vm_manager.ids[i].active); |
Christian König | a9a78b3 | 2016-01-21 10:19:11 +0100 | [diff] [blame] | 1665 | list_add_tail(&adev->vm_manager.ids[i].list, |
| 1666 | &adev->vm_manager.ids_lru); |
Christian König | 971fe9a9 | 2016-03-01 15:09:25 +0100 | [diff] [blame] | 1667 | } |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1668 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1669 | adev->vm_manager.fence_context = |
| 1670 | dma_fence_context_alloc(AMDGPU_MAX_RINGS); |
Christian König | 1fbb2e9 | 2016-06-01 10:47:36 +0200 | [diff] [blame] | 1671 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) |
| 1672 | adev->vm_manager.seqno[i] = 0; |
| 1673 | |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1674 | atomic_set(&adev->vm_manager.vm_pte_next_ring, 0); |
Christian König | b1c8a81 | 2016-05-04 10:34:03 +0200 | [diff] [blame] | 1675 | atomic64_set(&adev->vm_manager.client_counter, 0); |
Christian König | a9a78b3 | 2016-01-21 10:19:11 +0100 | [diff] [blame] | 1676 | } |
| 1677 | |
| 1678 | /** |
Christian König | ea89f8c | 2015-11-15 20:52:06 +0100 | [diff] [blame] | 1679 | * amdgpu_vm_manager_fini - cleanup VM manager |
| 1680 | * |
| 1681 | * @adev: amdgpu_device pointer |
| 1682 | * |
| 1683 | * Cleanup the VM manager and free resources. |
| 1684 | */ |
| 1685 | void amdgpu_vm_manager_fini(struct amdgpu_device *adev) |
| 1686 | { |
| 1687 | unsigned i; |
| 1688 | |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 1689 | for (i = 0; i < AMDGPU_NUM_VM; ++i) { |
| 1690 | struct amdgpu_vm_id *id = &adev->vm_manager.ids[i]; |
| 1691 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1692 | dma_fence_put(adev->vm_manager.ids[i].first); |
Christian König | 832a902 | 2016-02-15 12:33:02 +0100 | [diff] [blame] | 1693 | amdgpu_sync_free(&adev->vm_manager.ids[i].active); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1694 | dma_fence_put(id->flushed_updates); |
Dave Airlie | 7b624ad | 2016-11-07 09:37:09 +1000 | [diff] [blame] | 1695 | dma_fence_put(id->last_flush); |
Christian König | bcb1ba3 | 2016-03-08 15:40:11 +0100 | [diff] [blame] | 1696 | } |
Christian König | ea89f8c | 2015-11-15 20:52:06 +0100 | [diff] [blame] | 1697 | } |