blob: f922e4356758e47b6a5b7a7b9a9365fb0f2e5700 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
34/*
35 * GPUVM
36 * GPUVM is similar to the legacy gart on older asics, however
37 * rather than there being a single global gart table
38 * for the entire GPU, there are multiple VM page tables active
39 * at any given time. The VM page tables can contain a mix
40 * vram pages and system memory pages and system memory pages
41 * can be mapped as snooped (cached system pages) or unsnooped
42 * (uncached system pages).
43 * Each VM has an ID associated with it and there is a page table
44 * associated with each VMID. When execting a command buffer,
45 * the kernel tells the the ring what VMID to use for that command
46 * buffer. VMIDs are allocated dynamically as commands are submitted.
47 * The userspace drivers maintain their own address space and the kernel
48 * sets up their pages tables accordingly when they submit their
49 * command buffers and a VMID is assigned.
50 * Cayman/Trinity support up to 8 active VMs at any given time;
51 * SI supports 16.
52 */
53
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040054/* Local structure. Encapsulate some VM table update parameters to reduce
55 * the number of function parameters
56 */
Christian König29efc4f2016-08-04 14:52:50 +020057struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020058 /* amdgpu device we do this update for */
59 struct amdgpu_device *adev;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040060 /* address where to copy page table entries from */
61 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040062 /* indirect buffer to fill with commands */
63 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020064 /* Function which actually does the update */
65 void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
66 uint64_t addr, unsigned count, uint32_t incr,
67 uint32_t flags);
Chunming Zhou4c7e8852016-08-15 11:46:21 +080068 /* indicate update pt or its shadow */
69 bool shadow;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040070};
71
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072/**
73 * amdgpu_vm_num_pde - return the number of page directory entries
74 *
75 * @adev: amdgpu_device pointer
76 *
Christian König8843dbb2016-01-26 12:17:11 +010077 * Calculate the number of page directory entries.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078 */
79static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
80{
81 return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
82}
83
84/**
85 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
86 *
87 * @adev: amdgpu_device pointer
88 *
Christian König8843dbb2016-01-26 12:17:11 +010089 * Calculate the size of the page directory in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 */
91static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
92{
93 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
94}
95
96/**
Christian König56467eb2015-12-11 15:16:32 +010097 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 *
99 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100100 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100101 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 *
103 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100104 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 */
Christian König56467eb2015-12-11 15:16:32 +0100106void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
107 struct list_head *validated,
108 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109{
Christian König56467eb2015-12-11 15:16:32 +0100110 entry->robj = vm->page_directory;
Christian König56467eb2015-12-11 15:16:32 +0100111 entry->priority = 0;
112 entry->tv.bo = &vm->page_directory->tbo;
113 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100114 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100115 list_add(&entry->tv.head, validated);
116}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117
Christian König56467eb2015-12-11 15:16:32 +0100118/**
Christian Königf7da30d2016-09-28 12:03:04 +0200119 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100120 *
Christian König5a712a82016-06-21 16:28:15 +0200121 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100122 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200123 * @validate: callback to do the validation
124 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 *
Christian Königf7da30d2016-09-28 12:03:04 +0200126 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 */
Christian Königf7da30d2016-09-28 12:03:04 +0200128int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
129 int (*validate)(void *p, struct amdgpu_bo *bo),
130 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131{
Christian König5a712a82016-06-21 16:28:15 +0200132 uint64_t num_evictions;
Christian Königee1782c2015-12-11 21:01:23 +0100133 unsigned i;
Christian Königf7da30d2016-09-28 12:03:04 +0200134 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135
Christian König5a712a82016-06-21 16:28:15 +0200136 /* We only need to validate the page tables
137 * if they aren't already valid.
138 */
139 num_evictions = atomic64_read(&adev->num_evictions);
140 if (num_evictions == vm->last_eviction_counter)
Christian Königf7da30d2016-09-28 12:03:04 +0200141 return 0;
Christian König5a712a82016-06-21 16:28:15 +0200142
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 /* add the vm page table to the list */
Christian Königee1782c2015-12-11 21:01:23 +0100144 for (i = 0; i <= vm->max_pde_used; ++i) {
Christian König914b4dc2016-09-28 12:27:37 +0200145 struct amdgpu_bo *bo = vm->page_tables[i].bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146
Christian König914b4dc2016-09-28 12:27:37 +0200147 if (!bo)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 continue;
149
Christian König914b4dc2016-09-28 12:27:37 +0200150 r = validate(param, bo);
Christian Königf7da30d2016-09-28 12:03:04 +0200151 if (r)
152 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 }
Christian Königeceb8a12016-01-11 15:35:21 +0100154
Christian Königf7da30d2016-09-28 12:03:04 +0200155 return 0;
Christian Königeceb8a12016-01-11 15:35:21 +0100156}
157
158/**
159 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
160 *
161 * @adev: amdgpu device instance
162 * @vm: vm providing the BOs
163 *
164 * Move the PT BOs to the tail of the LRU.
165 */
166void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
167 struct amdgpu_vm *vm)
168{
169 struct ttm_bo_global *glob = adev->mman.bdev.glob;
170 unsigned i;
171
172 spin_lock(&glob->lru_lock);
173 for (i = 0; i <= vm->max_pde_used; ++i) {
Christian König914b4dc2016-09-28 12:27:37 +0200174 struct amdgpu_bo *bo = vm->page_tables[i].bo;
Christian Königeceb8a12016-01-11 15:35:21 +0100175
Christian König914b4dc2016-09-28 12:27:37 +0200176 if (!bo)
Christian Königeceb8a12016-01-11 15:35:21 +0100177 continue;
178
Christian König914b4dc2016-09-28 12:27:37 +0200179 ttm_bo_move_to_lru_tail(&bo->tbo);
Christian Königeceb8a12016-01-11 15:35:21 +0100180 }
181 spin_unlock(&glob->lru_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182}
183
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800184static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
185 struct amdgpu_vm_id *id)
186{
187 return id->current_gpu_reset_count !=
188 atomic_read(&adev->gpu_reset_counter) ? true : false;
189}
190
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191/**
192 * amdgpu_vm_grab_id - allocate the next free VMID
193 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400194 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200195 * @ring: ring we want to submit job to
196 * @sync: sync object where we add dependencies
Christian König94dd0a42016-01-18 17:01:42 +0100197 * @fence: fence protecting ID from reuse
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 *
Christian König7f8a5292015-07-20 16:09:40 +0200199 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 */
Christian König7f8a5292015-07-20 16:09:40 +0200201int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100202 struct amdgpu_sync *sync, struct dma_fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800203 struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205 struct amdgpu_device *adev = ring->adev;
Christian König090b7672016-07-08 10:21:02 +0200206 uint64_t fence_context = adev->fence_context + ring->idx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100207 struct dma_fence *updates = sync->last_vm_update;
Christian König8d76001e2016-05-23 16:00:32 +0200208 struct amdgpu_vm_id *id, *idle;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100209 struct dma_fence **fences;
Christian König1fbb2e92016-06-01 10:47:36 +0200210 unsigned i;
211 int r = 0;
212
213 fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
214 GFP_KERNEL);
215 if (!fences)
216 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217
Christian König94dd0a42016-01-18 17:01:42 +0100218 mutex_lock(&adev->vm_manager.lock);
219
Christian König36fd7c52016-05-23 15:30:08 +0200220 /* Check if we have an idle VMID */
Christian König1fbb2e92016-06-01 10:47:36 +0200221 i = 0;
Christian König8d76001e2016-05-23 16:00:32 +0200222 list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
Christian König1fbb2e92016-06-01 10:47:36 +0200223 fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
224 if (!fences[i])
Christian König36fd7c52016-05-23 15:30:08 +0200225 break;
Christian König1fbb2e92016-06-01 10:47:36 +0200226 ++i;
Christian König36fd7c52016-05-23 15:30:08 +0200227 }
Christian Königbcb1ba32016-03-08 15:40:11 +0100228
Christian König1fbb2e92016-06-01 10:47:36 +0200229 /* If we can't find a idle VMID to use, wait till one becomes available */
Christian König8d76001e2016-05-23 16:00:32 +0200230 if (&idle->list == &adev->vm_manager.ids_lru) {
Christian König1fbb2e92016-06-01 10:47:36 +0200231 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
232 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
Chris Wilsonf54d1862016-10-25 13:00:45 +0100233 struct dma_fence_array *array;
Christian König1fbb2e92016-06-01 10:47:36 +0200234 unsigned j;
Christian König8d76001e2016-05-23 16:00:32 +0200235
Christian König1fbb2e92016-06-01 10:47:36 +0200236 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100237 dma_fence_get(fences[j]);
Christian König8d76001e2016-05-23 16:00:32 +0200238
Chris Wilsonf54d1862016-10-25 13:00:45 +0100239 array = dma_fence_array_create(i, fences, fence_context,
Christian König1fbb2e92016-06-01 10:47:36 +0200240 seqno, true);
241 if (!array) {
242 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100243 dma_fence_put(fences[j]);
Christian König1fbb2e92016-06-01 10:47:36 +0200244 kfree(fences);
245 r = -ENOMEM;
246 goto error;
247 }
Christian König8d76001e2016-05-23 16:00:32 +0200248
Christian König8d76001e2016-05-23 16:00:32 +0200249
Christian König1fbb2e92016-06-01 10:47:36 +0200250 r = amdgpu_sync_fence(ring->adev, sync, &array->base);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100251 dma_fence_put(&array->base);
Christian König1fbb2e92016-06-01 10:47:36 +0200252 if (r)
253 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200254
Christian König1fbb2e92016-06-01 10:47:36 +0200255 mutex_unlock(&adev->vm_manager.lock);
256 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200257
Christian König1fbb2e92016-06-01 10:47:36 +0200258 }
259 kfree(fences);
Christian König8d76001e2016-05-23 16:00:32 +0200260
Chunming Zhoufd53be32016-07-01 17:59:01 +0800261 job->vm_needs_flush = true;
Christian König1fbb2e92016-06-01 10:47:36 +0200262 /* Check if we can use a VMID already assigned to this VM */
263 i = ring->idx;
264 do {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100265 struct dma_fence *flushed;
Christian König8d76001e2016-05-23 16:00:32 +0200266
Christian König1fbb2e92016-06-01 10:47:36 +0200267 id = vm->ids[i++];
268 if (i == AMDGPU_MAX_RINGS)
269 i = 0;
270
271 /* Check all the prerequisites to using this VMID */
272 if (!id)
273 continue;
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800274 if (amdgpu_vm_is_gpu_reset(adev, id))
Chunming Zhou6adb0512016-06-27 17:06:01 +0800275 continue;
Christian König1fbb2e92016-06-01 10:47:36 +0200276
277 if (atomic64_read(&id->owner) != vm->client_id)
278 continue;
279
Chunming Zhoufd53be32016-07-01 17:59:01 +0800280 if (job->vm_pd_addr != id->pd_gpu_addr)
Christian König1fbb2e92016-06-01 10:47:36 +0200281 continue;
282
Christian König090b7672016-07-08 10:21:02 +0200283 if (!id->last_flush)
284 continue;
285
286 if (id->last_flush->context != fence_context &&
Chris Wilsonf54d1862016-10-25 13:00:45 +0100287 !dma_fence_is_signaled(id->last_flush))
Christian König1fbb2e92016-06-01 10:47:36 +0200288 continue;
289
290 flushed = id->flushed_updates;
291 if (updates &&
Chris Wilsonf54d1862016-10-25 13:00:45 +0100292 (!flushed || dma_fence_is_later(updates, flushed)))
Christian König1fbb2e92016-06-01 10:47:36 +0200293 continue;
294
Christian König3dab83b2016-06-01 13:31:17 +0200295 /* Good we can use this VMID. Remember this submission as
296 * user of the VMID.
297 */
Christian König1fbb2e92016-06-01 10:47:36 +0200298 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
299 if (r)
300 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200301
Chunming Zhou6adb0512016-06-27 17:06:01 +0800302 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König1fbb2e92016-06-01 10:47:36 +0200303 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
304 vm->ids[ring->idx] = id;
Christian König8d76001e2016-05-23 16:00:32 +0200305
Chunming Zhoufd53be32016-07-01 17:59:01 +0800306 job->vm_id = id - adev->vm_manager.ids;
307 job->vm_needs_flush = false;
Christian König0c0fdf12016-07-08 10:48:24 +0200308 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König8d76001e2016-05-23 16:00:32 +0200309
Christian König1fbb2e92016-06-01 10:47:36 +0200310 mutex_unlock(&adev->vm_manager.lock);
311 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200312
Christian König1fbb2e92016-06-01 10:47:36 +0200313 } while (i != ring->idx);
Chunming Zhou8e9fbeb2016-03-17 11:41:37 +0800314
Christian König1fbb2e92016-06-01 10:47:36 +0200315 /* Still no ID to use? Then use the idle one found earlier */
316 id = idle;
317
318 /* Remember this submission as user of the VMID */
319 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
Christian König832a9022016-02-15 12:33:02 +0100320 if (r)
321 goto error;
Christian König4ff37a82016-02-26 16:18:26 +0100322
Chris Wilsonf54d1862016-10-25 13:00:45 +0100323 dma_fence_put(id->first);
324 id->first = dma_fence_get(fence);
Christian König4ff37a82016-02-26 16:18:26 +0100325
Chris Wilsonf54d1862016-10-25 13:00:45 +0100326 dma_fence_put(id->last_flush);
Christian König41d9eb22016-03-01 16:46:18 +0100327 id->last_flush = NULL;
328
Chris Wilsonf54d1862016-10-25 13:00:45 +0100329 dma_fence_put(id->flushed_updates);
330 id->flushed_updates = dma_fence_get(updates);
Christian König4ff37a82016-02-26 16:18:26 +0100331
Chunming Zhoufd53be32016-07-01 17:59:01 +0800332 id->pd_gpu_addr = job->vm_pd_addr;
Chunming Zhoub46b8a82016-06-27 17:04:23 +0800333 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König832a9022016-02-15 12:33:02 +0100334 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
Christian König0ea54b92016-05-04 10:20:01 +0200335 atomic64_set(&id->owner, vm->client_id);
Christian König832a9022016-02-15 12:33:02 +0100336 vm->ids[ring->idx] = id;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337
Chunming Zhoufd53be32016-07-01 17:59:01 +0800338 job->vm_id = id - adev->vm_manager.ids;
Christian König0c0fdf12016-07-08 10:48:24 +0200339 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König832a9022016-02-15 12:33:02 +0100340
341error:
Christian König94dd0a42016-01-18 17:01:42 +0100342 mutex_unlock(&adev->vm_manager.lock);
Christian Königa9a78b32016-01-21 10:19:11 +0100343 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400344}
345
Alex Deucher93dcc372016-06-17 17:05:15 -0400346static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
347{
348 struct amdgpu_device *adev = ring->adev;
Alex Deuchera1255102016-10-13 17:41:13 -0400349 const struct amdgpu_ip_block *ip_block;
Alex Deucher93dcc372016-06-17 17:05:15 -0400350
Christian König21cd9422016-10-05 15:36:39 +0200351 if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
Alex Deucher93dcc372016-06-17 17:05:15 -0400352 /* only compute rings */
353 return false;
354
355 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
356 if (!ip_block)
357 return false;
358
Alex Deuchera1255102016-10-13 17:41:13 -0400359 if (ip_block->version->major <= 7) {
Alex Deucher93dcc372016-06-17 17:05:15 -0400360 /* gfx7 has no workaround */
361 return true;
Alex Deuchera1255102016-10-13 17:41:13 -0400362 } else if (ip_block->version->major == 8) {
Alex Deucher93dcc372016-06-17 17:05:15 -0400363 if (adev->gfx.mec_fw_version >= 673)
364 /* gfx8 is fixed in MEC firmware 673 */
365 return false;
366 else
367 return true;
368 }
369 return false;
370}
371
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400372/**
373 * amdgpu_vm_flush - hardware flush the vm
374 *
375 * @ring: ring to use for flush
Christian Königcffadc82016-03-01 13:34:49 +0100376 * @vm_id: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100377 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378 *
Christian König4ff37a82016-02-26 16:18:26 +0100379 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400380 */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800381int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382{
Christian König971fe9a92016-03-01 15:09:25 +0100383 struct amdgpu_device *adev = ring->adev;
Chunming Zhoufd53be32016-07-01 17:59:01 +0800384 struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
Christian Königd564a062016-03-01 15:51:53 +0100385 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800386 id->gds_base != job->gds_base ||
387 id->gds_size != job->gds_size ||
388 id->gws_base != job->gws_base ||
389 id->gws_size != job->gws_size ||
390 id->oa_base != job->oa_base ||
391 id->oa_size != job->oa_size);
Christian König41d9eb22016-03-01 16:46:18 +0100392 int r;
Christian Königd564a062016-03-01 15:51:53 +0100393
394 if (ring->funcs->emit_pipeline_sync && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800395 job->vm_needs_flush || gds_switch_needed ||
Alex Deucher93dcc372016-06-17 17:05:15 -0400396 amdgpu_vm_ring_has_compute_vm_bug(ring)))
Christian Königd564a062016-03-01 15:51:53 +0100397 amdgpu_ring_emit_pipeline_sync(ring);
Christian König971fe9a92016-03-01 15:09:25 +0100398
Chunming Zhouaa1c8902016-06-30 13:56:02 +0800399 if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
400 amdgpu_vm_is_gpu_reset(adev, id))) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100401 struct dma_fence *fence;
Christian König41d9eb22016-03-01 16:46:18 +0100402
Chunming Zhoufd53be32016-07-01 17:59:01 +0800403 trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
404 amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
Christian König41d9eb22016-03-01 16:46:18 +0100405
Christian König3dab83b2016-06-01 13:31:17 +0200406 r = amdgpu_fence_emit(ring, &fence);
407 if (r)
408 return r;
409
Christian König41d9eb22016-03-01 16:46:18 +0100410 mutex_lock(&adev->vm_manager.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100411 dma_fence_put(id->last_flush);
Christian König3dab83b2016-06-01 13:31:17 +0200412 id->last_flush = fence;
Christian König41d9eb22016-03-01 16:46:18 +0100413 mutex_unlock(&adev->vm_manager.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400414 }
Christian Königcffadc82016-03-01 13:34:49 +0100415
Christian Königd564a062016-03-01 15:51:53 +0100416 if (gds_switch_needed) {
Chunming Zhoufd53be32016-07-01 17:59:01 +0800417 id->gds_base = job->gds_base;
418 id->gds_size = job->gds_size;
419 id->gws_base = job->gws_base;
420 id->gws_size = job->gws_size;
421 id->oa_base = job->oa_base;
422 id->oa_size = job->oa_size;
423 amdgpu_ring_emit_gds_switch(ring, job->vm_id,
424 job->gds_base, job->gds_size,
425 job->gws_base, job->gws_size,
426 job->oa_base, job->oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100427 }
Christian König41d9eb22016-03-01 16:46:18 +0100428
429 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100430}
431
432/**
433 * amdgpu_vm_reset_id - reset VMID to zero
434 *
435 * @adev: amdgpu device structure
436 * @vm_id: vmid number to use
437 *
438 * Reset saved GDW, GWS and OA to force switch on next flush.
439 */
440void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
441{
Christian Königbcb1ba32016-03-08 15:40:11 +0100442 struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
Christian König971fe9a92016-03-01 15:09:25 +0100443
Christian Königbcb1ba32016-03-08 15:40:11 +0100444 id->gds_base = 0;
445 id->gds_size = 0;
446 id->gws_base = 0;
447 id->gws_size = 0;
448 id->oa_base = 0;
449 id->oa_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400450}
451
452/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400453 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
454 *
455 * @vm: requested vm
456 * @bo: requested buffer object
457 *
Christian König8843dbb2016-01-26 12:17:11 +0100458 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 * Search inside the @bos vm list for the requested vm
460 * Returns the found bo_va or NULL if none is found
461 *
462 * Object has to be reserved!
463 */
464struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
465 struct amdgpu_bo *bo)
466{
467 struct amdgpu_bo_va *bo_va;
468
469 list_for_each_entry(bo_va, &bo->va, bo_list) {
470 if (bo_va->vm == vm) {
471 return bo_va;
472 }
473 }
474 return NULL;
475}
476
477/**
Christian Königafef8b82016-08-12 13:29:18 +0200478 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 *
Christian König29efc4f2016-08-04 14:52:50 +0200480 * @params: see amdgpu_pte_update_params definition
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400481 * @pe: addr of the page entry
482 * @addr: dst addr to write into pe
483 * @count: number of page entries to update
484 * @incr: increase next addr by incr bytes
485 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 *
487 * Traces the parameters and calls the right asic functions
488 * to setup the page table using the DMA.
489 */
Christian Königafef8b82016-08-12 13:29:18 +0200490static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
491 uint64_t pe, uint64_t addr,
492 unsigned count, uint32_t incr,
493 uint32_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494{
Christian Königec2f05f2016-09-25 16:11:52 +0200495 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496
Christian Königafef8b82016-08-12 13:29:18 +0200497 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200498 amdgpu_vm_write_pte(params->adev, params->ib, pe,
499 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500
501 } else {
Christian König27c5f362016-08-04 15:02:49 +0200502 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 count, incr, flags);
504 }
505}
506
507/**
Christian Königafef8b82016-08-12 13:29:18 +0200508 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
509 *
510 * @params: see amdgpu_pte_update_params definition
511 * @pe: addr of the page entry
512 * @addr: dst addr to write into pe
513 * @count: number of page entries to update
514 * @incr: increase next addr by incr bytes
515 * @flags: hw access flags
516 *
517 * Traces the parameters and calls the DMA function to copy the PTEs.
518 */
519static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
520 uint64_t pe, uint64_t addr,
521 unsigned count, uint32_t incr,
522 uint32_t flags)
523{
Christian Königec2f05f2016-09-25 16:11:52 +0200524 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200525
Christian Königec2f05f2016-09-25 16:11:52 +0200526
527 trace_amdgpu_vm_copy_ptes(pe, src, count);
528
529 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200530}
531
532/**
Christian Königb07c9d22015-11-30 13:26:07 +0100533 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 *
Christian Königb07c9d22015-11-30 13:26:07 +0100535 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536 * @addr: the unmapped addr
537 *
538 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100539 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200541static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542{
543 uint64_t result;
544
Christian Königde9ea7b2016-08-12 11:33:30 +0200545 /* page table offset */
546 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400547
Christian Königde9ea7b2016-08-12 11:33:30 +0200548 /* in case cpu page size != gpu page size*/
549 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100550
551 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552
553 return result;
554}
555
Christian Königf8991ba2016-09-16 15:36:49 +0200556/*
557 * amdgpu_vm_update_pdes - make sure that page directory is valid
558 *
559 * @adev: amdgpu_device pointer
560 * @vm: requested vm
561 * @start: start of GPU address range
562 * @end: end of GPU address range
563 *
564 * Allocates new page tables if necessary
565 * and updates the page directory.
566 * Returns 0 for success, error for failure.
567 */
568int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
569 struct amdgpu_vm *vm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570{
Christian Königf8991ba2016-09-16 15:36:49 +0200571 struct amdgpu_bo *shadow;
Christian König2d55e452016-02-08 17:37:38 +0100572 struct amdgpu_ring *ring;
Christian Königf8991ba2016-09-16 15:36:49 +0200573 uint64_t pd_addr, shadow_addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
Christian Königf8991ba2016-09-16 15:36:49 +0200575 uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576 unsigned count = 0, pt_idx, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100577 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200578 struct amdgpu_pte_update_params params;
Dave Airlie220196b2016-10-28 11:33:52 +1000579 struct dma_fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800580
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 int r;
582
Christian König2d55e452016-02-08 17:37:38 +0100583 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian Königf8991ba2016-09-16 15:36:49 +0200584 shadow = vm->page_directory->shadow;
Christian König2d55e452016-02-08 17:37:38 +0100585
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400586 /* padding, etc. */
587 ndw = 64;
588
589 /* assume the worst case */
590 ndw += vm->max_pde_used * 6;
591
Christian Königf8991ba2016-09-16 15:36:49 +0200592 pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
593 if (shadow) {
594 r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
595 if (r)
596 return r;
597 shadow_addr = amdgpu_bo_gpu_offset(shadow);
598 ndw *= 2;
599 } else {
600 shadow_addr = 0;
601 }
602
Christian Königd71518b2016-02-01 12:20:25 +0100603 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
604 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100606
Christian König27c5f362016-08-04 15:02:49 +0200607 memset(&params, 0, sizeof(params));
608 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200609 params.ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610
611 /* walk over the address space and update the page directory */
612 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
Christian König914b4dc2016-09-28 12:27:37 +0200613 struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 uint64_t pde, pt;
615
616 if (bo == NULL)
617 continue;
618
Christian König0fc86832016-09-16 11:46:23 +0200619 if (bo->shadow) {
Christian Königf8991ba2016-09-16 15:36:49 +0200620 struct amdgpu_bo *pt_shadow = bo->shadow;
Christian König0fc86832016-09-16 11:46:23 +0200621
Christian Königf8991ba2016-09-16 15:36:49 +0200622 r = amdgpu_ttm_bind(&pt_shadow->tbo,
623 &pt_shadow->tbo.mem);
Christian König0fc86832016-09-16 11:46:23 +0200624 if (r)
625 return r;
626 }
627
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 pt = amdgpu_bo_gpu_offset(bo);
Christian Königf8991ba2016-09-16 15:36:49 +0200629 if (vm->page_tables[pt_idx].addr == pt)
630 continue;
631
632 vm->page_tables[pt_idx].addr = pt;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633
634 pde = pd_addr + pt_idx * 8;
635 if (((last_pde + 8 * count) != pde) ||
Christian König96105e52016-08-12 12:59:59 +0200636 ((last_pt + incr * count) != pt) ||
637 (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638
639 if (count) {
Christian Königf8991ba2016-09-16 15:36:49 +0200640 if (shadow)
641 amdgpu_vm_do_set_ptes(&params,
642 last_shadow,
643 last_pt, count,
644 incr,
645 AMDGPU_PTE_VALID);
646
Christian Königafef8b82016-08-12 13:29:18 +0200647 amdgpu_vm_do_set_ptes(&params, last_pde,
648 last_pt, count, incr,
649 AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 }
651
652 count = 1;
653 last_pde = pde;
Christian Königf8991ba2016-09-16 15:36:49 +0200654 last_shadow = shadow_addr + pt_idx * 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 last_pt = pt;
656 } else {
657 ++count;
658 }
659 }
660
Christian Königf8991ba2016-09-16 15:36:49 +0200661 if (count) {
662 if (vm->page_directory->shadow)
663 amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
664 count, incr, AMDGPU_PTE_VALID);
665
Christian Königafef8b82016-08-12 13:29:18 +0200666 amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
667 count, incr, AMDGPU_PTE_VALID);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800668 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400669
Christian Königf8991ba2016-09-16 15:36:49 +0200670 if (params.ib->length_dw == 0) {
671 amdgpu_job_free(job);
672 return 0;
673 }
674
675 amdgpu_ring_pad_ib(ring, params.ib);
676 amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
677 AMDGPU_FENCE_OWNER_VM);
678 if (shadow)
679 amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
680 AMDGPU_FENCE_OWNER_VM);
681
682 WARN_ON(params.ib->length_dw > ndw);
683 r = amdgpu_job_submit(job, ring, &vm->entity,
684 AMDGPU_FENCE_OWNER_VM, &fence);
685 if (r)
686 goto error_free;
687
688 amdgpu_bo_fence(vm->page_directory, fence, true);
Dave Airlie220196b2016-10-28 11:33:52 +1000689 dma_fence_put(vm->page_directory_fence);
690 vm->page_directory_fence = dma_fence_get(fence);
691 dma_fence_put(fence);
Christian Königf8991ba2016-09-16 15:36:49 +0200692
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800694
695error_free:
Christian Königd71518b2016-02-01 12:20:25 +0100696 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800697 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698}
699
700/**
Christian König92696dd2016-08-05 13:56:35 +0200701 * amdgpu_vm_update_ptes - make sure that page tables are valid
702 *
703 * @params: see amdgpu_pte_update_params definition
704 * @vm: requested vm
705 * @start: start of GPU address range
706 * @end: end of GPU address range
707 * @dst: destination address to map to, the next dst inside the function
708 * @flags: mapping flags
709 *
710 * Update the page tables in the range @start - @end.
711 */
712static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
713 struct amdgpu_vm *vm,
714 uint64_t start, uint64_t end,
715 uint64_t dst, uint32_t flags)
716{
717 const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
718
719 uint64_t cur_pe_start, cur_nptes, cur_dst;
720 uint64_t addr; /* next GPU address to be updated */
721 uint64_t pt_idx;
722 struct amdgpu_bo *pt;
723 unsigned nptes; /* next number of ptes to be updated */
724 uint64_t next_pe_start;
725
726 /* initialize the variables */
727 addr = start;
728 pt_idx = addr >> amdgpu_vm_block_size;
Christian König914b4dc2016-09-28 12:27:37 +0200729 pt = vm->page_tables[pt_idx].bo;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800730 if (params->shadow) {
731 if (!pt->shadow)
732 return;
Christian König914b4dc2016-09-28 12:27:37 +0200733 pt = pt->shadow;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800734 }
Christian König92696dd2016-08-05 13:56:35 +0200735 if ((addr & ~mask) == (end & ~mask))
736 nptes = end - addr;
737 else
738 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
739
740 cur_pe_start = amdgpu_bo_gpu_offset(pt);
741 cur_pe_start += (addr & mask) * 8;
742 cur_nptes = nptes;
743 cur_dst = dst;
744
745 /* for next ptb*/
746 addr += nptes;
747 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
748
749 /* walk over the address space and update the page tables */
750 while (addr < end) {
751 pt_idx = addr >> amdgpu_vm_block_size;
Christian König914b4dc2016-09-28 12:27:37 +0200752 pt = vm->page_tables[pt_idx].bo;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800753 if (params->shadow) {
754 if (!pt->shadow)
755 return;
Christian König914b4dc2016-09-28 12:27:37 +0200756 pt = pt->shadow;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800757 }
Christian König92696dd2016-08-05 13:56:35 +0200758
759 if ((addr & ~mask) == (end & ~mask))
760 nptes = end - addr;
761 else
762 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
763
764 next_pe_start = amdgpu_bo_gpu_offset(pt);
765 next_pe_start += (addr & mask) * 8;
766
Christian König96105e52016-08-12 12:59:59 +0200767 if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
768 ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
Christian König92696dd2016-08-05 13:56:35 +0200769 /* The next ptb is consecutive to current ptb.
Christian Königafef8b82016-08-12 13:29:18 +0200770 * Don't call the update function now.
Christian König92696dd2016-08-05 13:56:35 +0200771 * Will update two ptbs together in future.
772 */
773 cur_nptes += nptes;
774 } else {
Christian Königafef8b82016-08-12 13:29:18 +0200775 params->func(params, cur_pe_start, cur_dst, cur_nptes,
776 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200777
778 cur_pe_start = next_pe_start;
779 cur_nptes = nptes;
780 cur_dst = dst;
781 }
782
783 /* for next ptb*/
784 addr += nptes;
785 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
786 }
787
Christian Königafef8b82016-08-12 13:29:18 +0200788 params->func(params, cur_pe_start, cur_dst, cur_nptes,
789 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200790}
791
792/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793 * amdgpu_vm_frag_ptes - add fragment information to PTEs
794 *
Christian König29efc4f2016-08-04 14:52:50 +0200795 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +0200796 * @vm: requested vm
797 * @start: first PTE to handle
798 * @end: last PTE to handle
799 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 * @flags: hw mapping flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 */
Christian König27c5f362016-08-04 15:02:49 +0200802static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +0200803 struct amdgpu_vm *vm,
804 uint64_t start, uint64_t end,
805 uint64_t dst, uint32_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806{
807 /**
808 * The MC L1 TLB supports variable sized pages, based on a fragment
809 * field in the PTE. When this field is set to a non-zero value, page
810 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
811 * flags are considered valid for all PTEs within the fragment range
812 * and corresponding mappings are assumed to be physically contiguous.
813 *
814 * The L1 TLB can store a single PTE for the whole fragment,
815 * significantly increasing the space available for translation
816 * caching. This leads to large improvements in throughput when the
817 * TLB is under pressure.
818 *
819 * The L2 TLB distributes small and large fragments into two
820 * asymmetric partitions. The large fragment cache is significantly
821 * larger. Thus, we try to use large fragments wherever possible.
822 * Userspace can support this by aligning virtual base address and
823 * allocation size to the fragment size.
824 */
825
Christian König80366172016-10-04 13:39:43 +0200826 /* SI and newer are optimized for 64KB */
827 uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
828 uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829
Christian König92696dd2016-08-05 13:56:35 +0200830 uint64_t frag_start = ALIGN(start, frag_align);
831 uint64_t frag_end = end & ~(frag_align - 1);
Christian König31f6c1f2016-01-26 12:37:49 +0100832
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833 /* system pages are non continuously */
Christian Königb7fc2cb2016-08-11 16:44:15 +0200834 if (params->src || !(flags & AMDGPU_PTE_VALID) ||
Christian König92696dd2016-08-05 13:56:35 +0200835 (frag_start >= frag_end)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400836
Christian König92696dd2016-08-05 13:56:35 +0200837 amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838 return;
839 }
840
841 /* handle the 4K area at the beginning */
Christian König92696dd2016-08-05 13:56:35 +0200842 if (start != frag_start) {
843 amdgpu_vm_update_ptes(params, vm, start, frag_start,
844 dst, flags);
845 dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846 }
847
848 /* handle the area in the middle */
Christian König92696dd2016-08-05 13:56:35 +0200849 amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
Christian König80366172016-10-04 13:39:43 +0200850 flags | frag_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851
852 /* handle the 4K area at the end */
Christian König92696dd2016-08-05 13:56:35 +0200853 if (frag_end != end) {
854 dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
855 amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 }
857}
858
859/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
861 *
862 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +0200863 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +0100864 * @src: address where to copy page table entries from
865 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +0100866 * @vm: requested vm
867 * @start: start of mapped range
868 * @last: last mapped entry
869 * @flags: flags for the entries
870 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 * @fence: optional resulting fence
872 *
Christian Königa14faa62016-01-25 14:27:31 +0100873 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875 */
876static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100877 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +0100878 uint64_t src,
879 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +0100881 uint64_t start, uint64_t last,
882 uint32_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100883 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884{
Christian König2d55e452016-02-08 17:37:38 +0100885 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +0100886 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100888 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200889 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100890 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891 int r;
892
Christian Königafef8b82016-08-12 13:29:18 +0200893 memset(&params, 0, sizeof(params));
894 params.adev = adev;
895 params.src = src;
896
Christian König2d55e452016-02-08 17:37:38 +0100897 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +0200898
Christian König29efc4f2016-08-04 14:52:50 +0200899 memset(&params, 0, sizeof(params));
Christian König27c5f362016-08-04 15:02:49 +0200900 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200901 params.src = src;
Christian König2d55e452016-02-08 17:37:38 +0100902
Christian Königa1e08d32016-01-26 11:40:46 +0100903 /* sync to everything on unmapping */
904 if (!(flags & AMDGPU_PTE_VALID))
905 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
906
Christian Königa14faa62016-01-25 14:27:31 +0100907 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400908
909 /*
910 * reserve space for one command every (1 << BLOCK_SIZE)
911 * entries or 2k dwords (whatever is smaller)
912 */
913 ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
914
915 /* padding, etc. */
916 ndw = 64;
917
Christian Königb0456f92016-08-11 14:06:54 +0200918 if (src) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919 /* only copy commands needed */
920 ndw += ncmds * 7;
921
Christian Königafef8b82016-08-12 13:29:18 +0200922 params.func = amdgpu_vm_do_copy_ptes;
923
Christian Königb0456f92016-08-11 14:06:54 +0200924 } else if (pages_addr) {
925 /* copy commands needed */
926 ndw += ncmds * 7;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927
Christian Königb0456f92016-08-11 14:06:54 +0200928 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929 ndw += nptes * 2;
930
Christian Königafef8b82016-08-12 13:29:18 +0200931 params.func = amdgpu_vm_do_copy_ptes;
932
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 } else {
934 /* set page commands needed */
935 ndw += ncmds * 10;
936
937 /* two extra commands for begin/end of fragment */
938 ndw += 2 * 10;
Christian Königafef8b82016-08-12 13:29:18 +0200939
940 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941 }
942
Christian Königd71518b2016-02-01 12:20:25 +0100943 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
944 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100946
Christian König29efc4f2016-08-04 14:52:50 +0200947 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800948
Christian Königb0456f92016-08-11 14:06:54 +0200949 if (!src && pages_addr) {
950 uint64_t *pte;
951 unsigned i;
952
953 /* Put the PTEs at the end of the IB. */
954 i = ndw - nptes * 2;
955 pte= (uint64_t *)&(job->ibs->ptr[i]);
956 params.src = job->ibs->gpu_addr + i * 4;
957
958 for (i = 0; i < nptes; ++i) {
959 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
960 AMDGPU_GPU_PAGE_SIZE);
961 pte[i] |= flags;
962 }
Christian Königd7a4ac62016-09-25 11:54:00 +0200963 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +0200964 }
965
Christian König3cabaa52016-06-06 10:17:58 +0200966 r = amdgpu_sync_fence(adev, &job->sync, exclusive);
967 if (r)
968 goto error_free;
969
Christian Könige86f9ce2016-02-08 12:13:05 +0100970 r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
Christian Königa1e08d32016-01-26 11:40:46 +0100971 owner);
972 if (r)
973 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974
Christian Königa1e08d32016-01-26 11:40:46 +0100975 r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
976 if (r)
977 goto error_free;
978
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800979 params.shadow = true;
980 amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
981 params.shadow = false;
Christian König92696dd2016-08-05 13:56:35 +0200982 amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983
Christian König29efc4f2016-08-04 14:52:50 +0200984 amdgpu_ring_pad_ib(ring, params.ib);
985 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +0100986 r = amdgpu_job_submit(job, ring, &vm->entity,
987 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800988 if (r)
989 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400990
Christian Königbf60efd2015-09-04 10:47:56 +0200991 amdgpu_bo_fence(vm->page_directory, f, true);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800992 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100993 dma_fence_put(*fence);
994 *fence = dma_fence_get(f);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800995 }
Chris Wilsonf54d1862016-10-25 13:00:45 +0100996 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800998
999error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001000 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001001 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002}
1003
1004/**
Christian Königa14faa62016-01-25 14:27:31 +01001005 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1006 *
1007 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001008 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001009 * @gtt_flags: flags as they are used for GTT
1010 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001011 * @vm: requested vm
1012 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001013 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001014 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001015 * @fence: optional resulting fence
1016 *
1017 * Split the mapping into smaller chunks so that each update fits
1018 * into a SDMA IB.
1019 * Returns 0 for success, -EINVAL for failure.
1020 */
1021static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001022 struct dma_fence *exclusive,
Christian Königa14faa62016-01-25 14:27:31 +01001023 uint32_t gtt_flags,
Christian König8358dce2016-03-30 10:50:25 +02001024 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001025 struct amdgpu_vm *vm,
1026 struct amdgpu_bo_va_mapping *mapping,
Christian König63e0ba42016-08-16 17:38:37 +02001027 uint32_t flags,
1028 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001029 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001030{
Christian König63e0ba42016-08-16 17:38:37 +02001031 uint64_t pfn, src = 0, start = mapping->it.start;
Christian Königa14faa62016-01-25 14:27:31 +01001032 int r;
1033
1034 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1035 * but in case of something, we filter the flags in first place
1036 */
1037 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1038 flags &= ~AMDGPU_PTE_READABLE;
1039 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1040 flags &= ~AMDGPU_PTE_WRITEABLE;
1041
1042 trace_amdgpu_vm_bo_update(mapping);
1043
Christian König63e0ba42016-08-16 17:38:37 +02001044 pfn = mapping->offset >> PAGE_SHIFT;
1045 if (nodes) {
1046 while (pfn >= nodes->size) {
1047 pfn -= nodes->size;
1048 ++nodes;
1049 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001050 }
Christian Königa14faa62016-01-25 14:27:31 +01001051
Christian König63e0ba42016-08-16 17:38:37 +02001052 do {
1053 uint64_t max_entries;
1054 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001055
Christian König63e0ba42016-08-16 17:38:37 +02001056 if (nodes) {
1057 addr = nodes->start << PAGE_SHIFT;
1058 max_entries = (nodes->size - pfn) *
1059 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1060 } else {
1061 addr = 0;
1062 max_entries = S64_MAX;
1063 }
Christian Königa14faa62016-01-25 14:27:31 +01001064
Christian König63e0ba42016-08-16 17:38:37 +02001065 if (pages_addr) {
1066 if (flags == gtt_flags)
1067 src = adev->gart.table_addr +
1068 (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
1069 else
1070 max_entries = min(max_entries, 16ull * 1024ull);
1071 addr = 0;
1072 } else if (flags & AMDGPU_PTE_VALID) {
1073 addr += adev->vm_manager.vram_base_offset;
1074 }
1075 addr += pfn << PAGE_SHIFT;
1076
1077 last = min((uint64_t)mapping->it.last, start + max_entries - 1);
Christian König3cabaa52016-06-06 10:17:58 +02001078 r = amdgpu_vm_bo_update_mapping(adev, exclusive,
1079 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001080 start, last, flags, addr,
1081 fence);
1082 if (r)
1083 return r;
1084
Christian König63e0ba42016-08-16 17:38:37 +02001085 pfn += last - start + 1;
1086 if (nodes && nodes->size == pfn) {
1087 pfn = 0;
1088 ++nodes;
1089 }
Christian Königa14faa62016-01-25 14:27:31 +01001090 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001091
1092 } while (unlikely(start != mapping->it.last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001093
1094 return 0;
1095}
1096
1097/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001098 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1099 *
1100 * @adev: amdgpu_device pointer
1101 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001102 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103 *
1104 * Fill in the page table entries for @bo_va.
1105 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001106 */
1107int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1108 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001109 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110{
1111 struct amdgpu_vm *vm = bo_va->vm;
1112 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001113 dma_addr_t *pages_addr = NULL;
Christian Königfa3ab3c2016-03-18 21:00:35 +01001114 uint32_t gtt_flags, flags;
Christian König99e124f2016-08-16 14:43:17 +02001115 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001116 struct drm_mm_node *nodes;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001117 struct dma_fence *exclusive;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001118 int r;
1119
Christian Königa5f6b5b2017-01-30 11:01:38 +01001120 if (clear || !bo_va->bo) {
Christian König99e124f2016-08-16 14:43:17 +02001121 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001122 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001123 exclusive = NULL;
1124 } else {
Christian König8358dce2016-03-30 10:50:25 +02001125 struct ttm_dma_tt *ttm;
1126
Christian König99e124f2016-08-16 14:43:17 +02001127 mem = &bo_va->bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001128 nodes = mem->mm_node;
1129 if (mem->mem_type == TTM_PL_TT) {
Christian König8358dce2016-03-30 10:50:25 +02001130 ttm = container_of(bo_va->bo->tbo.ttm, struct
1131 ttm_dma_tt, ttm);
1132 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001133 }
Christian König3cabaa52016-06-06 10:17:58 +02001134 exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001135 }
1136
Christian Königa5f6b5b2017-01-30 11:01:38 +01001137 if (bo_va->bo) {
1138 flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1139 gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
1140 adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
1141 flags : 0;
1142 } else {
1143 flags = 0x0;
1144 gtt_flags = ~0x0;
1145 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001146
Christian König7fc11952015-07-30 11:53:42 +02001147 spin_lock(&vm->status_lock);
1148 if (!list_empty(&bo_va->vm_status))
1149 list_splice_init(&bo_va->valids, &bo_va->invalids);
1150 spin_unlock(&vm->status_lock);
1151
1152 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König3cabaa52016-06-06 10:17:58 +02001153 r = amdgpu_vm_bo_split_mapping(adev, exclusive,
1154 gtt_flags, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001155 mapping, flags, nodes,
Christian König8358dce2016-03-30 10:50:25 +02001156 &bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001157 if (r)
1158 return r;
1159 }
1160
Christian Königd6c10f62015-09-28 12:00:23 +02001161 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1162 list_for_each_entry(mapping, &bo_va->valids, list)
1163 trace_amdgpu_vm_bo_mapping(mapping);
1164
1165 list_for_each_entry(mapping, &bo_va->invalids, list)
1166 trace_amdgpu_vm_bo_mapping(mapping);
1167 }
1168
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001169 spin_lock(&vm->status_lock);
monk.liu6d1d0ef2015-08-14 13:36:41 +08001170 list_splice_init(&bo_va->invalids, &bo_va->valids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001171 list_del_init(&bo_va->vm_status);
Christian König99e124f2016-08-16 14:43:17 +02001172 if (clear)
Christian König7fc11952015-07-30 11:53:42 +02001173 list_add(&bo_va->vm_status, &vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001174 spin_unlock(&vm->status_lock);
1175
1176 return 0;
1177}
1178
1179/**
1180 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1181 *
1182 * @adev: amdgpu_device pointer
1183 * @vm: requested vm
1184 *
1185 * Make sure all freed BOs are cleared in the PT.
1186 * Returns 0 for success.
1187 *
1188 * PTs have to be reserved and mutex must be locked!
1189 */
1190int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1191 struct amdgpu_vm *vm)
1192{
1193 struct amdgpu_bo_va_mapping *mapping;
1194 int r;
1195
1196 while (!list_empty(&vm->freed)) {
1197 mapping = list_first_entry(&vm->freed,
1198 struct amdgpu_bo_va_mapping, list);
1199 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001200
Christian König3cabaa52016-06-06 10:17:58 +02001201 r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001202 0, 0, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001203 kfree(mapping);
1204 if (r)
1205 return r;
1206
1207 }
1208 return 0;
1209
1210}
1211
1212/**
1213 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
1214 *
1215 * @adev: amdgpu_device pointer
1216 * @vm: requested vm
1217 *
1218 * Make sure all invalidated BOs are cleared in the PT.
1219 * Returns 0 for success.
1220 *
1221 * PTs have to be reserved and mutex must be locked!
1222 */
1223int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08001224 struct amdgpu_vm *vm, struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001225{
monk.liucfe2c972015-05-26 15:01:54 +08001226 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +02001227 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001228
1229 spin_lock(&vm->status_lock);
1230 while (!list_empty(&vm->invalidated)) {
1231 bo_va = list_first_entry(&vm->invalidated,
1232 struct amdgpu_bo_va, vm_status);
1233 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01001234
Christian König99e124f2016-08-16 14:43:17 +02001235 r = amdgpu_vm_bo_update(adev, bo_va, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001236 if (r)
1237 return r;
1238
1239 spin_lock(&vm->status_lock);
1240 }
1241 spin_unlock(&vm->status_lock);
1242
monk.liucfe2c972015-05-26 15:01:54 +08001243 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08001244 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +02001245
1246 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001247}
1248
1249/**
1250 * amdgpu_vm_bo_add - add a bo to a specific vm
1251 *
1252 * @adev: amdgpu_device pointer
1253 * @vm: requested vm
1254 * @bo: amdgpu buffer object
1255 *
Christian König8843dbb2016-01-26 12:17:11 +01001256 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001257 * Add @bo to the list of bos associated with the vm
1258 * Returns newly added bo_va or NULL for failure
1259 *
1260 * Object has to be reserved!
1261 */
1262struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1263 struct amdgpu_vm *vm,
1264 struct amdgpu_bo *bo)
1265{
1266 struct amdgpu_bo_va *bo_va;
1267
1268 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1269 if (bo_va == NULL) {
1270 return NULL;
1271 }
1272 bo_va->vm = vm;
1273 bo_va->bo = bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001274 bo_va->ref_count = 1;
1275 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König7fc11952015-07-30 11:53:42 +02001276 INIT_LIST_HEAD(&bo_va->valids);
1277 INIT_LIST_HEAD(&bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001278 INIT_LIST_HEAD(&bo_va->vm_status);
Christian König32b41ac2016-03-08 18:03:27 +01001279
Christian Königa5f6b5b2017-01-30 11:01:38 +01001280 if (bo)
1281 list_add_tail(&bo_va->bo_list, &bo->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282
1283 return bo_va;
1284}
1285
1286/**
1287 * amdgpu_vm_bo_map - map bo inside a vm
1288 *
1289 * @adev: amdgpu_device pointer
1290 * @bo_va: bo_va to store the address
1291 * @saddr: where to map the BO
1292 * @offset: requested offset in the BO
1293 * @flags: attributes of pages (read/write/valid/etc.)
1294 *
1295 * Add a mapping of the BO at the specefied addr into the VM.
1296 * Returns 0 for success, error for failure.
1297 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001298 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001299 */
1300int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1301 struct amdgpu_bo_va *bo_va,
1302 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01001303 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304{
1305 struct amdgpu_bo_va_mapping *mapping;
1306 struct amdgpu_vm *vm = bo_va->vm;
1307 struct interval_tree_node *it;
1308 unsigned last_pfn, pt_idx;
1309 uint64_t eaddr;
1310 int r;
1311
Christian König0be52de2015-05-18 14:37:27 +02001312 /* validate the parameters */
1313 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001314 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001315 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001316
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001317 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001318 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01001319 if (saddr >= eaddr ||
1320 (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001321 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322
1323 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
Felix Kuehling005ae952015-11-23 17:43:48 -05001324 if (last_pfn >= adev->vm_manager.max_pfn) {
1325 dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001326 last_pfn, adev->vm_manager.max_pfn);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001327 return -EINVAL;
1328 }
1329
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001330 saddr /= AMDGPU_GPU_PAGE_SIZE;
1331 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1332
Felix Kuehling005ae952015-11-23 17:43:48 -05001333 it = interval_tree_iter_first(&vm->va, saddr, eaddr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001334 if (it) {
1335 struct amdgpu_bo_va_mapping *tmp;
1336 tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
1337 /* bo and tmp overlap, invalid addr */
1338 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1339 "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
1340 tmp->it.start, tmp->it.last + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001341 r = -EINVAL;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001342 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001343 }
1344
1345 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1346 if (!mapping) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347 r = -ENOMEM;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001348 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001349 }
1350
1351 INIT_LIST_HEAD(&mapping->list);
1352 mapping->it.start = saddr;
Felix Kuehling005ae952015-11-23 17:43:48 -05001353 mapping->it.last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001354 mapping->offset = offset;
1355 mapping->flags = flags;
1356
Christian König7fc11952015-07-30 11:53:42 +02001357 list_add(&mapping->list, &bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001358 interval_tree_insert(&mapping->it, &vm->va);
1359
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001360 /* Make sure the page tables are allocated */
1361 saddr >>= amdgpu_vm_block_size;
1362 eaddr >>= amdgpu_vm_block_size;
1363
1364 BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
1365
1366 if (eaddr > vm->max_pde_used)
1367 vm->max_pde_used = eaddr;
1368
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001369 /* walk over the address space and allocate the page tables */
1370 for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
Christian Königbf60efd2015-09-04 10:47:56 +02001371 struct reservation_object *resv = vm->page_directory->tbo.resv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001372 struct amdgpu_bo *pt;
1373
Christian König914b4dc2016-09-28 12:27:37 +02001374 if (vm->page_tables[pt_idx].bo)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001375 continue;
1376
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
1378 AMDGPU_GPU_PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001379 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001380 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
Christian König03f48dd2016-08-15 17:00:22 +02001381 AMDGPU_GEM_CREATE_SHADOW |
Christian König617859e2016-11-17 15:40:02 +01001382 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
1383 AMDGPU_GEM_CREATE_VRAM_CLEARED,
Christian Königbf60efd2015-09-04 10:47:56 +02001384 NULL, resv, &pt);
Chunming Zhou49b02b12015-11-13 14:18:38 +08001385 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001386 goto error_free;
Chunming Zhou49b02b12015-11-13 14:18:38 +08001387
Christian König82b9c552015-11-27 16:49:00 +01001388 /* Keep a reference to the page table to avoid freeing
1389 * them up in the wrong order.
1390 */
1391 pt->parent = amdgpu_bo_ref(vm->page_directory);
1392
Christian König914b4dc2016-09-28 12:27:37 +02001393 vm->page_tables[pt_idx].bo = pt;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001394 vm->page_tables[pt_idx].addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395 }
1396
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001397 return 0;
1398
1399error_free:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400 list_del(&mapping->list);
1401 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001402 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001403 kfree(mapping);
1404
Chunming Zhouf48b2652015-10-16 14:06:19 +08001405error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001406 return r;
1407}
1408
1409/**
1410 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1411 *
1412 * @adev: amdgpu_device pointer
1413 * @bo_va: bo_va to remove the address from
1414 * @saddr: where to the BO is mapped
1415 *
1416 * Remove a mapping of the BO at the specefied addr from the VM.
1417 * Returns 0 for success, error for failure.
1418 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001419 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001420 */
1421int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1422 struct amdgpu_bo_va *bo_va,
1423 uint64_t saddr)
1424{
1425 struct amdgpu_bo_va_mapping *mapping;
1426 struct amdgpu_vm *vm = bo_va->vm;
Christian König7fc11952015-07-30 11:53:42 +02001427 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428
Christian König6c7fc502015-06-05 20:56:17 +02001429 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01001430
Christian König7fc11952015-07-30 11:53:42 +02001431 list_for_each_entry(mapping, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001432 if (mapping->it.start == saddr)
1433 break;
1434 }
1435
Christian König7fc11952015-07-30 11:53:42 +02001436 if (&mapping->list == &bo_va->valids) {
1437 valid = false;
1438
1439 list_for_each_entry(mapping, &bo_va->invalids, list) {
1440 if (mapping->it.start == saddr)
1441 break;
1442 }
1443
Christian König32b41ac2016-03-08 18:03:27 +01001444 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02001445 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446 }
Christian König32b41ac2016-03-08 18:03:27 +01001447
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001448 list_del(&mapping->list);
1449 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001450 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001451
Christian Könige17841b2016-03-08 17:52:01 +01001452 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001453 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01001454 else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001455 kfree(mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001456
1457 return 0;
1458}
1459
1460/**
1461 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
1462 *
1463 * @adev: amdgpu_device pointer
1464 * @bo_va: requested bo_va
1465 *
Christian König8843dbb2016-01-26 12:17:11 +01001466 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001467 *
1468 * Object have to be reserved!
1469 */
1470void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1471 struct amdgpu_bo_va *bo_va)
1472{
1473 struct amdgpu_bo_va_mapping *mapping, *next;
1474 struct amdgpu_vm *vm = bo_va->vm;
1475
1476 list_del(&bo_va->bo_list);
1477
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001478 spin_lock(&vm->status_lock);
1479 list_del(&bo_va->vm_status);
1480 spin_unlock(&vm->status_lock);
1481
Christian König7fc11952015-07-30 11:53:42 +02001482 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001483 list_del(&mapping->list);
1484 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001485 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02001486 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001487 }
Christian König7fc11952015-07-30 11:53:42 +02001488 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1489 list_del(&mapping->list);
1490 interval_tree_remove(&mapping->it, &vm->va);
1491 kfree(mapping);
1492 }
Christian König32b41ac2016-03-08 18:03:27 +01001493
Chris Wilsonf54d1862016-10-25 13:00:45 +01001494 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001495 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001496}
1497
1498/**
1499 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1500 *
1501 * @adev: amdgpu_device pointer
1502 * @vm: requested vm
1503 * @bo: amdgpu buffer object
1504 *
Christian König8843dbb2016-01-26 12:17:11 +01001505 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001506 */
1507void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1508 struct amdgpu_bo *bo)
1509{
1510 struct amdgpu_bo_va *bo_va;
1511
1512 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian König7fc11952015-07-30 11:53:42 +02001513 spin_lock(&bo_va->vm->status_lock);
1514 if (list_empty(&bo_va->vm_status))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001515 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001516 spin_unlock(&bo_va->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001517 }
1518}
1519
1520/**
1521 * amdgpu_vm_init - initialize a vm instance
1522 *
1523 * @adev: amdgpu_device pointer
1524 * @vm: requested vm
1525 *
Christian König8843dbb2016-01-26 12:17:11 +01001526 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001527 */
1528int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1529{
1530 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
1531 AMDGPU_VM_PTE_COUNT * 8);
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001532 unsigned pd_size, pd_entries;
Christian König2d55e452016-02-08 17:37:38 +01001533 unsigned ring_instance;
1534 struct amdgpu_ring *ring;
Christian König2bd9ccf2016-02-01 12:53:58 +01001535 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001536 int i, r;
1537
Christian Königbcb1ba32016-03-08 15:40:11 +01001538 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1539 vm->ids[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001540 vm->va = RB_ROOT;
Chunming Zhou031e2982016-04-25 10:19:13 +08001541 vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001542 spin_lock_init(&vm->status_lock);
1543 INIT_LIST_HEAD(&vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001544 INIT_LIST_HEAD(&vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001545 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01001546
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001547 pd_size = amdgpu_vm_directory_size(adev);
1548 pd_entries = amdgpu_vm_num_pdes(adev);
1549
1550 /* allocate page table array */
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001551 vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001552 if (vm->page_tables == NULL) {
1553 DRM_ERROR("Cannot allocate memory for page table array\n");
1554 return -ENOMEM;
1555 }
1556
Christian König2bd9ccf2016-02-01 12:53:58 +01001557 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01001558
1559 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
1560 ring_instance %= adev->vm_manager.vm_pte_num_rings;
1561 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Christian König2bd9ccf2016-02-01 12:53:58 +01001562 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
1563 r = amd_sched_entity_init(&ring->sched, &vm->entity,
1564 rq, amdgpu_sched_jobs);
1565 if (r)
Chunming Zhou64827ad2016-07-28 17:20:32 +08001566 goto err;
Christian König2bd9ccf2016-02-01 12:53:58 +01001567
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02001568 vm->page_directory_fence = NULL;
1569
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001570 r = amdgpu_bo_create(adev, pd_size, align, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001571 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001572 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
Christian König03f48dd2016-08-15 17:00:22 +02001573 AMDGPU_GEM_CREATE_SHADOW |
Christian König617859e2016-11-17 15:40:02 +01001574 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
1575 AMDGPU_GEM_CREATE_VRAM_CLEARED,
Christian König72d76682015-09-03 17:34:59 +02001576 NULL, NULL, &vm->page_directory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001577 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01001578 goto error_free_sched_entity;
1579
Chunming Zhouef9f0a82015-11-13 13:43:22 +08001580 r = amdgpu_bo_reserve(vm->page_directory, false);
Christian König2bd9ccf2016-02-01 12:53:58 +01001581 if (r)
1582 goto error_free_page_directory;
1583
Christian König5a712a82016-06-21 16:28:15 +02001584 vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
Christian König2a82ec212016-09-16 13:11:45 +02001585 amdgpu_bo_unreserve(vm->page_directory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001586
1587 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01001588
1589error_free_page_directory:
Christian König2698f622016-09-16 13:06:09 +02001590 amdgpu_bo_unref(&vm->page_directory->shadow);
Christian König2bd9ccf2016-02-01 12:53:58 +01001591 amdgpu_bo_unref(&vm->page_directory);
1592 vm->page_directory = NULL;
1593
1594error_free_sched_entity:
1595 amd_sched_entity_fini(&ring->sched, &vm->entity);
1596
Chunming Zhou64827ad2016-07-28 17:20:32 +08001597err:
1598 drm_free_large(vm->page_tables);
1599
Christian König2bd9ccf2016-02-01 12:53:58 +01001600 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001601}
1602
1603/**
1604 * amdgpu_vm_fini - tear down a vm instance
1605 *
1606 * @adev: amdgpu_device pointer
1607 * @vm: requested vm
1608 *
Christian König8843dbb2016-01-26 12:17:11 +01001609 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001610 * Unbind the VM and remove all bos from the vm bo list
1611 */
1612void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1613{
1614 struct amdgpu_bo_va_mapping *mapping, *tmp;
1615 int i;
1616
Christian König2d55e452016-02-08 17:37:38 +01001617 amd_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01001618
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001619 if (!RB_EMPTY_ROOT(&vm->va)) {
1620 dev_err(adev->dev, "still active bo inside vm\n");
1621 }
1622 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
1623 list_del(&mapping->list);
1624 interval_tree_remove(&mapping->it, &vm->va);
1625 kfree(mapping);
1626 }
1627 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
1628 list_del(&mapping->list);
1629 kfree(mapping);
1630 }
1631
Chunming Zhou1baa4392016-08-04 13:59:32 +08001632 for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
Christian König914b4dc2016-09-28 12:27:37 +02001633 struct amdgpu_bo *pt = vm->page_tables[i].bo;
Christian König2698f622016-09-16 13:06:09 +02001634
1635 if (!pt)
1636 continue;
1637
1638 amdgpu_bo_unref(&pt->shadow);
1639 amdgpu_bo_unref(&pt);
Chunming Zhou1baa4392016-08-04 13:59:32 +08001640 }
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001641 drm_free_large(vm->page_tables);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001642
Christian König2698f622016-09-16 13:06:09 +02001643 amdgpu_bo_unref(&vm->page_directory->shadow);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001644 amdgpu_bo_unref(&vm->page_directory);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001645 dma_fence_put(vm->page_directory_fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001646}
Christian Königea89f8c2015-11-15 20:52:06 +01001647
1648/**
Christian Königa9a78b32016-01-21 10:19:11 +01001649 * amdgpu_vm_manager_init - init the VM manager
1650 *
1651 * @adev: amdgpu_device pointer
1652 *
1653 * Initialize the VM manager structures
1654 */
1655void amdgpu_vm_manager_init(struct amdgpu_device *adev)
1656{
1657 unsigned i;
1658
1659 INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
1660
1661 /* skip over VMID 0, since it is the system VM */
Christian König971fe9a92016-03-01 15:09:25 +01001662 for (i = 1; i < adev->vm_manager.num_ids; ++i) {
1663 amdgpu_vm_reset_id(adev, i);
Christian König832a9022016-02-15 12:33:02 +01001664 amdgpu_sync_create(&adev->vm_manager.ids[i].active);
Christian Königa9a78b32016-01-21 10:19:11 +01001665 list_add_tail(&adev->vm_manager.ids[i].list,
1666 &adev->vm_manager.ids_lru);
Christian König971fe9a92016-03-01 15:09:25 +01001667 }
Christian König2d55e452016-02-08 17:37:38 +01001668
Chris Wilsonf54d1862016-10-25 13:00:45 +01001669 adev->vm_manager.fence_context =
1670 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02001671 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1672 adev->vm_manager.seqno[i] = 0;
1673
Christian König2d55e452016-02-08 17:37:38 +01001674 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian Königb1c8a812016-05-04 10:34:03 +02001675 atomic64_set(&adev->vm_manager.client_counter, 0);
Christian Königa9a78b32016-01-21 10:19:11 +01001676}
1677
1678/**
Christian Königea89f8c2015-11-15 20:52:06 +01001679 * amdgpu_vm_manager_fini - cleanup VM manager
1680 *
1681 * @adev: amdgpu_device pointer
1682 *
1683 * Cleanup the VM manager and free resources.
1684 */
1685void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
1686{
1687 unsigned i;
1688
Christian Königbcb1ba32016-03-08 15:40:11 +01001689 for (i = 0; i < AMDGPU_NUM_VM; ++i) {
1690 struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];
1691
Chris Wilsonf54d1862016-10-25 13:00:45 +01001692 dma_fence_put(adev->vm_manager.ids[i].first);
Christian König832a9022016-02-15 12:33:02 +01001693 amdgpu_sync_free(&adev->vm_manager.ids[i].active);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001694 dma_fence_put(id->flushed_updates);
Dave Airlie7b624ad2016-11-07 09:37:09 +10001695 dma_fence_put(id->last_flush);
Christian Königbcb1ba32016-03-08 15:40:11 +01001696 }
Christian Königea89f8c2015-11-15 20:52:06 +01001697}