blob: 936c1628075a83ad0d58192c7d74c2479adc1ec4 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010033#include <drm/i915_powerwell.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030035/* FBC, or Frame Buffer Compression, is a technique employed to compress the
36 * framebuffer contents in-memory, aiming at reducing the required bandwidth
37 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030038 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030039 * The benefits of FBC are mostly visible with solid backgrounds and
40 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030041 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030042 * FBC-related functionality can be enabled by the means of the
43 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030044 */
45
Chris Wilson3490ea52013-01-07 10:11:40 +000046static bool intel_crtc_active(struct drm_crtc *crtc)
47{
48 /* Be paranoid as we can arrive here with only partial
49 * state retrieved from the hardware during setup.
50 */
51 return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
52}
53
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030054static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030055{
56 struct drm_i915_private *dev_priv = dev->dev_private;
57 u32 fbc_ctl;
58
59 /* Disable compression */
60 fbc_ctl = I915_READ(FBC_CONTROL);
61 if ((fbc_ctl & FBC_CTL_EN) == 0)
62 return;
63
64 fbc_ctl &= ~FBC_CTL_EN;
65 I915_WRITE(FBC_CONTROL, fbc_ctl);
66
67 /* Wait for compressing bit to clear */
68 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
69 DRM_DEBUG_KMS("FBC idle timed out\n");
70 return;
71 }
72
73 DRM_DEBUG_KMS("disabled FBC\n");
74}
75
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030076static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030077{
78 struct drm_device *dev = crtc->dev;
79 struct drm_i915_private *dev_priv = dev->dev_private;
80 struct drm_framebuffer *fb = crtc->fb;
81 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
82 struct drm_i915_gem_object *obj = intel_fb->obj;
83 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84 int cfb_pitch;
85 int plane, i;
86 u32 fbc_ctl, fbc_ctl2;
87
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -070088 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -030089 if (fb->pitches[0] < cfb_pitch)
90 cfb_pitch = fb->pitches[0];
91
92 /* FBC_CTL wants 64B units */
93 cfb_pitch = (cfb_pitch / 64) - 1;
94 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
95
96 /* Clear old tags */
97 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
98 I915_WRITE(FBC_TAG + (i * 4), 0);
99
100 /* Set it up... */
101 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
102 fbc_ctl2 |= plane;
103 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
104 I915_WRITE(FBC_FENCE_OFF, crtc->y);
105
106 /* enable it... */
107 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
108 if (IS_I945GM(dev))
109 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
110 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
111 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
112 fbc_ctl |= obj->fence_reg;
113 I915_WRITE(FBC_CONTROL, fbc_ctl);
114
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300115 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
116 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300117}
118
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300119static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300120{
121 struct drm_i915_private *dev_priv = dev->dev_private;
122
123 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
124}
125
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300126static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300127{
128 struct drm_device *dev = crtc->dev;
129 struct drm_i915_private *dev_priv = dev->dev_private;
130 struct drm_framebuffer *fb = crtc->fb;
131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
132 struct drm_i915_gem_object *obj = intel_fb->obj;
133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
135 unsigned long stall_watermark = 200;
136 u32 dpfc_ctl;
137
138 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
139 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
140 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
141
142 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
143 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
144 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
145 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
146
147 /* enable it... */
148 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
149
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300150 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300151}
152
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300153static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154{
155 struct drm_i915_private *dev_priv = dev->dev_private;
156 u32 dpfc_ctl;
157
158 /* Disable compression */
159 dpfc_ctl = I915_READ(DPFC_CONTROL);
160 if (dpfc_ctl & DPFC_CTL_EN) {
161 dpfc_ctl &= ~DPFC_CTL_EN;
162 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
163
164 DRM_DEBUG_KMS("disabled FBC\n");
165 }
166}
167
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300168static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169{
170 struct drm_i915_private *dev_priv = dev->dev_private;
171
172 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
173}
174
175static void sandybridge_blit_fbc_update(struct drm_device *dev)
176{
177 struct drm_i915_private *dev_priv = dev->dev_private;
178 u32 blt_ecoskpd;
179
180 /* Make sure blitter notifies FBC of writes */
181 gen6_gt_force_wake_get(dev_priv);
182 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
183 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
184 GEN6_BLITTER_LOCK_SHIFT;
185 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
186 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
187 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
188 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
189 GEN6_BLITTER_LOCK_SHIFT);
190 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
191 POSTING_READ(GEN6_BLITTER_ECOSKPD);
192 gen6_gt_force_wake_put(dev_priv);
193}
194
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300195static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300196{
197 struct drm_device *dev = crtc->dev;
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct drm_framebuffer *fb = crtc->fb;
200 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
201 struct drm_i915_gem_object *obj = intel_fb->obj;
202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
203 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
204 unsigned long stall_watermark = 200;
205 u32 dpfc_ctl;
206
207 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
208 dpfc_ctl &= DPFC_RESERVED;
209 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
210 /* Set persistent mode for front-buffer rendering, ala X. */
211 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
212 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
213 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
214
215 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
216 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
217 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
218 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700219 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300220 /* enable it... */
221 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
222
223 if (IS_GEN6(dev)) {
224 I915_WRITE(SNB_DPFC_CTL_SA,
225 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
226 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
227 sandybridge_blit_fbc_update(dev);
228 }
229
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300230 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300231}
232
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300233static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 u32 dpfc_ctl;
237
238 /* Disable compression */
239 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
240 if (dpfc_ctl & DPFC_CTL_EN) {
241 dpfc_ctl &= ~DPFC_CTL_EN;
242 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
243
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300244 if (IS_IVYBRIDGE(dev))
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100245 /* WaFbcDisableDpfcClockGating:ivb */
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300246 I915_WRITE(ILK_DSPCLK_GATE_D,
247 I915_READ(ILK_DSPCLK_GATE_D) &
248 ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
249
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300250 if (IS_HASWELL(dev))
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100251 /* WaFbcDisableDpfcClockGating:hsw */
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300252 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
253 I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
254 ~HSW_DPFC_GATING_DISABLE);
255
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300256 DRM_DEBUG_KMS("disabled FBC\n");
257 }
258}
259
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300260static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300261{
262 struct drm_i915_private *dev_priv = dev->dev_private;
263
264 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
265}
266
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300267static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
268{
269 struct drm_device *dev = crtc->dev;
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 struct drm_framebuffer *fb = crtc->fb;
272 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
273 struct drm_i915_gem_object *obj = intel_fb->obj;
274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
275
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700276 I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300277
278 I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
279 IVB_DPFC_CTL_FENCE_EN |
280 intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
281
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300282 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100283 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300284 I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100285 /* WaFbcDisableDpfcClockGating:ivb */
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300286 I915_WRITE(ILK_DSPCLK_GATE_D,
287 I915_READ(ILK_DSPCLK_GATE_D) |
288 ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300289 } else {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100290 /* WaFbcAsynchFlipDisableFbcQueue:hsw */
Rodrigo Vivi28554162013-05-06 19:37:37 -0300291 I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
292 HSW_BYPASS_FBC_QUEUE);
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100293 /* WaFbcDisableDpfcClockGating:hsw */
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300294 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
295 I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
296 HSW_DPFC_GATING_DISABLE);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300297 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300298
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300299 I915_WRITE(SNB_DPFC_CTL_SA,
300 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
301 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
302
303 sandybridge_blit_fbc_update(dev);
304
305 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
306}
307
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300308bool intel_fbc_enabled(struct drm_device *dev)
309{
310 struct drm_i915_private *dev_priv = dev->dev_private;
311
312 if (!dev_priv->display.fbc_enabled)
313 return false;
314
315 return dev_priv->display.fbc_enabled(dev);
316}
317
318static void intel_fbc_work_fn(struct work_struct *__work)
319{
320 struct intel_fbc_work *work =
321 container_of(to_delayed_work(__work),
322 struct intel_fbc_work, work);
323 struct drm_device *dev = work->crtc->dev;
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700327 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300328 /* Double check that we haven't switched fb without cancelling
329 * the prior work.
330 */
331 if (work->crtc->fb == work->fb) {
332 dev_priv->display.enable_fbc(work->crtc,
333 work->interval);
334
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700335 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
336 dev_priv->fbc.fb_id = work->crtc->fb->base.id;
337 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338 }
339
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700340 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300341 }
342 mutex_unlock(&dev->struct_mutex);
343
344 kfree(work);
345}
346
347static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
348{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700349 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300350 return;
351
352 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
353
354 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700355 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300356 * entirely asynchronously.
357 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700358 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300359 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700360 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300361
362 /* Mark the work as no longer wanted so that if it does
363 * wake-up (because the work was already running and waiting
364 * for our mutex), it will discover that is no longer
365 * necessary to run.
366 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368}
369
Damien Lespiaub63fb442013-06-24 16:22:01 +0100370static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300371{
372 struct intel_fbc_work *work;
373 struct drm_device *dev = crtc->dev;
374 struct drm_i915_private *dev_priv = dev->dev_private;
375
376 if (!dev_priv->display.enable_fbc)
377 return;
378
379 intel_cancel_fbc_work(dev_priv);
380
381 work = kzalloc(sizeof *work, GFP_KERNEL);
382 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300383 DRM_ERROR("Failed to allocate FBC work structure\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300384 dev_priv->display.enable_fbc(crtc, interval);
385 return;
386 }
387
388 work->crtc = crtc;
389 work->fb = crtc->fb;
390 work->interval = interval;
391 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
392
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700393 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300394
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300395 /* Delay the actual enabling to let pageflipping cease and the
396 * display to settle before starting the compression. Note that
397 * this delay also serves a second purpose: it allows for a
398 * vblank to pass after disabling the FBC before we attempt
399 * to modify the control registers.
400 *
401 * A more complicated solution would involve tracking vblanks
402 * following the termination of the page-flipping sequence
403 * and indeed performing the enable as a co-routine and not
404 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100405 *
406 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407 */
408 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
409}
410
411void intel_disable_fbc(struct drm_device *dev)
412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 intel_cancel_fbc_work(dev_priv);
416
417 if (!dev_priv->display.disable_fbc)
418 return;
419
420 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422}
423
Chris Wilson29ebf902013-07-27 17:23:55 +0100424static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
425 enum no_fbc_reason reason)
426{
427 if (dev_priv->fbc.no_fbc_reason == reason)
428 return false;
429
430 dev_priv->fbc.no_fbc_reason = reason;
431 return true;
432}
433
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300434/**
435 * intel_update_fbc - enable/disable FBC as needed
436 * @dev: the drm_device
437 *
438 * Set up the framebuffer compression hardware at mode set time. We
439 * enable it if possible:
440 * - plane A only (on pre-965)
441 * - no pixel mulitply/line duplication
442 * - no alpha buffer discard
443 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300444 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445 *
446 * We can't assume that any compression will take place (worst case),
447 * so the compressed buffer has to be the same size as the uncompressed
448 * one. It also must reside (along with the line length buffer) in
449 * stolen memory.
450 *
451 * We need to enable/disable FBC on a global basis.
452 */
453void intel_update_fbc(struct drm_device *dev)
454{
455 struct drm_i915_private *dev_priv = dev->dev_private;
456 struct drm_crtc *crtc = NULL, *tmp_crtc;
457 struct intel_crtc *intel_crtc;
458 struct drm_framebuffer *fb;
459 struct intel_framebuffer *intel_fb;
460 struct drm_i915_gem_object *obj;
Paulo Zanonif85da862013-06-04 16:53:39 -0300461 unsigned int max_hdisplay, max_vdisplay;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462
Chris Wilson29ebf902013-07-27 17:23:55 +0100463 if (!I915_HAS_FBC(dev)) {
464 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300465 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100466 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300467
Chris Wilson29ebf902013-07-27 17:23:55 +0100468 if (!i915_powersave) {
469 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
470 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300471 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100472 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473
474 /*
475 * If FBC is already on, we just have to verify that we can
476 * keep it that way...
477 * Need to disable if:
478 * - more than one pipe is active
479 * - changing FBC params (stride, fence, mode)
480 * - new fb is too large to fit in compressed buffer
481 * - going to an unsupported config (interlace, pixel multiply, etc.)
482 */
483 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000484 if (intel_crtc_active(tmp_crtc) &&
485 !to_intel_crtc(tmp_crtc)->primary_disabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300486 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100487 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
488 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300489 goto out_disable;
490 }
491 crtc = tmp_crtc;
492 }
493 }
494
495 if (!crtc || crtc->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100496 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
497 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300498 goto out_disable;
499 }
500
501 intel_crtc = to_intel_crtc(crtc);
502 fb = crtc->fb;
503 intel_fb = to_intel_framebuffer(fb);
504 obj = intel_fb->obj;
505
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100506 if (i915_enable_fbc < 0 &&
507 INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100508 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
509 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100510 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300511 }
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100512 if (!i915_enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100513 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
514 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300515 goto out_disable;
516 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
518 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100519 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
520 DRM_DEBUG_KMS("mode incompatible with compression, "
521 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300522 goto out_disable;
523 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300524
525 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
526 max_hdisplay = 4096;
527 max_vdisplay = 2048;
528 } else {
529 max_hdisplay = 2048;
530 max_vdisplay = 1536;
531 }
532 if ((crtc->mode.hdisplay > max_hdisplay) ||
533 (crtc->mode.vdisplay > max_vdisplay)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
535 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300538 if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
539 intel_crtc->plane != 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
541 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
544
545 /* The use of a CPU fence is mandatory in order to detect writes
546 * by the CPU to the scanout and trigger updates to the FBC.
547 */
548 if (obj->tiling_mode != I915_TILING_X ||
549 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100550 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
551 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552 goto out_disable;
553 }
554
555 /* If the kernel debugger is active, always disable compression */
556 if (in_dbg_master())
557 goto out_disable;
558
Chris Wilson11be49e2012-11-15 11:32:20 +0000559 if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100560 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
561 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000562 goto out_disable;
563 }
564
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300565 /* If the scanout has not changed, don't modify the FBC settings.
566 * Note that we make the fundamental assumption that the fb->obj
567 * cannot be unpinned (and have its GTT offset and fence revoked)
568 * without first being decoupled from the scanout and FBC disabled.
569 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700570 if (dev_priv->fbc.plane == intel_crtc->plane &&
571 dev_priv->fbc.fb_id == fb->base.id &&
572 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300573 return;
574
575 if (intel_fbc_enabled(dev)) {
576 /* We update FBC along two paths, after changing fb/crtc
577 * configuration (modeswitching) and after page-flipping
578 * finishes. For the latter, we know that not only did
579 * we disable the FBC at the start of the page-flip
580 * sequence, but also more than one vblank has passed.
581 *
582 * For the former case of modeswitching, it is possible
583 * to switch between two FBC valid configurations
584 * instantaneously so we do need to disable the FBC
585 * before we can modify its control registers. We also
586 * have to wait for the next vblank for that to take
587 * effect. However, since we delay enabling FBC we can
588 * assume that a vblank has passed since disabling and
589 * that we can safely alter the registers in the deferred
590 * callback.
591 *
592 * In the scenario that we go from a valid to invalid
593 * and then back to valid FBC configuration we have
594 * no strict enforcement that a vblank occurred since
595 * disabling the FBC. However, along all current pipe
596 * disabling paths we do need to wait for a vblank at
597 * some point. And we wait before enabling FBC anyway.
598 */
599 DRM_DEBUG_KMS("disabling active FBC for update\n");
600 intel_disable_fbc(dev);
601 }
602
603 intel_enable_fbc(crtc, 500);
Chris Wilson29ebf902013-07-27 17:23:55 +0100604 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300605 return;
606
607out_disable:
608 /* Multiple disables should be harmless */
609 if (intel_fbc_enabled(dev)) {
610 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
611 intel_disable_fbc(dev);
612 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000613 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300614}
615
Daniel Vetterc921aba2012-04-26 23:28:17 +0200616static void i915_pineview_get_mem_freq(struct drm_device *dev)
617{
618 drm_i915_private_t *dev_priv = dev->dev_private;
619 u32 tmp;
620
621 tmp = I915_READ(CLKCFG);
622
623 switch (tmp & CLKCFG_FSB_MASK) {
624 case CLKCFG_FSB_533:
625 dev_priv->fsb_freq = 533; /* 133*4 */
626 break;
627 case CLKCFG_FSB_800:
628 dev_priv->fsb_freq = 800; /* 200*4 */
629 break;
630 case CLKCFG_FSB_667:
631 dev_priv->fsb_freq = 667; /* 167*4 */
632 break;
633 case CLKCFG_FSB_400:
634 dev_priv->fsb_freq = 400; /* 100*4 */
635 break;
636 }
637
638 switch (tmp & CLKCFG_MEM_MASK) {
639 case CLKCFG_MEM_533:
640 dev_priv->mem_freq = 533;
641 break;
642 case CLKCFG_MEM_667:
643 dev_priv->mem_freq = 667;
644 break;
645 case CLKCFG_MEM_800:
646 dev_priv->mem_freq = 800;
647 break;
648 }
649
650 /* detect pineview DDR3 setting */
651 tmp = I915_READ(CSHRDDR3CTL);
652 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
653}
654
655static void i915_ironlake_get_mem_freq(struct drm_device *dev)
656{
657 drm_i915_private_t *dev_priv = dev->dev_private;
658 u16 ddrpll, csipll;
659
660 ddrpll = I915_READ16(DDRMPLL1);
661 csipll = I915_READ16(CSIPLL0);
662
663 switch (ddrpll & 0xff) {
664 case 0xc:
665 dev_priv->mem_freq = 800;
666 break;
667 case 0x10:
668 dev_priv->mem_freq = 1066;
669 break;
670 case 0x14:
671 dev_priv->mem_freq = 1333;
672 break;
673 case 0x18:
674 dev_priv->mem_freq = 1600;
675 break;
676 default:
677 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
678 ddrpll & 0xff);
679 dev_priv->mem_freq = 0;
680 break;
681 }
682
Daniel Vetter20e4d402012-08-08 23:35:39 +0200683 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200684
685 switch (csipll & 0x3ff) {
686 case 0x00c:
687 dev_priv->fsb_freq = 3200;
688 break;
689 case 0x00e:
690 dev_priv->fsb_freq = 3733;
691 break;
692 case 0x010:
693 dev_priv->fsb_freq = 4266;
694 break;
695 case 0x012:
696 dev_priv->fsb_freq = 4800;
697 break;
698 case 0x014:
699 dev_priv->fsb_freq = 5333;
700 break;
701 case 0x016:
702 dev_priv->fsb_freq = 5866;
703 break;
704 case 0x018:
705 dev_priv->fsb_freq = 6400;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
709 csipll & 0x3ff);
710 dev_priv->fsb_freq = 0;
711 break;
712 }
713
714 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200715 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200716 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200717 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200718 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200719 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200720 }
721}
722
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723static const struct cxsr_latency cxsr_latency_table[] = {
724 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
725 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
726 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
727 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
728 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
729
730 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
731 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
732 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
733 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
734 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
735
736 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
737 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
738 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
739 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
740 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
741
742 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
743 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
744 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
745 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
746 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
747
748 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
749 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
750 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
751 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
752 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
753
754 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
755 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
756 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
757 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
758 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
759};
760
Daniel Vetter63c62272012-04-21 23:17:55 +0200761static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 int is_ddr3,
763 int fsb,
764 int mem)
765{
766 const struct cxsr_latency *latency;
767 int i;
768
769 if (fsb == 0 || mem == 0)
770 return NULL;
771
772 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
773 latency = &cxsr_latency_table[i];
774 if (is_desktop == latency->is_desktop &&
775 is_ddr3 == latency->is_ddr3 &&
776 fsb == latency->fsb_freq && mem == latency->mem_freq)
777 return latency;
778 }
779
780 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
781
782 return NULL;
783}
784
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300785static void pineview_disable_cxsr(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786{
787 struct drm_i915_private *dev_priv = dev->dev_private;
788
789 /* deactivate cxsr */
790 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
791}
792
793/*
794 * Latency for FIFO fetches is dependent on several factors:
795 * - memory configuration (speed, channels)
796 * - chipset
797 * - current MCH state
798 * It can be fairly high in some situations, so here we assume a fairly
799 * pessimal value. It's a tradeoff between extra memory fetches (if we
800 * set this value too high, the FIFO will fetch frequently to stay full)
801 * and power consumption (set it too low to save power and we might see
802 * FIFO underruns and display "flicker").
803 *
804 * A value of 5us seems to be a good balance; safe for very low end
805 * platforms but not overly aggressive on lower latency configs.
806 */
807static const int latency_ns = 5000;
808
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300809static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 uint32_t dsparb = I915_READ(DSPARB);
813 int size;
814
815 size = dsparb & 0x7f;
816 if (plane)
817 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
818
819 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
820 plane ? "B" : "A", size);
821
822 return size;
823}
824
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300825static int i85x_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826{
827 struct drm_i915_private *dev_priv = dev->dev_private;
828 uint32_t dsparb = I915_READ(DSPARB);
829 int size;
830
831 size = dsparb & 0x1ff;
832 if (plane)
833 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
834 size >>= 1; /* Convert to cachelines */
835
836 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
837 plane ? "B" : "A", size);
838
839 return size;
840}
841
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300842static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
844 struct drm_i915_private *dev_priv = dev->dev_private;
845 uint32_t dsparb = I915_READ(DSPARB);
846 int size;
847
848 size = dsparb & 0x7f;
849 size >>= 2; /* Convert to cachelines */
850
851 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
852 plane ? "B" : "A",
853 size);
854
855 return size;
856}
857
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300858static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 uint32_t dsparb = I915_READ(DSPARB);
862 int size;
863
864 size = dsparb & 0x7f;
865 size >>= 1; /* Convert to cachelines */
866
867 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
868 plane ? "B" : "A", size);
869
870 return size;
871}
872
873/* Pineview has different values for various configs */
874static const struct intel_watermark_params pineview_display_wm = {
875 PINEVIEW_DISPLAY_FIFO,
876 PINEVIEW_MAX_WM,
877 PINEVIEW_DFT_WM,
878 PINEVIEW_GUARD_WM,
879 PINEVIEW_FIFO_LINE_SIZE
880};
881static const struct intel_watermark_params pineview_display_hplloff_wm = {
882 PINEVIEW_DISPLAY_FIFO,
883 PINEVIEW_MAX_WM,
884 PINEVIEW_DFT_HPLLOFF_WM,
885 PINEVIEW_GUARD_WM,
886 PINEVIEW_FIFO_LINE_SIZE
887};
888static const struct intel_watermark_params pineview_cursor_wm = {
889 PINEVIEW_CURSOR_FIFO,
890 PINEVIEW_CURSOR_MAX_WM,
891 PINEVIEW_CURSOR_DFT_WM,
892 PINEVIEW_CURSOR_GUARD_WM,
893 PINEVIEW_FIFO_LINE_SIZE,
894};
895static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
896 PINEVIEW_CURSOR_FIFO,
897 PINEVIEW_CURSOR_MAX_WM,
898 PINEVIEW_CURSOR_DFT_WM,
899 PINEVIEW_CURSOR_GUARD_WM,
900 PINEVIEW_FIFO_LINE_SIZE
901};
902static const struct intel_watermark_params g4x_wm_info = {
903 G4X_FIFO_SIZE,
904 G4X_MAX_WM,
905 G4X_MAX_WM,
906 2,
907 G4X_FIFO_LINE_SIZE,
908};
909static const struct intel_watermark_params g4x_cursor_wm_info = {
910 I965_CURSOR_FIFO,
911 I965_CURSOR_MAX_WM,
912 I965_CURSOR_DFT_WM,
913 2,
914 G4X_FIFO_LINE_SIZE,
915};
916static const struct intel_watermark_params valleyview_wm_info = {
917 VALLEYVIEW_FIFO_SIZE,
918 VALLEYVIEW_MAX_WM,
919 VALLEYVIEW_MAX_WM,
920 2,
921 G4X_FIFO_LINE_SIZE,
922};
923static const struct intel_watermark_params valleyview_cursor_wm_info = {
924 I965_CURSOR_FIFO,
925 VALLEYVIEW_CURSOR_MAX_WM,
926 I965_CURSOR_DFT_WM,
927 2,
928 G4X_FIFO_LINE_SIZE,
929};
930static const struct intel_watermark_params i965_cursor_wm_info = {
931 I965_CURSOR_FIFO,
932 I965_CURSOR_MAX_WM,
933 I965_CURSOR_DFT_WM,
934 2,
935 I915_FIFO_LINE_SIZE,
936};
937static const struct intel_watermark_params i945_wm_info = {
938 I945_FIFO_SIZE,
939 I915_MAX_WM,
940 1,
941 2,
942 I915_FIFO_LINE_SIZE
943};
944static const struct intel_watermark_params i915_wm_info = {
945 I915_FIFO_SIZE,
946 I915_MAX_WM,
947 1,
948 2,
949 I915_FIFO_LINE_SIZE
950};
951static const struct intel_watermark_params i855_wm_info = {
952 I855GM_FIFO_SIZE,
953 I915_MAX_WM,
954 1,
955 2,
956 I830_FIFO_LINE_SIZE
957};
958static const struct intel_watermark_params i830_wm_info = {
959 I830_FIFO_SIZE,
960 I915_MAX_WM,
961 1,
962 2,
963 I830_FIFO_LINE_SIZE
964};
965
966static const struct intel_watermark_params ironlake_display_wm_info = {
967 ILK_DISPLAY_FIFO,
968 ILK_DISPLAY_MAXWM,
969 ILK_DISPLAY_DFTWM,
970 2,
971 ILK_FIFO_LINE_SIZE
972};
973static const struct intel_watermark_params ironlake_cursor_wm_info = {
974 ILK_CURSOR_FIFO,
975 ILK_CURSOR_MAXWM,
976 ILK_CURSOR_DFTWM,
977 2,
978 ILK_FIFO_LINE_SIZE
979};
980static const struct intel_watermark_params ironlake_display_srwm_info = {
981 ILK_DISPLAY_SR_FIFO,
982 ILK_DISPLAY_MAX_SRWM,
983 ILK_DISPLAY_DFT_SRWM,
984 2,
985 ILK_FIFO_LINE_SIZE
986};
987static const struct intel_watermark_params ironlake_cursor_srwm_info = {
988 ILK_CURSOR_SR_FIFO,
989 ILK_CURSOR_MAX_SRWM,
990 ILK_CURSOR_DFT_SRWM,
991 2,
992 ILK_FIFO_LINE_SIZE
993};
994
995static const struct intel_watermark_params sandybridge_display_wm_info = {
996 SNB_DISPLAY_FIFO,
997 SNB_DISPLAY_MAXWM,
998 SNB_DISPLAY_DFTWM,
999 2,
1000 SNB_FIFO_LINE_SIZE
1001};
1002static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1003 SNB_CURSOR_FIFO,
1004 SNB_CURSOR_MAXWM,
1005 SNB_CURSOR_DFTWM,
1006 2,
1007 SNB_FIFO_LINE_SIZE
1008};
1009static const struct intel_watermark_params sandybridge_display_srwm_info = {
1010 SNB_DISPLAY_SR_FIFO,
1011 SNB_DISPLAY_MAX_SRWM,
1012 SNB_DISPLAY_DFT_SRWM,
1013 2,
1014 SNB_FIFO_LINE_SIZE
1015};
1016static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1017 SNB_CURSOR_SR_FIFO,
1018 SNB_CURSOR_MAX_SRWM,
1019 SNB_CURSOR_DFT_SRWM,
1020 2,
1021 SNB_FIFO_LINE_SIZE
1022};
1023
1024
1025/**
1026 * intel_calculate_wm - calculate watermark level
1027 * @clock_in_khz: pixel clock
1028 * @wm: chip FIFO params
1029 * @pixel_size: display pixel size
1030 * @latency_ns: memory latency for the platform
1031 *
1032 * Calculate the watermark level (the level at which the display plane will
1033 * start fetching from memory again). Each chip has a different display
1034 * FIFO size and allocation, so the caller needs to figure that out and pass
1035 * in the correct intel_watermark_params structure.
1036 *
1037 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1038 * on the pixel size. When it reaches the watermark level, it'll start
1039 * fetching FIFO line sized based chunks from memory until the FIFO fills
1040 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1041 * will occur, and a display engine hang could result.
1042 */
1043static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1044 const struct intel_watermark_params *wm,
1045 int fifo_size,
1046 int pixel_size,
1047 unsigned long latency_ns)
1048{
1049 long entries_required, wm_size;
1050
1051 /*
1052 * Note: we need to make sure we don't overflow for various clock &
1053 * latency values.
1054 * clocks go from a few thousand to several hundred thousand.
1055 * latency is usually a few thousand
1056 */
1057 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1058 1000;
1059 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1060
1061 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1062
1063 wm_size = fifo_size - (entries_required + wm->guard_size);
1064
1065 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1066
1067 /* Don't promote wm_size to unsigned... */
1068 if (wm_size > (long)wm->max_wm)
1069 wm_size = wm->max_wm;
1070 if (wm_size <= 0)
1071 wm_size = wm->default_wm;
1072 return wm_size;
1073}
1074
1075static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1076{
1077 struct drm_crtc *crtc, *enabled = NULL;
1078
1079 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001080 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001081 if (enabled)
1082 return NULL;
1083 enabled = crtc;
1084 }
1085 }
1086
1087 return enabled;
1088}
1089
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001090static void pineview_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001091{
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 struct drm_crtc *crtc;
1094 const struct cxsr_latency *latency;
1095 u32 reg;
1096 unsigned long wm;
1097
1098 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1099 dev_priv->fsb_freq, dev_priv->mem_freq);
1100 if (!latency) {
1101 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
1102 pineview_disable_cxsr(dev);
1103 return;
1104 }
1105
1106 crtc = single_enabled_crtc(dev);
1107 if (crtc) {
1108 int clock = crtc->mode.clock;
1109 int pixel_size = crtc->fb->bits_per_pixel / 8;
1110
1111 /* Display SR */
1112 wm = intel_calculate_wm(clock, &pineview_display_wm,
1113 pineview_display_wm.fifo_size,
1114 pixel_size, latency->display_sr);
1115 reg = I915_READ(DSPFW1);
1116 reg &= ~DSPFW_SR_MASK;
1117 reg |= wm << DSPFW_SR_SHIFT;
1118 I915_WRITE(DSPFW1, reg);
1119 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1120
1121 /* cursor SR */
1122 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1123 pineview_display_wm.fifo_size,
1124 pixel_size, latency->cursor_sr);
1125 reg = I915_READ(DSPFW3);
1126 reg &= ~DSPFW_CURSOR_SR_MASK;
1127 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1128 I915_WRITE(DSPFW3, reg);
1129
1130 /* Display HPLL off SR */
1131 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1132 pineview_display_hplloff_wm.fifo_size,
1133 pixel_size, latency->display_hpll_disable);
1134 reg = I915_READ(DSPFW3);
1135 reg &= ~DSPFW_HPLL_SR_MASK;
1136 reg |= wm & DSPFW_HPLL_SR_MASK;
1137 I915_WRITE(DSPFW3, reg);
1138
1139 /* cursor HPLL off SR */
1140 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1141 pineview_display_hplloff_wm.fifo_size,
1142 pixel_size, latency->cursor_hpll_disable);
1143 reg = I915_READ(DSPFW3);
1144 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1145 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1146 I915_WRITE(DSPFW3, reg);
1147 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1148
1149 /* activate cxsr */
1150 I915_WRITE(DSPFW3,
1151 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
1152 DRM_DEBUG_KMS("Self-refresh is enabled\n");
1153 } else {
1154 pineview_disable_cxsr(dev);
1155 DRM_DEBUG_KMS("Self-refresh is disabled\n");
1156 }
1157}
1158
1159static bool g4x_compute_wm0(struct drm_device *dev,
1160 int plane,
1161 const struct intel_watermark_params *display,
1162 int display_latency_ns,
1163 const struct intel_watermark_params *cursor,
1164 int cursor_latency_ns,
1165 int *plane_wm,
1166 int *cursor_wm)
1167{
1168 struct drm_crtc *crtc;
1169 int htotal, hdisplay, clock, pixel_size;
1170 int line_time_us, line_count;
1171 int entries, tlb_miss;
1172
1173 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001174 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001175 *cursor_wm = cursor->guard_size;
1176 *plane_wm = display->guard_size;
1177 return false;
1178 }
1179
1180 htotal = crtc->mode.htotal;
1181 hdisplay = crtc->mode.hdisplay;
1182 clock = crtc->mode.clock;
1183 pixel_size = crtc->fb->bits_per_pixel / 8;
1184
1185 /* Use the small buffer method to calculate plane watermark */
1186 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1187 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1188 if (tlb_miss > 0)
1189 entries += tlb_miss;
1190 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1191 *plane_wm = entries + display->guard_size;
1192 if (*plane_wm > (int)display->max_wm)
1193 *plane_wm = display->max_wm;
1194
1195 /* Use the large buffer method to calculate cursor watermark */
1196 line_time_us = ((htotal * 1000) / clock);
1197 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
1198 entries = line_count * 64 * pixel_size;
1199 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1200 if (tlb_miss > 0)
1201 entries += tlb_miss;
1202 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1203 *cursor_wm = entries + cursor->guard_size;
1204 if (*cursor_wm > (int)cursor->max_wm)
1205 *cursor_wm = (int)cursor->max_wm;
1206
1207 return true;
1208}
1209
1210/*
1211 * Check the wm result.
1212 *
1213 * If any calculated watermark values is larger than the maximum value that
1214 * can be programmed into the associated watermark register, that watermark
1215 * must be disabled.
1216 */
1217static bool g4x_check_srwm(struct drm_device *dev,
1218 int display_wm, int cursor_wm,
1219 const struct intel_watermark_params *display,
1220 const struct intel_watermark_params *cursor)
1221{
1222 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1223 display_wm, cursor_wm);
1224
1225 if (display_wm > display->max_wm) {
1226 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1227 display_wm, display->max_wm);
1228 return false;
1229 }
1230
1231 if (cursor_wm > cursor->max_wm) {
1232 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1233 cursor_wm, cursor->max_wm);
1234 return false;
1235 }
1236
1237 if (!(display_wm || cursor_wm)) {
1238 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1239 return false;
1240 }
1241
1242 return true;
1243}
1244
1245static bool g4x_compute_srwm(struct drm_device *dev,
1246 int plane,
1247 int latency_ns,
1248 const struct intel_watermark_params *display,
1249 const struct intel_watermark_params *cursor,
1250 int *display_wm, int *cursor_wm)
1251{
1252 struct drm_crtc *crtc;
1253 int hdisplay, htotal, pixel_size, clock;
1254 unsigned long line_time_us;
1255 int line_count, line_size;
1256 int small, large;
1257 int entries;
1258
1259 if (!latency_ns) {
1260 *display_wm = *cursor_wm = 0;
1261 return false;
1262 }
1263
1264 crtc = intel_get_crtc_for_plane(dev, plane);
1265 hdisplay = crtc->mode.hdisplay;
1266 htotal = crtc->mode.htotal;
1267 clock = crtc->mode.clock;
1268 pixel_size = crtc->fb->bits_per_pixel / 8;
1269
1270 line_time_us = (htotal * 1000) / clock;
1271 line_count = (latency_ns / line_time_us + 1000) / 1000;
1272 line_size = hdisplay * pixel_size;
1273
1274 /* Use the minimum of the small and large buffer method for primary */
1275 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1276 large = line_count * line_size;
1277
1278 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1279 *display_wm = entries + display->guard_size;
1280
1281 /* calculate the self-refresh watermark for display cursor */
1282 entries = line_count * pixel_size * 64;
1283 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1284 *cursor_wm = entries + cursor->guard_size;
1285
1286 return g4x_check_srwm(dev,
1287 *display_wm, *cursor_wm,
1288 display, cursor);
1289}
1290
1291static bool vlv_compute_drain_latency(struct drm_device *dev,
1292 int plane,
1293 int *plane_prec_mult,
1294 int *plane_dl,
1295 int *cursor_prec_mult,
1296 int *cursor_dl)
1297{
1298 struct drm_crtc *crtc;
1299 int clock, pixel_size;
1300 int entries;
1301
1302 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001303 if (!intel_crtc_active(crtc))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001304 return false;
1305
1306 clock = crtc->mode.clock; /* VESA DOT Clock */
1307 pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
1308
1309 entries = (clock / 1000) * pixel_size;
1310 *plane_prec_mult = (entries > 256) ?
1311 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1312 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
1313 pixel_size);
1314
1315 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
1316 *cursor_prec_mult = (entries > 256) ?
1317 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1318 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
1319
1320 return true;
1321}
1322
1323/*
1324 * Update drain latency registers of memory arbiter
1325 *
1326 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1327 * to be programmed. Each plane has a drain latency multiplier and a drain
1328 * latency value.
1329 */
1330
1331static void vlv_update_drain_latency(struct drm_device *dev)
1332{
1333 struct drm_i915_private *dev_priv = dev->dev_private;
1334 int planea_prec, planea_dl, planeb_prec, planeb_dl;
1335 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
1336 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
1337 either 16 or 32 */
1338
1339 /* For plane A, Cursor A */
1340 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
1341 &cursor_prec_mult, &cursora_dl)) {
1342 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1343 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
1344 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1345 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
1346
1347 I915_WRITE(VLV_DDL1, cursora_prec |
1348 (cursora_dl << DDL_CURSORA_SHIFT) |
1349 planea_prec | planea_dl);
1350 }
1351
1352 /* For plane B, Cursor B */
1353 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
1354 &cursor_prec_mult, &cursorb_dl)) {
1355 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1356 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
1357 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1358 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
1359
1360 I915_WRITE(VLV_DDL2, cursorb_prec |
1361 (cursorb_dl << DDL_CURSORB_SHIFT) |
1362 planeb_prec | planeb_dl);
1363 }
1364}
1365
1366#define single_plane_enabled(mask) is_power_of_2(mask)
1367
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001368static void valleyview_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369{
1370 static const int sr_latency_ns = 12000;
1371 struct drm_i915_private *dev_priv = dev->dev_private;
1372 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1373 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001374 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375 unsigned int enabled = 0;
1376
1377 vlv_update_drain_latency(dev);
1378
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001379 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001380 &valleyview_wm_info, latency_ns,
1381 &valleyview_cursor_wm_info, latency_ns,
1382 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001383 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001384
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001385 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386 &valleyview_wm_info, latency_ns,
1387 &valleyview_cursor_wm_info, latency_ns,
1388 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001389 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 if (single_plane_enabled(enabled) &&
1392 g4x_compute_srwm(dev, ffs(enabled) - 1,
1393 sr_latency_ns,
1394 &valleyview_wm_info,
1395 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001396 &plane_sr, &ignore_cursor_sr) &&
1397 g4x_compute_srwm(dev, ffs(enabled) - 1,
1398 2*sr_latency_ns,
1399 &valleyview_wm_info,
1400 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001401 &ignore_plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001403 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 I915_WRITE(FW_BLC_SELF_VLV,
1405 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001406 plane_sr = cursor_sr = 0;
1407 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
1409 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1410 planea_wm, cursora_wm,
1411 planeb_wm, cursorb_wm,
1412 plane_sr, cursor_sr);
1413
1414 I915_WRITE(DSPFW1,
1415 (plane_sr << DSPFW_SR_SHIFT) |
1416 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1417 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1418 planea_wm);
1419 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001420 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421 (cursora_wm << DSPFW_CURSORA_SHIFT));
1422 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001423 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1424 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425}
1426
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001427static void g4x_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428{
1429 static const int sr_latency_ns = 12000;
1430 struct drm_i915_private *dev_priv = dev->dev_private;
1431 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1432 int plane_sr, cursor_sr;
1433 unsigned int enabled = 0;
1434
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001435 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 &g4x_wm_info, latency_ns,
1437 &g4x_cursor_wm_info, latency_ns,
1438 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001439 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001441 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442 &g4x_wm_info, latency_ns,
1443 &g4x_cursor_wm_info, latency_ns,
1444 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001445 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 if (single_plane_enabled(enabled) &&
1448 g4x_compute_srwm(dev, ffs(enabled) - 1,
1449 sr_latency_ns,
1450 &g4x_wm_info,
1451 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001452 &plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001454 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001455 I915_WRITE(FW_BLC_SELF,
1456 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001457 plane_sr = cursor_sr = 0;
1458 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459
1460 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1461 planea_wm, cursora_wm,
1462 planeb_wm, cursorb_wm,
1463 plane_sr, cursor_sr);
1464
1465 I915_WRITE(DSPFW1,
1466 (plane_sr << DSPFW_SR_SHIFT) |
1467 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1468 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1469 planea_wm);
1470 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001471 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 (cursora_wm << DSPFW_CURSORA_SHIFT));
1473 /* HPLL off in SR has some issues on G4x... disable it */
1474 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001475 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001476 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1477}
1478
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001479static void i965_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001480{
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 struct drm_crtc *crtc;
1483 int srwm = 1;
1484 int cursor_sr = 16;
1485
1486 /* Calc sr entries for one plane configs */
1487 crtc = single_enabled_crtc(dev);
1488 if (crtc) {
1489 /* self-refresh has much higher latency */
1490 static const int sr_latency_ns = 12000;
1491 int clock = crtc->mode.clock;
1492 int htotal = crtc->mode.htotal;
1493 int hdisplay = crtc->mode.hdisplay;
1494 int pixel_size = crtc->fb->bits_per_pixel / 8;
1495 unsigned long line_time_us;
1496 int entries;
1497
1498 line_time_us = ((htotal * 1000) / clock);
1499
1500 /* Use ns/us then divide to preserve precision */
1501 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1502 pixel_size * hdisplay;
1503 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1504 srwm = I965_FIFO_SIZE - entries;
1505 if (srwm < 0)
1506 srwm = 1;
1507 srwm &= 0x1ff;
1508 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1509 entries, srwm);
1510
1511 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1512 pixel_size * 64;
1513 entries = DIV_ROUND_UP(entries,
1514 i965_cursor_wm_info.cacheline_size);
1515 cursor_sr = i965_cursor_wm_info.fifo_size -
1516 (entries + i965_cursor_wm_info.guard_size);
1517
1518 if (cursor_sr > i965_cursor_wm_info.max_wm)
1519 cursor_sr = i965_cursor_wm_info.max_wm;
1520
1521 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1522 "cursor %d\n", srwm, cursor_sr);
1523
1524 if (IS_CRESTLINE(dev))
1525 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
1526 } else {
1527 /* Turn off self refresh if both pipes are enabled */
1528 if (IS_CRESTLINE(dev))
1529 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
1530 & ~FW_BLC_SELF_EN);
1531 }
1532
1533 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1534 srwm);
1535
1536 /* 965 has limitations... */
1537 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
1538 (8 << 16) | (8 << 8) | (8 << 0));
1539 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
1540 /* update cursor SR watermark */
1541 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1542}
1543
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001544static void i9xx_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545{
1546 struct drm_i915_private *dev_priv = dev->dev_private;
1547 const struct intel_watermark_params *wm_info;
1548 uint32_t fwater_lo;
1549 uint32_t fwater_hi;
1550 int cwm, srwm = 1;
1551 int fifo_size;
1552 int planea_wm, planeb_wm;
1553 struct drm_crtc *crtc, *enabled = NULL;
1554
1555 if (IS_I945GM(dev))
1556 wm_info = &i945_wm_info;
1557 else if (!IS_GEN2(dev))
1558 wm_info = &i915_wm_info;
1559 else
1560 wm_info = &i855_wm_info;
1561
1562 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1563 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001564 if (intel_crtc_active(crtc)) {
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 int cpp = crtc->fb->bits_per_pixel / 8;
1566 if (IS_GEN2(dev))
1567 cpp = 4;
1568
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001569 planea_wm = intel_calculate_wm(crtc->mode.clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571 latency_ns);
1572 enabled = crtc;
1573 } else
1574 planea_wm = fifo_size - wm_info->guard_size;
1575
1576 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1577 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001578 if (intel_crtc_active(crtc)) {
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001579 int cpp = crtc->fb->bits_per_pixel / 8;
1580 if (IS_GEN2(dev))
1581 cpp = 4;
1582
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001583 planeb_wm = intel_calculate_wm(crtc->mode.clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001584 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001585 latency_ns);
1586 if (enabled == NULL)
1587 enabled = crtc;
1588 else
1589 enabled = NULL;
1590 } else
1591 planeb_wm = fifo_size - wm_info->guard_size;
1592
1593 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1594
1595 /*
1596 * Overlay gets an aggressive default since video jitter is bad.
1597 */
1598 cwm = 2;
1599
1600 /* Play safe and disable self-refresh before adjusting watermarks. */
1601 if (IS_I945G(dev) || IS_I945GM(dev))
1602 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
1603 else if (IS_I915GM(dev))
1604 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
1605
1606 /* Calc sr entries for one plane configs */
1607 if (HAS_FW_BLC(dev) && enabled) {
1608 /* self-refresh has much higher latency */
1609 static const int sr_latency_ns = 6000;
1610 int clock = enabled->mode.clock;
1611 int htotal = enabled->mode.htotal;
1612 int hdisplay = enabled->mode.hdisplay;
1613 int pixel_size = enabled->fb->bits_per_pixel / 8;
1614 unsigned long line_time_us;
1615 int entries;
1616
1617 line_time_us = (htotal * 1000) / clock;
1618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1621 pixel_size * hdisplay;
1622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
1628 if (IS_I945G(dev) || IS_I945GM(dev))
1629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1631 else if (IS_I915GM(dev))
1632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
1648 if (HAS_FW_BLC(dev)) {
1649 if (enabled) {
1650 if (IS_I945G(dev) || IS_I945GM(dev))
1651 I915_WRITE(FW_BLC_SELF,
1652 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
1653 else if (IS_I915GM(dev))
1654 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
1655 DRM_DEBUG_KMS("memory self refresh enabled\n");
1656 } else
1657 DRM_DEBUG_KMS("memory self refresh disabled\n");
1658 }
1659}
1660
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001661static void i830_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 struct drm_crtc *crtc;
1665 uint32_t fwater_lo;
1666 int planea_wm;
1667
1668 crtc = single_enabled_crtc(dev);
1669 if (crtc == NULL)
1670 return;
1671
1672 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
1673 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001674 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1676 fwater_lo |= (3<<8) | planea_wm;
1677
1678 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1679
1680 I915_WRITE(FW_BLC, fwater_lo);
1681}
1682
1683#define ILK_LP0_PLANE_LATENCY 700
1684#define ILK_LP0_CURSOR_LATENCY 1300
1685
1686/*
1687 * Check the wm result.
1688 *
1689 * If any calculated watermark values is larger than the maximum value that
1690 * can be programmed into the associated watermark register, that watermark
1691 * must be disabled.
1692 */
1693static bool ironlake_check_srwm(struct drm_device *dev, int level,
1694 int fbc_wm, int display_wm, int cursor_wm,
1695 const struct intel_watermark_params *display,
1696 const struct intel_watermark_params *cursor)
1697{
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699
1700 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
1701 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
1702
1703 if (fbc_wm > SNB_FBC_MAX_SRWM) {
1704 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
1705 fbc_wm, SNB_FBC_MAX_SRWM, level);
1706
1707 /* fbc has it's own way to disable FBC WM */
1708 I915_WRITE(DISP_ARB_CTL,
1709 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
1710 return false;
Ville Syrjälä615aaa52013-04-24 21:09:10 +03001711 } else if (INTEL_INFO(dev)->gen >= 6) {
1712 /* enable FBC WM (except on ILK, where it must remain off) */
1713 I915_WRITE(DISP_ARB_CTL,
1714 I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001715 }
1716
1717 if (display_wm > display->max_wm) {
1718 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
1719 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1720 return false;
1721 }
1722
1723 if (cursor_wm > cursor->max_wm) {
1724 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
1725 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1726 return false;
1727 }
1728
1729 if (!(fbc_wm || display_wm || cursor_wm)) {
1730 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
1731 return false;
1732 }
1733
1734 return true;
1735}
1736
1737/*
1738 * Compute watermark values of WM[1-3],
1739 */
1740static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
1741 int latency_ns,
1742 const struct intel_watermark_params *display,
1743 const struct intel_watermark_params *cursor,
1744 int *fbc_wm, int *display_wm, int *cursor_wm)
1745{
1746 struct drm_crtc *crtc;
1747 unsigned long line_time_us;
1748 int hdisplay, htotal, pixel_size, clock;
1749 int line_count, line_size;
1750 int small, large;
1751 int entries;
1752
1753 if (!latency_ns) {
1754 *fbc_wm = *display_wm = *cursor_wm = 0;
1755 return false;
1756 }
1757
1758 crtc = intel_get_crtc_for_plane(dev, plane);
1759 hdisplay = crtc->mode.hdisplay;
1760 htotal = crtc->mode.htotal;
1761 clock = crtc->mode.clock;
1762 pixel_size = crtc->fb->bits_per_pixel / 8;
1763
1764 line_time_us = (htotal * 1000) / clock;
1765 line_count = (latency_ns / line_time_us + 1000) / 1000;
1766 line_size = hdisplay * pixel_size;
1767
1768 /* Use the minimum of the small and large buffer method for primary */
1769 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1770 large = line_count * line_size;
1771
1772 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1773 *display_wm = entries + display->guard_size;
1774
1775 /*
1776 * Spec says:
1777 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
1778 */
1779 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
1780
1781 /* calculate the self-refresh watermark for display cursor */
1782 entries = line_count * pixel_size * 64;
1783 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1784 *cursor_wm = entries + cursor->guard_size;
1785
1786 return ironlake_check_srwm(dev, level,
1787 *fbc_wm, *display_wm, *cursor_wm,
1788 display, cursor);
1789}
1790
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001791static void ironlake_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001792{
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 int fbc_wm, plane_wm, cursor_wm;
1795 unsigned int enabled;
1796
1797 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001798 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001799 &ironlake_display_wm_info,
1800 ILK_LP0_PLANE_LATENCY,
1801 &ironlake_cursor_wm_info,
1802 ILK_LP0_CURSOR_LATENCY,
1803 &plane_wm, &cursor_wm)) {
1804 I915_WRITE(WM0_PIPEA_ILK,
1805 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1806 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1807 " plane %d, " "cursor: %d\n",
1808 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001809 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001810 }
1811
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001812 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001813 &ironlake_display_wm_info,
1814 ILK_LP0_PLANE_LATENCY,
1815 &ironlake_cursor_wm_info,
1816 ILK_LP0_CURSOR_LATENCY,
1817 &plane_wm, &cursor_wm)) {
1818 I915_WRITE(WM0_PIPEB_ILK,
1819 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1820 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1821 " plane %d, cursor: %d\n",
1822 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001823 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001824 }
1825
1826 /*
1827 * Calculate and update the self-refresh watermark only when one
1828 * display plane is used.
1829 */
1830 I915_WRITE(WM3_LP_ILK, 0);
1831 I915_WRITE(WM2_LP_ILK, 0);
1832 I915_WRITE(WM1_LP_ILK, 0);
1833
1834 if (!single_plane_enabled(enabled))
1835 return;
1836 enabled = ffs(enabled) - 1;
1837
1838 /* WM1 */
1839 if (!ironlake_compute_srwm(dev, 1, enabled,
1840 ILK_READ_WM1_LATENCY() * 500,
1841 &ironlake_display_srwm_info,
1842 &ironlake_cursor_srwm_info,
1843 &fbc_wm, &plane_wm, &cursor_wm))
1844 return;
1845
1846 I915_WRITE(WM1_LP_ILK,
1847 WM1_LP_SR_EN |
1848 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1849 (fbc_wm << WM1_LP_FBC_SHIFT) |
1850 (plane_wm << WM1_LP_SR_SHIFT) |
1851 cursor_wm);
1852
1853 /* WM2 */
1854 if (!ironlake_compute_srwm(dev, 2, enabled,
1855 ILK_READ_WM2_LATENCY() * 500,
1856 &ironlake_display_srwm_info,
1857 &ironlake_cursor_srwm_info,
1858 &fbc_wm, &plane_wm, &cursor_wm))
1859 return;
1860
1861 I915_WRITE(WM2_LP_ILK,
1862 WM2_LP_EN |
1863 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1864 (fbc_wm << WM1_LP_FBC_SHIFT) |
1865 (plane_wm << WM1_LP_SR_SHIFT) |
1866 cursor_wm);
1867
1868 /*
1869 * WM3 is unsupported on ILK, probably because we don't have latency
1870 * data for that power state
1871 */
1872}
1873
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03001874static void sandybridge_update_wm(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001875{
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1878 u32 val;
1879 int fbc_wm, plane_wm, cursor_wm;
1880 unsigned int enabled;
1881
1882 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001883 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001884 &sandybridge_display_wm_info, latency,
1885 &sandybridge_cursor_wm_info, latency,
1886 &plane_wm, &cursor_wm)) {
1887 val = I915_READ(WM0_PIPEA_ILK);
1888 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1889 I915_WRITE(WM0_PIPEA_ILK, val |
1890 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1891 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1892 " plane %d, " "cursor: %d\n",
1893 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001894 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001895 }
1896
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001897 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001898 &sandybridge_display_wm_info, latency,
1899 &sandybridge_cursor_wm_info, latency,
1900 &plane_wm, &cursor_wm)) {
1901 val = I915_READ(WM0_PIPEB_ILK);
1902 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1903 I915_WRITE(WM0_PIPEB_ILK, val |
1904 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1905 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1906 " plane %d, cursor: %d\n",
1907 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001908 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001909 }
1910
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001911 /*
1912 * Calculate and update the self-refresh watermark only when one
1913 * display plane is used.
1914 *
1915 * SNB support 3 levels of watermark.
1916 *
1917 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
1918 * and disabled in the descending order
1919 *
1920 */
1921 I915_WRITE(WM3_LP_ILK, 0);
1922 I915_WRITE(WM2_LP_ILK, 0);
1923 I915_WRITE(WM1_LP_ILK, 0);
1924
1925 if (!single_plane_enabled(enabled) ||
1926 dev_priv->sprite_scaling_enabled)
1927 return;
1928 enabled = ffs(enabled) - 1;
1929
1930 /* WM1 */
1931 if (!ironlake_compute_srwm(dev, 1, enabled,
1932 SNB_READ_WM1_LATENCY() * 500,
1933 &sandybridge_display_srwm_info,
1934 &sandybridge_cursor_srwm_info,
1935 &fbc_wm, &plane_wm, &cursor_wm))
1936 return;
1937
1938 I915_WRITE(WM1_LP_ILK,
1939 WM1_LP_SR_EN |
1940 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1941 (fbc_wm << WM1_LP_FBC_SHIFT) |
1942 (plane_wm << WM1_LP_SR_SHIFT) |
1943 cursor_wm);
1944
1945 /* WM2 */
1946 if (!ironlake_compute_srwm(dev, 2, enabled,
1947 SNB_READ_WM2_LATENCY() * 500,
1948 &sandybridge_display_srwm_info,
1949 &sandybridge_cursor_srwm_info,
1950 &fbc_wm, &plane_wm, &cursor_wm))
1951 return;
1952
1953 I915_WRITE(WM2_LP_ILK,
1954 WM2_LP_EN |
1955 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1956 (fbc_wm << WM1_LP_FBC_SHIFT) |
1957 (plane_wm << WM1_LP_SR_SHIFT) |
1958 cursor_wm);
1959
1960 /* WM3 */
1961 if (!ironlake_compute_srwm(dev, 3, enabled,
1962 SNB_READ_WM3_LATENCY() * 500,
1963 &sandybridge_display_srwm_info,
1964 &sandybridge_cursor_srwm_info,
1965 &fbc_wm, &plane_wm, &cursor_wm))
1966 return;
1967
1968 I915_WRITE(WM3_LP_ILK,
1969 WM3_LP_EN |
1970 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1971 (fbc_wm << WM1_LP_FBC_SHIFT) |
1972 (plane_wm << WM1_LP_SR_SHIFT) |
1973 cursor_wm);
1974}
1975
Chris Wilsonc43d0182012-12-11 12:01:42 +00001976static void ivybridge_update_wm(struct drm_device *dev)
1977{
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1980 u32 val;
1981 int fbc_wm, plane_wm, cursor_wm;
1982 int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
1983 unsigned int enabled;
1984
1985 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001986 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilsonc43d0182012-12-11 12:01:42 +00001987 &sandybridge_display_wm_info, latency,
1988 &sandybridge_cursor_wm_info, latency,
1989 &plane_wm, &cursor_wm)) {
1990 val = I915_READ(WM0_PIPEA_ILK);
1991 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1992 I915_WRITE(WM0_PIPEA_ILK, val |
1993 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1994 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1995 " plane %d, " "cursor: %d\n",
1996 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001997 enabled |= 1 << PIPE_A;
Chris Wilsonc43d0182012-12-11 12:01:42 +00001998 }
1999
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002000 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilsonc43d0182012-12-11 12:01:42 +00002001 &sandybridge_display_wm_info, latency,
2002 &sandybridge_cursor_wm_info, latency,
2003 &plane_wm, &cursor_wm)) {
2004 val = I915_READ(WM0_PIPEB_ILK);
2005 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2006 I915_WRITE(WM0_PIPEB_ILK, val |
2007 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2008 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
2009 " plane %d, cursor: %d\n",
2010 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002011 enabled |= 1 << PIPE_B;
Chris Wilsonc43d0182012-12-11 12:01:42 +00002012 }
2013
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002014 if (g4x_compute_wm0(dev, PIPE_C,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002015 &sandybridge_display_wm_info, latency,
2016 &sandybridge_cursor_wm_info, latency,
2017 &plane_wm, &cursor_wm)) {
2018 val = I915_READ(WM0_PIPEC_IVB);
2019 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2020 I915_WRITE(WM0_PIPEC_IVB, val |
2021 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2022 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
2023 " plane %d, cursor: %d\n",
2024 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002025 enabled |= 1 << PIPE_C;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002026 }
2027
2028 /*
2029 * Calculate and update the self-refresh watermark only when one
2030 * display plane is used.
2031 *
2032 * SNB support 3 levels of watermark.
2033 *
2034 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
2035 * and disabled in the descending order
2036 *
2037 */
2038 I915_WRITE(WM3_LP_ILK, 0);
2039 I915_WRITE(WM2_LP_ILK, 0);
2040 I915_WRITE(WM1_LP_ILK, 0);
2041
2042 if (!single_plane_enabled(enabled) ||
2043 dev_priv->sprite_scaling_enabled)
2044 return;
2045 enabled = ffs(enabled) - 1;
2046
2047 /* WM1 */
2048 if (!ironlake_compute_srwm(dev, 1, enabled,
2049 SNB_READ_WM1_LATENCY() * 500,
2050 &sandybridge_display_srwm_info,
2051 &sandybridge_cursor_srwm_info,
2052 &fbc_wm, &plane_wm, &cursor_wm))
2053 return;
2054
2055 I915_WRITE(WM1_LP_ILK,
2056 WM1_LP_SR_EN |
2057 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2058 (fbc_wm << WM1_LP_FBC_SHIFT) |
2059 (plane_wm << WM1_LP_SR_SHIFT) |
2060 cursor_wm);
2061
2062 /* WM2 */
2063 if (!ironlake_compute_srwm(dev, 2, enabled,
2064 SNB_READ_WM2_LATENCY() * 500,
2065 &sandybridge_display_srwm_info,
2066 &sandybridge_cursor_srwm_info,
2067 &fbc_wm, &plane_wm, &cursor_wm))
2068 return;
2069
2070 I915_WRITE(WM2_LP_ILK,
2071 WM2_LP_EN |
2072 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2073 (fbc_wm << WM1_LP_FBC_SHIFT) |
2074 (plane_wm << WM1_LP_SR_SHIFT) |
2075 cursor_wm);
2076
Chris Wilsonc43d0182012-12-11 12:01:42 +00002077 /* WM3, note we have to correct the cursor latency */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002078 if (!ironlake_compute_srwm(dev, 3, enabled,
2079 SNB_READ_WM3_LATENCY() * 500,
2080 &sandybridge_display_srwm_info,
2081 &sandybridge_cursor_srwm_info,
Chris Wilsonc43d0182012-12-11 12:01:42 +00002082 &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
2083 !ironlake_compute_srwm(dev, 3, enabled,
2084 2 * SNB_READ_WM3_LATENCY() * 500,
2085 &sandybridge_display_srwm_info,
2086 &sandybridge_cursor_srwm_info,
2087 &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002088 return;
2089
2090 I915_WRITE(WM3_LP_ILK,
2091 WM3_LP_EN |
2092 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2093 (fbc_wm << WM1_LP_FBC_SHIFT) |
2094 (plane_wm << WM1_LP_SR_SHIFT) |
2095 cursor_wm);
2096}
2097
Ville Syrjälä36587292013-07-05 11:57:16 +03002098static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
2099 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002100{
2101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2102 uint32_t pixel_rate, pfit_size;
2103
Daniel Vetterff9a6752013-06-01 17:16:21 +02002104 pixel_rate = intel_crtc->config.adjusted_mode.clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002105
2106 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
2107 * adjust the pixel_rate here. */
2108
2109 pfit_size = intel_crtc->config.pch_pfit.size;
2110 if (pfit_size) {
2111 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
2112
2113 pipe_w = intel_crtc->config.requested_mode.hdisplay;
2114 pipe_h = intel_crtc->config.requested_mode.vdisplay;
2115 pfit_w = (pfit_size >> 16) & 0xFFFF;
2116 pfit_h = pfit_size & 0xFFFF;
2117 if (pipe_w < pfit_w)
2118 pipe_w = pfit_w;
2119 if (pipe_h < pfit_h)
2120 pipe_h = pfit_h;
2121
2122 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
2123 pfit_w * pfit_h);
2124 }
2125
2126 return pixel_rate;
2127}
2128
Ville Syrjälä23297042013-07-05 11:57:17 +03002129static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002130 uint32_t latency)
2131{
2132 uint64_t ret;
2133
2134 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
2135 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
2136
2137 return ret;
2138}
2139
Ville Syrjälä23297042013-07-05 11:57:17 +03002140static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002141 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
2142 uint32_t latency)
2143{
2144 uint32_t ret;
2145
2146 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
2147 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
2148 ret = DIV_ROUND_UP(ret, 64) + 2;
2149 return ret;
2150}
2151
Ville Syrjälä23297042013-07-05 11:57:17 +03002152static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002153 uint8_t bytes_per_pixel)
2154{
2155 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
2156}
2157
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002158struct hsw_pipe_wm_parameters {
2159 bool active;
2160 bool sprite_enabled;
2161 uint8_t pri_bytes_per_pixel;
2162 uint8_t spr_bytes_per_pixel;
2163 uint8_t cur_bytes_per_pixel;
2164 uint32_t pri_horiz_pixels;
2165 uint32_t spr_horiz_pixels;
2166 uint32_t cur_horiz_pixels;
2167 uint32_t pipe_htotal;
2168 uint32_t pixel_rate;
2169};
2170
Paulo Zanonicca32e92013-05-31 11:45:06 -03002171struct hsw_wm_maximums {
2172 uint16_t pri;
2173 uint16_t spr;
2174 uint16_t cur;
2175 uint16_t fbc;
2176};
2177
2178struct hsw_lp_wm_result {
2179 bool enable;
2180 bool fbc_enable;
2181 uint32_t pri_val;
2182 uint32_t spr_val;
2183 uint32_t cur_val;
2184 uint32_t fbc_val;
2185};
2186
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002187struct hsw_wm_values {
2188 uint32_t wm_pipe[3];
2189 uint32_t wm_lp[3];
2190 uint32_t wm_lp_spr[3];
2191 uint32_t wm_linetime[3];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002192 bool enable_fbc_wm;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002193};
2194
2195enum hsw_data_buf_partitioning {
2196 HSW_DATA_BUF_PART_1_2,
2197 HSW_DATA_BUF_PART_5_6,
2198};
2199
Paulo Zanonicca32e92013-05-31 11:45:06 -03002200/* For both WM_PIPE and WM_LP. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002201static uint32_t ilk_compute_pri_wm(struct hsw_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002202 uint32_t mem_value,
2203 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002204{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002205 uint32_t method1, method2;
2206
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002207 /* TODO: for now, assume the primary plane is always enabled. */
2208 if (!params->active)
2209 return 0;
2210
Ville Syrjälä23297042013-07-05 11:57:17 +03002211 method1 = ilk_wm_method1(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002212 params->pri_bytes_per_pixel,
2213 mem_value);
2214
2215 if (!is_lp)
2216 return method1;
2217
Ville Syrjälä23297042013-07-05 11:57:17 +03002218 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002219 params->pipe_htotal,
2220 params->pri_horiz_pixels,
2221 params->pri_bytes_per_pixel,
2222 mem_value);
2223
2224 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002225}
2226
2227/* For both WM_PIPE and WM_LP. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002228static uint32_t ilk_compute_spr_wm(struct hsw_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002229 uint32_t mem_value)
2230{
2231 uint32_t method1, method2;
2232
2233 if (!params->active || !params->sprite_enabled)
2234 return 0;
2235
Ville Syrjälä23297042013-07-05 11:57:17 +03002236 method1 = ilk_wm_method1(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002237 params->spr_bytes_per_pixel,
2238 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03002239 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002240 params->pipe_htotal,
2241 params->spr_horiz_pixels,
2242 params->spr_bytes_per_pixel,
2243 mem_value);
2244 return min(method1, method2);
2245}
2246
2247/* For both WM_PIPE and WM_LP. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002248static uint32_t ilk_compute_cur_wm(struct hsw_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002249 uint32_t mem_value)
2250{
2251 if (!params->active)
2252 return 0;
2253
Ville Syrjälä23297042013-07-05 11:57:17 +03002254 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002255 params->pipe_htotal,
2256 params->cur_horiz_pixels,
2257 params->cur_bytes_per_pixel,
2258 mem_value);
2259}
2260
Paulo Zanonicca32e92013-05-31 11:45:06 -03002261/* Only for WM_LP. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002262static uint32_t ilk_compute_fbc_wm(struct hsw_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002263 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002264{
2265 if (!params->active)
2266 return 0;
2267
Ville Syrjälä23297042013-07-05 11:57:17 +03002268 return ilk_wm_fbc(pri_val,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002269 params->pri_horiz_pixels,
2270 params->pri_bytes_per_pixel);
2271}
2272
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002273static bool hsw_compute_lp_wm(struct drm_i915_private *dev_priv,
2274 int level, struct hsw_wm_maximums *max,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002275 struct hsw_pipe_wm_parameters *params,
2276 struct hsw_lp_wm_result *result)
2277{
2278 enum pipe pipe;
2279 uint32_t pri_val[3], spr_val[3], cur_val[3], fbc_val[3];
2280
2281 for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) {
2282 struct hsw_pipe_wm_parameters *p = &params[pipe];
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002283 /* WM1+ latency values stored in 0.5us units */
2284 uint16_t pri_latency = dev_priv->wm.pri_latency[level] * 5;
2285 uint16_t spr_latency = dev_priv->wm.spr_latency[level] * 5;
2286 uint16_t cur_latency = dev_priv->wm.cur_latency[level] * 5;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002287
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002288 pri_val[pipe] = ilk_compute_pri_wm(p, pri_latency, true);
2289 spr_val[pipe] = ilk_compute_spr_wm(p, spr_latency);
2290 cur_val[pipe] = ilk_compute_cur_wm(p, cur_latency);
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002291 fbc_val[pipe] = ilk_compute_fbc_wm(p, pri_val[pipe]);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002292 }
2293
2294 result->pri_val = max3(pri_val[0], pri_val[1], pri_val[2]);
2295 result->spr_val = max3(spr_val[0], spr_val[1], spr_val[2]);
2296 result->cur_val = max3(cur_val[0], cur_val[1], cur_val[2]);
2297 result->fbc_val = max3(fbc_val[0], fbc_val[1], fbc_val[2]);
2298
2299 if (result->fbc_val > max->fbc) {
2300 result->fbc_enable = false;
2301 result->fbc_val = 0;
2302 } else {
2303 result->fbc_enable = true;
2304 }
2305
2306 result->enable = result->pri_val <= max->pri &&
2307 result->spr_val <= max->spr &&
2308 result->cur_val <= max->cur;
2309 return result->enable;
2310}
2311
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002312static uint32_t hsw_compute_wm_pipe(struct drm_i915_private *dev_priv,
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002313 enum pipe pipe,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002314 struct hsw_pipe_wm_parameters *params)
2315{
2316 uint32_t pri_val, cur_val, spr_val;
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002317 /* WM0 latency values stored in 0.1us units */
2318 uint16_t pri_latency = dev_priv->wm.pri_latency[0];
2319 uint16_t spr_latency = dev_priv->wm.spr_latency[0];
2320 uint16_t cur_latency = dev_priv->wm.cur_latency[0];
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002321
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002322 pri_val = ilk_compute_pri_wm(params, pri_latency, false);
2323 spr_val = ilk_compute_spr_wm(params, spr_latency);
2324 cur_val = ilk_compute_cur_wm(params, cur_latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002325
2326 WARN(pri_val > 127,
2327 "Primary WM error, mode not supported for pipe %c\n",
2328 pipe_name(pipe));
2329 WARN(spr_val > 127,
2330 "Sprite WM error, mode not supported for pipe %c\n",
2331 pipe_name(pipe));
2332 WARN(cur_val > 63,
2333 "Cursor WM error, mode not supported for pipe %c\n",
2334 pipe_name(pipe));
2335
2336 return (pri_val << WM0_PIPE_PLANE_SHIFT) |
2337 (spr_val << WM0_PIPE_SPRITE_SHIFT) |
2338 cur_val;
2339}
2340
2341static uint32_t
2342hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002343{
2344 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002346 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002347 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002348
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002349 if (!intel_crtc_active(crtc))
2350 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002351
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002352 /* The WM are computed with base on how long it takes to fill a single
2353 * row at the given clock rate, multiplied by 8.
2354 * */
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002355 linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
2356 ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
2357 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002358
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002359 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2360 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002361}
2362
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002363static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2364{
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366
2367 if (IS_HASWELL(dev)) {
2368 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2369
2370 wm[0] = (sskpd >> 56) & 0xFF;
2371 if (wm[0] == 0)
2372 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002373 wm[1] = (sskpd >> 4) & 0xFF;
2374 wm[2] = (sskpd >> 12) & 0xFF;
2375 wm[3] = (sskpd >> 20) & 0x1FF;
2376 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002377 } else if (INTEL_INFO(dev)->gen >= 6) {
2378 uint32_t sskpd = I915_READ(MCH_SSKPD);
2379
2380 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2381 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2382 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2383 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002384 } else if (INTEL_INFO(dev)->gen >= 5) {
2385 uint32_t mltr = I915_READ(MLTR_ILK);
2386
2387 /* ILK primary LP0 latency is 700 ns */
2388 wm[0] = 7;
2389 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2390 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002391 }
2392}
2393
Ville Syrjälä53615a52013-08-01 16:18:50 +03002394static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2395{
2396 /* ILK sprite LP0 latency is 1300 ns */
2397 if (INTEL_INFO(dev)->gen == 5)
2398 wm[0] = 13;
2399}
2400
2401static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2402{
2403 /* ILK cursor LP0 latency is 1300 ns */
2404 if (INTEL_INFO(dev)->gen == 5)
2405 wm[0] = 13;
2406
2407 /* WaDoubleCursorLP3Latency:ivb */
2408 if (IS_IVYBRIDGE(dev))
2409 wm[3] *= 2;
2410}
2411
2412static void intel_setup_wm_latency(struct drm_device *dev)
2413{
2414 struct drm_i915_private *dev_priv = dev->dev_private;
2415
2416 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2417
2418 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2419 sizeof(dev_priv->wm.pri_latency));
2420 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2421 sizeof(dev_priv->wm.pri_latency));
2422
2423 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2424 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
2425}
2426
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002427static void hsw_compute_wm_parameters(struct drm_device *dev,
2428 struct hsw_pipe_wm_parameters *params,
Paulo Zanoni861f3382013-05-31 10:19:21 -03002429 struct hsw_wm_maximums *lp_max_1_2,
2430 struct hsw_wm_maximums *lp_max_5_6)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002431{
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002432 struct drm_crtc *crtc;
2433 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434 enum pipe pipe;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002435 int pipes_active = 0, sprites_enabled = 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002437 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 struct hsw_pipe_wm_parameters *p;
2440
2441 pipe = intel_crtc->pipe;
2442 p = &params[pipe];
2443
2444 p->active = intel_crtc_active(crtc);
2445 if (!p->active)
2446 continue;
2447
Paulo Zanonicca32e92013-05-31 11:45:06 -03002448 pipes_active++;
2449
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450 p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
Ville Syrjälä36587292013-07-05 11:57:16 +03002451 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002452 p->pri_bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
2453 p->cur_bytes_per_pixel = 4;
2454 p->pri_horiz_pixels =
2455 intel_crtc->config.requested_mode.hdisplay;
2456 p->cur_horiz_pixels = 64;
2457 }
2458
2459 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2460 struct intel_plane *intel_plane = to_intel_plane(plane);
2461 struct hsw_pipe_wm_parameters *p;
2462
2463 pipe = intel_plane->pipe;
2464 p = &params[pipe];
2465
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002466 p->sprite_enabled = intel_plane->wm.enabled;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002467 p->spr_bytes_per_pixel = intel_plane->wm.bytes_per_pixel;
2468 p->spr_horiz_pixels = intel_plane->wm.horiz_pixels;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002469
2470 if (p->sprite_enabled)
2471 sprites_enabled++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002472 }
Paulo Zanonicca32e92013-05-31 11:45:06 -03002473
2474 if (pipes_active > 1) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002475 lp_max_1_2->pri = lp_max_5_6->pri = sprites_enabled ? 128 : 256;
2476 lp_max_1_2->spr = lp_max_5_6->spr = 128;
2477 lp_max_1_2->cur = lp_max_5_6->cur = 64;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478 } else {
2479 lp_max_1_2->pri = sprites_enabled ? 384 : 768;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002480 lp_max_5_6->pri = sprites_enabled ? 128 : 768;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002481 lp_max_1_2->spr = 384;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002482 lp_max_5_6->spr = 640;
2483 lp_max_1_2->cur = lp_max_5_6->cur = 255;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002484 }
Paulo Zanoni861f3382013-05-31 10:19:21 -03002485 lp_max_1_2->fbc = lp_max_5_6->fbc = 15;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002486}
2487
2488static void hsw_compute_wm_results(struct drm_device *dev,
2489 struct hsw_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490 struct hsw_wm_maximums *lp_maximums,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491 struct hsw_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002492{
2493 struct drm_i915_private *dev_priv = dev->dev_private;
2494 struct drm_crtc *crtc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002495 struct hsw_lp_wm_result lp_results[4] = {};
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002496 enum pipe pipe;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002497 int level, max_level, wm_lp;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002498
Paulo Zanonicca32e92013-05-31 11:45:06 -03002499 for (level = 1; level <= 4; level++)
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002500 if (!hsw_compute_lp_wm(dev_priv, level,
2501 lp_maximums, params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002502 &lp_results[level - 1]))
2503 break;
2504 max_level = level - 1;
2505
2506 /* The spec says it is preferred to disable FBC WMs instead of disabling
2507 * a WM level. */
2508 results->enable_fbc_wm = true;
2509 for (level = 1; level <= max_level; level++) {
2510 if (!lp_results[level - 1].fbc_enable) {
2511 results->enable_fbc_wm = false;
2512 break;
2513 }
2514 }
2515
2516 memset(results, 0, sizeof(*results));
2517 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2518 const struct hsw_lp_wm_result *r;
2519
2520 level = (max_level == 4 && wm_lp > 1) ? wm_lp + 1 : wm_lp;
2521 if (level > max_level)
2522 break;
2523
2524 r = &lp_results[level - 1];
2525 results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
2526 r->fbc_val,
2527 r->pri_val,
2528 r->cur_val);
2529 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
2530 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002531
2532 for_each_pipe(pipe)
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002533 results->wm_pipe[pipe] = hsw_compute_wm_pipe(dev_priv, pipe,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 &params[pipe]);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002535
2536 for_each_pipe(pipe) {
2537 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002538 results->wm_linetime[pipe] = hsw_compute_linetime_wm(dev, crtc);
2539 }
2540}
2541
Paulo Zanoni861f3382013-05-31 10:19:21 -03002542/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2543 * case both are at the same level. Prefer r1 in case they're the same. */
Damien Lespiauf4db9322013-06-24 22:59:50 +01002544static struct hsw_wm_values *hsw_find_best_result(struct hsw_wm_values *r1,
2545 struct hsw_wm_values *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002546{
2547 int i, val_r1 = 0, val_r2 = 0;
2548
2549 for (i = 0; i < 3; i++) {
2550 if (r1->wm_lp[i] & WM3_LP_EN)
2551 val_r1 = r1->wm_lp[i] & WM1_LP_LATENCY_MASK;
2552 if (r2->wm_lp[i] & WM3_LP_EN)
2553 val_r2 = r2->wm_lp[i] & WM1_LP_LATENCY_MASK;
2554 }
2555
2556 if (val_r1 == val_r2) {
2557 if (r2->enable_fbc_wm && !r1->enable_fbc_wm)
2558 return r2;
2559 else
2560 return r1;
2561 } else if (val_r1 > val_r2) {
2562 return r1;
2563 } else {
2564 return r2;
2565 }
2566}
2567
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002568/*
2569 * The spec says we shouldn't write when we don't need, because every write
2570 * causes WMs to be re-evaluated, expending some power.
2571 */
2572static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
2573 struct hsw_wm_values *results,
2574 enum hsw_data_buf_partitioning partitioning)
2575{
2576 struct hsw_wm_values previous;
2577 uint32_t val;
2578 enum hsw_data_buf_partitioning prev_partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002579 bool prev_enable_fbc_wm;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002580
2581 previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
2582 previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
2583 previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
2584 previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
2585 previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
2586 previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
2587 previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
2588 previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2589 previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2590 previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
2591 previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
2592 previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
2593
2594 prev_partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2595 HSW_DATA_BUF_PART_5_6 : HSW_DATA_BUF_PART_1_2;
2596
Paulo Zanonicca32e92013-05-31 11:45:06 -03002597 prev_enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2598
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002599 if (memcmp(results->wm_pipe, previous.wm_pipe,
2600 sizeof(results->wm_pipe)) == 0 &&
2601 memcmp(results->wm_lp, previous.wm_lp,
2602 sizeof(results->wm_lp)) == 0 &&
2603 memcmp(results->wm_lp_spr, previous.wm_lp_spr,
2604 sizeof(results->wm_lp_spr)) == 0 &&
2605 memcmp(results->wm_linetime, previous.wm_linetime,
2606 sizeof(results->wm_linetime)) == 0 &&
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607 partitioning == prev_partitioning &&
2608 results->enable_fbc_wm == prev_enable_fbc_wm)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002609 return;
2610
2611 if (previous.wm_lp[2] != 0)
2612 I915_WRITE(WM3_LP_ILK, 0);
2613 if (previous.wm_lp[1] != 0)
2614 I915_WRITE(WM2_LP_ILK, 0);
2615 if (previous.wm_lp[0] != 0)
2616 I915_WRITE(WM1_LP_ILK, 0);
2617
2618 if (previous.wm_pipe[0] != results->wm_pipe[0])
2619 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
2620 if (previous.wm_pipe[1] != results->wm_pipe[1])
2621 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
2622 if (previous.wm_pipe[2] != results->wm_pipe[2])
2623 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2624
2625 if (previous.wm_linetime[0] != results->wm_linetime[0])
2626 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
2627 if (previous.wm_linetime[1] != results->wm_linetime[1])
2628 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
2629 if (previous.wm_linetime[2] != results->wm_linetime[2])
2630 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2631
2632 if (prev_partitioning != partitioning) {
2633 val = I915_READ(WM_MISC);
2634 if (partitioning == HSW_DATA_BUF_PART_1_2)
2635 val &= ~WM_MISC_DATA_PARTITION_5_6;
2636 else
2637 val |= WM_MISC_DATA_PARTITION_5_6;
2638 I915_WRITE(WM_MISC, val);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002639 }
2640
Paulo Zanonicca32e92013-05-31 11:45:06 -03002641 if (prev_enable_fbc_wm != results->enable_fbc_wm) {
2642 val = I915_READ(DISP_ARB_CTL);
2643 if (results->enable_fbc_wm)
2644 val &= ~DISP_FBC_WM_DIS;
2645 else
2646 val |= DISP_FBC_WM_DIS;
2647 I915_WRITE(DISP_ARB_CTL, val);
2648 }
2649
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002650 if (previous.wm_lp_spr[0] != results->wm_lp_spr[0])
2651 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2652 if (previous.wm_lp_spr[1] != results->wm_lp_spr[1])
2653 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2654 if (previous.wm_lp_spr[2] != results->wm_lp_spr[2])
2655 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2656
2657 if (results->wm_lp[0] != 0)
2658 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
2659 if (results->wm_lp[1] != 0)
2660 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
2661 if (results->wm_lp[2] != 0)
2662 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
2663}
2664
2665static void haswell_update_wm(struct drm_device *dev)
2666{
2667 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668 struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002669 struct hsw_pipe_wm_parameters params[3];
Paulo Zanoni861f3382013-05-31 10:19:21 -03002670 struct hsw_wm_values results_1_2, results_5_6, *best_results;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002671 enum hsw_data_buf_partitioning partitioning;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002672
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002673 hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674
Ville Syrjälä53615a52013-08-01 16:18:50 +03002675 hsw_compute_wm_results(dev, params,
Ville Syrjälä53615a52013-08-01 16:18:50 +03002676 &lp_max_1_2, &results_1_2);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002677 if (lp_max_1_2.pri != lp_max_5_6.pri) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03002678 hsw_compute_wm_results(dev, params,
Ville Syrjälä53615a52013-08-01 16:18:50 +03002679 &lp_max_5_6, &results_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 best_results = hsw_find_best_result(&results_1_2, &results_5_6);
2681 } else {
2682 best_results = &results_1_2;
2683 }
2684
2685 partitioning = (best_results == &results_1_2) ?
2686 HSW_DATA_BUF_PART_1_2 : HSW_DATA_BUF_PART_5_6;
2687
2688 hsw_write_wm_values(dev_priv, best_results, partitioning);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002689}
2690
Paulo Zanoni526682e2013-05-24 11:59:18 -03002691static void haswell_update_sprite_wm(struct drm_device *dev, int pipe,
2692 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002693 bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002694{
2695 struct drm_plane *plane;
2696
2697 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2698 struct intel_plane *intel_plane = to_intel_plane(plane);
2699
2700 if (intel_plane->pipe == pipe) {
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002701 intel_plane->wm.enabled = enabled;
2702 intel_plane->wm.scaled = scaled;
Ville Syrjälä67ca28f2013-07-05 11:57:14 +03002703 intel_plane->wm.horiz_pixels = sprite_width;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002704 intel_plane->wm.bytes_per_pixel = pixel_size;
2705 break;
2706 }
2707 }
2708
2709 haswell_update_wm(dev);
2710}
2711
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002712static bool
2713sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
2714 uint32_t sprite_width, int pixel_size,
2715 const struct intel_watermark_params *display,
2716 int display_latency_ns, int *sprite_wm)
2717{
2718 struct drm_crtc *crtc;
2719 int clock;
2720 int entries, tlb_miss;
2721
2722 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00002723 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002724 *sprite_wm = display->guard_size;
2725 return false;
2726 }
2727
2728 clock = crtc->mode.clock;
2729
2730 /* Use the small buffer method to calculate the sprite watermark */
2731 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
2732 tlb_miss = display->fifo_size*display->cacheline_size -
2733 sprite_width * 8;
2734 if (tlb_miss > 0)
2735 entries += tlb_miss;
2736 entries = DIV_ROUND_UP(entries, display->cacheline_size);
2737 *sprite_wm = entries + display->guard_size;
2738 if (*sprite_wm > (int)display->max_wm)
2739 *sprite_wm = display->max_wm;
2740
2741 return true;
2742}
2743
2744static bool
2745sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
2746 uint32_t sprite_width, int pixel_size,
2747 const struct intel_watermark_params *display,
2748 int latency_ns, int *sprite_wm)
2749{
2750 struct drm_crtc *crtc;
2751 unsigned long line_time_us;
2752 int clock;
2753 int line_count, line_size;
2754 int small, large;
2755 int entries;
2756
2757 if (!latency_ns) {
2758 *sprite_wm = 0;
2759 return false;
2760 }
2761
2762 crtc = intel_get_crtc_for_plane(dev, plane);
2763 clock = crtc->mode.clock;
2764 if (!clock) {
2765 *sprite_wm = 0;
2766 return false;
2767 }
2768
2769 line_time_us = (sprite_width * 1000) / clock;
2770 if (!line_time_us) {
2771 *sprite_wm = 0;
2772 return false;
2773 }
2774
2775 line_count = (latency_ns / line_time_us + 1000) / 1000;
2776 line_size = sprite_width * pixel_size;
2777
2778 /* Use the minimum of the small and large buffer method for primary */
2779 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
2780 large = line_count * line_size;
2781
2782 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
2783 *sprite_wm = entries + display->guard_size;
2784
2785 return *sprite_wm > 0x3ff ? false : true;
2786}
2787
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03002788static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002789 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002790 bool enable, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002791{
2792 struct drm_i915_private *dev_priv = dev->dev_private;
2793 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
2794 u32 val;
2795 int sprite_wm, reg;
2796 int ret;
2797
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002798 if (!enable)
2799 return;
2800
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002801 switch (pipe) {
2802 case 0:
2803 reg = WM0_PIPEA_ILK;
2804 break;
2805 case 1:
2806 reg = WM0_PIPEB_ILK;
2807 break;
2808 case 2:
2809 reg = WM0_PIPEC_IVB;
2810 break;
2811 default:
2812 return; /* bad pipe */
2813 }
2814
2815 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
2816 &sandybridge_display_wm_info,
2817 latency, &sprite_wm);
2818 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002819 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
2820 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002821 return;
2822 }
2823
2824 val = I915_READ(reg);
2825 val &= ~WM0_PIPE_SPRITE_MASK;
2826 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002827 DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002828
2829
2830 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2831 pixel_size,
2832 &sandybridge_display_srwm_info,
2833 SNB_READ_WM1_LATENCY() * 500,
2834 &sprite_wm);
2835 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002836 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
2837 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002838 return;
2839 }
2840 I915_WRITE(WM1S_LP_ILK, sprite_wm);
2841
2842 /* Only IVB has two more LP watermarks for sprite */
2843 if (!IS_IVYBRIDGE(dev))
2844 return;
2845
2846 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2847 pixel_size,
2848 &sandybridge_display_srwm_info,
2849 SNB_READ_WM2_LATENCY() * 500,
2850 &sprite_wm);
2851 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002852 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
2853 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002854 return;
2855 }
2856 I915_WRITE(WM2S_LP_IVB, sprite_wm);
2857
2858 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2859 pixel_size,
2860 &sandybridge_display_srwm_info,
2861 SNB_READ_WM3_LATENCY() * 500,
2862 &sprite_wm);
2863 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002864 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
2865 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002866 return;
2867 }
2868 I915_WRITE(WM3S_LP_IVB, sprite_wm);
2869}
2870
2871/**
2872 * intel_update_watermarks - update FIFO watermark values based on current modes
2873 *
2874 * Calculate watermark values for the various WM regs based on current mode
2875 * and plane configuration.
2876 *
2877 * There are several cases to deal with here:
2878 * - normal (i.e. non-self-refresh)
2879 * - self-refresh (SR) mode
2880 * - lines are large relative to FIFO size (buffer can hold up to 2)
2881 * - lines are small relative to FIFO size (buffer can hold more than 2
2882 * lines), so need to account for TLB latency
2883 *
2884 * The normal calculation is:
2885 * watermark = dotclock * bytes per pixel * latency
2886 * where latency is platform & configuration dependent (we assume pessimal
2887 * values here).
2888 *
2889 * The SR calculation is:
2890 * watermark = (trunc(latency/line time)+1) * surface width *
2891 * bytes per pixel
2892 * where
2893 * line time = htotal / dotclock
2894 * surface width = hdisplay for normal plane and 64 for cursor
2895 * and latency is assumed to be high, as above.
2896 *
2897 * The final value programmed to the register should always be rounded up,
2898 * and include an extra 2 entries to account for clock crossings.
2899 *
2900 * We don't use the sprite, so we can ignore that. And on Crestline we have
2901 * to set the non-SR watermarks to 8.
2902 */
2903void intel_update_watermarks(struct drm_device *dev)
2904{
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906
2907 if (dev_priv->display.update_wm)
2908 dev_priv->display.update_wm(dev);
2909}
2910
2911void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002912 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002913 bool enable, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002914{
2915 struct drm_i915_private *dev_priv = dev->dev_private;
2916
2917 if (dev_priv->display.update_sprite_wm)
2918 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002919 pixel_size, enable, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002920}
2921
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002922static struct drm_i915_gem_object *
2923intel_alloc_context_page(struct drm_device *dev)
2924{
2925 struct drm_i915_gem_object *ctx;
2926 int ret;
2927
2928 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2929
2930 ctx = i915_gem_alloc_object(dev, 4096);
2931 if (!ctx) {
2932 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2933 return NULL;
2934 }
2935
Ben Widawskyc37e2202013-07-31 16:59:58 -07002936 ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002937 if (ret) {
2938 DRM_ERROR("failed to pin power context: %d\n", ret);
2939 goto err_unref;
2940 }
2941
2942 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
2943 if (ret) {
2944 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
2945 goto err_unpin;
2946 }
2947
2948 return ctx;
2949
2950err_unpin:
2951 i915_gem_object_unpin(ctx);
2952err_unref:
2953 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002954 return NULL;
2955}
2956
Daniel Vetter92703882012-08-09 16:46:01 +02002957/**
2958 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02002959 */
2960DEFINE_SPINLOCK(mchdev_lock);
2961
2962/* Global for IPS driver to get at the current i915 device. Protected by
2963 * mchdev_lock. */
2964static struct drm_i915_private *i915_mch_dev;
2965
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002966bool ironlake_set_drps(struct drm_device *dev, u8 val)
2967{
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 u16 rgvswctl;
2970
Daniel Vetter92703882012-08-09 16:46:01 +02002971 assert_spin_locked(&mchdev_lock);
2972
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002973 rgvswctl = I915_READ16(MEMSWCTL);
2974 if (rgvswctl & MEMCTL_CMD_STS) {
2975 DRM_DEBUG("gpu busy, RCS change rejected\n");
2976 return false; /* still busy with another command */
2977 }
2978
2979 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
2980 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
2981 I915_WRITE16(MEMSWCTL, rgvswctl);
2982 POSTING_READ16(MEMSWCTL);
2983
2984 rgvswctl |= MEMCTL_CMD_STS;
2985 I915_WRITE16(MEMSWCTL, rgvswctl);
2986
2987 return true;
2988}
2989
Daniel Vetter8090c6b2012-06-24 16:42:32 +02002990static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002991{
2992 struct drm_i915_private *dev_priv = dev->dev_private;
2993 u32 rgvmodectl = I915_READ(MEMMODECTL);
2994 u8 fmax, fmin, fstart, vstart;
2995
Daniel Vetter92703882012-08-09 16:46:01 +02002996 spin_lock_irq(&mchdev_lock);
2997
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002998 /* Enable temp reporting */
2999 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3000 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3001
3002 /* 100ms RC evaluation intervals */
3003 I915_WRITE(RCUPEI, 100000);
3004 I915_WRITE(RCDNEI, 100000);
3005
3006 /* Set max/min thresholds to 90ms and 80ms respectively */
3007 I915_WRITE(RCBMAXAVG, 90000);
3008 I915_WRITE(RCBMINAVG, 80000);
3009
3010 I915_WRITE(MEMIHYST, 1);
3011
3012 /* Set up min, max, and cur for interrupt handling */
3013 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3014 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3015 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3016 MEMMODE_FSTART_SHIFT;
3017
3018 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3019 PXVFREQ_PX_SHIFT;
3020
Daniel Vetter20e4d402012-08-08 23:35:39 +02003021 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3022 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003023
Daniel Vetter20e4d402012-08-08 23:35:39 +02003024 dev_priv->ips.max_delay = fstart;
3025 dev_priv->ips.min_delay = fmin;
3026 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003027
3028 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3029 fmax, fmin, fstart);
3030
3031 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3032
3033 /*
3034 * Interrupts will be enabled in ironlake_irq_postinstall
3035 */
3036
3037 I915_WRITE(VIDSTART, vstart);
3038 POSTING_READ(VIDSTART);
3039
3040 rgvmodectl |= MEMMODE_SWMODE_EN;
3041 I915_WRITE(MEMMODECTL, rgvmodectl);
3042
Daniel Vetter92703882012-08-09 16:46:01 +02003043 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003044 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003045 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003046
3047 ironlake_set_drps(dev, fstart);
3048
Daniel Vetter20e4d402012-08-08 23:35:39 +02003049 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003050 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003051 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3052 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3053 getrawmonotonic(&dev_priv->ips.last_time2);
Daniel Vetter92703882012-08-09 16:46:01 +02003054
3055 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003056}
3057
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003058static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003059{
3060 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003061 u16 rgvswctl;
3062
3063 spin_lock_irq(&mchdev_lock);
3064
3065 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003066
3067 /* Ack interrupts, disable EFC interrupt */
3068 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3069 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3070 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3071 I915_WRITE(DEIIR, DE_PCU_EVENT);
3072 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3073
3074 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003075 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003076 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003077 rgvswctl |= MEMCTL_CMD_STS;
3078 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003079 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003080
Daniel Vetter92703882012-08-09 16:46:01 +02003081 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003082}
3083
Daniel Vetteracbe9472012-07-26 11:50:05 +02003084/* There's a funny hw issue where the hw returns all 0 when reading from
3085 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3086 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3087 * all limits and the gpu stuck at whatever frequency it is at atm).
3088 */
Daniel Vetter65bccb52012-08-08 17:42:52 +02003089static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003090{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003091 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003092
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003093 limits = 0;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003094
3095 if (*val >= dev_priv->rps.max_delay)
3096 *val = dev_priv->rps.max_delay;
3097 limits |= dev_priv->rps.max_delay << 24;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003098
Daniel Vetter20b46e52012-07-26 11:16:14 +02003099 /* Only set the down limit when we've reached the lowest level to avoid
3100 * getting more interrupts, otherwise leave this clear. This prevents a
3101 * race in the hw when coming out of rc6: There's a tiny window where
3102 * the hw runs at the minimal clock before selecting the desired
3103 * frequency, if the down threshold expires in that window we will not
3104 * receive a down interrupt. */
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003105 if (*val <= dev_priv->rps.min_delay) {
3106 *val = dev_priv->rps.min_delay;
3107 limits |= dev_priv->rps.min_delay << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003108 }
3109
3110 return limits;
3111}
3112
3113void gen6_set_rps(struct drm_device *dev, u8 val)
3114{
3115 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter65bccb52012-08-08 17:42:52 +02003116 u32 limits = gen6_rps_limits(dev_priv, &val);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003117
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003118 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky79249632012-09-07 19:43:42 -07003119 WARN_ON(val > dev_priv->rps.max_delay);
3120 WARN_ON(val < dev_priv->rps.min_delay);
Daniel Vetter004777c2012-08-09 15:07:01 +02003121
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003122 if (val == dev_priv->rps.cur_delay)
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003123 return;
3124
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03003125 if (IS_HASWELL(dev))
3126 I915_WRITE(GEN6_RPNSWREQ,
3127 HSW_FREQUENCY(val));
3128 else
3129 I915_WRITE(GEN6_RPNSWREQ,
3130 GEN6_FREQUENCY(val) |
3131 GEN6_OFFSET(0) |
3132 GEN6_AGGRESSIVE_TURBO);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003133
3134 /* Make sure we continue to get interrupts
3135 * until we hit the minimum or maximum frequencies.
3136 */
3137 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
3138
Ben Widawskyd5570a72012-09-07 19:43:41 -07003139 POSTING_READ(GEN6_RPNSWREQ);
3140
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003141 dev_priv->rps.cur_delay = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003142
3143 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003144}
3145
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003146/*
3147 * Wait until the previous freq change has completed,
3148 * or the timeout elapsed, and then update our notion
3149 * of the current GPU frequency.
3150 */
3151static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
3152{
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003153 u32 pval;
3154
3155 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3156
Ville Syrjäläe8474402013-06-26 17:43:24 +03003157 if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
3158 DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003159
3160 pval >>= 8;
3161
3162 if (pval != dev_priv->rps.cur_delay)
3163 DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
3164 vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
3165 dev_priv->rps.cur_delay,
3166 vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
3167
3168 dev_priv->rps.cur_delay = pval;
3169}
3170
Jesse Barnes0a073b82013-04-17 15:54:58 -07003171void valleyview_set_rps(struct drm_device *dev, u8 val)
3172{
3173 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003174
3175 gen6_rps_limits(dev_priv, &val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003176
3177 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3178 WARN_ON(val > dev_priv->rps.max_delay);
3179 WARN_ON(val < dev_priv->rps.min_delay);
3180
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003181 vlv_update_rps_cur_delay(dev_priv);
3182
Ville Syrjälä73008b92013-06-25 19:21:01 +03003183 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Jesse Barnes0a073b82013-04-17 15:54:58 -07003184 vlv_gpu_freq(dev_priv->mem_freq,
3185 dev_priv->rps.cur_delay),
Ville Syrjälä73008b92013-06-25 19:21:01 +03003186 dev_priv->rps.cur_delay,
3187 vlv_gpu_freq(dev_priv->mem_freq, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003188
3189 if (val == dev_priv->rps.cur_delay)
3190 return;
3191
Jani Nikulaae992582013-05-22 15:36:19 +03003192 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003193
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003194 dev_priv->rps.cur_delay = val;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003195
3196 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
3197}
3198
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003199static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003200{
3201 struct drm_i915_private *dev_priv = dev->dev_private;
3202
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003203 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Ben Widawsky48484052013-05-28 19:22:27 -07003204 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003205 /* Complete PM interrupt masking here doesn't race with the rps work
3206 * item again unmasking PM interrupts because that is using a different
3207 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3208 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3209
Daniel Vetter59cdb632013-07-04 23:35:28 +02003210 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003211 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003212 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003213
Ben Widawsky48484052013-05-28 19:22:27 -07003214 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003215}
3216
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003217static void gen6_disable_rps(struct drm_device *dev)
3218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220
3221 I915_WRITE(GEN6_RC_CONTROL, 0);
3222 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3223
3224 gen6_disable_rps_interrupts(dev);
3225}
3226
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003227static void valleyview_disable_rps(struct drm_device *dev)
3228{
3229 struct drm_i915_private *dev_priv = dev->dev_private;
3230
3231 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003232
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003233 gen6_disable_rps_interrupts(dev);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003234
3235 if (dev_priv->vlv_pctx) {
3236 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3237 dev_priv->vlv_pctx = NULL;
3238 }
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003239}
3240
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003241int intel_enable_rc6(const struct drm_device *dev)
3242{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003243 /* No RC6 before Ironlake */
3244 if (INTEL_INFO(dev)->gen < 5)
3245 return 0;
3246
Daniel Vetter456470e2012-08-08 23:35:40 +02003247 /* Respect the kernel parameter if it is set */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003248 if (i915_enable_rc6 >= 0)
3249 return i915_enable_rc6;
3250
Chris Wilson6567d742012-11-10 10:00:06 +00003251 /* Disable RC6 on Ironlake */
3252 if (INTEL_INFO(dev)->gen == 5)
3253 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003254
Daniel Vetter456470e2012-08-08 23:35:40 +02003255 if (IS_HASWELL(dev)) {
3256 DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
3257 return INTEL_RC6_ENABLE;
3258 }
3259
3260 /* snb/ivb have more than one rc6 state. */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003261 if (INTEL_INFO(dev)->gen == 6) {
3262 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
3263 return INTEL_RC6_ENABLE;
3264 }
Daniel Vetter456470e2012-08-08 23:35:40 +02003265
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003266 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
3267 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
3268}
3269
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003270static void gen6_enable_rps_interrupts(struct drm_device *dev)
3271{
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003275 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003276 I915_WRITE(GEN6_PMIMR, I915_READ(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
3277 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279 /* unmask all PM interrupts */
3280 I915_WRITE(GEN6_PMINTRMSK, 0);
3281}
3282
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003283static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003284{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003285 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003286 struct intel_ring_buffer *ring;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003287 u32 rp_state_cap;
3288 u32 gt_perf_status;
Ben Widawsky31643d52012-09-26 10:34:01 -07003289 u32 rc6vids, pcu_mbox, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003290 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003291 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003292 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003293
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003294 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003295
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003296 /* Here begins a magic sequence of register writes to enable
3297 * auto-downclocking.
3298 *
3299 * Perhaps there might be some value in exposing these to
3300 * userspace...
3301 */
3302 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003303
3304 /* Clear the DBG now so we don't confuse earlier errors */
3305 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3306 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3307 I915_WRITE(GTFIFODBG, gtfifodbg);
3308 }
3309
3310 gen6_gt_force_wake_get(dev_priv);
3311
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003312 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3313 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3314
Ben Widawsky31c77382013-04-05 14:29:22 -07003315 /* In units of 50MHz */
3316 dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003317 dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
3318 dev_priv->rps.cur_delay = 0;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003319
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003320 /* disable the counters and set deterministic thresholds */
3321 I915_WRITE(GEN6_RC_CONTROL, 0);
3322
3323 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3324 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3325 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3326 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3327 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3328
Chris Wilsonb4519512012-05-11 14:29:30 +01003329 for_each_ring(ring, dev_priv, i)
3330 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003331
3332 I915_WRITE(GEN6_RC_SLEEP, 0);
3333 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
3334 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003335 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003336 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3337
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003338 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003339 rc6_mode = intel_enable_rc6(dev_priv->dev);
3340 if (rc6_mode & INTEL_RC6_ENABLE)
3341 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3342
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003343 /* We don't use those on Haswell */
3344 if (!IS_HASWELL(dev)) {
3345 if (rc6_mode & INTEL_RC6p_ENABLE)
3346 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003347
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003348 if (rc6_mode & INTEL_RC6pp_ENABLE)
3349 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3350 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003351
3352 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003353 (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3354 (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3355 (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003356
3357 I915_WRITE(GEN6_RC_CONTROL,
3358 rc6_mask |
3359 GEN6_RC_CTL_EI_MODE(1) |
3360 GEN6_RC_CTL_HW_ENABLE);
3361
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03003362 if (IS_HASWELL(dev)) {
3363 I915_WRITE(GEN6_RPNSWREQ,
3364 HSW_FREQUENCY(10));
3365 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3366 HSW_FREQUENCY(12));
3367 } else {
3368 I915_WRITE(GEN6_RPNSWREQ,
3369 GEN6_FREQUENCY(10) |
3370 GEN6_OFFSET(0) |
3371 GEN6_AGGRESSIVE_TURBO);
3372 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3373 GEN6_FREQUENCY(12));
3374 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003375
3376 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
3377 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003378 dev_priv->rps.max_delay << 24 |
3379 dev_priv->rps.min_delay << 16);
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003380
Daniel Vetter1ee9ae32012-08-15 10:41:45 +02003381 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3382 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3383 I915_WRITE(GEN6_RP_UP_EI, 66000);
3384 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003385
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003386 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3387 I915_WRITE(GEN6_RP_CONTROL,
3388 GEN6_RP_MEDIA_TURBO |
Jesse Barnes89ba8292012-05-22 09:30:33 -07003389 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003390 GEN6_RP_MEDIA_IS_GFX |
3391 GEN6_RP_ENABLE |
3392 GEN6_RP_UP_BUSY_AVG |
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003393 (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003394
Ben Widawsky42c05262012-09-26 10:34:00 -07003395 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawsky988b36e2013-04-23 17:33:02 -07003396 if (!ret) {
Ben Widawsky42c05262012-09-26 10:34:00 -07003397 pcu_mbox = 0;
3398 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
Ben Widawskya2b3fc02013-03-19 20:19:56 -07003399 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
Ben Widawsky10e08492013-04-05 14:29:23 -07003400 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskya2b3fc02013-03-19 20:19:56 -07003401 (dev_priv->rps.max_delay & 0xff) * 50,
3402 (pcu_mbox & 0xff) * 50);
Ben Widawsky31c77382013-04-05 14:29:22 -07003403 dev_priv->rps.hw_max = pcu_mbox & 0xff;
Ben Widawsky42c05262012-09-26 10:34:00 -07003404 }
3405 } else {
3406 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003407 }
3408
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003409 gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003410
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003411 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003412
Ben Widawsky31643d52012-09-26 10:34:01 -07003413 rc6vids = 0;
3414 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3415 if (IS_GEN6(dev) && ret) {
3416 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3417 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3418 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3419 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3420 rc6vids &= 0xffff00;
3421 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3422 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3423 if (ret)
3424 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3425 }
3426
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003427 gen6_gt_force_wake_put(dev_priv);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003428}
3429
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003430static void gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003431{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003432 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003433 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003434 unsigned int gpu_freq;
3435 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003436 int scaling_factor = 180;
3437
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003438 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003439
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003440 max_ia_freq = cpufreq_quick_get_max(0);
3441 /*
3442 * Default to measured freq if none found, PCU will ensure we don't go
3443 * over
3444 */
3445 if (!max_ia_freq)
3446 max_ia_freq = tsc_khz;
3447
3448 /* Convert from kHz to MHz */
3449 max_ia_freq /= 1000;
3450
Chris Wilson3ebecd02013-04-12 19:10:13 +01003451 min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
3452 /* convert DDR frequency from units of 133.3MHz to bandwidth */
3453 min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
3454
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003455 /*
3456 * For each potential GPU frequency, load a ring frequency we'd like
3457 * to use for memory access. We do this by specifying the IA frequency
3458 * the PCU should use as a reference to determine the ring frequency.
3459 */
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003460 for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003461 gpu_freq--) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003462 int diff = dev_priv->rps.max_delay - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003463 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003464
Chris Wilson3ebecd02013-04-12 19:10:13 +01003465 if (IS_HASWELL(dev)) {
3466 ring_freq = (gpu_freq * 5 + 3) / 4;
3467 ring_freq = max(min_ring_freq, ring_freq);
3468 /* leave ia_freq as the default, chosen by cpufreq */
3469 } else {
3470 /* On older processors, there is no separate ring
3471 * clock domain, so in order to boost the bandwidth
3472 * of the ring, we need to upclock the CPU (ia_freq).
3473 *
3474 * For GPU frequencies less than 750MHz,
3475 * just use the lowest ring freq.
3476 */
3477 if (gpu_freq < min_freq)
3478 ia_freq = 800;
3479 else
3480 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3481 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3482 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003483
Ben Widawsky42c05262012-09-26 10:34:00 -07003484 sandybridge_pcode_write(dev_priv,
3485 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003486 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3487 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3488 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003489 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003490}
3491
Jesse Barnes0a073b82013-04-17 15:54:58 -07003492int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
3493{
3494 u32 val, rp0;
3495
Jani Nikula64936252013-05-22 15:36:20 +03003496 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003497
3498 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3499 /* Clamp to max */
3500 rp0 = min_t(u32, rp0, 0xea);
3501
3502 return rp0;
3503}
3504
3505static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3506{
3507 u32 val, rpe;
3508
Jani Nikula64936252013-05-22 15:36:20 +03003509 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003510 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003511 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003512 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3513
3514 return rpe;
3515}
3516
3517int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
3518{
Jani Nikula64936252013-05-22 15:36:20 +03003519 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003520}
3521
Jesse Barnes52ceb902013-04-23 10:09:26 -07003522static void vlv_rps_timer_work(struct work_struct *work)
3523{
3524 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3525 rps.vlv_work.work);
3526
3527 /*
3528 * Timer fired, we must be idle. Drop to min voltage state.
3529 * Note: we use RPe here since it should match the
3530 * Vmin we were shooting for. That should give us better
3531 * perf when we come back out of RC6 than if we used the
3532 * min freq available.
3533 */
3534 mutex_lock(&dev_priv->rps.hw_lock);
Ville Syrjälä6dc58482013-06-25 21:38:10 +03003535 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
3536 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
Jesse Barnes52ceb902013-04-23 10:09:26 -07003537 mutex_unlock(&dev_priv->rps.hw_lock);
3538}
3539
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003540static void valleyview_setup_pctx(struct drm_device *dev)
3541{
3542 struct drm_i915_private *dev_priv = dev->dev_private;
3543 struct drm_i915_gem_object *pctx;
3544 unsigned long pctx_paddr;
3545 u32 pcbr;
3546 int pctx_size = 24*1024;
3547
3548 pcbr = I915_READ(VLV_PCBR);
3549 if (pcbr) {
3550 /* BIOS set it up already, grab the pre-alloc'd space */
3551 int pcbr_offset;
3552
3553 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3554 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3555 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02003556 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003557 pctx_size);
3558 goto out;
3559 }
3560
3561 /*
3562 * From the Gunit register HAS:
3563 * The Gfx driver is expected to program this register and ensure
3564 * proper allocation within Gfx stolen memory. For example, this
3565 * register should be programmed such than the PCBR range does not
3566 * overlap with other ranges, such as the frame buffer, protected
3567 * memory, or any other relevant ranges.
3568 */
3569 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3570 if (!pctx) {
3571 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3572 return;
3573 }
3574
3575 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3576 I915_WRITE(VLV_PCBR, pctx_paddr);
3577
3578out:
3579 dev_priv->vlv_pctx = pctx;
3580}
3581
Jesse Barnes0a073b82013-04-17 15:54:58 -07003582static void valleyview_enable_rps(struct drm_device *dev)
3583{
3584 struct drm_i915_private *dev_priv = dev->dev_private;
3585 struct intel_ring_buffer *ring;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003586 u32 gtfifodbg, val;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003587 int i;
3588
3589 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3590
3591 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3592 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3593 I915_WRITE(GTFIFODBG, gtfifodbg);
3594 }
3595
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003596 valleyview_setup_pctx(dev);
3597
Jesse Barnes0a073b82013-04-17 15:54:58 -07003598 gen6_gt_force_wake_get(dev_priv);
3599
3600 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3601 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3602 I915_WRITE(GEN6_RP_UP_EI, 66000);
3603 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
3604
3605 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3606
3607 I915_WRITE(GEN6_RP_CONTROL,
3608 GEN6_RP_MEDIA_TURBO |
3609 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3610 GEN6_RP_MEDIA_IS_GFX |
3611 GEN6_RP_ENABLE |
3612 GEN6_RP_UP_BUSY_AVG |
3613 GEN6_RP_DOWN_IDLE_CONT);
3614
3615 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
3616 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3617 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3618
3619 for_each_ring(ring, dev_priv, i)
3620 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3621
3622 I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
3623
3624 /* allows RC6 residency counter to work */
3625 I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
3626 I915_WRITE(GEN6_RC_CONTROL,
3627 GEN7_RC_CTL_TO_MODE);
3628
Jani Nikula64936252013-05-22 15:36:20 +03003629 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes24459662013-05-02 10:48:08 -07003630 switch ((val >> 6) & 3) {
3631 case 0:
3632 case 1:
3633 dev_priv->mem_freq = 800;
3634 break;
3635 case 2:
3636 dev_priv->mem_freq = 1066;
3637 break;
3638 case 3:
3639 dev_priv->mem_freq = 1333;
3640 break;
3641 }
Jesse Barnes0a073b82013-04-17 15:54:58 -07003642 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
3643
3644 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
3645 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
3646
Jesse Barnes0a073b82013-04-17 15:54:58 -07003647 dev_priv->rps.cur_delay = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003648 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
3649 vlv_gpu_freq(dev_priv->mem_freq,
3650 dev_priv->rps.cur_delay),
3651 dev_priv->rps.cur_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003652
3653 dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
3654 dev_priv->rps.hw_max = dev_priv->rps.max_delay;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003655 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3656 vlv_gpu_freq(dev_priv->mem_freq,
3657 dev_priv->rps.max_delay),
3658 dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003659
Ville Syrjälä73008b92013-06-25 19:21:01 +03003660 dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
3661 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3662 vlv_gpu_freq(dev_priv->mem_freq,
3663 dev_priv->rps.rpe_delay),
3664 dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003665
Ville Syrjälä73008b92013-06-25 19:21:01 +03003666 dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
3667 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3668 vlv_gpu_freq(dev_priv->mem_freq,
3669 dev_priv->rps.min_delay),
3670 dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003671
Ville Syrjälä73008b92013-06-25 19:21:01 +03003672 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
3673 vlv_gpu_freq(dev_priv->mem_freq,
3674 dev_priv->rps.rpe_delay),
3675 dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003676
Jesse Barnes52ceb902013-04-23 10:09:26 -07003677 INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
3678
Ville Syrjälä73008b92013-06-25 19:21:01 +03003679 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003680
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003681 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003682
3683 gen6_gt_force_wake_put(dev_priv);
3684}
3685
Daniel Vetter930ebb42012-06-29 23:32:16 +02003686void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689
Daniel Vetter3e373942012-11-02 19:55:04 +01003690 if (dev_priv->ips.renderctx) {
3691 i915_gem_object_unpin(dev_priv->ips.renderctx);
3692 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
3693 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003694 }
3695
Daniel Vetter3e373942012-11-02 19:55:04 +01003696 if (dev_priv->ips.pwrctx) {
3697 i915_gem_object_unpin(dev_priv->ips.pwrctx);
3698 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
3699 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003700 }
3701}
3702
Daniel Vetter930ebb42012-06-29 23:32:16 +02003703static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003704{
3705 struct drm_i915_private *dev_priv = dev->dev_private;
3706
3707 if (I915_READ(PWRCTXA)) {
3708 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
3709 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
3710 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
3711 50);
3712
3713 I915_WRITE(PWRCTXA, 0);
3714 POSTING_READ(PWRCTXA);
3715
3716 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
3717 POSTING_READ(RSTDBYCTL);
3718 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003719}
3720
3721static int ironlake_setup_rc6(struct drm_device *dev)
3722{
3723 struct drm_i915_private *dev_priv = dev->dev_private;
3724
Daniel Vetter3e373942012-11-02 19:55:04 +01003725 if (dev_priv->ips.renderctx == NULL)
3726 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
3727 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003728 return -ENOMEM;
3729
Daniel Vetter3e373942012-11-02 19:55:04 +01003730 if (dev_priv->ips.pwrctx == NULL)
3731 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
3732 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003733 ironlake_teardown_rc6(dev);
3734 return -ENOMEM;
3735 }
3736
3737 return 0;
3738}
3739
Daniel Vetter930ebb42012-06-29 23:32:16 +02003740static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003741{
3742 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6d90c952012-04-26 23:28:05 +02003743 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00003744 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003745 int ret;
3746
3747 /* rc6 disabled by default due to repeated reports of hanging during
3748 * boot and resume.
3749 */
3750 if (!intel_enable_rc6(dev))
3751 return;
3752
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003753 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3754
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003755 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003756 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003757 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003758
Chris Wilson3e960502012-11-27 16:22:54 +00003759 was_interruptible = dev_priv->mm.interruptible;
3760 dev_priv->mm.interruptible = false;
3761
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003762 /*
3763 * GPU can automatically power down the render unit if given a page
3764 * to save state.
3765 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02003766 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003767 if (ret) {
3768 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00003769 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003770 return;
3771 }
3772
Daniel Vetter6d90c952012-04-26 23:28:05 +02003773 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
3774 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003775 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02003776 MI_MM_SPACE_GTT |
3777 MI_SAVE_EXT_STATE_EN |
3778 MI_RESTORE_EXT_STATE_EN |
3779 MI_RESTORE_INHIBIT);
3780 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
3781 intel_ring_emit(ring, MI_NOOP);
3782 intel_ring_emit(ring, MI_FLUSH);
3783 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003784
3785 /*
3786 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
3787 * does an implicit flush, combined with MI_FLUSH above, it should be
3788 * safe to assume that renderctx is valid
3789 */
Chris Wilson3e960502012-11-27 16:22:54 +00003790 ret = intel_ring_idle(ring);
3791 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003792 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02003793 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003794 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003795 return;
3796 }
3797
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003798 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003799 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003800}
3801
Eugeni Dodonovdde18882012-04-18 15:29:24 -03003802static unsigned long intel_pxfreq(u32 vidfreq)
3803{
3804 unsigned long freq;
3805 int div = (vidfreq & 0x3f0000) >> 16;
3806 int post = (vidfreq & 0x3000) >> 12;
3807 int pre = (vidfreq & 0x7);
3808
3809 if (!pre)
3810 return 0;
3811
3812 freq = ((div * 133333) / ((1<<post) * pre));
3813
3814 return freq;
3815}
3816
Daniel Vettereb48eb02012-04-26 23:28:12 +02003817static const struct cparams {
3818 u16 i;
3819 u16 t;
3820 u16 m;
3821 u16 c;
3822} cparams[] = {
3823 { 1, 1333, 301, 28664 },
3824 { 1, 1066, 294, 24460 },
3825 { 1, 800, 294, 25192 },
3826 { 0, 1333, 276, 27605 },
3827 { 0, 1066, 276, 27605 },
3828 { 0, 800, 231, 23784 },
3829};
3830
Chris Wilsonf531dcb2012-09-25 10:16:12 +01003831static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02003832{
3833 u64 total_count, diff, ret;
3834 u32 count1, count2, count3, m = 0, c = 0;
3835 unsigned long now = jiffies_to_msecs(jiffies), diff1;
3836 int i;
3837
Daniel Vetter02d71952012-08-09 16:44:54 +02003838 assert_spin_locked(&mchdev_lock);
3839
Daniel Vetter20e4d402012-08-08 23:35:39 +02003840 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003841
3842 /* Prevent division-by-zero if we are asking too fast.
3843 * Also, we don't get interesting results if we are polling
3844 * faster than once in 10ms, so just return the saved value
3845 * in such cases.
3846 */
3847 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02003848 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003849
3850 count1 = I915_READ(DMIEC);
3851 count2 = I915_READ(DDREC);
3852 count3 = I915_READ(CSIEC);
3853
3854 total_count = count1 + count2 + count3;
3855
3856 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003857 if (total_count < dev_priv->ips.last_count1) {
3858 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003859 diff += total_count;
3860 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02003861 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003862 }
3863
3864 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02003865 if (cparams[i].i == dev_priv->ips.c_m &&
3866 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02003867 m = cparams[i].m;
3868 c = cparams[i].c;
3869 break;
3870 }
3871 }
3872
3873 diff = div_u64(diff, diff1);
3874 ret = ((m * diff) + c);
3875 ret = div_u64(ret, 10);
3876
Daniel Vetter20e4d402012-08-08 23:35:39 +02003877 dev_priv->ips.last_count1 = total_count;
3878 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003879
Daniel Vetter20e4d402012-08-08 23:35:39 +02003880 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02003881
3882 return ret;
3883}
3884
Chris Wilsonf531dcb2012-09-25 10:16:12 +01003885unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
3886{
3887 unsigned long val;
3888
3889 if (dev_priv->info->gen != 5)
3890 return 0;
3891
3892 spin_lock_irq(&mchdev_lock);
3893
3894 val = __i915_chipset_val(dev_priv);
3895
3896 spin_unlock_irq(&mchdev_lock);
3897
3898 return val;
3899}
3900
Daniel Vettereb48eb02012-04-26 23:28:12 +02003901unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
3902{
3903 unsigned long m, x, b;
3904 u32 tsfs;
3905
3906 tsfs = I915_READ(TSFS);
3907
3908 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
3909 x = I915_READ8(TR1);
3910
3911 b = tsfs & TSFS_INTR_MASK;
3912
3913 return ((m * x) / 127) - b;
3914}
3915
3916static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
3917{
3918 static const struct v_table {
3919 u16 vd; /* in .1 mil */
3920 u16 vm; /* in .1 mil */
3921 } v_table[] = {
3922 { 0, 0, },
3923 { 375, 0, },
3924 { 500, 0, },
3925 { 625, 0, },
3926 { 750, 0, },
3927 { 875, 0, },
3928 { 1000, 0, },
3929 { 1125, 0, },
3930 { 4125, 3000, },
3931 { 4125, 3000, },
3932 { 4125, 3000, },
3933 { 4125, 3000, },
3934 { 4125, 3000, },
3935 { 4125, 3000, },
3936 { 4125, 3000, },
3937 { 4125, 3000, },
3938 { 4125, 3000, },
3939 { 4125, 3000, },
3940 { 4125, 3000, },
3941 { 4125, 3000, },
3942 { 4125, 3000, },
3943 { 4125, 3000, },
3944 { 4125, 3000, },
3945 { 4125, 3000, },
3946 { 4125, 3000, },
3947 { 4125, 3000, },
3948 { 4125, 3000, },
3949 { 4125, 3000, },
3950 { 4125, 3000, },
3951 { 4125, 3000, },
3952 { 4125, 3000, },
3953 { 4125, 3000, },
3954 { 4250, 3125, },
3955 { 4375, 3250, },
3956 { 4500, 3375, },
3957 { 4625, 3500, },
3958 { 4750, 3625, },
3959 { 4875, 3750, },
3960 { 5000, 3875, },
3961 { 5125, 4000, },
3962 { 5250, 4125, },
3963 { 5375, 4250, },
3964 { 5500, 4375, },
3965 { 5625, 4500, },
3966 { 5750, 4625, },
3967 { 5875, 4750, },
3968 { 6000, 4875, },
3969 { 6125, 5000, },
3970 { 6250, 5125, },
3971 { 6375, 5250, },
3972 { 6500, 5375, },
3973 { 6625, 5500, },
3974 { 6750, 5625, },
3975 { 6875, 5750, },
3976 { 7000, 5875, },
3977 { 7125, 6000, },
3978 { 7250, 6125, },
3979 { 7375, 6250, },
3980 { 7500, 6375, },
3981 { 7625, 6500, },
3982 { 7750, 6625, },
3983 { 7875, 6750, },
3984 { 8000, 6875, },
3985 { 8125, 7000, },
3986 { 8250, 7125, },
3987 { 8375, 7250, },
3988 { 8500, 7375, },
3989 { 8625, 7500, },
3990 { 8750, 7625, },
3991 { 8875, 7750, },
3992 { 9000, 7875, },
3993 { 9125, 8000, },
3994 { 9250, 8125, },
3995 { 9375, 8250, },
3996 { 9500, 8375, },
3997 { 9625, 8500, },
3998 { 9750, 8625, },
3999 { 9875, 8750, },
4000 { 10000, 8875, },
4001 { 10125, 9000, },
4002 { 10250, 9125, },
4003 { 10375, 9250, },
4004 { 10500, 9375, },
4005 { 10625, 9500, },
4006 { 10750, 9625, },
4007 { 10875, 9750, },
4008 { 11000, 9875, },
4009 { 11125, 10000, },
4010 { 11250, 10125, },
4011 { 11375, 10250, },
4012 { 11500, 10375, },
4013 { 11625, 10500, },
4014 { 11750, 10625, },
4015 { 11875, 10750, },
4016 { 12000, 10875, },
4017 { 12125, 11000, },
4018 { 12250, 11125, },
4019 { 12375, 11250, },
4020 { 12500, 11375, },
4021 { 12625, 11500, },
4022 { 12750, 11625, },
4023 { 12875, 11750, },
4024 { 13000, 11875, },
4025 { 13125, 12000, },
4026 { 13250, 12125, },
4027 { 13375, 12250, },
4028 { 13500, 12375, },
4029 { 13625, 12500, },
4030 { 13750, 12625, },
4031 { 13875, 12750, },
4032 { 14000, 12875, },
4033 { 14125, 13000, },
4034 { 14250, 13125, },
4035 { 14375, 13250, },
4036 { 14500, 13375, },
4037 { 14625, 13500, },
4038 { 14750, 13625, },
4039 { 14875, 13750, },
4040 { 15000, 13875, },
4041 { 15125, 14000, },
4042 { 15250, 14125, },
4043 { 15375, 14250, },
4044 { 15500, 14375, },
4045 { 15625, 14500, },
4046 { 15750, 14625, },
4047 { 15875, 14750, },
4048 { 16000, 14875, },
4049 { 16125, 15000, },
4050 };
4051 if (dev_priv->info->is_mobile)
4052 return v_table[pxvid].vm;
4053 else
4054 return v_table[pxvid].vd;
4055}
4056
Daniel Vetter02d71952012-08-09 16:44:54 +02004057static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004058{
4059 struct timespec now, diff1;
4060 u64 diff;
4061 unsigned long diffms;
4062 u32 count;
4063
Daniel Vetter02d71952012-08-09 16:44:54 +02004064 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004065
4066 getrawmonotonic(&now);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004067 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004068
4069 /* Don't divide by 0 */
4070 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4071 if (!diffms)
4072 return;
4073
4074 count = I915_READ(GFXEC);
4075
Daniel Vetter20e4d402012-08-08 23:35:39 +02004076 if (count < dev_priv->ips.last_count2) {
4077 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004078 diff += count;
4079 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004080 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004081 }
4082
Daniel Vetter20e4d402012-08-08 23:35:39 +02004083 dev_priv->ips.last_count2 = count;
4084 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004085
4086 /* More magic constants... */
4087 diff = diff * 1181;
4088 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004089 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004090}
4091
Daniel Vetter02d71952012-08-09 16:44:54 +02004092void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4093{
4094 if (dev_priv->info->gen != 5)
4095 return;
4096
Daniel Vetter92703882012-08-09 16:46:01 +02004097 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004098
4099 __i915_update_gfx_val(dev_priv);
4100
Daniel Vetter92703882012-08-09 16:46:01 +02004101 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004102}
4103
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004104static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004105{
4106 unsigned long t, corr, state1, corr2, state2;
4107 u32 pxvid, ext_v;
4108
Daniel Vetter02d71952012-08-09 16:44:54 +02004109 assert_spin_locked(&mchdev_lock);
4110
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004111 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004112 pxvid = (pxvid >> 24) & 0x7f;
4113 ext_v = pvid_to_extvid(dev_priv, pxvid);
4114
4115 state1 = ext_v;
4116
4117 t = i915_mch_val(dev_priv);
4118
4119 /* Revel in the empirically derived constants */
4120
4121 /* Correction factor in 1/100000 units */
4122 if (t > 80)
4123 corr = ((t * 2349) + 135940);
4124 else if (t >= 50)
4125 corr = ((t * 964) + 29317);
4126 else /* < 50 */
4127 corr = ((t * 301) + 1004);
4128
4129 corr = corr * ((150142 * state1) / 10000 - 78642);
4130 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004131 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004132
4133 state2 = (corr2 * state1) / 10000;
4134 state2 /= 100; /* convert to mW */
4135
Daniel Vetter02d71952012-08-09 16:44:54 +02004136 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004137
Daniel Vetter20e4d402012-08-08 23:35:39 +02004138 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004139}
4140
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004141unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4142{
4143 unsigned long val;
4144
4145 if (dev_priv->info->gen != 5)
4146 return 0;
4147
4148 spin_lock_irq(&mchdev_lock);
4149
4150 val = __i915_gfx_val(dev_priv);
4151
4152 spin_unlock_irq(&mchdev_lock);
4153
4154 return val;
4155}
4156
Daniel Vettereb48eb02012-04-26 23:28:12 +02004157/**
4158 * i915_read_mch_val - return value for IPS use
4159 *
4160 * Calculate and return a value for the IPS driver to use when deciding whether
4161 * we have thermal and power headroom to increase CPU or GPU power budget.
4162 */
4163unsigned long i915_read_mch_val(void)
4164{
4165 struct drm_i915_private *dev_priv;
4166 unsigned long chipset_val, graphics_val, ret = 0;
4167
Daniel Vetter92703882012-08-09 16:46:01 +02004168 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004169 if (!i915_mch_dev)
4170 goto out_unlock;
4171 dev_priv = i915_mch_dev;
4172
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004173 chipset_val = __i915_chipset_val(dev_priv);
4174 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004175
4176 ret = chipset_val + graphics_val;
4177
4178out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004179 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004180
4181 return ret;
4182}
4183EXPORT_SYMBOL_GPL(i915_read_mch_val);
4184
4185/**
4186 * i915_gpu_raise - raise GPU frequency limit
4187 *
4188 * Raise the limit; IPS indicates we have thermal headroom.
4189 */
4190bool i915_gpu_raise(void)
4191{
4192 struct drm_i915_private *dev_priv;
4193 bool ret = true;
4194
Daniel Vetter92703882012-08-09 16:46:01 +02004195 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004196 if (!i915_mch_dev) {
4197 ret = false;
4198 goto out_unlock;
4199 }
4200 dev_priv = i915_mch_dev;
4201
Daniel Vetter20e4d402012-08-08 23:35:39 +02004202 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4203 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004204
4205out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004206 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004207
4208 return ret;
4209}
4210EXPORT_SYMBOL_GPL(i915_gpu_raise);
4211
4212/**
4213 * i915_gpu_lower - lower GPU frequency limit
4214 *
4215 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4216 * frequency maximum.
4217 */
4218bool i915_gpu_lower(void)
4219{
4220 struct drm_i915_private *dev_priv;
4221 bool ret = true;
4222
Daniel Vetter92703882012-08-09 16:46:01 +02004223 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004224 if (!i915_mch_dev) {
4225 ret = false;
4226 goto out_unlock;
4227 }
4228 dev_priv = i915_mch_dev;
4229
Daniel Vetter20e4d402012-08-08 23:35:39 +02004230 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4231 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004232
4233out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004234 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004235
4236 return ret;
4237}
4238EXPORT_SYMBOL_GPL(i915_gpu_lower);
4239
4240/**
4241 * i915_gpu_busy - indicate GPU business to IPS
4242 *
4243 * Tell the IPS driver whether or not the GPU is busy.
4244 */
4245bool i915_gpu_busy(void)
4246{
4247 struct drm_i915_private *dev_priv;
Chris Wilsonf047e392012-07-21 12:31:41 +01004248 struct intel_ring_buffer *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004249 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004250 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004251
Daniel Vetter92703882012-08-09 16:46:01 +02004252 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004253 if (!i915_mch_dev)
4254 goto out_unlock;
4255 dev_priv = i915_mch_dev;
4256
Chris Wilsonf047e392012-07-21 12:31:41 +01004257 for_each_ring(ring, dev_priv, i)
4258 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004259
4260out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004261 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004262
4263 return ret;
4264}
4265EXPORT_SYMBOL_GPL(i915_gpu_busy);
4266
4267/**
4268 * i915_gpu_turbo_disable - disable graphics turbo
4269 *
4270 * Disable graphics turbo by resetting the max frequency and setting the
4271 * current frequency to the default.
4272 */
4273bool i915_gpu_turbo_disable(void)
4274{
4275 struct drm_i915_private *dev_priv;
4276 bool ret = true;
4277
Daniel Vetter92703882012-08-09 16:46:01 +02004278 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004279 if (!i915_mch_dev) {
4280 ret = false;
4281 goto out_unlock;
4282 }
4283 dev_priv = i915_mch_dev;
4284
Daniel Vetter20e4d402012-08-08 23:35:39 +02004285 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004286
Daniel Vetter20e4d402012-08-08 23:35:39 +02004287 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004288 ret = false;
4289
4290out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004291 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004292
4293 return ret;
4294}
4295EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4296
4297/**
4298 * Tells the intel_ips driver that the i915 driver is now loaded, if
4299 * IPS got loaded first.
4300 *
4301 * This awkward dance is so that neither module has to depend on the
4302 * other in order for IPS to do the appropriate communication of
4303 * GPU turbo limits to i915.
4304 */
4305static void
4306ips_ping_for_i915_load(void)
4307{
4308 void (*link)(void);
4309
4310 link = symbol_get(ips_link_to_i915_driver);
4311 if (link) {
4312 link();
4313 symbol_put(ips_link_to_i915_driver);
4314 }
4315}
4316
4317void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4318{
Daniel Vetter02d71952012-08-09 16:44:54 +02004319 /* We only register the i915 ips part with intel-ips once everything is
4320 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004321 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004322 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004323 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004324
4325 ips_ping_for_i915_load();
4326}
4327
4328void intel_gpu_ips_teardown(void)
4329{
Daniel Vetter92703882012-08-09 16:46:01 +02004330 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004331 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004332 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004333}
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004334static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004335{
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337 u32 lcfuse;
4338 u8 pxw[16];
4339 int i;
4340
4341 /* Disable to program */
4342 I915_WRITE(ECR, 0);
4343 POSTING_READ(ECR);
4344
4345 /* Program energy weights for various events */
4346 I915_WRITE(SDEW, 0x15040d00);
4347 I915_WRITE(CSIEW0, 0x007f0000);
4348 I915_WRITE(CSIEW1, 0x1e220004);
4349 I915_WRITE(CSIEW2, 0x04000004);
4350
4351 for (i = 0; i < 5; i++)
4352 I915_WRITE(PEW + (i * 4), 0);
4353 for (i = 0; i < 3; i++)
4354 I915_WRITE(DEW + (i * 4), 0);
4355
4356 /* Program P-state weights to account for frequency power adjustment */
4357 for (i = 0; i < 16; i++) {
4358 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4359 unsigned long freq = intel_pxfreq(pxvidfreq);
4360 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4361 PXVFREQ_PX_SHIFT;
4362 unsigned long val;
4363
4364 val = vid * vid;
4365 val *= (freq / 1000);
4366 val *= 255;
4367 val /= (127*127*900);
4368 if (val > 0xff)
4369 DRM_ERROR("bad pxval: %ld\n", val);
4370 pxw[i] = val;
4371 }
4372 /* Render standby states get 0 weight */
4373 pxw[14] = 0;
4374 pxw[15] = 0;
4375
4376 for (i = 0; i < 4; i++) {
4377 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4378 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4379 I915_WRITE(PXW + (i * 4), val);
4380 }
4381
4382 /* Adjust magic regs to magic values (more experimental results) */
4383 I915_WRITE(OGW0, 0);
4384 I915_WRITE(OGW1, 0);
4385 I915_WRITE(EG0, 0x00007f00);
4386 I915_WRITE(EG1, 0x0000000e);
4387 I915_WRITE(EG2, 0x000e0000);
4388 I915_WRITE(EG3, 0x68000300);
4389 I915_WRITE(EG4, 0x42000000);
4390 I915_WRITE(EG5, 0x00140031);
4391 I915_WRITE(EG6, 0);
4392 I915_WRITE(EG7, 0);
4393
4394 for (i = 0; i < 8; i++)
4395 I915_WRITE(PXWL + (i * 4), 0);
4396
4397 /* Enable PMON + select events */
4398 I915_WRITE(ECR, 0x80000019);
4399
4400 lcfuse = I915_READ(LCFUSE02);
4401
Daniel Vetter20e4d402012-08-08 23:35:39 +02004402 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004403}
4404
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004405void intel_disable_gt_powersave(struct drm_device *dev)
4406{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004407 struct drm_i915_private *dev_priv = dev->dev_private;
4408
Daniel Vetterfd0c0642013-04-24 11:13:35 +02004409 /* Interrupts should be disabled already to avoid re-arming. */
4410 WARN_ON(dev->irq_enabled);
4411
Daniel Vetter930ebb42012-06-29 23:32:16 +02004412 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004413 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004414 ironlake_disable_rc6(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004415 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004416 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
Jesse Barnes250848c2013-04-23 10:09:27 -07004417 cancel_work_sync(&dev_priv->rps.work);
Jesse Barnes52ceb902013-04-23 10:09:26 -07004418 if (IS_VALLEYVIEW(dev))
4419 cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004420 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004421 if (IS_VALLEYVIEW(dev))
4422 valleyview_disable_rps(dev);
4423 else
4424 gen6_disable_rps(dev);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004425 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004426 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004427}
4428
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004429static void intel_gen6_powersave_work(struct work_struct *work)
4430{
4431 struct drm_i915_private *dev_priv =
4432 container_of(work, struct drm_i915_private,
4433 rps.delayed_resume_work.work);
4434 struct drm_device *dev = dev_priv->dev;
4435
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004436 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004437
4438 if (IS_VALLEYVIEW(dev)) {
4439 valleyview_enable_rps(dev);
4440 } else {
4441 gen6_enable_rps(dev);
4442 gen6_update_ring_freq(dev);
4443 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004444 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004445}
4446
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004447void intel_enable_gt_powersave(struct drm_device *dev)
4448{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004449 struct drm_i915_private *dev_priv = dev->dev_private;
4450
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004451 if (IS_IRONLAKE_M(dev)) {
4452 ironlake_enable_drps(dev);
4453 ironlake_enable_rc6(dev);
4454 intel_init_emon(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004455 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004456 /*
4457 * PCU communication is slow and this doesn't need to be
4458 * done at any specific time, so do this out of our fast path
4459 * to make resume and init faster.
4460 */
4461 schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
4462 round_jiffies_up_relative(HZ));
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004463 }
4464}
4465
Daniel Vetter3107bd42012-10-31 22:52:31 +01004466static void ibx_init_clock_gating(struct drm_device *dev)
4467{
4468 struct drm_i915_private *dev_priv = dev->dev_private;
4469
4470 /*
4471 * On Ibex Peak and Cougar Point, we need to disable clock
4472 * gating for the panel power sequencer or it will fail to
4473 * start up when no ports are active.
4474 */
4475 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4476}
4477
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004478static void g4x_disable_trickle_feed(struct drm_device *dev)
4479{
4480 struct drm_i915_private *dev_priv = dev->dev_private;
4481 int pipe;
4482
4483 for_each_pipe(pipe) {
4484 I915_WRITE(DSPCNTR(pipe),
4485 I915_READ(DSPCNTR(pipe)) |
4486 DISPPLANE_TRICKLE_FEED_DISABLE);
4487 intel_flush_display_plane(dev_priv, pipe);
4488 }
4489}
4490
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004491static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004492{
4493 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004494 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004495
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01004496 /*
4497 * Required for FBC
4498 * WaFbcDisableDpfcClockGating:ilk
4499 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004500 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
4501 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
4502 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004503
4504 I915_WRITE(PCH_3DCGDIS0,
4505 MARIUNIT_CLOCK_GATE_DISABLE |
4506 SVSMUNIT_CLOCK_GATE_DISABLE);
4507 I915_WRITE(PCH_3DCGDIS1,
4508 VFMUNIT_CLOCK_GATE_DISABLE);
4509
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004510 /*
4511 * According to the spec the following bits should be set in
4512 * order to enable memory self-refresh
4513 * The bit 22/21 of 0x42004
4514 * The bit 5 of 0x42020
4515 * The bit 15 of 0x45000
4516 */
4517 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4518 (I915_READ(ILK_DISPLAY_CHICKEN2) |
4519 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004520 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004521 I915_WRITE(DISP_ARB_CTL,
4522 (I915_READ(DISP_ARB_CTL) |
4523 DISP_FBC_WM_DIS));
4524 I915_WRITE(WM3_LP_ILK, 0);
4525 I915_WRITE(WM2_LP_ILK, 0);
4526 I915_WRITE(WM1_LP_ILK, 0);
4527
4528 /*
4529 * Based on the document from hardware guys the following bits
4530 * should be set unconditionally in order to enable FBC.
4531 * The bit 22 of 0x42000
4532 * The bit 22 of 0x42004
4533 * The bit 7,8,9 of 0x42020.
4534 */
4535 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01004536 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004537 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4538 I915_READ(ILK_DISPLAY_CHICKEN1) |
4539 ILK_FBCQ_DIS);
4540 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4541 I915_READ(ILK_DISPLAY_CHICKEN2) |
4542 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004543 }
4544
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004545 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
4546
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004547 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4548 I915_READ(ILK_DISPLAY_CHICKEN2) |
4549 ILK_ELPIN_409_SELECT);
4550 I915_WRITE(_3D_CHICKEN2,
4551 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
4552 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02004553
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004554 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02004555 I915_WRITE(CACHE_MODE_0,
4556 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01004557
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004558 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03004559
Daniel Vetter3107bd42012-10-31 22:52:31 +01004560 ibx_init_clock_gating(dev);
4561}
4562
4563static void cpt_init_clock_gating(struct drm_device *dev)
4564{
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004567 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01004568
4569 /*
4570 * On Ibex Peak and Cougar Point, we need to disable clock
4571 * gating for the panel power sequencer or it will fail to
4572 * start up when no ports are active.
4573 */
4574 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4575 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
4576 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01004577 /* The below fixes the weird display corruption, a few pixels shifted
4578 * downward, on (only) LVDS of some HP laptops with IVY.
4579 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004580 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004581 val = I915_READ(TRANS_CHICKEN2(pipe));
4582 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
4583 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004584 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004585 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004586 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
4587 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
4588 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004589 I915_WRITE(TRANS_CHICKEN2(pipe), val);
4590 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01004591 /* WADP0ClockGatingDisable */
4592 for_each_pipe(pipe) {
4593 I915_WRITE(TRANS_CHICKEN1(pipe),
4594 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
4595 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004596}
4597
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004598static void gen6_check_mch_setup(struct drm_device *dev)
4599{
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601 uint32_t tmp;
4602
4603 tmp = I915_READ(MCH_SSKPD);
4604 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
4605 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
4606 DRM_INFO("This can cause pipe underruns and display issues.\n");
4607 DRM_INFO("Please upgrade your BIOS to fix this.\n");
4608 }
4609}
4610
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004611static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004612{
4613 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004614 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004615
Damien Lespiau231e54f2012-10-19 17:55:41 +01004616 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004617
4618 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4619 I915_READ(ILK_DISPLAY_CHICKEN2) |
4620 ILK_ELPIN_409_SELECT);
4621
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004622 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01004623 I915_WRITE(_3D_CHICKEN,
4624 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
4625
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004626 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01004627 if (IS_SNB_GT1(dev))
4628 I915_WRITE(GEN6_GT_MODE,
4629 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
4630
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004631 I915_WRITE(WM3_LP_ILK, 0);
4632 I915_WRITE(WM2_LP_ILK, 0);
4633 I915_WRITE(WM1_LP_ILK, 0);
4634
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004635 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02004636 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004637
4638 I915_WRITE(GEN6_UCGCTL1,
4639 I915_READ(GEN6_UCGCTL1) |
4640 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
4641 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
4642
4643 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4644 * gating disable must be set. Failure to set it results in
4645 * flickering pixels due to Z write ordering failures after
4646 * some amount of runtime in the Mesa "fire" demo, and Unigine
4647 * Sanctuary and Tropics, and apparently anything else with
4648 * alpha test or pixel discard.
4649 *
4650 * According to the spec, bit 11 (RCCUNIT) must also be set,
4651 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004652 *
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004653 * Also apply WaDisableVDSUnitClockGating:snb and
4654 * WaDisableRCPBUnitClockGating:snb.
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004655 */
4656 I915_WRITE(GEN6_UCGCTL2,
Jesse Barnes0f846f82012-06-14 11:04:47 -07004657 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004658 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4659 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4660
4661 /* Bspec says we need to always set all mask bits. */
Kenneth Graunke26b6e442012-10-07 08:51:07 -07004662 I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
4663 _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004664
4665 /*
4666 * According to the spec the following bits should be
4667 * set in order to enable memory self-refresh and fbc:
4668 * The bit21 and bit22 of 0x42000
4669 * The bit21 and bit22 of 0x42004
4670 * The bit5 and bit7 of 0x42020
4671 * The bit14 of 0x70180
4672 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01004673 *
4674 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004675 */
4676 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4677 I915_READ(ILK_DISPLAY_CHICKEN1) |
4678 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
4679 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4680 I915_READ(ILK_DISPLAY_CHICKEN2) |
4681 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01004682 I915_WRITE(ILK_DSPCLK_GATE_D,
4683 I915_READ(ILK_DSPCLK_GATE_D) |
4684 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
4685 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004686
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004687 /* WaMbcDriverBootEnable:snb */
Jesse Barnesb4ae3f22012-06-14 11:04:48 -07004688 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4689 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4690
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004691 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07004692
4693 /* The default value should be 0x200 according to docs, but the two
4694 * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
4695 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
4696 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
Daniel Vetter3107bd42012-10-31 22:52:31 +01004697
4698 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004699
4700 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004701}
4702
4703static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
4704{
4705 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
4706
4707 reg &= ~GEN7_FF_SCHED_MASK;
4708 reg |= GEN7_FF_TS_SCHED_HW;
4709 reg |= GEN7_FF_VS_SCHED_HW;
4710 reg |= GEN7_FF_DS_SCHED_HW;
4711
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08004712 if (IS_HASWELL(dev_priv->dev))
4713 reg &= ~GEN7_FF_VS_REF_CNT_FFME;
4714
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004715 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
4716}
4717
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004718static void lpt_init_clock_gating(struct drm_device *dev)
4719{
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721
4722 /*
4723 * TODO: this bit should only be enabled when really needed, then
4724 * disabled when not needed anymore in order to save power.
4725 */
4726 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
4727 I915_WRITE(SOUTH_DSPCLK_GATE_D,
4728 I915_READ(SOUTH_DSPCLK_GATE_D) |
4729 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03004730
4731 /* WADPOClockGatingDisable:hsw */
4732 I915_WRITE(_TRANSA_CHICKEN1,
4733 I915_READ(_TRANSA_CHICKEN1) |
4734 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004735}
4736
Imre Deak7d708ee2013-04-17 14:04:50 +03004737static void lpt_suspend_hw(struct drm_device *dev)
4738{
4739 struct drm_i915_private *dev_priv = dev->dev_private;
4740
4741 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
4742 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
4743
4744 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
4745 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
4746 }
4747}
4748
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004749static void haswell_init_clock_gating(struct drm_device *dev)
4750{
4751 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004752
4753 I915_WRITE(WM3_LP_ILK, 0);
4754 I915_WRITE(WM2_LP_ILK, 0);
4755 I915_WRITE(WM1_LP_ILK, 0);
4756
4757 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004758 * This implements the WaDisableRCZUnitClockGating:hsw workaround.
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004759 */
4760 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
4761
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004762 /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004763 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4764 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4765
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004766 /* WaApplyL3ControlAndL3ChickenMode:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004767 I915_WRITE(GEN7_L3CNTLREG1,
4768 GEN7_WA_FOR_GEN7_L3_CONTROL);
4769 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
4770 GEN7_WA_L3_CHICKEN_MODE);
4771
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004772 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004773 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4774 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4775 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4776
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004777 g4x_disable_trickle_feed(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004778
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004779 /* WaVSRefCountFullforceMissDisable:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004780 gen7_setup_fixed_func_scheduler(dev_priv);
4781
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004782 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004783 I915_WRITE(CACHE_MODE_1,
4784 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004785
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004786 /* WaMbcDriverBootEnable:hsw */
Paulo Zanonib3bf0762012-11-20 13:27:44 -02004787 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4788 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4789
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004790 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07004791 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
4792
Paulo Zanoni90a88642013-05-03 17:23:45 -03004793 /* WaRsPkgCStateDisplayPMReq:hsw */
4794 I915_WRITE(CHICKEN_PAR1_1,
4795 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004796
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004797 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004798}
4799
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004800static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004801{
4802 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07004803 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004804
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004805 I915_WRITE(WM3_LP_ILK, 0);
4806 I915_WRITE(WM2_LP_ILK, 0);
4807 I915_WRITE(WM1_LP_ILK, 0);
4808
Damien Lespiau231e54f2012-10-19 17:55:41 +01004809 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004810
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004811 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05004812 I915_WRITE(_3D_CHICKEN3,
4813 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
4814
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004815 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004816 I915_WRITE(IVB_CHICKEN3,
4817 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
4818 CHICKEN3_DGMG_DONE_FIX_DISABLE);
4819
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004820 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07004821 if (IS_IVB_GT1(dev))
4822 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
4823 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
4824 else
4825 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
4826 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
4827
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004828 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004829 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4830 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4831
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004832 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004833 I915_WRITE(GEN7_L3CNTLREG1,
4834 GEN7_WA_FOR_GEN7_L3_CONTROL);
4835 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07004836 GEN7_WA_L3_CHICKEN_MODE);
4837 if (IS_IVB_GT1(dev))
4838 I915_WRITE(GEN7_ROW_CHICKEN2,
4839 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4840 else
4841 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
4842 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4843
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004844
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004845 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05004846 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
4847 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
4848
Jesse Barnes0f846f82012-06-14 11:04:47 -07004849 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4850 * gating disable must be set. Failure to set it results in
4851 * flickering pixels due to Z write ordering failures after
4852 * some amount of runtime in the Mesa "fire" demo, and Unigine
4853 * Sanctuary and Tropics, and apparently anything else with
4854 * alpha test or pixel discard.
4855 *
4856 * According to the spec, bit 11 (RCCUNIT) must also be set,
4857 * but we didn't debug actual testcases to find it out.
4858 *
4859 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004860 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004861 */
4862 I915_WRITE(GEN6_UCGCTL2,
4863 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
4864 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4865
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004866 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004867 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4868 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4869 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4870
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004871 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004872
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004873 /* WaMbcDriverBootEnable:ivb */
Jesse Barnesb4ae3f22012-06-14 11:04:48 -07004874 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4875 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4876
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004877 /* WaVSRefCountFullforceMissDisable:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004878 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02004879
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004880 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02004881 I915_WRITE(CACHE_MODE_1,
4882 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07004883
4884 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4885 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4886 snpcr |= GEN6_MBC_SNPCR_MED;
4887 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01004888
Ben Widawskyab5c6082013-04-05 13:12:41 -07004889 if (!HAS_PCH_NOP(dev))
4890 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004891
4892 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004893}
4894
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004895static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004896{
4897 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004898
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03004899 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004900
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004901 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05004902 I915_WRITE(_3D_CHICKEN3,
4903 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
4904
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004905 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004906 I915_WRITE(IVB_CHICKEN3,
4907 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
4908 CHICKEN3_DGMG_DONE_FIX_DISABLE);
4909
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004910 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07004911 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08004912 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
4913 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07004914
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004915 /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004916 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4917 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4918
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004919 /* WaApplyL3ControlAndL3ChickenMode:vlv */
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004920 I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004921 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
4922
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004923 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05004924 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
4925 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
4926
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004927 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07004928 I915_WRITE(GEN7_ROW_CHICKEN2,
4929 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4930
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004931 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004932 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4933 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4934 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4935
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004936 /* WaMbcDriverBootEnable:vlv */
Jesse Barnesb4ae3f22012-06-14 11:04:48 -07004937 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4938 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4939
Jesse Barnes0f846f82012-06-14 11:04:47 -07004940
4941 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4942 * gating disable must be set. Failure to set it results in
4943 * flickering pixels due to Z write ordering failures after
4944 * some amount of runtime in the Mesa "fire" demo, and Unigine
4945 * Sanctuary and Tropics, and apparently anything else with
4946 * alpha test or pixel discard.
4947 *
4948 * According to the spec, bit 11 (RCCUNIT) must also be set,
4949 * but we didn't debug actual testcases to find it out.
4950 *
4951 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004952 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004953 *
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004954 * Also apply WaDisableVDSUnitClockGating:vlv and
4955 * WaDisableRCPBUnitClockGating:vlv.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004956 */
4957 I915_WRITE(GEN6_UCGCTL2,
4958 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004959 GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
Jesse Barnes0f846f82012-06-14 11:04:47 -07004960 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
4961 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4962 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4963
Jesse Barnese3f33d42012-06-14 11:04:50 -07004964 I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
4965
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03004966 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004967
Daniel Vetter6b26c862012-04-24 14:04:12 +02004968 I915_WRITE(CACHE_MODE_1,
4969 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07004970
4971 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004972 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07004973 * Disable clock gating on th GCFG unit to prevent a delay
4974 * in the reporting of vblank events.
4975 */
Jesse Barnes4e8c84a2013-03-08 10:45:54 -08004976 I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
4977
4978 /* Conservative clock gating settings for now */
4979 I915_WRITE(0x9400, 0xffffffff);
4980 I915_WRITE(0x9404, 0xffffffff);
4981 I915_WRITE(0x9408, 0xffffffff);
4982 I915_WRITE(0x940c, 0xffffffff);
4983 I915_WRITE(0x9410, 0xffffffff);
4984 I915_WRITE(0x9414, 0xffffffff);
4985 I915_WRITE(0x9418, 0xffffffff);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004986}
4987
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004988static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004989{
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 uint32_t dspclk_gate;
4992
4993 I915_WRITE(RENCLK_GATE_D1, 0);
4994 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
4995 GS_UNIT_CLOCK_GATE_DISABLE |
4996 CL_UNIT_CLOCK_GATE_DISABLE);
4997 I915_WRITE(RAMCLK_GATE_D, 0);
4998 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
4999 OVRUNIT_CLOCK_GATE_DISABLE |
5000 OVCUNIT_CLOCK_GATE_DISABLE;
5001 if (IS_GM45(dev))
5002 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5003 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005004
5005 /* WaDisableRenderCachePipelinedFlush */
5006 I915_WRITE(CACHE_MODE_0,
5007 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005008
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005009 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005010}
5011
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005012static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005013{
5014 struct drm_i915_private *dev_priv = dev->dev_private;
5015
5016 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5017 I915_WRITE(RENCLK_GATE_D2, 0);
5018 I915_WRITE(DSPCLK_GATE_D, 0);
5019 I915_WRITE(RAMCLK_GATE_D, 0);
5020 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005021 I915_WRITE(MI_ARB_STATE,
5022 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005023}
5024
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005025static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005026{
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028
5029 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5030 I965_RCC_CLOCK_GATE_DISABLE |
5031 I965_RCPB_CLOCK_GATE_DISABLE |
5032 I965_ISC_CLOCK_GATE_DISABLE |
5033 I965_FBC_CLOCK_GATE_DISABLE);
5034 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005035 I915_WRITE(MI_ARB_STATE,
5036 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005037}
5038
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005039static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005040{
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 u32 dstate = I915_READ(D_STATE);
5043
5044 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5045 DSTATE_DOT_CLOCK_GATING;
5046 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005047
5048 if (IS_PINEVIEW(dev))
5049 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005050
5051 /* IIR "flip pending" means done if this bit is set */
5052 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005053}
5054
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005055static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005056{
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058
5059 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5060}
5061
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005062static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005063{
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065
5066 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5067}
5068
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005069void intel_init_clock_gating(struct drm_device *dev)
5070{
5071 struct drm_i915_private *dev_priv = dev->dev_private;
5072
5073 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005074}
5075
Imre Deak7d708ee2013-04-17 14:04:50 +03005076void intel_suspend_hw(struct drm_device *dev)
5077{
5078 if (HAS_PCH_LPT(dev))
5079 lpt_suspend_hw(dev);
5080}
5081
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005082/**
5083 * We should only use the power well if we explicitly asked the hardware to
5084 * enable it, so check if it's enabled and also check if we've requested it to
5085 * be enabled.
5086 */
Paulo Zanonib97186f2013-05-03 12:15:36 -03005087bool intel_display_power_enabled(struct drm_device *dev,
5088 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005089{
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091
Paulo Zanonib97186f2013-05-03 12:15:36 -03005092 if (!HAS_POWER_WELL(dev))
5093 return true;
5094
5095 switch (domain) {
5096 case POWER_DOMAIN_PIPE_A:
5097 case POWER_DOMAIN_TRANSCODER_EDP:
5098 return true;
5099 case POWER_DOMAIN_PIPE_B:
5100 case POWER_DOMAIN_PIPE_C:
5101 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
5102 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
5103 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
5104 case POWER_DOMAIN_TRANSCODER_A:
5105 case POWER_DOMAIN_TRANSCODER_B:
5106 case POWER_DOMAIN_TRANSCODER_C:
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005107 return I915_READ(HSW_PWR_WELL_DRIVER) ==
5108 (HSW_PWR_WELL_ENABLE | HSW_PWR_WELL_STATE);
Paulo Zanonib97186f2013-05-03 12:15:36 -03005109 default:
5110 BUG();
5111 }
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005112}
5113
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005114static void __intel_set_power_well(struct drm_device *dev, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005115{
5116 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonifa42e232013-01-25 16:59:11 -02005117 bool is_enabled, enable_requested;
5118 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005119
Paulo Zanonifa42e232013-01-25 16:59:11 -02005120 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
5121 is_enabled = tmp & HSW_PWR_WELL_STATE;
5122 enable_requested = tmp & HSW_PWR_WELL_ENABLE;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005123
Paulo Zanonifa42e232013-01-25 16:59:11 -02005124 if (enable) {
5125 if (!enable_requested)
5126 I915_WRITE(HSW_PWR_WELL_DRIVER, HSW_PWR_WELL_ENABLE);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005127
Paulo Zanonifa42e232013-01-25 16:59:11 -02005128 if (!is_enabled) {
5129 DRM_DEBUG_KMS("Enabling power well\n");
5130 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
5131 HSW_PWR_WELL_STATE), 20))
5132 DRM_ERROR("Timeout enabling power well\n");
5133 }
5134 } else {
5135 if (enable_requested) {
5136 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
5137 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005138 }
5139 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02005140}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005141
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005142static struct i915_power_well *hsw_pwr;
5143
5144/* Display audio driver power well request */
5145void i915_request_power_well(void)
5146{
5147 if (WARN_ON(!hsw_pwr))
5148 return;
5149
5150 spin_lock_irq(&hsw_pwr->lock);
5151 if (!hsw_pwr->count++ &&
5152 !hsw_pwr->i915_request)
5153 __intel_set_power_well(hsw_pwr->device, true);
5154 spin_unlock_irq(&hsw_pwr->lock);
5155}
5156EXPORT_SYMBOL_GPL(i915_request_power_well);
5157
5158/* Display audio driver power well release */
5159void i915_release_power_well(void)
5160{
5161 if (WARN_ON(!hsw_pwr))
5162 return;
5163
5164 spin_lock_irq(&hsw_pwr->lock);
5165 WARN_ON(!hsw_pwr->count);
5166 if (!--hsw_pwr->count &&
5167 !hsw_pwr->i915_request)
5168 __intel_set_power_well(hsw_pwr->device, false);
5169 spin_unlock_irq(&hsw_pwr->lock);
5170}
5171EXPORT_SYMBOL_GPL(i915_release_power_well);
5172
5173int i915_init_power_well(struct drm_device *dev)
5174{
5175 struct drm_i915_private *dev_priv = dev->dev_private;
5176
5177 hsw_pwr = &dev_priv->power_well;
5178
5179 hsw_pwr->device = dev;
5180 spin_lock_init(&hsw_pwr->lock);
5181 hsw_pwr->count = 0;
5182
5183 return 0;
5184}
5185
5186void i915_remove_power_well(struct drm_device *dev)
5187{
5188 hsw_pwr = NULL;
5189}
5190
5191void intel_set_power_well(struct drm_device *dev, bool enable)
5192{
5193 struct drm_i915_private *dev_priv = dev->dev_private;
5194 struct i915_power_well *power_well = &dev_priv->power_well;
5195
5196 if (!HAS_POWER_WELL(dev))
5197 return;
5198
5199 if (!i915_disable_power_well && !enable)
5200 return;
5201
5202 spin_lock_irq(&power_well->lock);
5203 power_well->i915_request = enable;
5204
5205 /* only reject "disable" power well request */
5206 if (power_well->count && !enable) {
5207 spin_unlock_irq(&power_well->lock);
5208 return;
5209 }
5210
5211 __intel_set_power_well(dev, enable);
5212 spin_unlock_irq(&power_well->lock);
5213}
5214
Paulo Zanonifa42e232013-01-25 16:59:11 -02005215/*
5216 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5217 * when not needed anymore. We have 4 registers that can request the power well
5218 * to be enabled, and it will only be disabled if none of the registers is
5219 * requesting it to be enabled.
5220 */
5221void intel_init_power_well(struct drm_device *dev)
5222{
5223 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005224
Paulo Zanoni86d52df2013-03-06 20:03:18 -03005225 if (!HAS_POWER_WELL(dev))
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005226 return;
5227
Paulo Zanonifa42e232013-01-25 16:59:11 -02005228 /* For now, we need the power well to be always enabled. */
5229 intel_set_power_well(dev, true);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005230
Paulo Zanonifa42e232013-01-25 16:59:11 -02005231 /* We're taking over the BIOS, so clear any requests made by it since
5232 * the driver is in charge now. */
5233 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE)
5234 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005235}
5236
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005237/* Set up chip specific power management-related functions */
5238void intel_init_pm(struct drm_device *dev)
5239{
5240 struct drm_i915_private *dev_priv = dev->dev_private;
5241
5242 if (I915_HAS_FBC(dev)) {
5243 if (HAS_PCH_SPLIT(dev)) {
5244 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Rodrigo Vivi891348b2013-05-06 19:37:36 -03005245 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Rodrigo Viviabe959c2013-05-06 19:37:33 -03005246 dev_priv->display.enable_fbc =
5247 gen7_enable_fbc;
5248 else
5249 dev_priv->display.enable_fbc =
5250 ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005251 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5252 } else if (IS_GM45(dev)) {
5253 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5254 dev_priv->display.enable_fbc = g4x_enable_fbc;
5255 dev_priv->display.disable_fbc = g4x_disable_fbc;
5256 } else if (IS_CRESTLINE(dev)) {
5257 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5258 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5259 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5260 }
5261 /* 855GM needs testing */
5262 }
5263
Daniel Vetterc921aba2012-04-26 23:28:17 +02005264 /* For cxsr */
5265 if (IS_PINEVIEW(dev))
5266 i915_pineview_get_mem_freq(dev);
5267 else if (IS_GEN5(dev))
5268 i915_ironlake_get_mem_freq(dev);
5269
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005270 /* For FIFO watermark updates */
5271 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005272 intel_setup_wm_latency(dev);
5273
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005274 if (IS_GEN5(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005275 if (dev_priv->wm.pri_latency[1] &&
5276 dev_priv->wm.spr_latency[1] &&
5277 dev_priv->wm.cur_latency[1])
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005278 dev_priv->display.update_wm = ironlake_update_wm;
5279 else {
5280 DRM_DEBUG_KMS("Failed to get proper latency. "
5281 "Disable CxSR\n");
5282 dev_priv->display.update_wm = NULL;
5283 }
5284 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
5285 } else if (IS_GEN6(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005286 if (dev_priv->wm.pri_latency[0] &&
5287 dev_priv->wm.spr_latency[0] &&
5288 dev_priv->wm.cur_latency[0]) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005289 dev_priv->display.update_wm = sandybridge_update_wm;
5290 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5291 } else {
5292 DRM_DEBUG_KMS("Failed to read display plane latency. "
5293 "Disable CxSR\n");
5294 dev_priv->display.update_wm = NULL;
5295 }
5296 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
5297 } else if (IS_IVYBRIDGE(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005298 if (dev_priv->wm.pri_latency[0] &&
5299 dev_priv->wm.spr_latency[0] &&
5300 dev_priv->wm.cur_latency[0]) {
Chris Wilsonc43d0182012-12-11 12:01:42 +00005301 dev_priv->display.update_wm = ivybridge_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005302 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5303 } else {
5304 DRM_DEBUG_KMS("Failed to read display plane latency. "
5305 "Disable CxSR\n");
5306 dev_priv->display.update_wm = NULL;
5307 }
5308 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Eugeni Dodonov6b8a5ee2012-05-09 15:37:23 -03005309 } else if (IS_HASWELL(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005310 if (dev_priv->wm.pri_latency[0] &&
5311 dev_priv->wm.spr_latency[0] &&
5312 dev_priv->wm.cur_latency[0]) {
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005313 dev_priv->display.update_wm = haswell_update_wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -03005314 dev_priv->display.update_sprite_wm =
5315 haswell_update_sprite_wm;
Eugeni Dodonov6b8a5ee2012-05-09 15:37:23 -03005316 } else {
5317 DRM_DEBUG_KMS("Failed to read display plane latency. "
5318 "Disable CxSR\n");
5319 dev_priv->display.update_wm = NULL;
5320 }
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005321 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005322 } else
5323 dev_priv->display.update_wm = NULL;
5324 } else if (IS_VALLEYVIEW(dev)) {
5325 dev_priv->display.update_wm = valleyview_update_wm;
5326 dev_priv->display.init_clock_gating =
5327 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005328 } else if (IS_PINEVIEW(dev)) {
5329 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
5330 dev_priv->is_ddr3,
5331 dev_priv->fsb_freq,
5332 dev_priv->mem_freq)) {
5333 DRM_INFO("failed to find known CxSR latency "
5334 "(found ddr%s fsb freq %d, mem freq %d), "
5335 "disabling CxSR\n",
5336 (dev_priv->is_ddr3 == 1) ? "3" : "2",
5337 dev_priv->fsb_freq, dev_priv->mem_freq);
5338 /* Disable CxSR and never update its watermark again */
5339 pineview_disable_cxsr(dev);
5340 dev_priv->display.update_wm = NULL;
5341 } else
5342 dev_priv->display.update_wm = pineview_update_wm;
5343 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5344 } else if (IS_G4X(dev)) {
5345 dev_priv->display.update_wm = g4x_update_wm;
5346 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
5347 } else if (IS_GEN4(dev)) {
5348 dev_priv->display.update_wm = i965_update_wm;
5349 if (IS_CRESTLINE(dev))
5350 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
5351 else if (IS_BROADWATER(dev))
5352 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
5353 } else if (IS_GEN3(dev)) {
5354 dev_priv->display.update_wm = i9xx_update_wm;
5355 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5356 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5357 } else if (IS_I865G(dev)) {
5358 dev_priv->display.update_wm = i830_update_wm;
5359 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5360 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5361 } else if (IS_I85X(dev)) {
5362 dev_priv->display.update_wm = i9xx_update_wm;
5363 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
5364 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5365 } else {
5366 dev_priv->display.update_wm = i830_update_wm;
5367 dev_priv->display.init_clock_gating = i830_init_clock_gating;
5368 if (IS_845G(dev))
5369 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5370 else
5371 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5372 }
5373}
5374
Ben Widawsky42c05262012-09-26 10:34:00 -07005375int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
5376{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005377 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07005378
5379 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5380 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
5381 return -EAGAIN;
5382 }
5383
5384 I915_WRITE(GEN6_PCODE_DATA, *val);
5385 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5386
5387 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5388 500)) {
5389 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
5390 return -ETIMEDOUT;
5391 }
5392
5393 *val = I915_READ(GEN6_PCODE_DATA);
5394 I915_WRITE(GEN6_PCODE_DATA, 0);
5395
5396 return 0;
5397}
5398
5399int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
5400{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005401 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07005402
5403 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5404 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
5405 return -EAGAIN;
5406 }
5407
5408 I915_WRITE(GEN6_PCODE_DATA, val);
5409 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5410
5411 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5412 500)) {
5413 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
5414 return -ETIMEDOUT;
5415 }
5416
5417 I915_WRITE(GEN6_PCODE_DATA, 0);
5418
5419 return 0;
5420}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07005421
Jesse Barnes855ba3b2013-04-17 15:54:57 -07005422int vlv_gpu_freq(int ddr_freq, int val)
5423{
5424 int mult, base;
5425
5426 switch (ddr_freq) {
5427 case 800:
5428 mult = 20;
5429 base = 120;
5430 break;
5431 case 1066:
5432 mult = 22;
5433 base = 133;
5434 break;
5435 case 1333:
5436 mult = 21;
5437 base = 125;
5438 break;
5439 default:
5440 return -1;
5441 }
5442
5443 return ((val - 0xbd) * mult) + base;
5444}
5445
5446int vlv_freq_opcode(int ddr_freq, int val)
5447{
5448 int mult, base;
5449
5450 switch (ddr_freq) {
5451 case 800:
5452 mult = 20;
5453 base = 120;
5454 break;
5455 case 1066:
5456 mult = 22;
5457 base = 133;
5458 break;
5459 case 1333:
5460 mult = 21;
5461 base = 125;
5462 break;
5463 default:
5464 return -1;
5465 }
5466
5467 val /= mult;
5468 val -= base / mult;
5469 val += 0xbd;
5470
5471 if (val > 0xea)
5472 val = 0xea;
5473
5474 return val;
5475}
5476
Chris Wilson907b28c2013-07-19 20:36:52 +01005477void intel_pm_init(struct drm_device *dev)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480
5481 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
5482 intel_gen6_powersave_work);
5483}
5484