blob: ff02bb4218fcaae3bbf60821e6d41f81b5a0e40d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040090static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
91 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110092static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
93static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090094static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
95 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090097static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
98static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090099#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Tejun Heofad16e72010-09-21 09:25:48 +0200101static struct scsi_host_template ahci_sht = {
102 AHCI_SHT("ahci"),
103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_vt8251_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_p5wdh_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900113};
114
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400115static struct ata_port_operations ahci_avn_ops = {
116 .inherits = &ahci_ops,
117 .hardreset = ahci_avn_hardreset,
118};
119
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100120static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900121 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900123 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100124 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400125 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .port_ops = &ahci_ops,
127 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530128 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900129 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
130 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100131 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400132 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900133 .port_ops = &ahci_ops,
134 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400135 [board_ahci_nomsi] = {
136 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
137 .flags = AHCI_FLAG_COMMON,
138 .pio_mask = ATA_PIO4,
139 .udma_mask = ATA_UDMA6,
140 .port_ops = &ahci_ops,
141 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500142 [board_ahci_noncq] = {
143 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
144 .flags = AHCI_FLAG_COMMON,
145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530149 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900150 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200157 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
158 .flags = AHCI_FLAG_COMMON,
159 .pio_mask = ATA_PIO4,
160 .udma_mask = ATA_UDMA6,
161 .port_ops = &ahci_ops,
162 },
Tejun Heo441577e2010-03-29 10:32:39 +0900163 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400164 [board_ahci_avn] = {
165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_avn_ops,
169 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530170 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900171 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
172 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100173 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900174 .pio_mask = ATA_PIO4,
175 .udma_mask = ATA_UDMA6,
176 .port_ops = &ahci_ops,
177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
180 .flags = AHCI_FLAG_COMMON,
181 .pio_mask = ATA_PIO4,
182 .udma_mask = ATA_UDMA6,
183 .port_ops = &ahci_ops,
184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900187 .flags = AHCI_FLAG_COMMON,
188 .pio_mask = ATA_PIO4,
189 .udma_mask = ATA_UDMA6,
190 .port_ops = &ahci_ops,
191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
194 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300195 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .pio_mask = ATA_PIO4,
197 .udma_mask = ATA_UDMA6,
198 .port_ops = &ahci_ops,
199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900201 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900202 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
203 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400206 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800207 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800208 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530209 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800210 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800211 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100212 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800213 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800214 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900217 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900220 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900221 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500225static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400226 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400227 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
228 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
229 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
230 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
231 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900232 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400233 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
234 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
235 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
236 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900237 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900239 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
240 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
241 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
242 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
243 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
244 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
245 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
246 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
247 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
248 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
249 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
250 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
251 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
252 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400254 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
255 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800256 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500257 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800258 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500259 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
260 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700261 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700262 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500263 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700264 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700265 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500266 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800267 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
268 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
269 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
270 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
271 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
272 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700273 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
274 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
275 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800276 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800277 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700278 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
279 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
280 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
281 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
282 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
283 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700284 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800285 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
286 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
287 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
288 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
289 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
290 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
291 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
292 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700293 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
294 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
295 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
296 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800301 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
302 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
303 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
304 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
305 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
306 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
307 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
308 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400309 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
310 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
311 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
312 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
313 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
314 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
315 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
316 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
Alexandra Yates56e74332015-11-03 14:14:18 -0800317 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
318 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
319 { PCI_VDEVICE(INTEL, 0xa184), board_ahci }, /* Lewisburg RAID*/
320 { PCI_VDEVICE(INTEL, 0xa204), board_ahci }, /* Lewisburg RAID*/
321 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
322 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
323 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
324 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
325 { PCI_VDEVICE(INTEL, 0xa18e), board_ahci }, /* Lewisburg RAID*/
326 { PCI_VDEVICE(INTEL, 0xa20e), board_ahci }, /* Lewisburg RAID*/
James Ralstonefda3322013-02-21 11:08:51 -0800327 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
328 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800329 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
330 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
331 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
332 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
333 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
334 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
335 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
336 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700337 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800338 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
339 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700342 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
343 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
344 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
345 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
346 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
347 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
348 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
349 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500350 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
351 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
352 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston690000b2014-10-13 15:16:38 -0700353 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700354 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
355 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
356 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400357
Tejun Heoe34bb372007-02-26 20:24:03 +0900358 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
359 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
360 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100361 /* JMicron 362B and 362C have an AHCI function with IDE class code */
362 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
363 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500364 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400365
366 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800367 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800368 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
369 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
370 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
371 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
372 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
373 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400374
Shane Huange2dd90b2009-07-29 11:34:49 +0800375 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800376 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800377 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800378 /* AMD is using RAID class only for ahci controllers */
379 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
380 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
381
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400382 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400383 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900384 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400385
386 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900387 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
388 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
389 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
390 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
391 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
392 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
393 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
394 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900395 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
396 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
397 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
398 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
399 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
400 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
401 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
402 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
403 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
404 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
405 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
406 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
407 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
408 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
409 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
410 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
411 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
412 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
413 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
414 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
415 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
416 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
417 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
418 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
419 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
420 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
421 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
422 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
423 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
424 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
425 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
426 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
427 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
428 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
429 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
430 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
431 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
432 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
433 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
434 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
435 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
436 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
437 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
438 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
439 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
440 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
441 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
442 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
443 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
444 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
445 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
446 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
447 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
448 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
449 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
450 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
451 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
452 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
453 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
454 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
455 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
456 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
457 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
458 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
459 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
460 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
461 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
462 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
463 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
464 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
465 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
466 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
467 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
468 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
469 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
470 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400471
Jeff Garzik95916ed2006-07-29 04:10:14 -0400472 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900473 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
474 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
475 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400476
Alessandro Rubini318893e2012-01-06 13:33:39 +0100477 /* ST Microelectronics */
478 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
479
Jeff Garzikcd70c262007-07-08 02:29:42 -0400480 /* Marvell */
481 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100482 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600483 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500484 .class = PCI_CLASS_STORAGE_SATA_AHCI,
485 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200486 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600487 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100488 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100489 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
490 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
491 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600492 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500493 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900494 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400495 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
496 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900497 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600498 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100499 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200500 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
501 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200502 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
503 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600504 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100505 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100506 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
507 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400508 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
509 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400510
Mark Nelsonc77a0362008-10-23 14:08:16 +1100511 /* Promise */
512 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200513 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100514
Keng-Yu Linc9703762011-11-09 01:47:36 -0500515 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100516 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
517 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
518 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
519 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500520
Levente Kurusa67809f82014-02-18 10:22:17 -0500521 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400522 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
523 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500524 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400525 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500526 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500527
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800528 /* Enmotus */
529 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
530
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500531 /* Generic, PCI class code for AHCI */
532 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500533 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 { } /* terminate list */
536};
537
538
539static struct pci_driver ahci_pci_driver = {
540 .name = DRV_NAME,
541 .id_table = ahci_pci_tbl,
542 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900543 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900544#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900545 .suspend = ahci_pci_device_suspend,
546 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900547#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548};
549
Alan Cox5b66c822008-09-03 14:48:34 +0100550#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
551static int marvell_enable;
552#else
553static int marvell_enable = 1;
554#endif
555module_param(marvell_enable, int, 0644);
556MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
557
558
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300559static void ahci_pci_save_initial_config(struct pci_dev *pdev,
560 struct ahci_host_priv *hpriv)
561{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300562 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
563 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100564 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300565 }
566
567 /*
568 * Temporary Marvell 6145 hack: PATA port presence
569 * is asserted through the standard AHCI port
570 * presence register, as bit 4 (counting from 0)
571 */
572 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
573 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100574 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300575 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100576 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300577 dev_info(&pdev->dev,
578 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
579 }
580
Antoine Ténart725c7b52014-07-30 20:13:56 +0200581 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300582}
583
Anton Vorontsov33030402010-03-03 20:17:39 +0300584static int ahci_pci_reset_controller(struct ata_host *host)
585{
586 struct pci_dev *pdev = to_pci_dev(host->dev);
587
588 ahci_reset_controller(host);
589
Tejun Heod91542c2006-07-26 15:59:26 +0900590 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300591 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900592 u16 tmp16;
593
594 /* configure PCS */
595 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900596 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
597 tmp16 |= hpriv->port_map;
598 pci_write_config_word(pdev, 0x92, tmp16);
599 }
Tejun Heod91542c2006-07-26 15:59:26 +0900600 }
601
602 return 0;
603}
604
Anton Vorontsov781d6552010-03-03 20:17:42 +0300605static void ahci_pci_init_controller(struct ata_host *host)
606{
607 struct ahci_host_priv *hpriv = host->private_data;
608 struct pci_dev *pdev = to_pci_dev(host->dev);
609 void __iomem *port_mmio;
610 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100611 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900612
Tejun Heo417a1a62007-09-23 13:19:55 +0900613 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100614 if (pdev->device == 0x6121)
615 mv = 2;
616 else
617 mv = 4;
618 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400619
620 writel(0, port_mmio + PORT_IRQ_MASK);
621
622 /* clear port IRQ */
623 tmp = readl(port_mmio + PORT_IRQ_STAT);
624 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
625 if (tmp)
626 writel(tmp, port_mmio + PORT_IRQ_STAT);
627 }
628
Anton Vorontsov781d6552010-03-03 20:17:42 +0300629 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900630}
631
Tejun Heocc0680a2007-08-06 18:36:23 +0900632static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900633 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900634{
Tejun Heocc0680a2007-08-06 18:36:23 +0900635 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100636 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900637 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900638 int rc;
639
640 DPRINTK("ENTER\n");
641
Tejun Heo4447d352007-04-17 23:44:08 +0900642 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900643
Tejun Heocc0680a2007-08-06 18:36:23 +0900644 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900645 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900646
Hans de Goede039ece32014-02-22 16:53:30 +0100647 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900648
649 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
650
651 /* vt8251 doesn't clear BSY on signature FIS reception,
652 * request follow-up softreset.
653 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900654 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900655}
656
Tejun Heoedc93052007-10-25 14:59:16 +0900657static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
658 unsigned long deadline)
659{
660 struct ata_port *ap = link->ap;
661 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100662 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900663 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
664 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900665 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900666 int rc;
667
668 ahci_stop_engine(ap);
669
670 /* clear D2H reception area to properly wait for D2H FIS */
671 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400672 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900673 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
674
675 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900676 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900677
Hans de Goede039ece32014-02-22 16:53:30 +0100678 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900679
Tejun Heoedc93052007-10-25 14:59:16 +0900680 /* The pseudo configuration device on SIMG4726 attached to
681 * ASUS P5W-DH Deluxe doesn't send signature FIS after
682 * hardreset if no device is attached to the first downstream
683 * port && the pseudo device locks up on SRST w/ PMP==0. To
684 * work around this, wait for !BSY only briefly. If BSY isn't
685 * cleared, perform CLO and proceed to IDENTIFY (achieved by
686 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
687 *
688 * Wait for two seconds. Devices attached to downstream port
689 * which can't process the following IDENTIFY after this will
690 * have to be reset again. For most cases, this should
691 * suffice while making probing snappish enough.
692 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900693 if (online) {
694 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
695 ahci_check_ready);
696 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800697 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900698 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900699 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900700}
701
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400702/*
703 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
704 *
705 * It has been observed with some SSDs that the timing of events in the
706 * link synchronization phase can leave the port in a state that can not
707 * be recovered by a SATA-hard-reset alone. The failing signature is
708 * SStatus.DET stuck at 1 ("Device presence detected but Phy
709 * communication not established"). It was found that unloading and
710 * reloading the driver when this problem occurs allows the drive
711 * connection to be recovered (DET advanced to 0x3). The critical
712 * component of reloading the driver is that the port state machines are
713 * reset by bouncing "port enable" in the AHCI PCS configuration
714 * register. So, reproduce that effect by bouncing a port whenever we
715 * see DET==1 after a reset.
716 */
717static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
718 unsigned long deadline)
719{
720 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
721 struct ata_port *ap = link->ap;
722 struct ahci_port_priv *pp = ap->private_data;
723 struct ahci_host_priv *hpriv = ap->host->private_data;
724 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
725 unsigned long tmo = deadline - jiffies;
726 struct ata_taskfile tf;
727 bool online;
728 int rc, i;
729
730 DPRINTK("ENTER\n");
731
732 ahci_stop_engine(ap);
733
734 for (i = 0; i < 2; i++) {
735 u16 val;
736 u32 sstatus;
737 int port = ap->port_no;
738 struct ata_host *host = ap->host;
739 struct pci_dev *pdev = to_pci_dev(host->dev);
740
741 /* clear D2H reception area to properly wait for D2H FIS */
742 ata_tf_init(link->device, &tf);
743 tf.command = ATA_BUSY;
744 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
745
746 rc = sata_link_hardreset(link, timing, deadline, &online,
747 ahci_check_ready);
748
749 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
750 (sstatus & 0xf) != 1)
751 break;
752
753 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
754 port);
755
756 pci_read_config_word(pdev, 0x92, &val);
757 val &= ~(1 << port);
758 pci_write_config_word(pdev, 0x92, val);
759 ata_msleep(ap, 1000);
760 val |= 1 << port;
761 pci_write_config_word(pdev, 0x92, val);
762 deadline += tmo;
763 }
764
765 hpriv->start_engine(ap);
766
767 if (online)
768 *class = ahci_dev_classify(ap);
769
770 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
771 return rc;
772}
773
774
Tejun Heo438ac6d2007-03-02 17:31:26 +0900775#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900776static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
777{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900778 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900779 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300780 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900781 u32 ctl;
782
Tejun Heo9b10ae82009-05-30 20:50:12 +0900783 if (mesg.event & PM_EVENT_SUSPEND &&
784 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700785 dev_err(&pdev->dev,
786 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900787 return -EIO;
788 }
789
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100790 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900791 /* AHCI spec rev1.1 section 8.3.3:
792 * Software must disable interrupts prior to requesting a
793 * transition of the HBA to D3 state.
794 */
795 ctl = readl(mmio + HOST_CTL);
796 ctl &= ~HOST_IRQ_EN;
797 writel(ctl, mmio + HOST_CTL);
798 readl(mmio + HOST_CTL); /* flush */
799 }
800
801 return ata_pci_device_suspend(pdev, mesg);
802}
803
804static int ahci_pci_device_resume(struct pci_dev *pdev)
805{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900806 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900807 int rc;
808
Tejun Heo553c4aa2006-12-26 19:39:50 +0900809 rc = ata_pci_device_do_resume(pdev);
810 if (rc)
811 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900812
James Lairdcb856962013-11-19 11:06:38 +1100813 /* Apple BIOS helpfully mangles the registers on resume */
814 if (is_mcp89_apple(pdev))
815 ahci_mcp89_apple_enable(pdev);
816
Tejun Heoc1332872006-07-26 15:59:26 +0900817 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300818 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900819 if (rc)
820 return rc;
821
Anton Vorontsov781d6552010-03-03 20:17:42 +0300822 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900823 }
824
Jeff Garzikcca39742006-08-24 03:19:22 -0400825 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900826
827 return 0;
828}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900829#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900830
Tejun Heo4447d352007-04-17 23:44:08 +0900831static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Alessandro Rubini318893e2012-01-06 13:33:39 +0100835 /*
836 * If the device fixup already set the dma_mask to some non-standard
837 * value, don't extend it here. This happens on STA2X11, for example.
838 */
839 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
840 return 0;
841
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200843 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
844 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200846 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700848 dev_err(&pdev->dev,
849 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 return rc;
851 }
852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200854 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700856 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 return rc;
858 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200859 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700861 dev_err(&pdev->dev,
862 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 return rc;
864 }
865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 return 0;
867}
868
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300869static void ahci_pci_print_info(struct ata_host *host)
870{
871 struct pci_dev *pdev = to_pci_dev(host->dev);
872 u16 cc;
873 const char *scc_s;
874
875 pci_read_config_word(pdev, 0x0a, &cc);
876 if (cc == PCI_CLASS_STORAGE_IDE)
877 scc_s = "IDE";
878 else if (cc == PCI_CLASS_STORAGE_SATA)
879 scc_s = "SATA";
880 else if (cc == PCI_CLASS_STORAGE_RAID)
881 scc_s = "RAID";
882 else
883 scc_s = "unknown";
884
885 ahci_print_info(host, scc_s);
886}
887
Tejun Heoedc93052007-10-25 14:59:16 +0900888/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
889 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
890 * support PMP and the 4726 either directly exports the device
891 * attached to the first downstream port or acts as a hardware storage
892 * controller and emulate a single ATA device (can be RAID 0/1 or some
893 * other configuration).
894 *
895 * When there's no device attached to the first downstream port of the
896 * 4726, "Config Disk" appears, which is a pseudo ATA device to
897 * configure the 4726. However, ATA emulation of the device is very
898 * lame. It doesn't send signature D2H Reg FIS after the initial
899 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
900 *
901 * The following function works around the problem by always using
902 * hardreset on the port and not depending on receiving signature FIS
903 * afterward. If signature FIS isn't received soon, ATA class is
904 * assumed without follow-up softreset.
905 */
906static void ahci_p5wdh_workaround(struct ata_host *host)
907{
Mathias Krause1bd06862014-08-31 10:57:09 +0200908 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900909 {
910 .ident = "P5W DH Deluxe",
911 .matches = {
912 DMI_MATCH(DMI_SYS_VENDOR,
913 "ASUSTEK COMPUTER INC"),
914 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
915 },
916 },
917 { }
918 };
919 struct pci_dev *pdev = to_pci_dev(host->dev);
920
921 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
922 dmi_check_system(sysids)) {
923 struct ata_port *ap = host->ports[1];
924
Joe Perchesa44fec12011-04-15 15:51:58 -0700925 dev_info(&pdev->dev,
926 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900927
928 ap->ops = &ahci_p5wdh_ops;
929 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
930 }
931}
932
James Lairdcb856962013-11-19 11:06:38 +1100933/*
934 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
935 * booting in BIOS compatibility mode. We restore the registers but not ID.
936 */
937static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
938{
939 u32 val;
940
941 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
942
943 pci_read_config_dword(pdev, 0xf8, &val);
944 val |= 1 << 0x1b;
945 /* the following changes the device ID, but appears not to affect function */
946 /* val = (val & ~0xf0000000) | 0x80000000; */
947 pci_write_config_dword(pdev, 0xf8, val);
948
949 pci_read_config_dword(pdev, 0x54c, &val);
950 val |= 1 << 0xc;
951 pci_write_config_dword(pdev, 0x54c, val);
952
953 pci_read_config_dword(pdev, 0x4a4, &val);
954 val &= 0xff;
955 val |= 0x01060100;
956 pci_write_config_dword(pdev, 0x4a4, val);
957
958 pci_read_config_dword(pdev, 0x54c, &val);
959 val &= ~(1 << 0xc);
960 pci_write_config_dword(pdev, 0x54c, val);
961
962 pci_read_config_dword(pdev, 0xf8, &val);
963 val &= ~(1 << 0x1b);
964 pci_write_config_dword(pdev, 0xf8, val);
965}
966
967static bool is_mcp89_apple(struct pci_dev *pdev)
968{
969 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
970 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
971 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
972 pdev->subsystem_device == 0xcb89;
973}
974
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900975/* only some SB600 ahci controllers can do 64bit DMA */
976static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800977{
978 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900979 /*
980 * The oldest version known to be broken is 0901 and
981 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900982 * Enable 64bit DMA on 1501 and anything newer.
983 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900984 * Please read bko#9412 for more info.
985 */
Shane Huang58a09b32009-05-27 15:04:43 +0800986 {
987 .ident = "ASUS M2A-VM",
988 .matches = {
989 DMI_MATCH(DMI_BOARD_VENDOR,
990 "ASUSTeK Computer INC."),
991 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
992 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900993 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800994 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100995 /*
996 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
997 * support 64bit DMA.
998 *
999 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1000 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1001 * This spelling mistake was fixed in BIOS version 1.5, so
1002 * 1.5 and later have the Manufacturer as
1003 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1004 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1005 *
1006 * BIOS versions earlier than 1.9 had a Board Product Name
1007 * DMI field of "MS-7376". This was changed to be
1008 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1009 * match on DMI_BOARD_NAME of "MS-7376".
1010 */
1011 {
1012 .ident = "MSI K9A2 Platinum",
1013 .matches = {
1014 DMI_MATCH(DMI_BOARD_VENDOR,
1015 "MICRO-STAR INTER"),
1016 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1017 },
1018 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001019 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001020 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1021 * 64bit DMA.
1022 *
1023 * This board also had the typo mentioned above in the
1024 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1025 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1026 */
1027 {
1028 .ident = "MSI K9AGM2",
1029 .matches = {
1030 DMI_MATCH(DMI_BOARD_VENDOR,
1031 "MICRO-STAR INTER"),
1032 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1033 },
1034 },
1035 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001036 * All BIOS versions for the Asus M3A support 64bit DMA.
1037 * (all release versions from 0301 to 1206 were tested)
1038 */
1039 {
1040 .ident = "ASUS M3A",
1041 .matches = {
1042 DMI_MATCH(DMI_BOARD_VENDOR,
1043 "ASUSTeK Computer INC."),
1044 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1045 },
1046 },
Shane Huang58a09b32009-05-27 15:04:43 +08001047 { }
1048 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001049 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001050 int year, month, date;
1051 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001052
Tejun Heo03d783b2009-08-16 21:04:02 +09001053 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001054 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001055 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001056 return false;
1057
Mark Nelsone65cc192009-11-03 20:06:48 +11001058 if (!match->driver_data)
1059 goto enable_64bit;
1060
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001061 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1062 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001063
Mark Nelsone65cc192009-11-03 20:06:48 +11001064 if (strcmp(buf, match->driver_data) >= 0)
1065 goto enable_64bit;
1066 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001067 dev_warn(&pdev->dev,
1068 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1069 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001070 return false;
1071 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001072
1073enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001074 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001075 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001076}
1077
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001078static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1079{
1080 static const struct dmi_system_id broken_systems[] = {
1081 {
1082 .ident = "HP Compaq nx6310",
1083 .matches = {
1084 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1085 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1086 },
1087 /* PCI slot number of the controller */
1088 .driver_data = (void *)0x1FUL,
1089 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001090 {
1091 .ident = "HP Compaq 6720s",
1092 .matches = {
1093 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1094 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1095 },
1096 /* PCI slot number of the controller */
1097 .driver_data = (void *)0x1FUL,
1098 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001099
1100 { } /* terminate list */
1101 };
1102 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1103
1104 if (dmi) {
1105 unsigned long slot = (unsigned long)dmi->driver_data;
1106 /* apply the quirk only to on-board controllers */
1107 return slot == PCI_SLOT(pdev->devfn);
1108 }
1109
1110 return false;
1111}
1112
Tejun Heo9b10ae82009-05-30 20:50:12 +09001113static bool ahci_broken_suspend(struct pci_dev *pdev)
1114{
1115 static const struct dmi_system_id sysids[] = {
1116 /*
1117 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1118 * to the harddisk doesn't become online after
1119 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001120 *
1121 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1122 *
1123 * Use dates instead of versions to match as HP is
1124 * apparently recycling both product and version
1125 * strings.
1126 *
1127 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001128 */
1129 {
1130 .ident = "dv4",
1131 .matches = {
1132 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1133 DMI_MATCH(DMI_PRODUCT_NAME,
1134 "HP Pavilion dv4 Notebook PC"),
1135 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001136 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001137 },
1138 {
1139 .ident = "dv5",
1140 .matches = {
1141 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1142 DMI_MATCH(DMI_PRODUCT_NAME,
1143 "HP Pavilion dv5 Notebook PC"),
1144 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001145 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001146 },
1147 {
1148 .ident = "dv6",
1149 .matches = {
1150 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1151 DMI_MATCH(DMI_PRODUCT_NAME,
1152 "HP Pavilion dv6 Notebook PC"),
1153 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001154 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001155 },
1156 {
1157 .ident = "HDX18",
1158 .matches = {
1159 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1160 DMI_MATCH(DMI_PRODUCT_NAME,
1161 "HP HDX18 Notebook PC"),
1162 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001163 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001164 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001165 /*
1166 * Acer eMachines G725 has the same problem. BIOS
1167 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001168 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001169 * that we don't have much idea about. For now,
1170 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001171 *
1172 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001173 */
1174 {
1175 .ident = "G725",
1176 .matches = {
1177 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1178 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1179 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001180 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001181 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001182 { } /* terminate list */
1183 };
1184 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001185 int year, month, date;
1186 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001187
1188 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1189 return false;
1190
Tejun Heo9deb3432010-03-16 09:50:26 +09001191 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1192 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001193
Tejun Heo9deb3432010-03-16 09:50:26 +09001194 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001195}
1196
Tejun Heo55946392009-08-04 14:30:08 +09001197static bool ahci_broken_online(struct pci_dev *pdev)
1198{
1199#define ENCODE_BUSDEVFN(bus, slot, func) \
1200 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1201 static const struct dmi_system_id sysids[] = {
1202 /*
1203 * There are several gigabyte boards which use
1204 * SIMG5723s configured as hardware RAID. Certain
1205 * 5723 firmware revisions shipped there keep the link
1206 * online but fail to answer properly to SRST or
1207 * IDENTIFY when no device is attached downstream
1208 * causing libata to retry quite a few times leading
1209 * to excessive detection delay.
1210 *
1211 * As these firmwares respond to the second reset try
1212 * with invalid device signature, considering unknown
1213 * sig as offline works around the problem acceptably.
1214 */
1215 {
1216 .ident = "EP45-DQ6",
1217 .matches = {
1218 DMI_MATCH(DMI_BOARD_VENDOR,
1219 "Gigabyte Technology Co., Ltd."),
1220 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1221 },
1222 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1223 },
1224 {
1225 .ident = "EP45-DS5",
1226 .matches = {
1227 DMI_MATCH(DMI_BOARD_VENDOR,
1228 "Gigabyte Technology Co., Ltd."),
1229 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1230 },
1231 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1232 },
1233 { } /* terminate list */
1234 };
1235#undef ENCODE_BUSDEVFN
1236 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1237 unsigned int val;
1238
1239 if (!dmi)
1240 return false;
1241
1242 val = (unsigned long)dmi->driver_data;
1243
1244 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1245}
1246
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001247static bool ahci_broken_devslp(struct pci_dev *pdev)
1248{
1249 /* device with broken DEVSLP but still showing SDS capability */
1250 static const struct pci_device_id ids[] = {
1251 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1252 {}
1253 };
1254
1255 return pci_match_id(ids, pdev);
1256}
1257
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001258#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001259static void ahci_gtf_filter_workaround(struct ata_host *host)
1260{
1261 static const struct dmi_system_id sysids[] = {
1262 /*
1263 * Aspire 3810T issues a bunch of SATA enable commands
1264 * via _GTF including an invalid one and one which is
1265 * rejected by the device. Among the successful ones
1266 * is FPDMA non-zero offset enable which when enabled
1267 * only on the drive side leads to NCQ command
1268 * failures. Filter it out.
1269 */
1270 {
1271 .ident = "Aspire 3810T",
1272 .matches = {
1273 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1274 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1275 },
1276 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1277 },
1278 { }
1279 };
1280 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1281 unsigned int filter;
1282 int i;
1283
1284 if (!dmi)
1285 return;
1286
1287 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001288 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1289 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001290
1291 for (i = 0; i < host->n_ports; i++) {
1292 struct ata_port *ap = host->ports[i];
1293 struct ata_link *link;
1294 struct ata_device *dev;
1295
1296 ata_for_each_link(link, ap, EDGE)
1297 ata_for_each_dev(dev, link, ALL)
1298 dev->gtf_filter |= filter;
1299 }
1300}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001301#else
1302static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1303{}
1304#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001305
Robert Richteree2aad42015-06-05 19:49:25 +02001306/*
1307 * ahci_init_msix() only implements single MSI-X support, not multiple
1308 * MSI-X per-port interrupts. This is needed for host controllers that only
1309 * have MSI-X support implemented, but no MSI or intx.
1310 */
1311static int ahci_init_msix(struct pci_dev *pdev, unsigned int n_ports,
1312 struct ahci_host_priv *hpriv)
1313{
Robert Richteree2aad42015-06-05 19:49:25 +02001314 int rc, nvec;
1315 struct msix_entry entry = {};
1316
1317 /* Do not init MSI-X if MSI is disabled for the device */
1318 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1319 return -ENODEV;
1320
1321 nvec = pci_msix_vec_count(pdev);
1322 if (nvec < 0)
1323 return nvec;
1324
1325 if (!nvec) {
1326 rc = -ENODEV;
1327 goto fail;
1328 }
1329
1330 /*
1331 * There can be more than one vector (e.g. for error detection or
1332 * hdd hotplug). Only the first vector (entry.entry = 0) is used.
1333 */
1334 rc = pci_enable_msix_exact(pdev, &entry, 1);
1335 if (rc < 0)
1336 goto fail;
1337
Robert Richter34c56932015-06-17 15:30:02 +02001338 hpriv->irq = entry.vector;
Robert Richteree2aad42015-06-05 19:49:25 +02001339
1340 return 1;
1341fail:
1342 dev_err(&pdev->dev,
1343 "failed to enable MSI-X with error %d, # of vectors: %d\n",
1344 rc, nvec);
1345
1346 return rc;
1347}
1348
Robert Richtera1c82312015-05-31 13:55:17 +02001349static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1350 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001351{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001352 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001353
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001354 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001355 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001356
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001357 nvec = pci_msi_vec_count(pdev);
1358 if (nvec < 0)
Robert Richtera1c82312015-05-31 13:55:17 +02001359 return nvec;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001360
1361 /*
1362 * If number of MSIs is less than number of ports then Sharing Last
1363 * Message mode could be enforced. In this case assume that advantage
1364 * of multipe MSIs is negated and use single MSI mode instead.
1365 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001366 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001367 goto single_msi;
1368
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001369 rc = pci_enable_msi_exact(pdev, nvec);
1370 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001371 goto single_msi;
Robert Richtera1c82312015-05-31 13:55:17 +02001372 if (rc < 0)
1373 return rc;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001374
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001375 /* fallback to single MSI mode if the controller enforced MRSM mode */
1376 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1377 pci_disable_msi(pdev);
1378 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1379 goto single_msi;
1380 }
1381
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001382 if (nvec > 1)
1383 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1384
Robert Richter21bfd1a2015-05-31 13:55:18 +02001385 goto out;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001386
1387single_msi:
Robert Richter21bfd1a2015-05-31 13:55:18 +02001388 nvec = 1;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001389
Robert Richtera1c82312015-05-31 13:55:17 +02001390 rc = pci_enable_msi(pdev);
1391 if (rc < 0)
1392 return rc;
Robert Richter21bfd1a2015-05-31 13:55:18 +02001393out:
1394 hpriv->irq = pdev->irq;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001395
Robert Richter21bfd1a2015-05-31 13:55:18 +02001396 return nvec;
Robert Richtera1c82312015-05-31 13:55:17 +02001397}
1398
1399static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
1400 struct ahci_host_priv *hpriv)
1401{
1402 int nvec;
1403
1404 nvec = ahci_init_msi(pdev, n_ports, hpriv);
1405 if (nvec >= 0)
1406 return nvec;
1407
Robert Richteree2aad42015-06-05 19:49:25 +02001408 /*
1409 * Currently, MSI-X support only implements single IRQ mode and
1410 * exists for controllers which can't do other types of IRQ. Only
1411 * set it up if MSI fails.
1412 */
1413 nvec = ahci_init_msix(pdev, n_ports, hpriv);
1414 if (nvec >= 0)
1415 return nvec;
1416
Robert Richtera1c82312015-05-31 13:55:17 +02001417 /* lagacy intx interrupts */
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001418 pci_intx(pdev, 1);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001419 hpriv->irq = pdev->irq;
Robert Richtera1c82312015-05-31 13:55:17 +02001420
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001421 return 0;
1422}
1423
Tejun Heo24dc5f32007-01-20 16:00:28 +09001424static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425{
Tejun Heoe297d992008-06-10 00:13:04 +09001426 unsigned int board_id = ent->driver_data;
1427 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001428 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001429 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001431 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001432 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001433 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435 VPRINTK("ENTER\n");
1436
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001437 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001438
Joe Perches06296a12011-04-15 15:52:00 -07001439 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Alan Cox5b66c822008-09-03 14:48:34 +01001441 /* The AHCI driver can only drive the SATA ports, the PATA driver
1442 can drive them all so if both drivers are selected make sure
1443 AHCI stays out of the way */
1444 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1445 return -ENODEV;
1446
James Lairdcb856962013-11-19 11:06:38 +11001447 /* Apple BIOS on MCP89 prevents us using AHCI */
1448 if (is_mcp89_apple(pdev))
1449 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001450
Mark Nelson7a022672009-11-22 12:07:41 +11001451 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1452 * At the moment, we can only use the AHCI mode. Let the users know
1453 * that for SAS drives they're out of luck.
1454 */
1455 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001456 dev_info(&pdev->dev,
1457 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001458
Robert Richterb7ae1282015-06-05 19:49:26 +02001459 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001460 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1461 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001462 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1463 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001464 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1465 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001466
Tejun Heo4447d352007-04-17 23:44:08 +09001467 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001468 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 if (rc)
1470 return rc;
1471
Tejun Heoc4f77922007-12-06 15:09:43 +09001472 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1473 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1474 u8 map;
1475
1476 /* ICH6s share the same PCI ID for both piix and ahci
1477 * modes. Enabling ahci mode while MAP indicates
1478 * combined mode is a bad idea. Yield to ata_piix.
1479 */
1480 pci_read_config_byte(pdev, ICH_MAP, &map);
1481 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001482 dev_info(&pdev->dev,
1483 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001484 return -ENODEV;
1485 }
1486 }
1487
Paul Bolle6fec8872013-12-16 11:34:21 +01001488 /* AHCI controllers often implement SFF compatible interface.
1489 * Grab all PCI BARs just in case.
1490 */
1491 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1492 if (rc == -EBUSY)
1493 pcim_pin_device(pdev);
1494 if (rc)
1495 return rc;
1496
Tejun Heo24dc5f32007-01-20 16:00:28 +09001497 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1498 if (!hpriv)
1499 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001500 hpriv->flags |= (unsigned long)pi.private_data;
1501
Tejun Heoe297d992008-06-10 00:13:04 +09001502 /* MCP65 revision A1 and A2 can't do MSI */
1503 if (board_id == board_ahci_mcp65 &&
1504 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1505 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1506
Shane Huange427fe02008-12-30 10:53:41 +08001507 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1508 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1509 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1510
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001511 /* only some SB600s can do 64bit DMA */
1512 if (ahci_sb600_enable_64bit(pdev))
1513 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001514
Alessandro Rubini318893e2012-01-06 13:33:39 +01001515 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001516
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001517 /* must set flag prior to save config in order to take effect */
1518 if (ahci_broken_devslp(pdev))
1519 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1520
Tejun Heo4447d352007-04-17 23:44:08 +09001521 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001522 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
Tejun Heo4447d352007-04-17 23:44:08 +09001524 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001525 if (hpriv->cap & HOST_CAP_NCQ) {
1526 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001527 /*
1528 * Auto-activate optimization is supposed to be
1529 * supported on all AHCI controllers indicating NCQ
1530 * capability, but it seems to be broken on some
1531 * chipsets including NVIDIAs.
1532 */
1533 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001534 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001535
1536 /*
1537 * All AHCI controllers should be forward-compatible
1538 * with the new auxiliary field. This code should be
1539 * conditionalized if any buggy AHCI controllers are
1540 * encountered.
1541 */
1542 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001543 }
Tejun Heo4447d352007-04-17 23:44:08 +09001544
Tejun Heo7d50b602007-09-23 13:19:54 +09001545 if (hpriv->cap & HOST_CAP_PMP)
1546 pi.flags |= ATA_FLAG_PMP;
1547
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001548 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001549
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001550 if (ahci_broken_system_poweroff(pdev)) {
1551 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1552 dev_info(&pdev->dev,
1553 "quirky BIOS, skipping spindown on poweroff\n");
1554 }
1555
Tejun Heo9b10ae82009-05-30 20:50:12 +09001556 if (ahci_broken_suspend(pdev)) {
1557 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001558 dev_warn(&pdev->dev,
1559 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001560 }
1561
Tejun Heo55946392009-08-04 14:30:08 +09001562 if (ahci_broken_online(pdev)) {
1563 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1564 dev_info(&pdev->dev,
1565 "online status unreliable, applying workaround\n");
1566 }
1567
Tejun Heo837f5f82008-02-06 15:13:51 +09001568 /* CAP.NP sometimes indicate the index of the last enabled
1569 * port, at other times, that of the last possible port, so
1570 * determining the maximum port number requires looking at
1571 * both CAP.NP and port_map.
1572 */
1573 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1574
1575 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001576 if (!host)
1577 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001578 host->private_data = hpriv;
1579
Robert Richter21bfd1a2015-05-31 13:55:18 +02001580 ahci_init_interrupts(pdev, n_ports, hpriv);
1581
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001582 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001583 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001584 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001585 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001586
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001587 if (pi.flags & ATA_FLAG_EM)
1588 ahci_reset_em(host);
1589
Tejun Heo4447d352007-04-17 23:44:08 +09001590 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001591 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001592
Alessandro Rubini318893e2012-01-06 13:33:39 +01001593 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1594 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001595 0x100 + ap->port_no * 0x80, "port");
1596
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001597 /* set enclosure management message type */
1598 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001599 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001600
1601
Jeff Garzikdab632e2007-05-28 08:33:01 -04001602 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001603 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001604 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Tejun Heoedc93052007-10-25 14:59:16 +09001607 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1608 ahci_p5wdh_workaround(host);
1609
Tejun Heof80ae7e2009-09-16 04:18:03 +09001610 /* apply gtf filter quirk */
1611 ahci_gtf_filter_workaround(host);
1612
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001614 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001616 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
Anton Vorontsov33030402010-03-03 20:17:39 +03001618 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001619 if (rc)
1620 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001621
Anton Vorontsov781d6552010-03-03 20:17:42 +03001622 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001623 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Tejun Heo4447d352007-04-17 23:44:08 +09001625 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001626
Robert Richter21bfd1a2015-05-31 13:55:18 +02001627 return ahci_host_activate(host, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001628}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
Axel Lin2fc75da2012-04-19 13:43:05 +08001630module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632MODULE_AUTHOR("Jeff Garzik");
1633MODULE_DESCRIPTION("AHCI SATA low-level driver");
1634MODULE_LICENSE("GPL");
1635MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001636MODULE_VERSION(DRV_VERSION);