blob: 6b2067f1082402bf0f5598dda62fa1c28531fa0d [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002#ifndef _INTEL_RINGBUFFER_H_
3#define _INTEL_RINGBUFFER_H_
4
Brad Volkin44e895a2014-05-10 14:10:43 -07005#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01006#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01007#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01008#include "i915_gem_timeline.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +00009#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -070010
11#define I915_CMD_HASH_ORDER 9
12
Oscar Mateo47122742014-07-24 17:04:28 +010013/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
14 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
15 * to give some inclination as to some of the magic values used in the various
16 * workarounds!
17 */
18#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010019#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010020
Chris Wilson57e88532016-08-15 10:48:57 +010021struct intel_hw_status_page {
22 struct i915_vma *vma;
23 u32 *page_addr;
24 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080025};
26
Dave Gordonbbdc070a2016-07-20 18:16:05 +010027#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
28#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080029
Dave Gordonbbdc070a2016-07-20 18:16:05 +010030#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
31#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080032
Dave Gordonbbdc070a2016-07-20 18:16:05 +010033#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
34#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080035
Dave Gordonbbdc070a2016-07-20 18:16:05 +010036#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
37#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080038
Dave Gordonbbdc070a2016-07-20 18:16:05 +010039#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
40#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020041
Dave Gordonbbdc070a2016-07-20 18:16:05 +010042#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
43#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053044
Ben Widawsky3e789982014-06-30 09:53:37 -070045/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
46 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
47 */
Chris Wilson8c126722016-04-07 07:29:14 +010048#define gen8_semaphore_seqno_size sizeof(uint64_t)
49#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
50 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070051#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010052 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010053 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070054#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010055 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010056 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070057
Chris Wilson7e37f882016-08-02 22:50:21 +010058enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020059 ENGINE_IDLE = 0,
60 ENGINE_WAIT,
61 ENGINE_ACTIVE_SEQNO,
62 ENGINE_ACTIVE_HEAD,
63 ENGINE_ACTIVE_SUBUNITS,
64 ENGINE_WAIT_KICK,
65 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030066};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030067
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020068static inline const char *
69hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
70{
71 switch (a) {
72 case ENGINE_IDLE:
73 return "idle";
74 case ENGINE_WAIT:
75 return "wait";
76 case ENGINE_ACTIVE_SEQNO:
77 return "active seqno";
78 case ENGINE_ACTIVE_HEAD:
79 return "active head";
80 case ENGINE_ACTIVE_SUBUNITS:
81 return "active subunits";
82 case ENGINE_WAIT_KICK:
83 return "wait kick";
84 case ENGINE_DEAD:
85 return "dead";
86 }
87
88 return "unknown";
89}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020090
Ben Widawskyf9e61372016-09-20 16:54:33 +030091#define I915_MAX_SLICES 3
92#define I915_MAX_SUBSLICES 3
93
94#define instdone_slice_mask(dev_priv__) \
95 (INTEL_GEN(dev_priv__) == 7 ? \
96 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
97
98#define instdone_subslice_mask(dev_priv__) \
99 (INTEL_GEN(dev_priv__) == 7 ? \
100 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
101
102#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
103 for ((slice__) = 0, (subslice__) = 0; \
104 (slice__) < I915_MAX_SLICES; \
105 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
106 (slice__) += ((subslice__) == 0)) \
107 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
108 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
109
Ben Widawskyd6369512016-09-20 16:54:32 +0300110struct intel_instdone {
111 u32 instdone;
112 /* The following exist only in the RCS engine */
113 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300114 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
115 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300116};
117
Chris Wilson7e37f882016-08-02 22:50:21 +0100118struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000119 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300120 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100121 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200122 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100123 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300124 struct intel_instdone instdone;
Michel Thierryc64992e2017-06-20 10:57:44 +0100125 struct drm_i915_gem_request *active_request;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200126 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300127};
128
Chris Wilson7e37f882016-08-02 22:50:21 +0100129struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000130 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100131 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100132
Chris Wilson675d9ad2016-08-04 07:52:36 +0100133 struct list_head request_list;
134
Oscar Mateo8ee14972014-05-22 14:13:34 +0100135 u32 head;
136 u32 tail;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100137 u32 emit;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000138
Chris Wilson605d5b32017-05-04 14:08:44 +0100139 u32 space;
140 u32 size;
141 u32 effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100142};
143
Chris Wilsone2efd132016-05-24 14:53:34 +0100144struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800145struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000146
Arun Siluvery17ee9502015-06-19 19:07:01 +0100147/*
148 * we use a single page to load ctx workarounds so all of these
149 * values are referred in terms of dwords
150 *
151 * struct i915_wa_ctx_bb:
152 * offset: specifies batch starting position, also helpful in case
153 * if we want to have multiple batches at different offsets based on
154 * some criteria. It is not a requirement at the moment but provides
155 * an option for future use.
156 * size: size of the batch in DWORDS
157 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100158struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100159 struct i915_wa_ctx_bb {
160 u32 offset;
161 u32 size;
162 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100163 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100164};
165
Chris Wilsonc81d4612016-07-01 17:23:25 +0100166struct drm_i915_gem_request;
Chris Wilson4e50f082016-10-28 13:58:31 +0100167struct intel_render_state;
Chris Wilsonc81d4612016-07-01 17:23:25 +0100168
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000169/*
170 * Engine IDs definitions.
171 * Keep instances of the same type engine together.
172 */
173enum intel_engine_id {
174 RCS = 0,
175 BCS,
176 VCS,
177 VCS2,
178#define _VCS(n) (VCS + (n))
179 VECS
180};
181
Chris Wilson6c067572017-05-17 13:10:03 +0100182struct i915_priolist {
183 struct rb_node node;
184 struct list_head requests;
185 int priority;
186};
187
Oscar Mateo6e516142017-04-10 07:34:31 -0700188#define INTEL_ENGINE_CS_MAX_NAME 8
189
Chris Wilsonc0336662016-05-06 15:40:21 +0100190struct intel_engine_cs {
191 struct drm_i915_private *i915;
Oscar Mateo6e516142017-04-10 07:34:31 -0700192 char name[INTEL_ENGINE_CS_MAX_NAME];
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000193 enum intel_engine_id id;
Chris Wilson1d39f282017-04-11 13:43:06 +0100194 unsigned int uabi_id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000195 unsigned int hw_id;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300196 unsigned int guc_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700197
198 u8 class;
199 u8 instance;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300200 u32 context_size;
201 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100202 unsigned int irq_shift;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300203
Chris Wilson7e37f882016-08-02 22:50:21 +0100204 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100205 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800206
Chris Wilson4e50f082016-10-28 13:58:31 +0100207 struct intel_render_state *render_state;
208
Chris Wilson2246bea2017-02-17 15:13:00 +0000209 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000210 unsigned long irq_posted;
211#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000212#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000213
Chris Wilson688e6c72016-07-01 17:23:15 +0100214 /* Rather than have every client wait upon all user interrupts,
215 * with the herd waking after every interrupt and each doing the
216 * heavyweight seqno dance, we delegate the task (of being the
217 * bottom-half of the user interrupt) to the first client. After
218 * every interrupt, we wake up one client, who does the heavyweight
219 * coherent seqno read and either goes back to sleep (if incomplete),
220 * or wakes up all the completed clients in parallel, before then
221 * transferring the bottom-half status to the next client in the queue.
222 *
223 * Compared to walking the entire list of waiters in a single dedicated
224 * bottom-half, we reduce the latency of the first waiter by avoiding
225 * a context switch, but incur additional coherent seqno reads when
226 * following the chain of request breadcrumbs. Since it is most likely
227 * that we have a single client waiting on each seqno, then reducing
228 * the overhead of waking that client is much preferred.
229 */
230 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000231 spinlock_t irq_lock; /* protects irq_*; irqsafe */
232 struct intel_wait *irq_wait; /* oldest waiter by retirement */
233
234 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100235 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100236 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100237 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000238 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100239 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100240 struct timer_list hangcheck; /* detect missed interrupts */
241
Chris Wilson2246bea2017-02-17 15:13:00 +0000242 unsigned int hangcheck_interrupts;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100243
Chris Wilson67b807a82017-02-27 20:58:50 +0000244 bool irq_armed : 1;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100245 bool irq_enabled : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000246 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100247 } breadcrumbs;
248
Chris Wilson06fbca72015-04-07 16:20:36 +0100249 /*
250 * A pool of objects to use as shadow copies of client batch buffers
251 * when the command parser is enabled. Prevents the client from
252 * modifying the batch contents after software parsing.
253 */
254 struct i915_gem_batch_pool batch_pool;
255
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100257 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100258 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800259
Chris Wilson61ff75a2016-07-01 17:23:28 +0100260 u32 irq_keep_mask; /* always keep these interrupts */
261 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100262 void (*irq_enable)(struct intel_engine_cs *engine);
263 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800264
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100265 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100266 void (*reset_hw)(struct intel_engine_cs *engine,
267 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800268
Chris Wilsonff44ad52017-03-16 17:13:03 +0000269 void (*set_default_submission)(struct intel_engine_cs *engine);
270
Chris Wilson266a2402017-05-04 10:33:08 +0100271 struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
272 struct i915_gem_context *ctx);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000273 void (*context_unpin)(struct intel_engine_cs *engine,
274 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000275 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100276 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100277
Chris Wilsonddd66c52016-08-02 22:50:31 +0100278 int (*emit_flush)(struct drm_i915_gem_request *request,
279 u32 mode);
280#define EMIT_INVALIDATE BIT(0)
281#define EMIT_FLUSH BIT(1)
282#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
283 int (*emit_bb_start)(struct drm_i915_gem_request *req,
284 u64 offset, u32 length,
285 unsigned int dispatch_flags);
286#define I915_DISPATCH_SECURE BIT(0)
287#define I915_DISPATCH_PINNED BIT(1)
288#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100289 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000290 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100291 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100292
293 /* Pass the request to the hardware queue (e.g. directly into
294 * the legacy ringbuffer or to the end of an execlist).
295 *
296 * This is called from an atomic context with irqs disabled; must
297 * be irq safe.
298 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100299 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100300
Chris Wilson0de91362016-11-14 20:41:01 +0000301 /* Call when the priority on a request has changed and it and its
302 * dependencies may need rescheduling. Note the request itself may
303 * not be ready to run!
304 *
305 * Called under the struct_mutex.
306 */
307 void (*schedule)(struct drm_i915_gem_request *request,
308 int priority);
309
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100310 /* Some chipsets are not quite as coherent as advertised and need
311 * an expensive kick to force a true read of the up-to-date seqno.
312 * However, the up-to-date seqno is not always required and the last
313 * seen value is good enough. Note that the seqno will always be
314 * monotonic, even if not coherent.
315 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100316 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100317 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700318
Ben Widawsky3e789982014-06-30 09:53:37 -0700319 /* GEN8 signal/wait table - never trust comments!
320 * signal to signal to signal to signal to signal to
321 * RCS VCS BCS VECS VCS2
322 * --------------------------------------------------------------------
323 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
324 * |-------------------------------------------------------------------
325 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
326 * |-------------------------------------------------------------------
327 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
328 * |-------------------------------------------------------------------
329 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
330 * |-------------------------------------------------------------------
331 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
332 * |-------------------------------------------------------------------
333 *
334 * Generalization:
335 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
336 * ie. transpose of g(x, y)
337 *
338 * sync from sync from sync from sync from sync from
339 * RCS VCS BCS VECS VCS2
340 * --------------------------------------------------------------------
341 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
342 * |-------------------------------------------------------------------
343 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
344 * |-------------------------------------------------------------------
345 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
346 * |-------------------------------------------------------------------
347 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
348 * |-------------------------------------------------------------------
349 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
350 * |-------------------------------------------------------------------
351 *
352 * Generalization:
353 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
354 * ie. transpose of f(x, y)
355 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700356 struct {
Ben Widawsky3e789982014-06-30 09:53:37 -0700357 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100358#define GEN6_SEMAPHORE_LAST VECS_HW
359#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
360#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700361 struct {
362 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100363 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700364 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100365 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700366 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000367 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700368 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700369
370 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100371 int (*sync_to)(struct drm_i915_gem_request *req,
372 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000373 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700374 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700375
Oscar Mateo4da46e12014-07-24 17:04:27 +0100376 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100377 struct tasklet_struct irq_tasklet;
Chris Wilson6c067572017-05-17 13:10:03 +0100378 struct i915_priolist default_priolist;
379 bool no_priolist;
Chris Wilson70c2a242016-09-09 14:11:46 +0100380 struct execlist_port {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100381 struct drm_i915_gem_request *request_count;
382#define EXECLIST_COUNT_BITS 2
383#define port_request(p) ptr_mask_bits((p)->request_count, EXECLIST_COUNT_BITS)
384#define port_count(p) ptr_unmask_bits((p)->request_count, EXECLIST_COUNT_BITS)
385#define port_pack(rq, count) ptr_pack_bits(rq, count, EXECLIST_COUNT_BITS)
386#define port_unpack(p, count) ptr_unpack_bits((p)->request_count, count, EXECLIST_COUNT_BITS)
387#define port_set(p, packed) ((p)->request_count = (packed))
388#define port_isset(p) ((p)->request_count)
389#define port_index(p, e) ((p) - (e)->execlist_port)
Chris Wilsonae9a0432017-02-07 10:23:19 +0000390 GEM_DEBUG_DECL(u32 context_id);
Chris Wilson70c2a242016-09-09 14:11:46 +0100391 } execlist_port[2];
Chris Wilson20311bd2016-11-14 20:41:03 +0000392 struct rb_root execlist_queue;
393 struct rb_node *execlist_first;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100394 unsigned int fw_domains;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100395
Chris Wilsone8a9c582016-12-18 15:37:20 +0000396 /* Contexts are pinned whilst they are active on the GPU. The last
397 * context executed remains active whilst the GPU is idle - the
398 * switch away and write to the context object only occurs on the
399 * next execution. Contexts are only unpinned on retirement of the
400 * following request ensuring that we can always write to the object
401 * on the context switch even after idling. Across suspend, we switch
402 * to the kernel context and trash it as the save may not happen
403 * before the hardware is powered down.
404 */
405 struct i915_gem_context *last_retired_context;
406
407 /* We track the current MI_SET_CONTEXT in order to eliminate
408 * redudant context switches. This presumes that requests are not
409 * reordered! Or when they are the tracking is updated along with
410 * the emission of individual requests into the legacy command
411 * stream (ring).
412 */
413 struct i915_gem_context *legacy_active_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700414
Changbin Du3fc03062017-03-13 10:47:11 +0800415 /* status_notifier: list of callbacks for context-switch changes */
416 struct atomic_notifier_head context_status_notifier;
417
Chris Wilson7e37f882016-08-02 22:50:21 +0100418 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300419
Brad Volkin44e895a2014-05-10 14:10:43 -0700420 bool needs_cmd_parser;
421
Brad Volkin351e3db2014-02-18 10:15:46 -0800422 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700423 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100424 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800425 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700426 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800427
428 /*
429 * Table of registers allowed in commands that read/write registers.
430 */
Jordan Justen361b0272016-03-06 23:30:27 -0800431 const struct drm_i915_reg_table *reg_tables;
432 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800433
434 /*
435 * Returns the bitmask for the length field of the specified command.
436 * Return 0 for an unrecognized/invalid command.
437 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100438 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800439 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100440 * If not, it calls this function to determine the per-engine length
441 * field encoding for the command (i.e. different opcode ranges use
442 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800443 */
444 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445};
446
Chris Wilson59ce1312017-03-24 16:35:40 +0000447static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100448intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100449{
Chris Wilson59ce1312017-03-24 16:35:40 +0000450 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100451}
452
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000453static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100454intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200456 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100457 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800458}
459
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200460static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000461intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200462{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000463 /* Writing into the status page should be done sparingly. Since
464 * we do when we are uncertain of the device state, we take a bit
465 * of extra paranoia to try and ensure that the HWS takes the value
466 * we give and that it doesn't end up trapped inside the CPU!
467 */
468 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
469 mb();
470 clflush(&engine->status_page.page_addr[reg]);
471 engine->status_page.page_addr[reg] = value;
472 clflush(&engine->status_page.page_addr[reg]);
473 mb();
474 } else {
475 WRITE_ONCE(engine->status_page.page_addr[reg], value);
476 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200477}
478
Jani Nikulae2828912016-01-18 09:19:47 +0200479/*
Chris Wilson311bd682011-01-13 19:06:50 +0000480 * Reads a dword out of the status page, which is written to from the command
481 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
482 * MI_STORE_DATA_IMM.
483 *
484 * The following dwords have a reserved meaning:
485 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
486 * 0x04: ring 0 head pointer
487 * 0x05: ring 1 head pointer (915-class)
488 * 0x06: ring 2 head pointer (915-class)
489 * 0x10-0x1b: Context status DWords (GM45)
490 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000491 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000492 *
Thomas Danielb07da532015-02-18 11:48:21 +0000493 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000494 */
Thomas Danielb07da532015-02-18 11:48:21 +0000495#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200496#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000497#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700498#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000499
Chris Wilson7e37f882016-08-02 22:50:21 +0100500struct intel_ring *
501intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsond822bb12017-04-03 12:34:25 +0100502int intel_ring_pin(struct intel_ring *ring,
503 struct drm_i915_private *i915,
504 unsigned int offset_bias);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100505void intel_ring_reset(struct intel_ring *ring, u32 tail);
Chris Wilson95aebcb2017-05-04 14:08:45 +0100506unsigned int intel_ring_update_space(struct intel_ring *ring);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100507void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100508void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100509
Chris Wilson7e37f882016-08-02 22:50:21 +0100510void intel_engine_stop(struct intel_engine_cs *engine);
511void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700512
Chris Wilson821ed7d2016-09-09 14:11:53 +0100513void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
514
John Harrisonbba09b12015-05-29 17:44:06 +0100515int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100516
Chris Wilson5e5655c2017-05-04 14:08:46 +0100517u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
518 unsigned int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100519
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000520static inline void
521intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100522{
Chris Wilson8f942012016-08-02 22:50:30 +0100523 /* Dummy function.
524 *
525 * This serves as a placeholder in the code so that the reader
526 * can compare against the preceding intel_ring_begin() and
527 * check that the number of dwords emitted matches the space
528 * reserved for the command packet (i.e. the value passed to
529 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100530 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100531 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100532}
533
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000534static inline u32
Chris Wilson450362d2017-03-27 14:00:07 +0100535intel_ring_wrap(const struct intel_ring *ring, u32 pos)
536{
537 return pos & (ring->size - 1);
538}
539
540static inline u32
541intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100542{
543 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000544 u32 offset = addr - req->ring->vaddr;
545 GEM_BUG_ON(offset > req->ring->size);
Chris Wilson450362d2017-03-27 14:00:07 +0100546 return intel_ring_wrap(req->ring, offset);
Chris Wilson09246732013-08-10 22:16:32 +0100547}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100548
Chris Wilsoned1501d2017-03-27 14:14:12 +0100549static inline void
550assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
551{
552 /* We could combine these into a single tail operation, but keeping
553 * them as seperate tests will help identify the cause should one
554 * ever fire.
555 */
556 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
557 GEM_BUG_ON(tail >= ring->size);
Chris Wilson605d5b32017-05-04 14:08:44 +0100558
559 /*
560 * "Ring Buffer Use"
561 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
562 * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
563 * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
564 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
565 * same cacheline, the Head Pointer must not be greater than the Tail
566 * Pointer."
567 *
568 * We use ring->head as the last known location of the actual RING_HEAD,
569 * it may have advanced but in the worst case it is equally the same
570 * as ring->head and so we should never program RING_TAIL to advance
571 * into the same cacheline as ring->head.
572 */
573#define cacheline(a) round_down(a, CACHELINE_BYTES)
574 GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
575 tail < ring->head);
576#undef cacheline
Chris Wilsoned1501d2017-03-27 14:14:12 +0100577}
578
Chris Wilsone6ba9992017-04-25 14:00:49 +0100579static inline unsigned int
580intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
581{
582 /* Whilst writes to the tail are strictly order, there is no
583 * serialisation between readers and the writers. The tail may be
584 * read by i915_gem_request_retire() just as it is being updated
585 * by execlists, as although the breadcrumb is complete, the context
586 * switch hasn't been seen.
587 */
588 assert_ring_tail_valid(ring, tail);
589 ring->tail = tail;
590 return tail;
591}
Chris Wilson09246732013-08-10 22:16:32 +0100592
Chris Wilson73cb9702016-10-28 13:58:46 +0100593void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100595void intel_engine_setup_common(struct intel_engine_cs *engine);
596int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100597int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100598void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100599
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100600int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
601int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100602int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
603int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604
Chris Wilson7e37f882016-08-02 22:50:21 +0100605u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100606u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
607
Chris Wilson1b7744e2016-07-01 17:23:17 +0100608static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
609{
610 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
611}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200612
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000613static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
614{
615 /* We are only peeking at the tail of the submit queue (and not the
616 * queue itself) in order to gain a hint as to the current active
617 * state of the engine. Callers are not expected to be taking
618 * engine->timeline->lock, nor are they expected to be concerned
619 * wtih serialising this hint with anything, so document it as
620 * a hint and nothing more.
621 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000622 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000623}
624
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000625int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000626int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000627
Chris Wilson0e704472016-10-12 10:05:17 +0100628void intel_engine_get_instdone(struct intel_engine_cs *engine,
629 struct intel_instdone *instdone);
630
John Harrison29b1b412015-06-18 13:10:09 +0100631/*
632 * Arbitrary size for largest possible 'add request' sequence. The code paths
633 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100634 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
635 * we need to allocate double the largest single packet within that emission
636 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100637 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100638#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100639
Chris Wilsona58c01a2016-04-29 13:18:21 +0100640static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
641{
Chris Wilson57e88532016-08-15 10:48:57 +0100642 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100643}
644
Chris Wilson688e6c72016-07-01 17:23:15 +0100645/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100646int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
647
Chris Wilson56299fb2017-02-27 20:58:48 +0000648static inline void intel_wait_init(struct intel_wait *wait,
649 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000650{
651 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000652 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000653}
654
655static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100656{
657 wait->tsk = current;
658 wait->seqno = seqno;
659}
660
Chris Wilson754c9fd2017-02-23 07:44:14 +0000661static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
662{
663 return wait->seqno;
664}
665
666static inline bool
667intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
668{
669 wait->seqno = seqno;
670 return intel_wait_has_seqno(wait);
671}
672
673static inline bool
674intel_wait_update_request(struct intel_wait *wait,
675 const struct drm_i915_gem_request *rq)
676{
677 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
678}
679
680static inline bool
681intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
682{
683 return wait->seqno == seqno;
684}
685
686static inline bool
687intel_wait_check_request(const struct intel_wait *wait,
688 const struct drm_i915_gem_request *rq)
689{
690 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
691}
692
Chris Wilson688e6c72016-07-01 17:23:15 +0100693static inline bool intel_wait_complete(const struct intel_wait *wait)
694{
695 return RB_EMPTY_NODE(&wait->node);
696}
697
698bool intel_engine_add_wait(struct intel_engine_cs *engine,
699 struct intel_wait *wait);
700void intel_engine_remove_wait(struct intel_engine_cs *engine,
701 struct intel_wait *wait);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100702void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
703 bool wakeup);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000704void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100705
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100706static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100707{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000708 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100709}
710
Chris Wilson8d769ea2017-02-27 20:58:47 +0000711unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
712#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000713#define ENGINE_WAKEUP_ASLEEP BIT(1)
714
715void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
716void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100717
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100718void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100719void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000720bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100721
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000722static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
723{
724 memset(batch, 0, 6 * sizeof(u32));
725
726 batch[0] = GFX_OP_PIPE_CONTROL(6);
727 batch[1] = flags;
728 batch[2] = offset;
729
730 return batch + 6;
731}
732
Chris Wilson54003672017-03-03 12:19:46 +0000733bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +0000734bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +0000735
Chris Wilson6c067572017-05-17 13:10:03 +0100736void intel_engines_mark_idle(struct drm_i915_private *i915);
Chris Wilsonff44ad52017-03-16 17:13:03 +0000737void intel_engines_reset_default_submission(struct drm_i915_private *i915);
738
Chris Wilsonf2f5c062017-08-16 09:52:04 +0100739static inline bool
740__intel_engine_can_store_dword(unsigned int gen, unsigned int class)
741{
742 if (gen <= 2)
743 return false; /* uses physical not virtual addresses */
744
745 if (gen == 6 && class == VIDEO_DECODE_CLASS)
746 return false; /* b0rked */
747
748 return true;
749}
750
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800751#endif /* _INTEL_RINGBUFFER_H_ */