blob: 057f905b25b0376ed949bd1dc82e8bced4c6e104 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
70 * added with the _view suffix. They take the struct i915_ggtt_view parameter
71 * encapsulating all metadata required to implement a view.
72 *
73 * As a helper for callers which are only interested in the normal view,
74 * globally const i915_ggtt_view_normal singleton instance exists. All old core
75 * GEM API functions, the ones not taking the view parameter, are operating on,
76 * or with the normal GGTT view.
77 *
78 * Code wanting to add or use a new GGTT view needs to:
79 *
80 * 1. Add a new enum with a suitable name.
81 * 2. Extend the metadata in the i915_ggtt_view structure if required.
82 * 3. Add support to i915_get_vma_pages().
83 *
84 * New views are required to build a scatter-gather table from within the
85 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
86 * exists for the lifetime of an VMA.
87 *
88 * Core API is designed to have copy semantics which means that passed in
89 * struct i915_ggtt_view does not need to be persistent (left around after
90 * calling the core API functions).
91 *
92 */
93
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000094const struct i915_ggtt_view i915_ggtt_view_normal;
95
Ville Syrjäläee0ce472014-04-09 13:28:01 +030096static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
97static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070098
Daniel Vettercfa7c862014-04-29 11:53:58 +020099static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
100{
Chris Wilson1893a712014-09-19 11:56:27 +0100101 bool has_aliasing_ppgtt;
102 bool has_full_ppgtt;
103
104 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
105 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100106
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000107 /*
108 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
109 * execlists, the sole mechanism available to submit work.
110 */
111 if (INTEL_INFO(dev)->gen < 9 &&
112 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200113 return 0;
114
115 if (enable_ppgtt == 1)
116 return 1;
117
Chris Wilson1893a712014-09-19 11:56:27 +0100118 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200119 return 2;
120
Daniel Vetter93a25a92014-03-06 09:40:43 +0100121#ifdef CONFIG_INTEL_IOMMU
122 /* Disable ppgtt on SNB if VT-d is on. */
123 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
124 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200125 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100126 }
127#endif
128
Jesse Barnes62942ed2014-06-13 09:28:33 -0700129 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300130 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
131 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700132 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
133 return 0;
134 }
135
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000136 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
137 return 2;
138 else
139 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100140}
141
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800142
Ben Widawsky6f65e292013-12-06 14:10:56 -0800143static void ppgtt_bind_vma(struct i915_vma *vma,
144 enum i915_cache_level cache_level,
145 u32 flags);
146static void ppgtt_unbind_vma(struct i915_vma *vma);
147
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700148static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
149 enum i915_cache_level level,
150 bool valid)
151{
152 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
153 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300154
155 switch (level) {
156 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800157 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300158 break;
159 case I915_CACHE_WT:
160 pte |= PPAT_DISPLAY_ELLC_INDEX;
161 break;
162 default:
163 pte |= PPAT_CACHED_INDEX;
164 break;
165 }
166
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700167 return pte;
168}
169
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800170static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
171 dma_addr_t addr,
172 enum i915_cache_level level)
173{
174 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
175 pde |= addr;
176 if (level != I915_CACHE_NONE)
177 pde |= PPAT_CACHED_PDE_INDEX;
178 else
179 pde |= PPAT_UNCACHED_INDEX;
180 return pde;
181}
182
Chris Wilson350ec882013-08-06 13:17:02 +0100183static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530185 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700188 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700189
190 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100191 case I915_CACHE_L3_LLC:
192 case I915_CACHE_LLC:
193 pte |= GEN6_PTE_CACHE_LLC;
194 break;
195 case I915_CACHE_NONE:
196 pte |= GEN6_PTE_UNCACHED;
197 break;
198 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100199 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100200 }
201
202 return pte;
203}
204
205static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700206 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530207 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100208{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700209 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100210 pte |= GEN6_PTE_ADDR_ENCODE(addr);
211
212 switch (level) {
213 case I915_CACHE_L3_LLC:
214 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700215 break;
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700220 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700224 }
225
Ben Widawsky54d12522012-09-24 16:44:32 -0700226 return pte;
227}
228
Ben Widawsky80a74f72013-06-27 16:30:19 -0700229static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700230 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530231 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700232{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700233 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
Akash Goel24f3a8c2014-06-17 10:59:42 +0530236 if (!(flags & PTE_READ_ONLY))
237 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238
239 if (level != I915_CACHE_NONE)
240 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
241
242 return pte;
243}
244
Ben Widawsky80a74f72013-06-27 16:30:19 -0700245static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700246 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530247 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700248{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700249 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700250 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700251
252 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700253 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700254
255 return pte;
256}
257
Ben Widawsky4d15c142013-07-04 11:02:06 -0700258static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700259 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700261{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700262 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700263 pte |= HSW_PTE_ADDR_ENCODE(addr);
264
Chris Wilson651d7942013-08-08 14:41:10 +0100265 switch (level) {
266 case I915_CACHE_NONE:
267 break;
268 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000269 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100270 break;
271 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000272 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100273 break;
274 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700275
276 return pte;
277}
278
Ben Widawsky94e409c2013-11-04 22:29:36 -0800279/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100280static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100281 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800282{
283 int ret;
284
285 BUG_ON(entry >= 4);
286
287 ret = intel_ring_begin(ring, 6);
288 if (ret)
289 return ret;
290
291 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
292 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
293 intel_ring_emit(ring, (u32)(val >> 32));
294 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
295 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
296 intel_ring_emit(ring, (u32)(val));
297 intel_ring_advance(ring);
298
299 return 0;
300}
301
Ben Widawskyeeb94882013-12-06 14:11:10 -0800302static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100303 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800304{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800305 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800306
307 /* bit of a hack to find the actual last used pd */
308 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
309
Ben Widawsky94e409c2013-11-04 22:29:36 -0800310 for (i = used_pd - 1; i >= 0; i--) {
311 dma_addr_t addr = ppgtt->pd_dma_addr[i];
McAulay, Alistair6689c162014-08-15 18:51:35 +0100312 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800313 if (ret)
314 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800315 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800316
Ben Widawskyeeb94882013-12-06 14:11:10 -0800317 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800318}
319
Ben Widawsky459108b2013-11-02 21:07:23 -0700320static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800321 uint64_t start,
322 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700323 bool use_scratch)
324{
325 struct i915_hw_ppgtt *ppgtt =
326 container_of(vm, struct i915_hw_ppgtt, base);
327 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800328 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
329 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
330 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800331 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700332 unsigned last_pte, i;
333
334 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
335 I915_CACHE_LLC, use_scratch);
336
337 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800338 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700339
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800340 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700341 if (last_pte > GEN8_PTES_PER_PAGE)
342 last_pte = GEN8_PTES_PER_PAGE;
343
344 pt_vaddr = kmap_atomic(page_table);
345
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800346 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700347 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800348 num_entries--;
349 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700350
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300351 if (!HAS_LLC(ppgtt->base.dev))
352 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700353 kunmap_atomic(pt_vaddr);
354
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800355 pte = 0;
356 if (++pde == GEN8_PDES_PER_PAGE) {
357 pdpe++;
358 pde = 0;
359 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700360 }
361}
362
Ben Widawsky9df15b42013-11-02 21:07:24 -0700363static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
364 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800365 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530366 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700367{
368 struct i915_hw_ppgtt *ppgtt =
369 container_of(vm, struct i915_hw_ppgtt, base);
370 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800371 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
372 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
373 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700374 struct sg_page_iter sg_iter;
375
Chris Wilson6f1cc992013-12-31 15:50:31 +0000376 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700377
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800378 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000379 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800380 break;
381
382 if (pt_vaddr == NULL)
383 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
384
385 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000386 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
387 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800388 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300389 if (!HAS_LLC(ppgtt->base.dev))
390 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700391 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000392 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800393 if (++pde == GEN8_PDES_PER_PAGE) {
394 pdpe++;
395 pde = 0;
396 }
397 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700398 }
399 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300400 if (pt_vaddr) {
401 if (!HAS_LLC(ppgtt->base.dev))
402 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000403 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300404 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700405}
406
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800407static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800408{
409 int i;
410
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800411 if (pt_pages == NULL)
412 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800413
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800414 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
415 if (pt_pages[i])
416 __free_pages(pt_pages[i], 0);
417}
418
419static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
420{
421 int i;
422
423 for (i = 0; i < ppgtt->num_pd_pages; i++) {
424 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
425 kfree(ppgtt->gen8_pt_pages[i]);
426 kfree(ppgtt->gen8_pt_dma_addr[i]);
427 }
428
Ben Widawskyb45a6712014-02-12 14:28:44 -0800429 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
430}
431
432static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
433{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800434 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800435 int i, j;
436
437 for (i = 0; i < ppgtt->num_pd_pages; i++) {
438 /* TODO: In the future we'll support sparse mappings, so this
439 * will have to change. */
440 if (!ppgtt->pd_dma_addr[i])
441 continue;
442
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800443 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
444 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800445
446 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
447 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
448 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800449 pci_unmap_page(hwdev, addr, PAGE_SIZE,
450 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800451 }
452 }
453}
454
Ben Widawsky37aca442013-11-04 20:47:32 -0800455static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
456{
457 struct i915_hw_ppgtt *ppgtt =
458 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800459
Ben Widawskyb45a6712014-02-12 14:28:44 -0800460 gen8_ppgtt_unmap_pages(ppgtt);
461 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800462}
463
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800464static struct page **__gen8_alloc_page_tables(void)
465{
466 struct page **pt_pages;
467 int i;
468
469 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
470 if (!pt_pages)
471 return ERR_PTR(-ENOMEM);
472
473 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
474 pt_pages[i] = alloc_page(GFP_KERNEL);
475 if (!pt_pages[i])
476 goto bail;
477 }
478
479 return pt_pages;
480
481bail:
482 gen8_free_page_tables(pt_pages);
483 kfree(pt_pages);
484 return ERR_PTR(-ENOMEM);
485}
486
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800487static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
488 const int max_pdp)
489{
Ben Widawsky76643602015-01-22 17:01:24 +0000490 struct page **pt_pages[GEN8_LEGACY_PDPES];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800491 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800492
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800493 for (i = 0; i < max_pdp; i++) {
494 pt_pages[i] = __gen8_alloc_page_tables();
495 if (IS_ERR(pt_pages[i])) {
496 ret = PTR_ERR(pt_pages[i]);
497 goto unwind_out;
498 }
499 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800500
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800501 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
502 * "atomic" - for cleanup purposes.
503 */
504 for (i = 0; i < max_pdp; i++)
505 ppgtt->gen8_pt_pages[i] = pt_pages[i];
506
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800507 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800508
509unwind_out:
510 while (i--) {
511 gen8_free_page_tables(pt_pages[i]);
512 kfree(pt_pages[i]);
513 }
514
515 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800516}
517
518static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
519{
520 int i;
521
522 for (i = 0; i < ppgtt->num_pd_pages; i++) {
523 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
524 sizeof(dma_addr_t),
525 GFP_KERNEL);
526 if (!ppgtt->gen8_pt_dma_addr[i])
527 return -ENOMEM;
528 }
529
530 return 0;
531}
532
533static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
534 const int max_pdp)
535{
536 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
537 if (!ppgtt->pd_pages)
538 return -ENOMEM;
539
540 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
Ben Widawsky76643602015-01-22 17:01:24 +0000541 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800542
543 return 0;
544}
545
546static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
547 const int max_pdp)
548{
549 int ret;
550
551 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
552 if (ret)
553 return ret;
554
555 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
556 if (ret) {
557 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
558 return ret;
559 }
560
561 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
562
563 ret = gen8_ppgtt_allocate_dma(ppgtt);
564 if (ret)
565 gen8_ppgtt_free(ppgtt);
566
567 return ret;
568}
569
570static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
571 const int pd)
572{
573 dma_addr_t pd_addr;
574 int ret;
575
576 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
577 &ppgtt->pd_pages[pd], 0,
578 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
579
580 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
581 if (ret)
582 return ret;
583
584 ppgtt->pd_dma_addr[pd] = pd_addr;
585
586 return 0;
587}
588
589static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
590 const int pd,
591 const int pt)
592{
593 dma_addr_t pt_addr;
594 struct page *p;
595 int ret;
596
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800597 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800598 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
599 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
600 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
601 if (ret)
602 return ret;
603
604 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
605
606 return 0;
607}
608
Ben Widawsky37aca442013-11-04 20:47:32 -0800609/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800610 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
611 * with a net effect resembling a 2-level page table in normal x86 terms. Each
612 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
613 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800614 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800615 * FIXME: split allocation into smaller pieces. For now we only ever do this
616 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800617 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800618 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800619static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
620{
Ben Widawsky37aca442013-11-04 20:47:32 -0800621 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800622 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800623 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800624
625 if (size % (1<<30))
626 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
627
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800628 /* 1. Do all our allocations for page directories and page tables. */
629 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
630 if (ret)
631 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800632
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800633 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800634 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800635 */
636 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800637 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800638 if (ret)
639 goto bail;
640
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800641 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800642 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800643 if (ret)
644 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800645 }
646 }
647
648 /*
649 * 3. Map all the page directory entires to point to the page tables
650 * we've allocated.
651 *
652 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800653 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800654 * will never need to touch the PDEs again.
655 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800656 for (i = 0; i < max_pdp; i++) {
657 gen8_ppgtt_pde_t *pd_vaddr;
658 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
659 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
660 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
661 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
662 I915_CACHE_LLC);
663 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300664 if (!HAS_LLC(ppgtt->base.dev))
665 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800666 kunmap_atomic(pd_vaddr);
667 }
668
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800669 ppgtt->switch_mm = gen8_mm_switch;
670 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
671 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
672 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
673 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800674 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800675
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800676 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700677
Ben Widawsky37aca442013-11-04 20:47:32 -0800678 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
679 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
680 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800681 ppgtt->num_pd_entries,
682 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700683 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800684
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800685bail:
686 gen8_ppgtt_unmap_pages(ppgtt);
687 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800688 return ret;
689}
690
Ben Widawsky87d60b62013-12-06 14:11:29 -0800691static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
692{
693 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
694 struct i915_address_space *vm = &ppgtt->base;
695 gen6_gtt_pte_t __iomem *pd_addr;
696 gen6_gtt_pte_t scratch_pte;
697 uint32_t pd_entry;
698 int pte, pde;
699
Akash Goel24f3a8c2014-06-17 10:59:42 +0530700 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800701
702 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
703 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
704
705 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
706 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
707 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
708 u32 expected;
709 gen6_gtt_pte_t *pt_vaddr;
710 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
711 pd_entry = readl(pd_addr + pde);
712 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
713
714 if (pd_entry != expected)
715 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
716 pde,
717 pd_entry,
718 expected);
719 seq_printf(m, "\tPDE: %x\n", pd_entry);
720
721 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
722 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
723 unsigned long va =
724 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
725 (pte * PAGE_SIZE);
726 int i;
727 bool found = false;
728 for (i = 0; i < 4; i++)
729 if (pt_vaddr[pte + i] != scratch_pte)
730 found = true;
731 if (!found)
732 continue;
733
734 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
735 for (i = 0; i < 4; i++) {
736 if (pt_vaddr[pte + i] != scratch_pte)
737 seq_printf(m, " %08x", pt_vaddr[pte + i]);
738 else
739 seq_puts(m, " SCRATCH ");
740 }
741 seq_puts(m, "\n");
742 }
743 kunmap_atomic(pt_vaddr);
744 }
745}
746
Ben Widawsky3e302542013-04-23 23:15:32 -0700747static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700748{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700749 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700750 gen6_gtt_pte_t __iomem *pd_addr;
751 uint32_t pd_entry;
752 int i;
753
Ben Widawsky0a732872013-04-23 23:15:30 -0700754 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700755 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
756 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
757 for (i = 0; i < ppgtt->num_pd_entries; i++) {
758 dma_addr_t pt_addr;
759
760 pt_addr = ppgtt->pt_dma_addr[i];
761 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
762 pd_entry |= GEN6_PDE_VALID;
763
764 writel(pd_entry, pd_addr + i);
765 }
766 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700767}
768
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800769static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700770{
Ben Widawsky3e302542013-04-23 23:15:32 -0700771 BUG_ON(ppgtt->pd_offset & 0x3f);
772
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800773 return (ppgtt->pd_offset / 64) << 16;
774}
Ben Widawsky61973492013-04-08 18:43:54 -0700775
Ben Widawsky90252e52013-12-06 14:11:12 -0800776static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100777 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800778{
Ben Widawsky90252e52013-12-06 14:11:12 -0800779 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700780
Ben Widawsky90252e52013-12-06 14:11:12 -0800781 /* NB: TLBs must be flushed and invalidated before a switch */
782 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
783 if (ret)
784 return ret;
785
786 ret = intel_ring_begin(ring, 6);
787 if (ret)
788 return ret;
789
790 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
791 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
792 intel_ring_emit(ring, PP_DIR_DCLV_2G);
793 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
794 intel_ring_emit(ring, get_pd_offset(ppgtt));
795 intel_ring_emit(ring, MI_NOOP);
796 intel_ring_advance(ring);
797
798 return 0;
799}
800
Ben Widawsky48a10382013-12-06 14:11:11 -0800801static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100802 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800803{
Ben Widawsky48a10382013-12-06 14:11:11 -0800804 int ret;
805
Ben Widawsky48a10382013-12-06 14:11:11 -0800806 /* NB: TLBs must be flushed and invalidated before a switch */
807 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
808 if (ret)
809 return ret;
810
811 ret = intel_ring_begin(ring, 6);
812 if (ret)
813 return ret;
814
815 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
816 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
817 intel_ring_emit(ring, PP_DIR_DCLV_2G);
818 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
819 intel_ring_emit(ring, get_pd_offset(ppgtt));
820 intel_ring_emit(ring, MI_NOOP);
821 intel_ring_advance(ring);
822
Ben Widawsky90252e52013-12-06 14:11:12 -0800823 /* XXX: RCS is the only one to auto invalidate the TLBs? */
824 if (ring->id != RCS) {
825 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
826 if (ret)
827 return ret;
828 }
829
Ben Widawsky48a10382013-12-06 14:11:11 -0800830 return 0;
831}
832
Ben Widawskyeeb94882013-12-06 14:11:10 -0800833static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100834 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800835{
836 struct drm_device *dev = ppgtt->base.dev;
837 struct drm_i915_private *dev_priv = dev->dev_private;
838
Ben Widawsky48a10382013-12-06 14:11:11 -0800839
Ben Widawskyeeb94882013-12-06 14:11:10 -0800840 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
841 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
842
843 POSTING_READ(RING_PP_DIR_DCLV(ring));
844
845 return 0;
846}
847
Daniel Vetter82460d92014-08-06 20:19:53 +0200848static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800849{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800850 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100851 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +0200852 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800853
854 for_each_ring(ring, dev_priv, j) {
855 I915_WRITE(RING_MODE_GEN7(ring),
856 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800857 }
Ben Widawskyeeb94882013-12-06 14:11:10 -0800858}
859
Daniel Vetter82460d92014-08-06 20:19:53 +0200860static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800861{
Jani Nikula50227e12014-03-31 14:27:21 +0300862 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100863 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800864 uint32_t ecochk, ecobits;
865 int i;
866
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800867 ecobits = I915_READ(GAC_ECO_BITS);
868 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
869
870 ecochk = I915_READ(GAM_ECOCHK);
871 if (IS_HASWELL(dev)) {
872 ecochk |= ECOCHK_PPGTT_WB_HSW;
873 } else {
874 ecochk |= ECOCHK_PPGTT_LLC_IVB;
875 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
876 }
877 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800878
Ben Widawsky61973492013-04-08 18:43:54 -0700879 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800880 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800881 I915_WRITE(RING_MODE_GEN7(ring),
882 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700883 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800884}
885
Daniel Vetter82460d92014-08-06 20:19:53 +0200886static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -0700887{
Jani Nikula50227e12014-03-31 14:27:21 +0300888 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800889 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700890
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800891 ecobits = I915_READ(GAC_ECO_BITS);
892 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
893 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700894
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800895 gab_ctl = I915_READ(GAB_CTL);
896 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700897
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800898 ecochk = I915_READ(GAM_ECOCHK);
899 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700900
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800901 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700902}
903
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100904/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700905static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800906 uint64_t start,
907 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700908 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100909{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700910 struct i915_hw_ppgtt *ppgtt =
911 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700912 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800913 unsigned first_entry = start >> PAGE_SHIFT;
914 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100915 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100916 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
917 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100918
Akash Goel24f3a8c2014-06-17 10:59:42 +0530919 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100920
Daniel Vetter7bddb012012-02-09 17:15:47 +0100921 while (num_entries) {
922 last_pte = first_pte + num_entries;
923 if (last_pte > I915_PPGTT_PT_ENTRIES)
924 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100925
Daniel Vettera15326a2013-03-19 23:48:39 +0100926 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100927
928 for (i = first_pte; i < last_pte; i++)
929 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100930
931 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100932
Daniel Vetter7bddb012012-02-09 17:15:47 +0100933 num_entries -= last_pte - first_pte;
934 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100935 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100936 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100937}
938
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700939static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800940 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800941 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530942 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -0800943{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700944 struct i915_hw_ppgtt *ppgtt =
945 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700946 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800947 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100948 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200949 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
950 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800951
Chris Wilsoncc797142013-12-31 15:50:30 +0000952 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200953 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000954 if (pt_vaddr == NULL)
955 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800956
Chris Wilsoncc797142013-12-31 15:50:30 +0000957 pt_vaddr[act_pte] =
958 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +0530959 cache_level, true, flags);
960
Imre Deak6e995e22013-02-18 19:28:04 +0200961 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
962 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000963 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100964 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200965 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800966 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800967 }
Chris Wilsoncc797142013-12-31 15:50:30 +0000968 if (pt_vaddr)
969 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800970}
971
Ben Widawskya00d8252014-02-19 22:05:48 -0800972static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100973{
Daniel Vetter3440d262013-01-24 13:49:56 -0800974 int i;
975
976 if (ppgtt->pt_dma_addr) {
977 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700978 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800979 ppgtt->pt_dma_addr[i],
980 4096, PCI_DMA_BIDIRECTIONAL);
981 }
Ben Widawskya00d8252014-02-19 22:05:48 -0800982}
983
984static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
985{
986 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -0800987
988 kfree(ppgtt->pt_dma_addr);
989 for (i = 0; i < ppgtt->num_pd_entries; i++)
990 __free_page(ppgtt->pt_pages[i]);
991 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800992}
993
Ben Widawskya00d8252014-02-19 22:05:48 -0800994static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
995{
996 struct i915_hw_ppgtt *ppgtt =
997 container_of(vm, struct i915_hw_ppgtt, base);
998
Ben Widawskya00d8252014-02-19 22:05:48 -0800999 drm_mm_remove_node(&ppgtt->node);
1000
1001 gen6_ppgtt_unmap_pages(ppgtt);
1002 gen6_ppgtt_free(ppgtt);
1003}
1004
Ben Widawskyb1465202014-02-19 22:05:49 -08001005static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001006{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001007 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001008 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001009 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001010 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001011
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001012 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1013 * allocator works in address space sizes, so it's multiplied by page
1014 * size. We allocate at the top of the GTT to avoid fragmentation.
1015 */
1016 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001017alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001018 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1019 &ppgtt->node, GEN6_PD_SIZE,
1020 GEN6_PD_ALIGN, 0,
1021 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001022 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001023 if (ret == -ENOSPC && !retried) {
1024 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1025 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001026 I915_CACHE_NONE,
1027 0, dev_priv->gtt.base.total,
1028 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001029 if (ret)
1030 return ret;
1031
1032 retried = true;
1033 goto alloc;
1034 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001035
Ben Widawskyc8c26622015-01-22 17:01:25 +00001036 if (ret)
1037 return ret;
1038
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001039 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1040 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001041
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001042 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001043 return 0;
Ben Widawskyb1465202014-02-19 22:05:49 -08001044}
1045
1046static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1047{
1048 int i;
1049
1050 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1051 GFP_KERNEL);
1052
1053 if (!ppgtt->pt_pages)
1054 return -ENOMEM;
1055
1056 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1057 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1058 if (!ppgtt->pt_pages[i]) {
1059 gen6_ppgtt_free(ppgtt);
1060 return -ENOMEM;
1061 }
1062 }
1063
1064 return 0;
1065}
1066
1067static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1068{
1069 int ret;
1070
1071 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1072 if (ret)
1073 return ret;
1074
1075 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1076 if (ret) {
1077 drm_mm_remove_node(&ppgtt->node);
1078 return ret;
1079 }
1080
1081 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1082 GFP_KERNEL);
1083 if (!ppgtt->pt_dma_addr) {
1084 drm_mm_remove_node(&ppgtt->node);
1085 gen6_ppgtt_free(ppgtt);
1086 return -ENOMEM;
1087 }
1088
1089 return 0;
1090}
1091
1092static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1093{
1094 struct drm_device *dev = ppgtt->base.dev;
1095 int i;
1096
1097 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1098 dma_addr_t pt_addr;
1099
1100 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1101 PCI_DMA_BIDIRECTIONAL);
1102
1103 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1104 gen6_ppgtt_unmap_pages(ppgtt);
1105 return -EIO;
1106 }
1107
1108 ppgtt->pt_dma_addr[i] = pt_addr;
1109 }
1110
1111 return 0;
1112}
1113
1114static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1115{
1116 struct drm_device *dev = ppgtt->base.dev;
1117 struct drm_i915_private *dev_priv = dev->dev_private;
1118 int ret;
1119
1120 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001121 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001122 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001123 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001124 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001125 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001126 ppgtt->switch_mm = gen7_mm_switch;
1127 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001128 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001129
1130 ret = gen6_ppgtt_alloc(ppgtt);
1131 if (ret)
1132 return ret;
1133
1134 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1135 if (ret) {
1136 gen6_ppgtt_free(ppgtt);
1137 return ret;
1138 }
1139
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001140 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1141 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1142 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001143 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001144 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001145 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001146
Ben Widawskyb1465202014-02-19 22:05:49 -08001147 ppgtt->pd_offset =
1148 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001149
Ben Widawsky782f1492014-02-20 11:50:33 -08001150 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001151
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001152 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1153 ppgtt->node.size >> 20,
1154 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001155
Daniel Vetterfa76da32014-08-06 20:19:54 +02001156 gen6_write_pdes(ppgtt);
1157 DRM_DEBUG("Adding PPGTT at offset %x\n",
1158 ppgtt->pd_offset << 10);
1159
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001160 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001161}
1162
Daniel Vetterfa76da32014-08-06 20:19:54 +02001163static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001164{
1165 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001166
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001167 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001168 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001169
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001170 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001171 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001172 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001173 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001174}
1175int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1176{
1177 struct drm_i915_private *dev_priv = dev->dev_private;
1178 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001179
Daniel Vetterfa76da32014-08-06 20:19:54 +02001180 ret = __hw_ppgtt_init(dev, ppgtt);
1181 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001182 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001183 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1184 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001185 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001186 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001187
1188 return ret;
1189}
1190
Daniel Vetter82460d92014-08-06 20:19:53 +02001191int i915_ppgtt_init_hw(struct drm_device *dev)
1192{
1193 struct drm_i915_private *dev_priv = dev->dev_private;
1194 struct intel_engine_cs *ring;
1195 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1196 int i, ret = 0;
1197
Thomas Daniel671b50132014-08-20 16:24:50 +01001198 /* In the case of execlists, PPGTT is enabled by the context descriptor
1199 * and the PDPs are contained within the context itself. We don't
1200 * need to do anything here. */
1201 if (i915.enable_execlists)
1202 return 0;
1203
Daniel Vetter82460d92014-08-06 20:19:53 +02001204 if (!USES_PPGTT(dev))
1205 return 0;
1206
1207 if (IS_GEN6(dev))
1208 gen6_ppgtt_enable(dev);
1209 else if (IS_GEN7(dev))
1210 gen7_ppgtt_enable(dev);
1211 else if (INTEL_INFO(dev)->gen >= 8)
1212 gen8_ppgtt_enable(dev);
1213 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001214 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001215
1216 if (ppgtt) {
1217 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001218 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001219 if (ret != 0)
1220 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001221 }
1222 }
1223
1224 return ret;
1225}
Daniel Vetter4d884702014-08-06 15:04:47 +02001226struct i915_hw_ppgtt *
1227i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1228{
1229 struct i915_hw_ppgtt *ppgtt;
1230 int ret;
1231
1232 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1233 if (!ppgtt)
1234 return ERR_PTR(-ENOMEM);
1235
1236 ret = i915_ppgtt_init(dev, ppgtt);
1237 if (ret) {
1238 kfree(ppgtt);
1239 return ERR_PTR(ret);
1240 }
1241
1242 ppgtt->file_priv = fpriv;
1243
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001244 trace_i915_ppgtt_create(&ppgtt->base);
1245
Daniel Vetter4d884702014-08-06 15:04:47 +02001246 return ppgtt;
1247}
1248
Daniel Vetteree960be2014-08-06 15:04:45 +02001249void i915_ppgtt_release(struct kref *kref)
1250{
1251 struct i915_hw_ppgtt *ppgtt =
1252 container_of(kref, struct i915_hw_ppgtt, ref);
1253
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001254 trace_i915_ppgtt_release(&ppgtt->base);
1255
Daniel Vetteree960be2014-08-06 15:04:45 +02001256 /* vmas should already be unbound */
1257 WARN_ON(!list_empty(&ppgtt->base.active_list));
1258 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1259
Daniel Vetter19dd1202014-08-06 15:04:55 +02001260 list_del(&ppgtt->base.global_link);
1261 drm_mm_takedown(&ppgtt->base.mm);
1262
Daniel Vetteree960be2014-08-06 15:04:45 +02001263 ppgtt->base.cleanup(&ppgtt->base);
1264 kfree(ppgtt);
1265}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001266
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001267static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001268ppgtt_bind_vma(struct i915_vma *vma,
1269 enum i915_cache_level cache_level,
1270 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001271{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301272 /* Currently applicable only to VLV */
1273 if (vma->obj->gt_ro)
1274 flags |= PTE_READ_ONLY;
1275
Ben Widawsky782f1492014-02-20 11:50:33 -08001276 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301277 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001278}
1279
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001280static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001281{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001282 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001283 vma->node.start,
1284 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001285 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001286}
1287
Ben Widawskya81cc002013-01-18 12:30:31 -08001288extern int intel_iommu_gfx_mapped;
1289/* Certain Gen5 chipsets require require idling the GPU before
1290 * unmapping anything from the GTT when VT-d is enabled.
1291 */
1292static inline bool needs_idle_maps(struct drm_device *dev)
1293{
1294#ifdef CONFIG_INTEL_IOMMU
1295 /* Query intel_iommu to see if we need the workaround. Presumably that
1296 * was loaded first.
1297 */
1298 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1299 return true;
1300#endif
1301 return false;
1302}
1303
Ben Widawsky5c042282011-10-17 15:51:55 -07001304static bool do_idling(struct drm_i915_private *dev_priv)
1305{
1306 bool ret = dev_priv->mm.interruptible;
1307
Ben Widawskya81cc002013-01-18 12:30:31 -08001308 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001309 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001310 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001311 DRM_ERROR("Couldn't idle GPU\n");
1312 /* Wait a bit, in hopes it avoids the hang */
1313 udelay(10);
1314 }
1315 }
1316
1317 return ret;
1318}
1319
1320static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1321{
Ben Widawskya81cc002013-01-18 12:30:31 -08001322 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001323 dev_priv->mm.interruptible = interruptible;
1324}
1325
Ben Widawsky828c7902013-10-16 09:21:30 -07001326void i915_check_and_clear_faults(struct drm_device *dev)
1327{
1328 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001329 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001330 int i;
1331
1332 if (INTEL_INFO(dev)->gen < 6)
1333 return;
1334
1335 for_each_ring(ring, dev_priv, i) {
1336 u32 fault_reg;
1337 fault_reg = I915_READ(RING_FAULT_REG(ring));
1338 if (fault_reg & RING_FAULT_VALID) {
1339 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001340 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001341 "\tAddress space: %s\n"
1342 "\tSource ID: %d\n"
1343 "\tType: %d\n",
1344 fault_reg & PAGE_MASK,
1345 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1346 RING_FAULT_SRCID(fault_reg),
1347 RING_FAULT_FAULT_TYPE(fault_reg));
1348 I915_WRITE(RING_FAULT_REG(ring),
1349 fault_reg & ~RING_FAULT_VALID);
1350 }
1351 }
1352 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1353}
1354
Chris Wilson91e56492014-09-25 10:13:12 +01001355static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1356{
1357 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1358 intel_gtt_chipset_flush();
1359 } else {
1360 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1361 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1362 }
1363}
1364
Ben Widawsky828c7902013-10-16 09:21:30 -07001365void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1366{
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368
1369 /* Don't bother messing with faults pre GEN6 as we have little
1370 * documentation supporting that it's a good idea.
1371 */
1372 if (INTEL_INFO(dev)->gen < 6)
1373 return;
1374
1375 i915_check_and_clear_faults(dev);
1376
1377 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001378 dev_priv->gtt.base.start,
1379 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001380 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001381
1382 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001383}
1384
Daniel Vetter76aaf222010-11-05 22:23:30 +01001385void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1386{
1387 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001388 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001389 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001390
Ben Widawsky828c7902013-10-16 09:21:30 -07001391 i915_check_and_clear_faults(dev);
1392
Chris Wilsonbee4a182011-01-21 10:54:32 +00001393 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001394 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001395 dev_priv->gtt.base.start,
1396 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001397 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001398
Ben Widawsky35c20a62013-05-31 11:28:48 -07001399 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001400 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1401 &dev_priv->gtt.base);
1402 if (!vma)
1403 continue;
1404
Chris Wilson2c225692013-08-09 12:26:45 +01001405 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001406 /* The bind_vma code tries to be smart about tracking mappings.
1407 * Unfortunately above, we've just wiped out the mappings
1408 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001409 *
1410 * Bind is not expected to fail since this is only called on
1411 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001412 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001413 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001414 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001415 }
1416
Ben Widawsky80da2162013-12-06 14:11:17 -08001417
Ben Widawskya2319c02014-03-18 16:09:37 -07001418 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001419 if (IS_CHERRYVIEW(dev))
1420 chv_setup_private_ppat(dev_priv);
1421 else
1422 bdw_setup_private_ppat(dev_priv);
1423
Ben Widawsky80da2162013-12-06 14:11:17 -08001424 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001425 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001426
1427 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1428 /* TODO: Perhaps it shouldn't be gen6 specific */
1429 if (i915_is_ggtt(vm)) {
1430 if (dev_priv->mm.aliasing_ppgtt)
1431 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1432 continue;
1433 }
1434
1435 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001436 }
1437
Chris Wilson91e56492014-09-25 10:13:12 +01001438 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001439}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001440
Daniel Vetter74163902012-02-15 23:50:21 +01001441int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001442{
Chris Wilson9da3da62012-06-01 15:20:22 +01001443 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001444 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001445
1446 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1447 obj->pages->sgl, obj->pages->nents,
1448 PCI_DMA_BIDIRECTIONAL))
1449 return -ENOSPC;
1450
1451 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001452}
1453
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001454static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1455{
1456#ifdef writeq
1457 writeq(pte, addr);
1458#else
1459 iowrite32((u32)pte, addr);
1460 iowrite32(pte >> 32, addr + 4);
1461#endif
1462}
1463
1464static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1465 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001466 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301467 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001468{
1469 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001470 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001471 gen8_gtt_pte_t __iomem *gtt_entries =
1472 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1473 int i = 0;
1474 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001475 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001476
1477 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1478 addr = sg_dma_address(sg_iter.sg) +
1479 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1480 gen8_set_pte(&gtt_entries[i],
1481 gen8_pte_encode(addr, level, true));
1482 i++;
1483 }
1484
1485 /*
1486 * XXX: This serves as a posting read to make sure that the PTE has
1487 * actually been updated. There is some concern that even though
1488 * registers and PTEs are within the same BAR that they are potentially
1489 * of NUMA access patterns. Therefore, even with the way we assume
1490 * hardware should work, we must keep this posting read for paranoia.
1491 */
1492 if (i != 0)
1493 WARN_ON(readq(&gtt_entries[i-1])
1494 != gen8_pte_encode(addr, level, true));
1495
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001496 /* This next bit makes the above posting read even more important. We
1497 * want to flush the TLBs only after we're certain all the PTE updates
1498 * have finished.
1499 */
1500 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1501 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001502}
1503
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001504/*
1505 * Binds an object into the global gtt with the specified cache level. The object
1506 * will be accessible to the GPU via commands whose operands reference offsets
1507 * within the global GTT as well as accessible by the GPU through the GMADR
1508 * mapped BAR (dev_priv->mm.gtt->gtt).
1509 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001510static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001511 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001512 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301513 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001514{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001515 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001516 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001517 gen6_gtt_pte_t __iomem *gtt_entries =
1518 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001519 int i = 0;
1520 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001521 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001522
Imre Deak6e995e22013-02-18 19:28:04 +02001523 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001524 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301525 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001526 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001527 }
1528
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001529 /* XXX: This serves as a posting read to make sure that the PTE has
1530 * actually been updated. There is some concern that even though
1531 * registers and PTEs are within the same BAR that they are potentially
1532 * of NUMA access patterns. Therefore, even with the way we assume
1533 * hardware should work, we must keep this posting read for paranoia.
1534 */
Pavel Machek57007df2014-07-28 13:20:58 +02001535 if (i != 0) {
1536 unsigned long gtt = readl(&gtt_entries[i-1]);
1537 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1538 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001539
1540 /* This next bit makes the above posting read even more important. We
1541 * want to flush the TLBs only after we're certain all the PTE updates
1542 * have finished.
1543 */
1544 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1545 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001546}
1547
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001548static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001549 uint64_t start,
1550 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001551 bool use_scratch)
1552{
1553 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001554 unsigned first_entry = start >> PAGE_SHIFT;
1555 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001556 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1557 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1558 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1559 int i;
1560
1561 if (WARN(num_entries > max_entries,
1562 "First entry = %d; Num entries = %d (max=%d)\n",
1563 first_entry, num_entries, max_entries))
1564 num_entries = max_entries;
1565
1566 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1567 I915_CACHE_LLC,
1568 use_scratch);
1569 for (i = 0; i < num_entries; i++)
1570 gen8_set_pte(&gtt_base[i], scratch_pte);
1571 readl(gtt_base);
1572}
1573
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001574static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001575 uint64_t start,
1576 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001577 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001578{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001579 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001580 unsigned first_entry = start >> PAGE_SHIFT;
1581 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001582 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1583 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001584 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001585 int i;
1586
1587 if (WARN(num_entries > max_entries,
1588 "First entry = %d; Num entries = %d (max=%d)\n",
1589 first_entry, num_entries, max_entries))
1590 num_entries = max_entries;
1591
Akash Goel24f3a8c2014-06-17 10:59:42 +05301592 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001593
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001594 for (i = 0; i < num_entries; i++)
1595 iowrite32(scratch_pte, &gtt_base[i]);
1596 readl(gtt_base);
1597}
1598
Ben Widawsky6f65e292013-12-06 14:10:56 -08001599
1600static void i915_ggtt_bind_vma(struct i915_vma *vma,
1601 enum i915_cache_level cache_level,
1602 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001603{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001604 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001605 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1606 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1607
Ben Widawsky6f65e292013-12-06 14:10:56 -08001608 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001609 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001610 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001611}
1612
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001613static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001614 uint64_t start,
1615 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001616 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001617{
Ben Widawsky782f1492014-02-20 11:50:33 -08001618 unsigned first_entry = start >> PAGE_SHIFT;
1619 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001620 intel_gtt_clear_range(first_entry, num_entries);
1621}
1622
Ben Widawsky6f65e292013-12-06 14:10:56 -08001623static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001624{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001625 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1626 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001627
Ben Widawsky6f65e292013-12-06 14:10:56 -08001628 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001629 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001630 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001631}
1632
Ben Widawsky6f65e292013-12-06 14:10:56 -08001633static void ggtt_bind_vma(struct i915_vma *vma,
1634 enum i915_cache_level cache_level,
1635 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001636{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001637 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001638 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001639 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001640
Akash Goel24f3a8c2014-06-17 10:59:42 +05301641 /* Currently applicable only to VLV */
1642 if (obj->gt_ro)
1643 flags |= PTE_READ_ONLY;
1644
Ben Widawsky6f65e292013-12-06 14:10:56 -08001645 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1646 * or we have a global mapping already but the cacheability flags have
1647 * changed, set the global PTEs.
1648 *
1649 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1650 * instead if none of the above hold true.
1651 *
1652 * NB: A global mapping should only be needed for special regions like
1653 * "gtt mappable", SNB errata, or if specified via special execbuf
1654 * flags. At all other times, the GPU will use the aliasing PPGTT.
1655 */
1656 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001657 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001658 (cache_level != obj->cache_level)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001659 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001660 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301661 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001662 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001663 }
1664 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001665
Ben Widawsky6f65e292013-12-06 14:10:56 -08001666 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001667 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001668 (cache_level != obj->cache_level))) {
1669 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1670 appgtt->base.insert_entries(&appgtt->base,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001671 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001672 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301673 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001674 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001675 }
1676}
1677
1678static void ggtt_unbind_vma(struct i915_vma *vma)
1679{
1680 struct drm_device *dev = vma->vm->dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
1682 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001683
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001684 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001685 vma->vm->clear_range(vma->vm,
1686 vma->node.start,
1687 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001688 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001689 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001690 }
1691
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001692 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001693 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1694 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001695 vma->node.start,
1696 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001697 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001698 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001699 }
Daniel Vetter74163902012-02-15 23:50:21 +01001700}
1701
1702void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1703{
Ben Widawsky5c042282011-10-17 15:51:55 -07001704 struct drm_device *dev = obj->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 bool interruptible;
1707
1708 interruptible = do_idling(dev_priv);
1709
Chris Wilson9da3da62012-06-01 15:20:22 +01001710 if (!obj->has_dma_mapping)
1711 dma_unmap_sg(&dev->pdev->dev,
1712 obj->pages->sgl, obj->pages->nents,
1713 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001714
1715 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001716}
Daniel Vetter644ec022012-03-26 09:45:40 +02001717
Chris Wilson42d6ab42012-07-26 11:49:32 +01001718static void i915_gtt_color_adjust(struct drm_mm_node *node,
1719 unsigned long color,
1720 unsigned long *start,
1721 unsigned long *end)
1722{
1723 if (node->color != color)
1724 *start += 4096;
1725
1726 if (!list_empty(&node->node_list)) {
1727 node = list_entry(node->node_list.next,
1728 struct drm_mm_node,
1729 node_list);
1730 if (node->allocated && node->color != color)
1731 *end -= 4096;
1732 }
1733}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001734
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001735static int i915_gem_setup_global_gtt(struct drm_device *dev,
1736 unsigned long start,
1737 unsigned long mappable_end,
1738 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001739{
Ben Widawskye78891c2013-01-25 16:41:04 -08001740 /* Let GEM Manage all of the aperture.
1741 *
1742 * However, leave one page at the end still bound to the scratch page.
1743 * There are a number of places where the hardware apparently prefetches
1744 * past the end of the object, and we've seen multiple hangs with the
1745 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1746 * aperture. One page should be enough to keep any prefetching inside
1747 * of the aperture.
1748 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001751 struct drm_mm_node *entry;
1752 struct drm_i915_gem_object *obj;
1753 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001754 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001755
Ben Widawsky35451cb2013-01-17 12:45:13 -08001756 BUG_ON(mappable_end > end);
1757
Chris Wilsoned2f3452012-11-15 11:32:19 +00001758 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001759 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001760
1761 dev_priv->gtt.base.start = start;
1762 dev_priv->gtt.base.total = end - start;
1763
1764 if (intel_vgpu_active(dev)) {
1765 ret = intel_vgt_balloon(dev);
1766 if (ret)
1767 return ret;
1768 }
1769
Chris Wilson42d6ab42012-07-26 11:49:32 +01001770 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001771 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001772
Chris Wilsoned2f3452012-11-15 11:32:19 +00001773 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001774 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001775 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001776
Ben Widawskyedd41a82013-07-05 14:41:05 -07001777 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001778 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001779
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001780 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001781 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001782 if (ret) {
1783 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1784 return ret;
1785 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001786 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001787 }
1788
Chris Wilsoned2f3452012-11-15 11:32:19 +00001789 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001790 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001791 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1792 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001793 ggtt_vm->clear_range(ggtt_vm, hole_start,
1794 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001795 }
1796
1797 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001798 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001799
Daniel Vetterfa76da32014-08-06 20:19:54 +02001800 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1801 struct i915_hw_ppgtt *ppgtt;
1802
1803 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1804 if (!ppgtt)
1805 return -ENOMEM;
1806
1807 ret = __hw_ppgtt_init(dev, ppgtt);
1808 if (ret != 0)
1809 return ret;
1810
1811 dev_priv->mm.aliasing_ppgtt = ppgtt;
1812 }
1813
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001814 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001815}
1816
Ben Widawskyd7e50082012-12-18 10:31:25 -08001817void i915_gem_init_global_gtt(struct drm_device *dev)
1818{
1819 struct drm_i915_private *dev_priv = dev->dev_private;
1820 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001821
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001822 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001823 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001824
Ben Widawskye78891c2013-01-25 16:41:04 -08001825 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001826}
1827
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001828void i915_global_gtt_cleanup(struct drm_device *dev)
1829{
1830 struct drm_i915_private *dev_priv = dev->dev_private;
1831 struct i915_address_space *vm = &dev_priv->gtt.base;
1832
Daniel Vetter70e32542014-08-06 15:04:57 +02001833 if (dev_priv->mm.aliasing_ppgtt) {
1834 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1835
1836 ppgtt->base.cleanup(&ppgtt->base);
1837 }
1838
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001839 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001840 if (intel_vgpu_active(dev))
1841 intel_vgt_deballoon();
1842
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001843 drm_mm_takedown(&vm->mm);
1844 list_del(&vm->global_link);
1845 }
1846
1847 vm->cleanup(vm);
1848}
Daniel Vetter70e32542014-08-06 15:04:57 +02001849
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001850static int setup_scratch_page(struct drm_device *dev)
1851{
1852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 struct page *page;
1854 dma_addr_t dma_addr;
1855
1856 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1857 if (page == NULL)
1858 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001859 set_pages_uc(page, 1);
1860
1861#ifdef CONFIG_INTEL_IOMMU
1862 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1863 PCI_DMA_BIDIRECTIONAL);
1864 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1865 return -EINVAL;
1866#else
1867 dma_addr = page_to_phys(page);
1868#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001869 dev_priv->gtt.base.scratch.page = page;
1870 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001871
1872 return 0;
1873}
1874
1875static void teardown_scratch_page(struct drm_device *dev)
1876{
1877 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001878 struct page *page = dev_priv->gtt.base.scratch.page;
1879
1880 set_pages_wb(page, 1);
1881 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001882 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001883 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001884}
1885
1886static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1887{
1888 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1889 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1890 return snb_gmch_ctl << 20;
1891}
1892
Ben Widawsky9459d252013-11-03 16:53:55 -08001893static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1894{
1895 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1896 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1897 if (bdw_gmch_ctl)
1898 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001899
1900#ifdef CONFIG_X86_32
1901 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1902 if (bdw_gmch_ctl > 4)
1903 bdw_gmch_ctl = 4;
1904#endif
1905
Ben Widawsky9459d252013-11-03 16:53:55 -08001906 return bdw_gmch_ctl << 20;
1907}
1908
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001909static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1910{
1911 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
1912 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
1913
1914 if (gmch_ctrl)
1915 return 1 << (20 + gmch_ctrl);
1916
1917 return 0;
1918}
1919
Ben Widawskybaa09f52013-01-24 13:49:57 -08001920static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001921{
1922 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1923 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1924 return snb_gmch_ctl << 25; /* 32 MB units */
1925}
1926
Ben Widawsky9459d252013-11-03 16:53:55 -08001927static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1928{
1929 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1930 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1931 return bdw_gmch_ctl << 25; /* 32 MB units */
1932}
1933
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001934static size_t chv_get_stolen_size(u16 gmch_ctrl)
1935{
1936 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
1937 gmch_ctrl &= SNB_GMCH_GMS_MASK;
1938
1939 /*
1940 * 0x0 to 0x10: 32MB increments starting at 0MB
1941 * 0x11 to 0x16: 4MB increments starting at 8MB
1942 * 0x17 to 0x1d: 4MB increments start at 36MB
1943 */
1944 if (gmch_ctrl < 0x11)
1945 return gmch_ctrl << 25;
1946 else if (gmch_ctrl < 0x17)
1947 return (gmch_ctrl - 0x11 + 2) << 22;
1948 else
1949 return (gmch_ctrl - 0x17 + 9) << 22;
1950}
1951
Damien Lespiau66375012014-01-09 18:02:46 +00001952static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
1953{
1954 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1955 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
1956
1957 if (gen9_gmch_ctl < 0xf0)
1958 return gen9_gmch_ctl << 25; /* 32 MB units */
1959 else
1960 /* 4MB increments starting at 0xf0 for 4MB */
1961 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
1962}
1963
Ben Widawsky63340132013-11-04 19:32:22 -08001964static int ggtt_probe_common(struct drm_device *dev,
1965 size_t gtt_size)
1966{
1967 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001968 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001969 int ret;
1970
1971 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001972 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001973 (pci_resource_len(dev->pdev, 0) / 2);
1974
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001975 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001976 if (!dev_priv->gtt.gsm) {
1977 DRM_ERROR("Failed to map the gtt page table\n");
1978 return -ENOMEM;
1979 }
1980
1981 ret = setup_scratch_page(dev);
1982 if (ret) {
1983 DRM_ERROR("Scratch setup failed\n");
1984 /* iounmap will also get called at remove, but meh */
1985 iounmap(dev_priv->gtt.gsm);
1986 }
1987
1988 return ret;
1989}
1990
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001991/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1992 * bits. When using advanced contexts each context stores its own PAT, but
1993 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001994static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001995{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001996 uint64_t pat;
1997
1998 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1999 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2000 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2001 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2002 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2003 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2004 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2005 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2006
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002007 if (!USES_PPGTT(dev_priv->dev))
2008 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2009 * so RTL will always use the value corresponding to
2010 * pat_sel = 000".
2011 * So let's disable cache for GGTT to avoid screen corruptions.
2012 * MOCS still can be used though.
2013 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2014 * before this patch, i.e. the same uncached + snooping access
2015 * like on gen6/7 seems to be in effect.
2016 * - So this just fixes blitter/render access. Again it looks
2017 * like it's not just uncached access, but uncached + snooping.
2018 * So we can still hold onto all our assumptions wrt cpu
2019 * clflushing on LLC machines.
2020 */
2021 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2022
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002023 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2024 * write would work. */
2025 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2026 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2027}
2028
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002029static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2030{
2031 uint64_t pat;
2032
2033 /*
2034 * Map WB on BDW to snooped on CHV.
2035 *
2036 * Only the snoop bit has meaning for CHV, the rest is
2037 * ignored.
2038 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002039 * The hardware will never snoop for certain types of accesses:
2040 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2041 * - PPGTT page tables
2042 * - some other special cycles
2043 *
2044 * As with BDW, we also need to consider the following for GT accesses:
2045 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2046 * so RTL will always use the value corresponding to
2047 * pat_sel = 000".
2048 * Which means we must set the snoop bit in PAT entry 0
2049 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002050 */
2051 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2052 GEN8_PPAT(1, 0) |
2053 GEN8_PPAT(2, 0) |
2054 GEN8_PPAT(3, 0) |
2055 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2056 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2057 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2058 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2059
2060 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2061 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2062}
2063
Ben Widawsky63340132013-11-04 19:32:22 -08002064static int gen8_gmch_probe(struct drm_device *dev,
2065 size_t *gtt_total,
2066 size_t *stolen,
2067 phys_addr_t *mappable_base,
2068 unsigned long *mappable_end)
2069{
2070 struct drm_i915_private *dev_priv = dev->dev_private;
2071 unsigned int gtt_size;
2072 u16 snb_gmch_ctl;
2073 int ret;
2074
2075 /* TODO: We're not aware of mappable constraints on gen8 yet */
2076 *mappable_base = pci_resource_start(dev->pdev, 2);
2077 *mappable_end = pci_resource_len(dev->pdev, 2);
2078
2079 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2080 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2081
2082 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2083
Damien Lespiau66375012014-01-09 18:02:46 +00002084 if (INTEL_INFO(dev)->gen >= 9) {
2085 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2086 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2087 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002088 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2089 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2090 } else {
2091 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2092 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2093 }
Ben Widawsky63340132013-11-04 19:32:22 -08002094
Ben Widawskyd31eb102013-11-02 21:07:17 -07002095 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002096
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002097 if (IS_CHERRYVIEW(dev))
2098 chv_setup_private_ppat(dev_priv);
2099 else
2100 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002101
Ben Widawsky63340132013-11-04 19:32:22 -08002102 ret = ggtt_probe_common(dev, gtt_size);
2103
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002104 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2105 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002106
2107 return ret;
2108}
2109
Ben Widawskybaa09f52013-01-24 13:49:57 -08002110static int gen6_gmch_probe(struct drm_device *dev,
2111 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002112 size_t *stolen,
2113 phys_addr_t *mappable_base,
2114 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002115{
2116 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002117 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002118 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002119 int ret;
2120
Ben Widawsky41907dd2013-02-08 11:32:47 -08002121 *mappable_base = pci_resource_start(dev->pdev, 2);
2122 *mappable_end = pci_resource_len(dev->pdev, 2);
2123
Ben Widawskybaa09f52013-01-24 13:49:57 -08002124 /* 64/512MB is the current min/max we actually know of, but this is just
2125 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002126 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002127 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002128 DRM_ERROR("Unknown GMADR size (%lx)\n",
2129 dev_priv->gtt.mappable_end);
2130 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002131 }
2132
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002133 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2134 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002135 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002136
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002137 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002138
Ben Widawsky63340132013-11-04 19:32:22 -08002139 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002140 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2141
Ben Widawsky63340132013-11-04 19:32:22 -08002142 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002143
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002144 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2145 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002146
2147 return ret;
2148}
2149
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002150static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002151{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002152
2153 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002154
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002155 iounmap(gtt->gsm);
2156 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002157}
2158
2159static int i915_gmch_probe(struct drm_device *dev,
2160 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002161 size_t *stolen,
2162 phys_addr_t *mappable_base,
2163 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002164{
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 int ret;
2167
Ben Widawskybaa09f52013-01-24 13:49:57 -08002168 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2169 if (!ret) {
2170 DRM_ERROR("failed to set up gmch\n");
2171 return -EIO;
2172 }
2173
Ben Widawsky41907dd2013-02-08 11:32:47 -08002174 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002175
2176 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002177 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002178
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002179 if (unlikely(dev_priv->gtt.do_idle_maps))
2180 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2181
Ben Widawskybaa09f52013-01-24 13:49:57 -08002182 return 0;
2183}
2184
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002185static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002186{
2187 intel_gmch_remove();
2188}
2189
2190int i915_gem_gtt_init(struct drm_device *dev)
2191{
2192 struct drm_i915_private *dev_priv = dev->dev_private;
2193 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002194 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002195
Ben Widawskybaa09f52013-01-24 13:49:57 -08002196 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002197 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002198 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002199 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002200 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002201 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002202 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002203 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002204 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002205 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002206 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002207 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002208 else if (INTEL_INFO(dev)->gen >= 7)
2209 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002210 else
Chris Wilson350ec882013-08-06 13:17:02 +01002211 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002212 } else {
2213 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2214 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002215 }
2216
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002217 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002218 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002219 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002220 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002221
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002222 gtt->base.dev = dev;
2223
Ben Widawskybaa09f52013-01-24 13:49:57 -08002224 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002225 DRM_INFO("Memory usable by graphics device = %zdM\n",
2226 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002227 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2228 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002229#ifdef CONFIG_INTEL_IOMMU
2230 if (intel_iommu_gfx_mapped)
2231 DRM_INFO("VT-d active for gfx access\n");
2232#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002233 /*
2234 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2235 * user's requested state against the hardware/driver capabilities. We
2236 * do this now so that we can print out any log messages once rather
2237 * than every time we check intel_enable_ppgtt().
2238 */
2239 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2240 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002241
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002242 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002243}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002244
2245static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002246 struct i915_address_space *vm,
2247 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002248{
2249 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2250 if (vma == NULL)
2251 return ERR_PTR(-ENOMEM);
2252
2253 INIT_LIST_HEAD(&vma->vma_link);
2254 INIT_LIST_HEAD(&vma->mm_list);
2255 INIT_LIST_HEAD(&vma->exec_list);
2256 vma->vm = vm;
2257 vma->obj = obj;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002258 vma->ggtt_view = *view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002259
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002260 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002261 if (i915_is_ggtt(vm)) {
2262 vma->unbind_vma = ggtt_unbind_vma;
2263 vma->bind_vma = ggtt_bind_vma;
2264 } else {
2265 vma->unbind_vma = ppgtt_unbind_vma;
2266 vma->bind_vma = ppgtt_bind_vma;
2267 }
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002268 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002269 BUG_ON(!i915_is_ggtt(vm));
2270 vma->unbind_vma = i915_ggtt_unbind_vma;
2271 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002272 }
2273
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002274 list_add_tail(&vma->vma_link, &obj->vma_list);
2275 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002276 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002277
2278 return vma;
2279}
2280
2281struct i915_vma *
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002282i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2283 struct i915_address_space *vm,
2284 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002285{
2286 struct i915_vma *vma;
2287
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002288 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002289 if (!vma)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002290 vma = __i915_gem_vma_create(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002291
2292 return vma;
2293}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002294
2295static inline
2296int i915_get_vma_pages(struct i915_vma *vma)
2297{
2298 if (vma->ggtt_view.pages)
2299 return 0;
2300
2301 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2302 vma->ggtt_view.pages = vma->obj->pages;
2303 else
2304 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2305 vma->ggtt_view.type);
2306
2307 if (!vma->ggtt_view.pages) {
2308 DRM_ERROR("Failed to get pages for VMA view type %u!\n",
2309 vma->ggtt_view.type);
2310 return -EINVAL;
2311 }
2312
2313 return 0;
2314}
2315
2316/**
2317 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2318 * @vma: VMA to map
2319 * @cache_level: mapping cache level
2320 * @flags: flags like global or local mapping
2321 *
2322 * DMA addresses are taken from the scatter-gather table of this object (or of
2323 * this VMA in case of non-default GGTT views) and PTE entries set up.
2324 * Note that DMA addresses are also the only part of the SG table we care about.
2325 */
2326int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2327 u32 flags)
2328{
2329 int ret = i915_get_vma_pages(vma);
2330
2331 if (ret)
2332 return ret;
2333
2334 vma->bind_vma(vma, cache_level, flags);
2335
2336 return 0;
2337}