blob: f9db95aa3a2036940a2fcb8d43b6a5bba201b863 [file] [log] [blame]
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Shannon Nelson67be6eb2016-01-13 16:51:40 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#include "i40e_type.h"
28#include "i40e_adminq.h"
29#include "i40e_prototype.h"
30#include "i40e_virtchnl.h"
31
32/**
33 * i40e_set_mac_type - Sets MAC type
34 * @hw: pointer to the HW structure
35 *
36 * This function sets the mac type of the adapter based on the
37 * vendor ID and device ID stored in the hw structure.
38 **/
39static i40e_status i40e_set_mac_type(struct i40e_hw *hw)
40{
41 i40e_status status = 0;
42
43 if (hw->vendor_id == PCI_VENDOR_ID_INTEL) {
44 switch (hw->device_id) {
Shannon Nelsonab600852014-01-17 15:36:39 -080045 case I40E_DEV_ID_SFP_XL710:
Shannon Nelsonab600852014-01-17 15:36:39 -080046 case I40E_DEV_ID_QEMU:
Shannon Nelsonab600852014-01-17 15:36:39 -080047 case I40E_DEV_ID_KX_B:
48 case I40E_DEV_ID_KX_C:
Shannon Nelsonab600852014-01-17 15:36:39 -080049 case I40E_DEV_ID_QSFP_A:
50 case I40E_DEV_ID_QSFP_B:
51 case I40E_DEV_ID_QSFP_C:
Mitch Williams5960d332014-09-13 07:40:47 +000052 case I40E_DEV_ID_10G_BASE_T:
Shannon Nelsonbc5166b92015-08-26 15:14:10 -040053 case I40E_DEV_ID_10G_BASE_T4:
Jesse Brandeburgae24b402015-03-27 00:12:09 -070054 case I40E_DEV_ID_20G_KR2:
Shannon Nelson48a3b512015-07-23 16:54:39 -040055 case I40E_DEV_ID_20G_KR2_A:
Carolyn Wyborny31232372016-11-21 13:03:48 -080056 case I40E_DEV_ID_25G_B:
57 case I40E_DEV_ID_25G_SFP28:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000058 hw->mac.type = I40E_MAC_XL710;
59 break;
Anjali Singhai Jain35dae512015-12-22 14:25:03 -080060 case I40E_DEV_ID_KX_X722:
61 case I40E_DEV_ID_QSFP_X722:
Anjali Singhai Jain87e6c1d2015-06-05 12:20:25 -040062 case I40E_DEV_ID_SFP_X722:
63 case I40E_DEV_ID_1G_BASE_T_X722:
64 case I40E_DEV_ID_10G_BASE_T_X722:
Catherine Sullivand6bf58c2016-03-18 12:18:08 -070065 case I40E_DEV_ID_SFP_I_X722:
Anjali Singhai Jain87e6c1d2015-06-05 12:20:25 -040066 hw->mac.type = I40E_MAC_X722;
67 break;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +000068 default:
69 hw->mac.type = I40E_MAC_GENERIC;
70 break;
71 }
72 } else {
73 status = I40E_ERR_DEVICE_NOT_SUPPORTED;
74 }
75
76 hw_dbg(hw, "i40e_set_mac_type found mac: %d, returns: %d\n",
77 hw->mac.type, status);
78 return status;
79}
80
81/**
Shannon Nelsonf1c7e722015-06-04 16:24:01 -040082 * i40e_aq_str - convert AQ err code to a string
83 * @hw: pointer to the HW structure
84 * @aq_err: the AQ error code to convert
85 **/
Jingjing Wu4e68adfe2015-09-28 14:12:31 -040086const char *i40e_aq_str(struct i40e_hw *hw, enum i40e_admin_queue_err aq_err)
Shannon Nelsonf1c7e722015-06-04 16:24:01 -040087{
88 switch (aq_err) {
89 case I40E_AQ_RC_OK:
90 return "OK";
91 case I40E_AQ_RC_EPERM:
92 return "I40E_AQ_RC_EPERM";
93 case I40E_AQ_RC_ENOENT:
94 return "I40E_AQ_RC_ENOENT";
95 case I40E_AQ_RC_ESRCH:
96 return "I40E_AQ_RC_ESRCH";
97 case I40E_AQ_RC_EINTR:
98 return "I40E_AQ_RC_EINTR";
99 case I40E_AQ_RC_EIO:
100 return "I40E_AQ_RC_EIO";
101 case I40E_AQ_RC_ENXIO:
102 return "I40E_AQ_RC_ENXIO";
103 case I40E_AQ_RC_E2BIG:
104 return "I40E_AQ_RC_E2BIG";
105 case I40E_AQ_RC_EAGAIN:
106 return "I40E_AQ_RC_EAGAIN";
107 case I40E_AQ_RC_ENOMEM:
108 return "I40E_AQ_RC_ENOMEM";
109 case I40E_AQ_RC_EACCES:
110 return "I40E_AQ_RC_EACCES";
111 case I40E_AQ_RC_EFAULT:
112 return "I40E_AQ_RC_EFAULT";
113 case I40E_AQ_RC_EBUSY:
114 return "I40E_AQ_RC_EBUSY";
115 case I40E_AQ_RC_EEXIST:
116 return "I40E_AQ_RC_EEXIST";
117 case I40E_AQ_RC_EINVAL:
118 return "I40E_AQ_RC_EINVAL";
119 case I40E_AQ_RC_ENOTTY:
120 return "I40E_AQ_RC_ENOTTY";
121 case I40E_AQ_RC_ENOSPC:
122 return "I40E_AQ_RC_ENOSPC";
123 case I40E_AQ_RC_ENOSYS:
124 return "I40E_AQ_RC_ENOSYS";
125 case I40E_AQ_RC_ERANGE:
126 return "I40E_AQ_RC_ERANGE";
127 case I40E_AQ_RC_EFLUSHED:
128 return "I40E_AQ_RC_EFLUSHED";
129 case I40E_AQ_RC_BAD_ADDR:
130 return "I40E_AQ_RC_BAD_ADDR";
131 case I40E_AQ_RC_EMODE:
132 return "I40E_AQ_RC_EMODE";
133 case I40E_AQ_RC_EFBIG:
134 return "I40E_AQ_RC_EFBIG";
135 }
136
137 snprintf(hw->err_str, sizeof(hw->err_str), "%d", aq_err);
138 return hw->err_str;
139}
140
141/**
142 * i40e_stat_str - convert status err code to a string
143 * @hw: pointer to the HW structure
144 * @stat_err: the status error code to convert
145 **/
Jingjing Wu4e68adfe2015-09-28 14:12:31 -0400146const char *i40e_stat_str(struct i40e_hw *hw, i40e_status stat_err)
Shannon Nelsonf1c7e722015-06-04 16:24:01 -0400147{
148 switch (stat_err) {
149 case 0:
150 return "OK";
151 case I40E_ERR_NVM:
152 return "I40E_ERR_NVM";
153 case I40E_ERR_NVM_CHECKSUM:
154 return "I40E_ERR_NVM_CHECKSUM";
155 case I40E_ERR_PHY:
156 return "I40E_ERR_PHY";
157 case I40E_ERR_CONFIG:
158 return "I40E_ERR_CONFIG";
159 case I40E_ERR_PARAM:
160 return "I40E_ERR_PARAM";
161 case I40E_ERR_MAC_TYPE:
162 return "I40E_ERR_MAC_TYPE";
163 case I40E_ERR_UNKNOWN_PHY:
164 return "I40E_ERR_UNKNOWN_PHY";
165 case I40E_ERR_LINK_SETUP:
166 return "I40E_ERR_LINK_SETUP";
167 case I40E_ERR_ADAPTER_STOPPED:
168 return "I40E_ERR_ADAPTER_STOPPED";
169 case I40E_ERR_INVALID_MAC_ADDR:
170 return "I40E_ERR_INVALID_MAC_ADDR";
171 case I40E_ERR_DEVICE_NOT_SUPPORTED:
172 return "I40E_ERR_DEVICE_NOT_SUPPORTED";
173 case I40E_ERR_MASTER_REQUESTS_PENDING:
174 return "I40E_ERR_MASTER_REQUESTS_PENDING";
175 case I40E_ERR_INVALID_LINK_SETTINGS:
176 return "I40E_ERR_INVALID_LINK_SETTINGS";
177 case I40E_ERR_AUTONEG_NOT_COMPLETE:
178 return "I40E_ERR_AUTONEG_NOT_COMPLETE";
179 case I40E_ERR_RESET_FAILED:
180 return "I40E_ERR_RESET_FAILED";
181 case I40E_ERR_SWFW_SYNC:
182 return "I40E_ERR_SWFW_SYNC";
183 case I40E_ERR_NO_AVAILABLE_VSI:
184 return "I40E_ERR_NO_AVAILABLE_VSI";
185 case I40E_ERR_NO_MEMORY:
186 return "I40E_ERR_NO_MEMORY";
187 case I40E_ERR_BAD_PTR:
188 return "I40E_ERR_BAD_PTR";
189 case I40E_ERR_RING_FULL:
190 return "I40E_ERR_RING_FULL";
191 case I40E_ERR_INVALID_PD_ID:
192 return "I40E_ERR_INVALID_PD_ID";
193 case I40E_ERR_INVALID_QP_ID:
194 return "I40E_ERR_INVALID_QP_ID";
195 case I40E_ERR_INVALID_CQ_ID:
196 return "I40E_ERR_INVALID_CQ_ID";
197 case I40E_ERR_INVALID_CEQ_ID:
198 return "I40E_ERR_INVALID_CEQ_ID";
199 case I40E_ERR_INVALID_AEQ_ID:
200 return "I40E_ERR_INVALID_AEQ_ID";
201 case I40E_ERR_INVALID_SIZE:
202 return "I40E_ERR_INVALID_SIZE";
203 case I40E_ERR_INVALID_ARP_INDEX:
204 return "I40E_ERR_INVALID_ARP_INDEX";
205 case I40E_ERR_INVALID_FPM_FUNC_ID:
206 return "I40E_ERR_INVALID_FPM_FUNC_ID";
207 case I40E_ERR_QP_INVALID_MSG_SIZE:
208 return "I40E_ERR_QP_INVALID_MSG_SIZE";
209 case I40E_ERR_QP_TOOMANY_WRS_POSTED:
210 return "I40E_ERR_QP_TOOMANY_WRS_POSTED";
211 case I40E_ERR_INVALID_FRAG_COUNT:
212 return "I40E_ERR_INVALID_FRAG_COUNT";
213 case I40E_ERR_QUEUE_EMPTY:
214 return "I40E_ERR_QUEUE_EMPTY";
215 case I40E_ERR_INVALID_ALIGNMENT:
216 return "I40E_ERR_INVALID_ALIGNMENT";
217 case I40E_ERR_FLUSHED_QUEUE:
218 return "I40E_ERR_FLUSHED_QUEUE";
219 case I40E_ERR_INVALID_PUSH_PAGE_INDEX:
220 return "I40E_ERR_INVALID_PUSH_PAGE_INDEX";
221 case I40E_ERR_INVALID_IMM_DATA_SIZE:
222 return "I40E_ERR_INVALID_IMM_DATA_SIZE";
223 case I40E_ERR_TIMEOUT:
224 return "I40E_ERR_TIMEOUT";
225 case I40E_ERR_OPCODE_MISMATCH:
226 return "I40E_ERR_OPCODE_MISMATCH";
227 case I40E_ERR_CQP_COMPL_ERROR:
228 return "I40E_ERR_CQP_COMPL_ERROR";
229 case I40E_ERR_INVALID_VF_ID:
230 return "I40E_ERR_INVALID_VF_ID";
231 case I40E_ERR_INVALID_HMCFN_ID:
232 return "I40E_ERR_INVALID_HMCFN_ID";
233 case I40E_ERR_BACKING_PAGE_ERROR:
234 return "I40E_ERR_BACKING_PAGE_ERROR";
235 case I40E_ERR_NO_PBLCHUNKS_AVAILABLE:
236 return "I40E_ERR_NO_PBLCHUNKS_AVAILABLE";
237 case I40E_ERR_INVALID_PBLE_INDEX:
238 return "I40E_ERR_INVALID_PBLE_INDEX";
239 case I40E_ERR_INVALID_SD_INDEX:
240 return "I40E_ERR_INVALID_SD_INDEX";
241 case I40E_ERR_INVALID_PAGE_DESC_INDEX:
242 return "I40E_ERR_INVALID_PAGE_DESC_INDEX";
243 case I40E_ERR_INVALID_SD_TYPE:
244 return "I40E_ERR_INVALID_SD_TYPE";
245 case I40E_ERR_MEMCPY_FAILED:
246 return "I40E_ERR_MEMCPY_FAILED";
247 case I40E_ERR_INVALID_HMC_OBJ_INDEX:
248 return "I40E_ERR_INVALID_HMC_OBJ_INDEX";
249 case I40E_ERR_INVALID_HMC_OBJ_COUNT:
250 return "I40E_ERR_INVALID_HMC_OBJ_COUNT";
251 case I40E_ERR_INVALID_SRQ_ARM_LIMIT:
252 return "I40E_ERR_INVALID_SRQ_ARM_LIMIT";
253 case I40E_ERR_SRQ_ENABLED:
254 return "I40E_ERR_SRQ_ENABLED";
255 case I40E_ERR_ADMIN_QUEUE_ERROR:
256 return "I40E_ERR_ADMIN_QUEUE_ERROR";
257 case I40E_ERR_ADMIN_QUEUE_TIMEOUT:
258 return "I40E_ERR_ADMIN_QUEUE_TIMEOUT";
259 case I40E_ERR_BUF_TOO_SHORT:
260 return "I40E_ERR_BUF_TOO_SHORT";
261 case I40E_ERR_ADMIN_QUEUE_FULL:
262 return "I40E_ERR_ADMIN_QUEUE_FULL";
263 case I40E_ERR_ADMIN_QUEUE_NO_WORK:
264 return "I40E_ERR_ADMIN_QUEUE_NO_WORK";
265 case I40E_ERR_BAD_IWARP_CQE:
266 return "I40E_ERR_BAD_IWARP_CQE";
267 case I40E_ERR_NVM_BLANK_MODE:
268 return "I40E_ERR_NVM_BLANK_MODE";
269 case I40E_ERR_NOT_IMPLEMENTED:
270 return "I40E_ERR_NOT_IMPLEMENTED";
271 case I40E_ERR_PE_DOORBELL_NOT_ENABLED:
272 return "I40E_ERR_PE_DOORBELL_NOT_ENABLED";
273 case I40E_ERR_DIAG_TEST_FAILED:
274 return "I40E_ERR_DIAG_TEST_FAILED";
275 case I40E_ERR_NOT_READY:
276 return "I40E_ERR_NOT_READY";
277 case I40E_NOT_SUPPORTED:
278 return "I40E_NOT_SUPPORTED";
279 case I40E_ERR_FIRMWARE_API_VERSION:
280 return "I40E_ERR_FIRMWARE_API_VERSION";
281 }
282
283 snprintf(hw->err_str, sizeof(hw->err_str), "%d", stat_err);
284 return hw->err_str;
285}
286
287/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000288 * i40e_debug_aq
289 * @hw: debug mask related to admin queue
Jeff Kirsher98d44382013-12-21 05:44:42 +0000290 * @mask: debug mask
291 * @desc: pointer to admin queue descriptor
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000292 * @buffer: pointer to command buffer
Shannon Nelsonf905dd62014-07-10 07:58:20 +0000293 * @buf_len: max length of buffer
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000294 *
295 * Dumps debug log about adminq command with descriptor contents.
296 **/
297void i40e_debug_aq(struct i40e_hw *hw, enum i40e_debug_mask mask, void *desc,
Shannon Nelsonf905dd62014-07-10 07:58:20 +0000298 void *buffer, u16 buf_len)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000299{
300 struct i40e_aq_desc *aq_desc = (struct i40e_aq_desc *)desc;
Heinrich Schuchardtcd956722016-05-17 22:41:33 +0200301 u16 len;
Shannon Nelson37a29732015-02-27 09:15:19 +0000302 u8 *buf = (u8 *)buffer;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000303
304 if ((!(mask & hw->debug_mask)) || (desc == NULL))
305 return;
306
Heinrich Schuchardtcd956722016-05-17 22:41:33 +0200307 len = le16_to_cpu(aq_desc->datalen);
308
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000309 i40e_debug(hw, mask,
310 "AQ CMD: opcode 0x%04X, flags 0x%04X, datalen 0x%04X, retval 0x%04X\n",
Paul M Stillwell Jrf1abd7d2015-02-06 08:52:07 +0000311 le16_to_cpu(aq_desc->opcode),
312 le16_to_cpu(aq_desc->flags),
313 le16_to_cpu(aq_desc->datalen),
314 le16_to_cpu(aq_desc->retval));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000315 i40e_debug(hw, mask, "\tcookie (h,l) 0x%08X 0x%08X\n",
Paul M Stillwell Jrf1abd7d2015-02-06 08:52:07 +0000316 le32_to_cpu(aq_desc->cookie_high),
317 le32_to_cpu(aq_desc->cookie_low));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000318 i40e_debug(hw, mask, "\tparam (0,1) 0x%08X 0x%08X\n",
Paul M Stillwell Jrf1abd7d2015-02-06 08:52:07 +0000319 le32_to_cpu(aq_desc->params.internal.param0),
320 le32_to_cpu(aq_desc->params.internal.param1));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000321 i40e_debug(hw, mask, "\taddr (h,l) 0x%08X 0x%08X\n",
Paul M Stillwell Jrf1abd7d2015-02-06 08:52:07 +0000322 le32_to_cpu(aq_desc->params.external.addr_high),
323 le32_to_cpu(aq_desc->params.external.addr_low));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000324
325 if ((buffer != NULL) && (aq_desc->datalen != 0)) {
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000326 i40e_debug(hw, mask, "AQ CMD Buffer:\n");
Shannon Nelsonf905dd62014-07-10 07:58:20 +0000327 if (buf_len < len)
328 len = buf_len;
Shannon Nelson37a29732015-02-27 09:15:19 +0000329 /* write the full 16-byte chunks */
Alan Brady773d4022016-12-12 15:44:13 -0800330 if (hw->debug_mask & mask) {
331 char prefix[20];
332
333 snprintf(prefix, 20,
334 "i40e %02x:%02x.%x: \t0x",
335 hw->bus.bus_id,
336 hw->bus.device,
337 hw->bus.func);
338
339 print_hex_dump(KERN_INFO, prefix, DUMP_PREFIX_OFFSET,
340 16, 1, buf, len, false);
341 }
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000342 }
343}
344
345/**
Anjali Singhai Jaine1860d82013-11-28 06:39:45 +0000346 * i40e_check_asq_alive
347 * @hw: pointer to the hw struct
348 *
349 * Returns true if Queue is enabled else false.
350 **/
351bool i40e_check_asq_alive(struct i40e_hw *hw)
352{
Kevin Scott8b833b42014-04-09 05:58:54 +0000353 if (hw->aq.asq.len)
354 return !!(rd32(hw, hw->aq.asq.len) &
355 I40E_PF_ATQLEN_ATQENABLE_MASK);
356 else
357 return false;
Anjali Singhai Jaine1860d82013-11-28 06:39:45 +0000358}
359
360/**
361 * i40e_aq_queue_shutdown
362 * @hw: pointer to the hw struct
363 * @unloading: is the driver unloading itself
364 *
365 * Tell the Firmware that we're shutting down the AdminQ and whether
366 * or not the driver is unloading as well.
367 **/
368i40e_status i40e_aq_queue_shutdown(struct i40e_hw *hw,
369 bool unloading)
370{
371 struct i40e_aq_desc desc;
372 struct i40e_aqc_queue_shutdown *cmd =
373 (struct i40e_aqc_queue_shutdown *)&desc.params.raw;
374 i40e_status status;
375
376 i40e_fill_default_direct_cmd_desc(&desc,
377 i40e_aqc_opc_queue_shutdown);
378
379 if (unloading)
380 cmd->driver_unloading = cpu_to_le32(I40E_AQ_DRIVER_UNLOADING);
381 status = i40e_asq_send_command(hw, &desc, NULL, 0, NULL);
382
383 return status;
384}
385
Anjali Singhai Jaine50c8d62015-06-05 12:20:27 -0400386/**
387 * i40e_aq_get_set_rss_lut
388 * @hw: pointer to the hardware structure
389 * @vsi_id: vsi fw index
390 * @pf_lut: for PF table set true, for VSI table set false
391 * @lut: pointer to the lut buffer provided by the caller
392 * @lut_size: size of the lut buffer
393 * @set: set true to set the table, false to get the table
394 *
395 * Internal function to get or set RSS look up table
396 **/
397static i40e_status i40e_aq_get_set_rss_lut(struct i40e_hw *hw,
398 u16 vsi_id, bool pf_lut,
399 u8 *lut, u16 lut_size,
400 bool set)
401{
402 i40e_status status;
403 struct i40e_aq_desc desc;
404 struct i40e_aqc_get_set_rss_lut *cmd_resp =
405 (struct i40e_aqc_get_set_rss_lut *)&desc.params.raw;
406
407 if (set)
408 i40e_fill_default_direct_cmd_desc(&desc,
409 i40e_aqc_opc_set_rss_lut);
410 else
411 i40e_fill_default_direct_cmd_desc(&desc,
412 i40e_aqc_opc_get_rss_lut);
413
414 /* Indirect command */
415 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
416 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
417
418 cmd_resp->vsi_id =
419 cpu_to_le16((u16)((vsi_id <<
420 I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) &
421 I40E_AQC_SET_RSS_LUT_VSI_ID_MASK));
422 cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_LUT_VSI_VALID);
423
424 if (pf_lut)
425 cmd_resp->flags |= cpu_to_le16((u16)
426 ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF <<
427 I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
428 I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
429 else
430 cmd_resp->flags |= cpu_to_le16((u16)
431 ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI <<
432 I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
433 I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
434
Anjali Singhai Jaine50c8d62015-06-05 12:20:27 -0400435 status = i40e_asq_send_command(hw, &desc, lut, lut_size, NULL);
436
437 return status;
438}
439
440/**
441 * i40e_aq_get_rss_lut
442 * @hw: pointer to the hardware structure
443 * @vsi_id: vsi fw index
444 * @pf_lut: for PF table set true, for VSI table set false
445 * @lut: pointer to the lut buffer provided by the caller
446 * @lut_size: size of the lut buffer
447 *
448 * get the RSS lookup table, PF or VSI type
449 **/
450i40e_status i40e_aq_get_rss_lut(struct i40e_hw *hw, u16 vsi_id,
451 bool pf_lut, u8 *lut, u16 lut_size)
452{
453 return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size,
454 false);
455}
456
457/**
458 * i40e_aq_set_rss_lut
459 * @hw: pointer to the hardware structure
460 * @vsi_id: vsi fw index
461 * @pf_lut: for PF table set true, for VSI table set false
462 * @lut: pointer to the lut buffer provided by the caller
463 * @lut_size: size of the lut buffer
464 *
465 * set the RSS lookup table, PF or VSI type
466 **/
467i40e_status i40e_aq_set_rss_lut(struct i40e_hw *hw, u16 vsi_id,
468 bool pf_lut, u8 *lut, u16 lut_size)
469{
470 return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size, true);
471}
472
473/**
474 * i40e_aq_get_set_rss_key
475 * @hw: pointer to the hw struct
476 * @vsi_id: vsi fw index
477 * @key: pointer to key info struct
478 * @set: set true to set the key, false to get the key
479 *
480 * get the RSS key per VSI
481 **/
482static i40e_status i40e_aq_get_set_rss_key(struct i40e_hw *hw,
483 u16 vsi_id,
484 struct i40e_aqc_get_set_rss_key_data *key,
485 bool set)
486{
487 i40e_status status;
488 struct i40e_aq_desc desc;
489 struct i40e_aqc_get_set_rss_key *cmd_resp =
490 (struct i40e_aqc_get_set_rss_key *)&desc.params.raw;
491 u16 key_size = sizeof(struct i40e_aqc_get_set_rss_key_data);
492
493 if (set)
494 i40e_fill_default_direct_cmd_desc(&desc,
495 i40e_aqc_opc_set_rss_key);
496 else
497 i40e_fill_default_direct_cmd_desc(&desc,
498 i40e_aqc_opc_get_rss_key);
499
500 /* Indirect command */
501 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
502 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
503
504 cmd_resp->vsi_id =
505 cpu_to_le16((u16)((vsi_id <<
506 I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) &
507 I40E_AQC_SET_RSS_KEY_VSI_ID_MASK));
508 cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_KEY_VSI_VALID);
Anjali Singhai Jaine50c8d62015-06-05 12:20:27 -0400509
510 status = i40e_asq_send_command(hw, &desc, key, key_size, NULL);
511
512 return status;
513}
514
515/**
516 * i40e_aq_get_rss_key
517 * @hw: pointer to the hw struct
518 * @vsi_id: vsi fw index
519 * @key: pointer to key info struct
520 *
521 **/
522i40e_status i40e_aq_get_rss_key(struct i40e_hw *hw,
523 u16 vsi_id,
524 struct i40e_aqc_get_set_rss_key_data *key)
525{
526 return i40e_aq_get_set_rss_key(hw, vsi_id, key, false);
527}
528
529/**
530 * i40e_aq_set_rss_key
531 * @hw: pointer to the hw struct
532 * @vsi_id: vsi fw index
533 * @key: pointer to key info struct
534 *
535 * set the RSS key per VSI
536 **/
537i40e_status i40e_aq_set_rss_key(struct i40e_hw *hw,
538 u16 vsi_id,
539 struct i40e_aqc_get_set_rss_key_data *key)
540{
541 return i40e_aq_get_set_rss_key(hw, vsi_id, key, true);
542}
543
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000544/* The i40e_ptype_lookup table is used to convert from the 8-bit ptype in the
545 * hardware to a bit-field that can be used by SW to more easily determine the
546 * packet type.
547 *
548 * Macros are used to shorten the table lines and make this table human
549 * readable.
550 *
551 * We store the PTYPE in the top byte of the bit field - this is just so that
552 * we can check that the table doesn't have a row missing, as the index into
553 * the table should be the PTYPE.
554 *
555 * Typical work flow:
556 *
557 * IF NOT i40e_ptype_lookup[ptype].known
558 * THEN
559 * Packet is unknown
560 * ELSE IF i40e_ptype_lookup[ptype].outer_ip == I40E_RX_PTYPE_OUTER_IP
561 * Use the rest of the fields to look at the tunnels, inner protocols, etc
562 * ELSE
563 * Use the enum i40e_rx_l2_ptype to decode the packet type
564 * ENDIF
565 */
566
567/* macro to make the table lines short */
568#define I40E_PTT(PTYPE, OUTER_IP, OUTER_IP_VER, OUTER_FRAG, T, TE, TEF, I, PL)\
569 { PTYPE, \
570 1, \
571 I40E_RX_PTYPE_OUTER_##OUTER_IP, \
572 I40E_RX_PTYPE_OUTER_##OUTER_IP_VER, \
573 I40E_RX_PTYPE_##OUTER_FRAG, \
574 I40E_RX_PTYPE_TUNNEL_##T, \
575 I40E_RX_PTYPE_TUNNEL_END_##TE, \
576 I40E_RX_PTYPE_##TEF, \
577 I40E_RX_PTYPE_INNER_PROT_##I, \
578 I40E_RX_PTYPE_PAYLOAD_LAYER_##PL }
579
580#define I40E_PTT_UNUSED_ENTRY(PTYPE) \
581 { PTYPE, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
582
583/* shorter macros makes the table fit but are terse */
584#define I40E_RX_PTYPE_NOF I40E_RX_PTYPE_NOT_FRAG
585#define I40E_RX_PTYPE_FRG I40E_RX_PTYPE_FRAG
586#define I40E_RX_PTYPE_INNER_PROT_TS I40E_RX_PTYPE_INNER_PROT_TIMESYNC
587
588/* Lookup table mapping the HW PTYPE to the bit field for decoding */
589struct i40e_rx_ptype_decoded i40e_ptype_lookup[] = {
590 /* L2 Packet types */
591 I40E_PTT_UNUSED_ENTRY(0),
592 I40E_PTT(1, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
593 I40E_PTT(2, L2, NONE, NOF, NONE, NONE, NOF, TS, PAY2),
594 I40E_PTT(3, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
595 I40E_PTT_UNUSED_ENTRY(4),
596 I40E_PTT_UNUSED_ENTRY(5),
597 I40E_PTT(6, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
598 I40E_PTT(7, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
599 I40E_PTT_UNUSED_ENTRY(8),
600 I40E_PTT_UNUSED_ENTRY(9),
601 I40E_PTT(10, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
602 I40E_PTT(11, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
603 I40E_PTT(12, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
604 I40E_PTT(13, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
605 I40E_PTT(14, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
606 I40E_PTT(15, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
607 I40E_PTT(16, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
608 I40E_PTT(17, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
609 I40E_PTT(18, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
610 I40E_PTT(19, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
611 I40E_PTT(20, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
612 I40E_PTT(21, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
613
614 /* Non Tunneled IPv4 */
615 I40E_PTT(22, IP, IPV4, FRG, NONE, NONE, NOF, NONE, PAY3),
616 I40E_PTT(23, IP, IPV4, NOF, NONE, NONE, NOF, NONE, PAY3),
617 I40E_PTT(24, IP, IPV4, NOF, NONE, NONE, NOF, UDP, PAY4),
618 I40E_PTT_UNUSED_ENTRY(25),
619 I40E_PTT(26, IP, IPV4, NOF, NONE, NONE, NOF, TCP, PAY4),
620 I40E_PTT(27, IP, IPV4, NOF, NONE, NONE, NOF, SCTP, PAY4),
621 I40E_PTT(28, IP, IPV4, NOF, NONE, NONE, NOF, ICMP, PAY4),
622
623 /* IPv4 --> IPv4 */
624 I40E_PTT(29, IP, IPV4, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
625 I40E_PTT(30, IP, IPV4, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
626 I40E_PTT(31, IP, IPV4, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
627 I40E_PTT_UNUSED_ENTRY(32),
628 I40E_PTT(33, IP, IPV4, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
629 I40E_PTT(34, IP, IPV4, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
630 I40E_PTT(35, IP, IPV4, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
631
632 /* IPv4 --> IPv6 */
633 I40E_PTT(36, IP, IPV4, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
634 I40E_PTT(37, IP, IPV4, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
635 I40E_PTT(38, IP, IPV4, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
636 I40E_PTT_UNUSED_ENTRY(39),
637 I40E_PTT(40, IP, IPV4, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
638 I40E_PTT(41, IP, IPV4, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
639 I40E_PTT(42, IP, IPV4, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
640
641 /* IPv4 --> GRE/NAT */
642 I40E_PTT(43, IP, IPV4, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
643
644 /* IPv4 --> GRE/NAT --> IPv4 */
645 I40E_PTT(44, IP, IPV4, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
646 I40E_PTT(45, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
647 I40E_PTT(46, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
648 I40E_PTT_UNUSED_ENTRY(47),
649 I40E_PTT(48, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
650 I40E_PTT(49, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
651 I40E_PTT(50, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
652
653 /* IPv4 --> GRE/NAT --> IPv6 */
654 I40E_PTT(51, IP, IPV4, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
655 I40E_PTT(52, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
656 I40E_PTT(53, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
657 I40E_PTT_UNUSED_ENTRY(54),
658 I40E_PTT(55, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
659 I40E_PTT(56, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
660 I40E_PTT(57, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
661
662 /* IPv4 --> GRE/NAT --> MAC */
663 I40E_PTT(58, IP, IPV4, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
664
665 /* IPv4 --> GRE/NAT --> MAC --> IPv4 */
666 I40E_PTT(59, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
667 I40E_PTT(60, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
668 I40E_PTT(61, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
669 I40E_PTT_UNUSED_ENTRY(62),
670 I40E_PTT(63, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
671 I40E_PTT(64, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
672 I40E_PTT(65, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
673
674 /* IPv4 --> GRE/NAT -> MAC --> IPv6 */
675 I40E_PTT(66, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
676 I40E_PTT(67, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
677 I40E_PTT(68, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
678 I40E_PTT_UNUSED_ENTRY(69),
679 I40E_PTT(70, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
680 I40E_PTT(71, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
681 I40E_PTT(72, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
682
683 /* IPv4 --> GRE/NAT --> MAC/VLAN */
684 I40E_PTT(73, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
685
686 /* IPv4 ---> GRE/NAT -> MAC/VLAN --> IPv4 */
687 I40E_PTT(74, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
688 I40E_PTT(75, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
689 I40E_PTT(76, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
690 I40E_PTT_UNUSED_ENTRY(77),
691 I40E_PTT(78, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
692 I40E_PTT(79, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
693 I40E_PTT(80, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
694
695 /* IPv4 -> GRE/NAT -> MAC/VLAN --> IPv6 */
696 I40E_PTT(81, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
697 I40E_PTT(82, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
698 I40E_PTT(83, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
699 I40E_PTT_UNUSED_ENTRY(84),
700 I40E_PTT(85, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
701 I40E_PTT(86, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
702 I40E_PTT(87, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
703
704 /* Non Tunneled IPv6 */
705 I40E_PTT(88, IP, IPV6, FRG, NONE, NONE, NOF, NONE, PAY3),
706 I40E_PTT(89, IP, IPV6, NOF, NONE, NONE, NOF, NONE, PAY3),
Akeem G Abodunrin73df8c92016-05-03 15:13:16 -0700707 I40E_PTT(90, IP, IPV6, NOF, NONE, NONE, NOF, UDP, PAY4),
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000708 I40E_PTT_UNUSED_ENTRY(91),
709 I40E_PTT(92, IP, IPV6, NOF, NONE, NONE, NOF, TCP, PAY4),
710 I40E_PTT(93, IP, IPV6, NOF, NONE, NONE, NOF, SCTP, PAY4),
711 I40E_PTT(94, IP, IPV6, NOF, NONE, NONE, NOF, ICMP, PAY4),
712
713 /* IPv6 --> IPv4 */
714 I40E_PTT(95, IP, IPV6, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
715 I40E_PTT(96, IP, IPV6, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
716 I40E_PTT(97, IP, IPV6, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
717 I40E_PTT_UNUSED_ENTRY(98),
718 I40E_PTT(99, IP, IPV6, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
719 I40E_PTT(100, IP, IPV6, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
720 I40E_PTT(101, IP, IPV6, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
721
722 /* IPv6 --> IPv6 */
723 I40E_PTT(102, IP, IPV6, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
724 I40E_PTT(103, IP, IPV6, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
725 I40E_PTT(104, IP, IPV6, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
726 I40E_PTT_UNUSED_ENTRY(105),
727 I40E_PTT(106, IP, IPV6, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
728 I40E_PTT(107, IP, IPV6, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
729 I40E_PTT(108, IP, IPV6, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
730
731 /* IPv6 --> GRE/NAT */
732 I40E_PTT(109, IP, IPV6, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
733
734 /* IPv6 --> GRE/NAT -> IPv4 */
735 I40E_PTT(110, IP, IPV6, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
736 I40E_PTT(111, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
737 I40E_PTT(112, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
738 I40E_PTT_UNUSED_ENTRY(113),
739 I40E_PTT(114, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
740 I40E_PTT(115, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
741 I40E_PTT(116, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
742
743 /* IPv6 --> GRE/NAT -> IPv6 */
744 I40E_PTT(117, IP, IPV6, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
745 I40E_PTT(118, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
746 I40E_PTT(119, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
747 I40E_PTT_UNUSED_ENTRY(120),
748 I40E_PTT(121, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
749 I40E_PTT(122, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
750 I40E_PTT(123, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
751
752 /* IPv6 --> GRE/NAT -> MAC */
753 I40E_PTT(124, IP, IPV6, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
754
755 /* IPv6 --> GRE/NAT -> MAC -> IPv4 */
756 I40E_PTT(125, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
757 I40E_PTT(126, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
758 I40E_PTT(127, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
759 I40E_PTT_UNUSED_ENTRY(128),
760 I40E_PTT(129, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
761 I40E_PTT(130, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
762 I40E_PTT(131, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
763
764 /* IPv6 --> GRE/NAT -> MAC -> IPv6 */
765 I40E_PTT(132, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
766 I40E_PTT(133, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
767 I40E_PTT(134, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
768 I40E_PTT_UNUSED_ENTRY(135),
769 I40E_PTT(136, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
770 I40E_PTT(137, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
771 I40E_PTT(138, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
772
773 /* IPv6 --> GRE/NAT -> MAC/VLAN */
774 I40E_PTT(139, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
775
776 /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv4 */
777 I40E_PTT(140, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
778 I40E_PTT(141, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
779 I40E_PTT(142, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
780 I40E_PTT_UNUSED_ENTRY(143),
781 I40E_PTT(144, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
782 I40E_PTT(145, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
783 I40E_PTT(146, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
784
785 /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv6 */
786 I40E_PTT(147, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
787 I40E_PTT(148, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
788 I40E_PTT(149, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
789 I40E_PTT_UNUSED_ENTRY(150),
790 I40E_PTT(151, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
791 I40E_PTT(152, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
792 I40E_PTT(153, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
793
794 /* unused entries */
795 I40E_PTT_UNUSED_ENTRY(154),
796 I40E_PTT_UNUSED_ENTRY(155),
797 I40E_PTT_UNUSED_ENTRY(156),
798 I40E_PTT_UNUSED_ENTRY(157),
799 I40E_PTT_UNUSED_ENTRY(158),
800 I40E_PTT_UNUSED_ENTRY(159),
801
802 I40E_PTT_UNUSED_ENTRY(160),
803 I40E_PTT_UNUSED_ENTRY(161),
804 I40E_PTT_UNUSED_ENTRY(162),
805 I40E_PTT_UNUSED_ENTRY(163),
806 I40E_PTT_UNUSED_ENTRY(164),
807 I40E_PTT_UNUSED_ENTRY(165),
808 I40E_PTT_UNUSED_ENTRY(166),
809 I40E_PTT_UNUSED_ENTRY(167),
810 I40E_PTT_UNUSED_ENTRY(168),
811 I40E_PTT_UNUSED_ENTRY(169),
812
813 I40E_PTT_UNUSED_ENTRY(170),
814 I40E_PTT_UNUSED_ENTRY(171),
815 I40E_PTT_UNUSED_ENTRY(172),
816 I40E_PTT_UNUSED_ENTRY(173),
817 I40E_PTT_UNUSED_ENTRY(174),
818 I40E_PTT_UNUSED_ENTRY(175),
819 I40E_PTT_UNUSED_ENTRY(176),
820 I40E_PTT_UNUSED_ENTRY(177),
821 I40E_PTT_UNUSED_ENTRY(178),
822 I40E_PTT_UNUSED_ENTRY(179),
823
824 I40E_PTT_UNUSED_ENTRY(180),
825 I40E_PTT_UNUSED_ENTRY(181),
826 I40E_PTT_UNUSED_ENTRY(182),
827 I40E_PTT_UNUSED_ENTRY(183),
828 I40E_PTT_UNUSED_ENTRY(184),
829 I40E_PTT_UNUSED_ENTRY(185),
830 I40E_PTT_UNUSED_ENTRY(186),
831 I40E_PTT_UNUSED_ENTRY(187),
832 I40E_PTT_UNUSED_ENTRY(188),
833 I40E_PTT_UNUSED_ENTRY(189),
834
835 I40E_PTT_UNUSED_ENTRY(190),
836 I40E_PTT_UNUSED_ENTRY(191),
837 I40E_PTT_UNUSED_ENTRY(192),
838 I40E_PTT_UNUSED_ENTRY(193),
839 I40E_PTT_UNUSED_ENTRY(194),
840 I40E_PTT_UNUSED_ENTRY(195),
841 I40E_PTT_UNUSED_ENTRY(196),
842 I40E_PTT_UNUSED_ENTRY(197),
843 I40E_PTT_UNUSED_ENTRY(198),
844 I40E_PTT_UNUSED_ENTRY(199),
845
846 I40E_PTT_UNUSED_ENTRY(200),
847 I40E_PTT_UNUSED_ENTRY(201),
848 I40E_PTT_UNUSED_ENTRY(202),
849 I40E_PTT_UNUSED_ENTRY(203),
850 I40E_PTT_UNUSED_ENTRY(204),
851 I40E_PTT_UNUSED_ENTRY(205),
852 I40E_PTT_UNUSED_ENTRY(206),
853 I40E_PTT_UNUSED_ENTRY(207),
854 I40E_PTT_UNUSED_ENTRY(208),
855 I40E_PTT_UNUSED_ENTRY(209),
856
857 I40E_PTT_UNUSED_ENTRY(210),
858 I40E_PTT_UNUSED_ENTRY(211),
859 I40E_PTT_UNUSED_ENTRY(212),
860 I40E_PTT_UNUSED_ENTRY(213),
861 I40E_PTT_UNUSED_ENTRY(214),
862 I40E_PTT_UNUSED_ENTRY(215),
863 I40E_PTT_UNUSED_ENTRY(216),
864 I40E_PTT_UNUSED_ENTRY(217),
865 I40E_PTT_UNUSED_ENTRY(218),
866 I40E_PTT_UNUSED_ENTRY(219),
867
868 I40E_PTT_UNUSED_ENTRY(220),
869 I40E_PTT_UNUSED_ENTRY(221),
870 I40E_PTT_UNUSED_ENTRY(222),
871 I40E_PTT_UNUSED_ENTRY(223),
872 I40E_PTT_UNUSED_ENTRY(224),
873 I40E_PTT_UNUSED_ENTRY(225),
874 I40E_PTT_UNUSED_ENTRY(226),
875 I40E_PTT_UNUSED_ENTRY(227),
876 I40E_PTT_UNUSED_ENTRY(228),
877 I40E_PTT_UNUSED_ENTRY(229),
878
879 I40E_PTT_UNUSED_ENTRY(230),
880 I40E_PTT_UNUSED_ENTRY(231),
881 I40E_PTT_UNUSED_ENTRY(232),
882 I40E_PTT_UNUSED_ENTRY(233),
883 I40E_PTT_UNUSED_ENTRY(234),
884 I40E_PTT_UNUSED_ENTRY(235),
885 I40E_PTT_UNUSED_ENTRY(236),
886 I40E_PTT_UNUSED_ENTRY(237),
887 I40E_PTT_UNUSED_ENTRY(238),
888 I40E_PTT_UNUSED_ENTRY(239),
889
890 I40E_PTT_UNUSED_ENTRY(240),
891 I40E_PTT_UNUSED_ENTRY(241),
892 I40E_PTT_UNUSED_ENTRY(242),
893 I40E_PTT_UNUSED_ENTRY(243),
894 I40E_PTT_UNUSED_ENTRY(244),
895 I40E_PTT_UNUSED_ENTRY(245),
896 I40E_PTT_UNUSED_ENTRY(246),
897 I40E_PTT_UNUSED_ENTRY(247),
898 I40E_PTT_UNUSED_ENTRY(248),
899 I40E_PTT_UNUSED_ENTRY(249),
900
901 I40E_PTT_UNUSED_ENTRY(250),
902 I40E_PTT_UNUSED_ENTRY(251),
903 I40E_PTT_UNUSED_ENTRY(252),
904 I40E_PTT_UNUSED_ENTRY(253),
905 I40E_PTT_UNUSED_ENTRY(254),
906 I40E_PTT_UNUSED_ENTRY(255)
907};
908
Anjali Singhai Jaine1860d82013-11-28 06:39:45 +0000909/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000910 * i40e_init_shared_code - Initialize the shared code
911 * @hw: pointer to hardware structure
912 *
913 * This assigns the MAC type and PHY code and inits the NVM.
914 * Does not touch the hardware. This function must be called prior to any
915 * other function in the shared code. The i40e_hw structure should be
916 * memset to 0 prior to calling this function. The following fields in
917 * hw structure should be filled in prior to calling this function:
918 * hw_addr, back, device_id, vendor_id, subsystem_device_id,
919 * subsystem_vendor_id, and revision_id
920 **/
921i40e_status i40e_init_shared_code(struct i40e_hw *hw)
922{
923 i40e_status status = 0;
Shannon Nelson5fb11d72014-11-13 03:06:19 +0000924 u32 port, ari, func_rid;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000925
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000926 i40e_set_mac_type(hw);
927
928 switch (hw->mac.type) {
929 case I40E_MAC_XL710:
Anjali Singhai Jain87e6c1d2015-06-05 12:20:25 -0400930 case I40E_MAC_X722:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000931 break;
932 default:
933 return I40E_ERR_DEVICE_NOT_SUPPORTED;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000934 }
935
Shannon Nelsonaf89d26c2013-12-11 08:17:14 +0000936 hw->phy.get_link_info = true;
937
Shannon Nelson5fb11d72014-11-13 03:06:19 +0000938 /* Determine port number and PF number*/
939 port = (rd32(hw, I40E_PFGEN_PORTNUM) & I40E_PFGEN_PORTNUM_PORT_NUM_MASK)
940 >> I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT;
941 hw->port = (u8)port;
942 ari = (rd32(hw, I40E_GLPCI_CAPSUP) & I40E_GLPCI_CAPSUP_ARI_EN_MASK) >>
943 I40E_GLPCI_CAPSUP_ARI_EN_SHIFT;
944 func_rid = rd32(hw, I40E_PF_FUNC_RID);
945 if (ari)
946 hw->pf_id = (u8)(func_rid & 0xff);
Shannon Nelson5f9116a2013-12-11 08:17:13 +0000947 else
Shannon Nelson5fb11d72014-11-13 03:06:19 +0000948 hw->pf_id = (u8)(func_rid & 0x7);
Shannon Nelson5f9116a2013-12-11 08:17:13 +0000949
Anjali Singhai07f89be2015-09-24 15:26:32 -0700950 if (hw->mac.type == I40E_MAC_X722)
951 hw->flags |= I40E_HW_FLAG_AQ_SRCTL_ACCESS_ENABLE;
952
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +0000953 status = i40e_init_nvm(hw);
954 return status;
955}
956
957/**
958 * i40e_aq_mac_address_read - Retrieve the MAC addresses
959 * @hw: pointer to the hw struct
960 * @flags: a return indicator of what addresses were added to the addr store
961 * @addrs: the requestor's mac addr store
962 * @cmd_details: pointer to command details structure or NULL
963 **/
964static i40e_status i40e_aq_mac_address_read(struct i40e_hw *hw,
965 u16 *flags,
966 struct i40e_aqc_mac_address_read_data *addrs,
967 struct i40e_asq_cmd_details *cmd_details)
968{
969 struct i40e_aq_desc desc;
970 struct i40e_aqc_mac_address_read *cmd_data =
971 (struct i40e_aqc_mac_address_read *)&desc.params.raw;
972 i40e_status status;
973
974 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_mac_address_read);
975 desc.flags |= cpu_to_le16(I40E_AQ_FLAG_BUF);
976
977 status = i40e_asq_send_command(hw, &desc, addrs,
978 sizeof(*addrs), cmd_details);
979 *flags = le16_to_cpu(cmd_data->command_flags);
980
981 return status;
982}
983
984/**
985 * i40e_aq_mac_address_write - Change the MAC addresses
986 * @hw: pointer to the hw struct
987 * @flags: indicates which MAC to be written
988 * @mac_addr: address to write
989 * @cmd_details: pointer to command details structure or NULL
990 **/
991i40e_status i40e_aq_mac_address_write(struct i40e_hw *hw,
992 u16 flags, u8 *mac_addr,
993 struct i40e_asq_cmd_details *cmd_details)
994{
995 struct i40e_aq_desc desc;
996 struct i40e_aqc_mac_address_write *cmd_data =
997 (struct i40e_aqc_mac_address_write *)&desc.params.raw;
998 i40e_status status;
999
1000 i40e_fill_default_direct_cmd_desc(&desc,
1001 i40e_aqc_opc_mac_address_write);
1002 cmd_data->command_flags = cpu_to_le16(flags);
Kamil Krawczyk55c29c32013-12-18 13:45:52 +00001003 cmd_data->mac_sah = cpu_to_le16((u16)mac_addr[0] << 8 | mac_addr[1]);
1004 cmd_data->mac_sal = cpu_to_le32(((u32)mac_addr[2] << 24) |
1005 ((u32)mac_addr[3] << 16) |
1006 ((u32)mac_addr[4] << 8) |
1007 mac_addr[5]);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001008
1009 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1010
1011 return status;
1012}
1013
1014/**
1015 * i40e_get_mac_addr - get MAC address
1016 * @hw: pointer to the HW structure
1017 * @mac_addr: pointer to MAC address
1018 *
1019 * Reads the adapter's MAC address from register
1020 **/
1021i40e_status i40e_get_mac_addr(struct i40e_hw *hw, u8 *mac_addr)
1022{
1023 struct i40e_aqc_mac_address_read_data addrs;
1024 i40e_status status;
1025 u16 flags = 0;
1026
1027 status = i40e_aq_mac_address_read(hw, &flags, &addrs, NULL);
1028
1029 if (flags & I40E_AQC_LAN_ADDR_VALID)
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001030 ether_addr_copy(mac_addr, addrs.pf_lan_mac);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001031
1032 return status;
1033}
1034
1035/**
Neerav Parikh1f224ad2014-02-12 01:45:31 +00001036 * i40e_get_port_mac_addr - get Port MAC address
1037 * @hw: pointer to the HW structure
1038 * @mac_addr: pointer to Port MAC address
1039 *
1040 * Reads the adapter's Port MAC address
1041 **/
1042i40e_status i40e_get_port_mac_addr(struct i40e_hw *hw, u8 *mac_addr)
1043{
1044 struct i40e_aqc_mac_address_read_data addrs;
1045 i40e_status status;
1046 u16 flags = 0;
1047
1048 status = i40e_aq_mac_address_read(hw, &flags, &addrs, NULL);
1049 if (status)
1050 return status;
1051
1052 if (flags & I40E_AQC_PORT_ADDR_VALID)
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001053 ether_addr_copy(mac_addr, addrs.port_mac);
Neerav Parikh1f224ad2014-02-12 01:45:31 +00001054 else
1055 status = I40E_ERR_INVALID_MAC_ADDR;
1056
1057 return status;
1058}
1059
1060/**
Matt Jared351499ab2014-04-23 04:50:03 +00001061 * i40e_pre_tx_queue_cfg - pre tx queue configure
1062 * @hw: pointer to the HW structure
Jeff Kirsherb40c82e2015-02-27 09:18:34 +00001063 * @queue: target PF queue index
Matt Jared351499ab2014-04-23 04:50:03 +00001064 * @enable: state change request
1065 *
1066 * Handles hw requirement to indicate intention to enable
1067 * or disable target queue.
1068 **/
1069void i40e_pre_tx_queue_cfg(struct i40e_hw *hw, u32 queue, bool enable)
1070{
Shannon Nelsondfb699f2014-05-22 06:32:28 +00001071 u32 abs_queue_idx = hw->func_caps.base_queue + queue;
Matt Jared351499ab2014-04-23 04:50:03 +00001072 u32 reg_block = 0;
Shannon Nelsondfb699f2014-05-22 06:32:28 +00001073 u32 reg_val;
Matt Jared351499ab2014-04-23 04:50:03 +00001074
Christopher Pau24a768c2014-06-04 20:41:59 +00001075 if (abs_queue_idx >= 128) {
Matt Jared351499ab2014-04-23 04:50:03 +00001076 reg_block = abs_queue_idx / 128;
Christopher Pau24a768c2014-06-04 20:41:59 +00001077 abs_queue_idx %= 128;
1078 }
Matt Jared351499ab2014-04-23 04:50:03 +00001079
1080 reg_val = rd32(hw, I40E_GLLAN_TXPRE_QDIS(reg_block));
1081 reg_val &= ~I40E_GLLAN_TXPRE_QDIS_QINDX_MASK;
1082 reg_val |= (abs_queue_idx << I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT);
1083
1084 if (enable)
1085 reg_val |= I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_MASK;
1086 else
1087 reg_val |= I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK;
1088
1089 wr32(hw, I40E_GLLAN_TXPRE_QDIS(reg_block), reg_val);
1090}
1091
1092/**
Kamil Krawczyk18f680c2014-12-11 07:06:31 +00001093 * i40e_read_pba_string - Reads part number string from EEPROM
1094 * @hw: pointer to hardware structure
1095 * @pba_num: stores the part number string from the EEPROM
1096 * @pba_num_size: part number string buffer length
1097 *
1098 * Reads the part number string from the EEPROM.
1099 **/
1100i40e_status i40e_read_pba_string(struct i40e_hw *hw, u8 *pba_num,
1101 u32 pba_num_size)
1102{
1103 i40e_status status = 0;
1104 u16 pba_word = 0;
1105 u16 pba_size = 0;
1106 u16 pba_ptr = 0;
1107 u16 i = 0;
1108
1109 status = i40e_read_nvm_word(hw, I40E_SR_PBA_FLAGS, &pba_word);
1110 if (status || (pba_word != 0xFAFA)) {
1111 hw_dbg(hw, "Failed to read PBA flags or flag is invalid.\n");
1112 return status;
1113 }
1114
1115 status = i40e_read_nvm_word(hw, I40E_SR_PBA_BLOCK_PTR, &pba_ptr);
1116 if (status) {
1117 hw_dbg(hw, "Failed to read PBA Block pointer.\n");
1118 return status;
1119 }
1120
1121 status = i40e_read_nvm_word(hw, pba_ptr, &pba_size);
1122 if (status) {
1123 hw_dbg(hw, "Failed to read PBA Block size.\n");
1124 return status;
1125 }
1126
1127 /* Subtract one to get PBA word count (PBA Size word is included in
1128 * total size)
1129 */
1130 pba_size--;
1131 if (pba_num_size < (((u32)pba_size * 2) + 1)) {
1132 hw_dbg(hw, "Buffer to small for PBA data.\n");
1133 return I40E_ERR_PARAM;
1134 }
1135
1136 for (i = 0; i < pba_size; i++) {
1137 status = i40e_read_nvm_word(hw, (pba_ptr + 1) + i, &pba_word);
1138 if (status) {
1139 hw_dbg(hw, "Failed to read PBA Block word %d.\n", i);
1140 return status;
1141 }
1142
1143 pba_num[(i * 2)] = (pba_word >> 8) & 0xFF;
1144 pba_num[(i * 2) + 1] = pba_word & 0xFF;
1145 }
1146 pba_num[(pba_size * 2)] = '\0';
1147
1148 return status;
1149}
1150
1151/**
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001152 * i40e_get_media_type - Gets media type
1153 * @hw: pointer to the hardware structure
1154 **/
1155static enum i40e_media_type i40e_get_media_type(struct i40e_hw *hw)
1156{
1157 enum i40e_media_type media;
1158
1159 switch (hw->phy.link_info.phy_type) {
1160 case I40E_PHY_TYPE_10GBASE_SR:
1161 case I40E_PHY_TYPE_10GBASE_LR:
Catherine Sullivan124ed152014-07-12 07:28:12 +00001162 case I40E_PHY_TYPE_1000BASE_SX:
1163 case I40E_PHY_TYPE_1000BASE_LX:
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001164 case I40E_PHY_TYPE_40GBASE_SR4:
1165 case I40E_PHY_TYPE_40GBASE_LR4:
Carolyn Wyborny31232372016-11-21 13:03:48 -08001166 case I40E_PHY_TYPE_25GBASE_LR:
1167 case I40E_PHY_TYPE_25GBASE_SR:
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001168 media = I40E_MEDIA_TYPE_FIBER;
1169 break;
1170 case I40E_PHY_TYPE_100BASE_TX:
1171 case I40E_PHY_TYPE_1000BASE_T:
1172 case I40E_PHY_TYPE_10GBASE_T:
1173 media = I40E_MEDIA_TYPE_BASET;
1174 break;
1175 case I40E_PHY_TYPE_10GBASE_CR1_CU:
1176 case I40E_PHY_TYPE_40GBASE_CR4_CU:
1177 case I40E_PHY_TYPE_10GBASE_CR1:
1178 case I40E_PHY_TYPE_40GBASE_CR4:
1179 case I40E_PHY_TYPE_10GBASE_SFPP_CU:
Catherine Sullivan180204c2015-02-26 16:14:58 +00001180 case I40E_PHY_TYPE_40GBASE_AOC:
1181 case I40E_PHY_TYPE_10GBASE_AOC:
Carolyn Wyborny31232372016-11-21 13:03:48 -08001182 case I40E_PHY_TYPE_25GBASE_CR:
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001183 media = I40E_MEDIA_TYPE_DA;
1184 break;
1185 case I40E_PHY_TYPE_1000BASE_KX:
1186 case I40E_PHY_TYPE_10GBASE_KX4:
1187 case I40E_PHY_TYPE_10GBASE_KR:
1188 case I40E_PHY_TYPE_40GBASE_KR4:
Jesse Brandeburgae24b402015-03-27 00:12:09 -07001189 case I40E_PHY_TYPE_20GBASE_KR2:
Carolyn Wyborny31232372016-11-21 13:03:48 -08001190 case I40E_PHY_TYPE_25GBASE_KR:
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001191 media = I40E_MEDIA_TYPE_BACKPLANE;
1192 break;
1193 case I40E_PHY_TYPE_SGMII:
1194 case I40E_PHY_TYPE_XAUI:
1195 case I40E_PHY_TYPE_XFI:
1196 case I40E_PHY_TYPE_XLAUI:
1197 case I40E_PHY_TYPE_XLPPI:
1198 default:
1199 media = I40E_MEDIA_TYPE_UNKNOWN;
1200 break;
1201 }
1202
1203 return media;
1204}
1205
Jesse Brandeburg7134f9c2013-11-26 08:56:05 +00001206#define I40E_PF_RESET_WAIT_COUNT_A0 200
Akeem G Abodunrin8af580d2015-03-27 00:12:10 -07001207#define I40E_PF_RESET_WAIT_COUNT 200
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001208/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001209 * i40e_pf_reset - Reset the PF
1210 * @hw: pointer to the hardware structure
1211 *
1212 * Assuming someone else has triggered a global reset,
1213 * assure the global reset is complete and then reset the PF
1214 **/
1215i40e_status i40e_pf_reset(struct i40e_hw *hw)
1216{
Jesse Brandeburg7134f9c2013-11-26 08:56:05 +00001217 u32 cnt = 0;
Shannon Nelson42794bd2013-12-11 08:17:10 +00001218 u32 cnt1 = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001219 u32 reg = 0;
1220 u32 grst_del;
1221
1222 /* Poll for Global Reset steady state in case of recent GRST.
1223 * The grst delay value is in 100ms units, and we'll wait a
1224 * couple counts longer to be sure we don't just miss the end.
1225 */
Shannon Nelsonde78fc52015-02-21 06:41:47 +00001226 grst_del = (rd32(hw, I40E_GLGEN_RSTCTL) &
1227 I40E_GLGEN_RSTCTL_GRSTDEL_MASK) >>
1228 I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT;
Kevin Scott4d7cec02016-02-17 16:12:13 -08001229
1230 /* It can take upto 15 secs for GRST steady state.
1231 * Bump it to 16 secs max to be safe.
1232 */
1233 grst_del = grst_del * 20;
1234
1235 for (cnt = 0; cnt < grst_del; cnt++) {
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001236 reg = rd32(hw, I40E_GLGEN_RSTAT);
1237 if (!(reg & I40E_GLGEN_RSTAT_DEVSTATE_MASK))
1238 break;
1239 msleep(100);
1240 }
1241 if (reg & I40E_GLGEN_RSTAT_DEVSTATE_MASK) {
1242 hw_dbg(hw, "Global reset polling failed to complete.\n");
1243 return I40E_ERR_RESET_FAILED;
1244 }
1245
Shannon Nelson42794bd2013-12-11 08:17:10 +00001246 /* Now Wait for the FW to be ready */
1247 for (cnt1 = 0; cnt1 < I40E_PF_RESET_WAIT_COUNT; cnt1++) {
1248 reg = rd32(hw, I40E_GLNVM_ULD);
1249 reg &= (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
1250 I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK);
1251 if (reg == (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
1252 I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK)) {
1253 hw_dbg(hw, "Core and Global modules ready %d\n", cnt1);
1254 break;
1255 }
1256 usleep_range(10000, 20000);
1257 }
1258 if (!(reg & (I40E_GLNVM_ULD_CONF_CORE_DONE_MASK |
1259 I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK))) {
1260 hw_dbg(hw, "wait for FW Reset complete timedout\n");
1261 hw_dbg(hw, "I40E_GLNVM_ULD = 0x%x\n", reg);
1262 return I40E_ERR_RESET_FAILED;
1263 }
1264
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001265 /* If there was a Global Reset in progress when we got here,
1266 * we don't need to do the PF Reset
1267 */
Jesse Brandeburg7134f9c2013-11-26 08:56:05 +00001268 if (!cnt) {
1269 if (hw->revision_id == 0)
1270 cnt = I40E_PF_RESET_WAIT_COUNT_A0;
1271 else
1272 cnt = I40E_PF_RESET_WAIT_COUNT;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001273 reg = rd32(hw, I40E_PFGEN_CTRL);
1274 wr32(hw, I40E_PFGEN_CTRL,
1275 (reg | I40E_PFGEN_CTRL_PFSWR_MASK));
Jesse Brandeburg7134f9c2013-11-26 08:56:05 +00001276 for (; cnt; cnt--) {
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001277 reg = rd32(hw, I40E_PFGEN_CTRL);
1278 if (!(reg & I40E_PFGEN_CTRL_PFSWR_MASK))
1279 break;
1280 usleep_range(1000, 2000);
1281 }
1282 if (reg & I40E_PFGEN_CTRL_PFSWR_MASK) {
1283 hw_dbg(hw, "PF reset polling failed to complete.\n");
1284 return I40E_ERR_RESET_FAILED;
1285 }
1286 }
1287
1288 i40e_clear_pxe_mode(hw);
Shannon Nelson922680b2013-12-18 05:29:17 +00001289
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001290 return 0;
1291}
1292
1293/**
Shannon Nelson838d41d2014-06-04 20:41:27 +00001294 * i40e_clear_hw - clear out any left over hw state
1295 * @hw: pointer to the hw struct
1296 *
1297 * Clear queues and interrupts, typically called at init time,
1298 * but after the capabilities have been found so we know how many
1299 * queues and msix vectors have been allocated.
1300 **/
1301void i40e_clear_hw(struct i40e_hw *hw)
1302{
1303 u32 num_queues, base_queue;
1304 u32 num_pf_int;
1305 u32 num_vf_int;
1306 u32 num_vfs;
1307 u32 i, j;
1308 u32 val;
1309 u32 eol = 0x7ff;
1310
Jeff Kirsherb40c82e2015-02-27 09:18:34 +00001311 /* get number of interrupts, queues, and VFs */
Shannon Nelson838d41d2014-06-04 20:41:27 +00001312 val = rd32(hw, I40E_GLPCI_CNF2);
1313 num_pf_int = (val & I40E_GLPCI_CNF2_MSI_X_PF_N_MASK) >>
1314 I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT;
1315 num_vf_int = (val & I40E_GLPCI_CNF2_MSI_X_VF_N_MASK) >>
1316 I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT;
1317
Shannon Nelson272cdaf22016-02-17 16:12:21 -08001318 val = rd32(hw, I40E_PFLAN_QALLOC);
Shannon Nelson838d41d2014-06-04 20:41:27 +00001319 base_queue = (val & I40E_PFLAN_QALLOC_FIRSTQ_MASK) >>
1320 I40E_PFLAN_QALLOC_FIRSTQ_SHIFT;
1321 j = (val & I40E_PFLAN_QALLOC_LASTQ_MASK) >>
1322 I40E_PFLAN_QALLOC_LASTQ_SHIFT;
1323 if (val & I40E_PFLAN_QALLOC_VALID_MASK)
1324 num_queues = (j - base_queue) + 1;
1325 else
1326 num_queues = 0;
1327
1328 val = rd32(hw, I40E_PF_VT_PFALLOC);
1329 i = (val & I40E_PF_VT_PFALLOC_FIRSTVF_MASK) >>
1330 I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT;
1331 j = (val & I40E_PF_VT_PFALLOC_LASTVF_MASK) >>
1332 I40E_PF_VT_PFALLOC_LASTVF_SHIFT;
1333 if (val & I40E_PF_VT_PFALLOC_VALID_MASK)
1334 num_vfs = (j - i) + 1;
1335 else
1336 num_vfs = 0;
1337
1338 /* stop all the interrupts */
1339 wr32(hw, I40E_PFINT_ICR0_ENA, 0);
1340 val = 0x3 << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT;
1341 for (i = 0; i < num_pf_int - 2; i++)
1342 wr32(hw, I40E_PFINT_DYN_CTLN(i), val);
1343
1344 /* Set the FIRSTQ_INDX field to 0x7FF in PFINT_LNKLSTx */
1345 val = eol << I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT;
1346 wr32(hw, I40E_PFINT_LNKLST0, val);
1347 for (i = 0; i < num_pf_int - 2; i++)
1348 wr32(hw, I40E_PFINT_LNKLSTN(i), val);
1349 val = eol << I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT;
1350 for (i = 0; i < num_vfs; i++)
1351 wr32(hw, I40E_VPINT_LNKLST0(i), val);
1352 for (i = 0; i < num_vf_int - 2; i++)
1353 wr32(hw, I40E_VPINT_LNKLSTN(i), val);
1354
1355 /* warn the HW of the coming Tx disables */
1356 for (i = 0; i < num_queues; i++) {
1357 u32 abs_queue_idx = base_queue + i;
1358 u32 reg_block = 0;
1359
1360 if (abs_queue_idx >= 128) {
1361 reg_block = abs_queue_idx / 128;
1362 abs_queue_idx %= 128;
1363 }
1364
1365 val = rd32(hw, I40E_GLLAN_TXPRE_QDIS(reg_block));
1366 val &= ~I40E_GLLAN_TXPRE_QDIS_QINDX_MASK;
1367 val |= (abs_queue_idx << I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT);
1368 val |= I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK;
1369
1370 wr32(hw, I40E_GLLAN_TXPRE_QDIS(reg_block), val);
1371 }
1372 udelay(400);
1373
1374 /* stop all the queues */
1375 for (i = 0; i < num_queues; i++) {
1376 wr32(hw, I40E_QINT_TQCTL(i), 0);
1377 wr32(hw, I40E_QTX_ENA(i), 0);
1378 wr32(hw, I40E_QINT_RQCTL(i), 0);
1379 wr32(hw, I40E_QRX_ENA(i), 0);
1380 }
1381
1382 /* short wait for all queue disables to settle */
1383 udelay(50);
1384}
1385
1386/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001387 * i40e_clear_pxe_mode - clear pxe operations mode
1388 * @hw: pointer to the hw struct
1389 *
1390 * Make sure all PXE mode settings are cleared, including things
1391 * like descriptor fetch/write-back mode.
1392 **/
1393void i40e_clear_pxe_mode(struct i40e_hw *hw)
1394{
1395 u32 reg;
1396
Shannon Nelsonc9b9b0a2014-04-09 05:59:05 +00001397 if (i40e_check_asq_alive(hw))
1398 i40e_aq_clear_pxe_mode(hw, NULL);
1399
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001400 /* Clear single descriptor fetch/write-back mode */
1401 reg = rd32(hw, I40E_GLLAN_RCTL_0);
Jesse Brandeburg7134f9c2013-11-26 08:56:05 +00001402
1403 if (hw->revision_id == 0) {
1404 /* As a work around clear PXE_MODE instead of setting it */
1405 wr32(hw, I40E_GLLAN_RCTL_0, (reg & (~I40E_GLLAN_RCTL_0_PXE_MODE_MASK)));
1406 } else {
1407 wr32(hw, I40E_GLLAN_RCTL_0, (reg | I40E_GLLAN_RCTL_0_PXE_MODE_MASK));
1408 }
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001409}
1410
1411/**
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001412 * i40e_led_is_mine - helper to find matching led
1413 * @hw: pointer to the hw struct
1414 * @idx: index into GPIO registers
1415 *
1416 * returns: 0 if no match, otherwise the value of the GPIO_CTL register
1417 */
1418static u32 i40e_led_is_mine(struct i40e_hw *hw, int idx)
1419{
1420 u32 gpio_val = 0;
1421 u32 port;
1422
1423 if (!hw->func_caps.led[idx])
1424 return 0;
1425
1426 gpio_val = rd32(hw, I40E_GLGEN_GPIO_CTL(idx));
1427 port = (gpio_val & I40E_GLGEN_GPIO_CTL_PRT_NUM_MASK) >>
1428 I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT;
1429
1430 /* if PRT_NUM_NA is 1 then this LED is not port specific, OR
1431 * if it is not our port then ignore
1432 */
1433 if ((gpio_val & I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_MASK) ||
1434 (port != hw->port))
1435 return 0;
1436
1437 return gpio_val;
1438}
1439
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001440#define I40E_COMBINED_ACTIVITY 0xA
1441#define I40E_FILTER_ACTIVITY 0xE
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001442#define I40E_LINK_ACTIVITY 0xC
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001443#define I40E_MAC_ACTIVITY 0xD
1444#define I40E_LED0 22
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001445
1446/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001447 * i40e_led_get - return current on/off mode
1448 * @hw: pointer to the hw struct
1449 *
1450 * The value returned is the 'mode' field as defined in the
1451 * GPIO register definitions: 0x0 = off, 0xf = on, and other
1452 * values are variations of possible behaviors relating to
1453 * blink, link, and wire.
1454 **/
1455u32 i40e_led_get(struct i40e_hw *hw)
1456{
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001457 u32 current_mode = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001458 u32 mode = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001459 int i;
1460
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001461 /* as per the documentation GPIO 22-29 are the LED
1462 * GPIO pins named LED0..LED7
1463 */
1464 for (i = I40E_LED0; i <= I40E_GLGEN_GPIO_CTL_MAX_INDEX; i++) {
1465 u32 gpio_val = i40e_led_is_mine(hw, i);
1466
1467 if (!gpio_val)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001468 continue;
1469
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001470 /* ignore gpio LED src mode entries related to the activity
1471 * LEDs
1472 */
1473 current_mode = ((gpio_val & I40E_GLGEN_GPIO_CTL_LED_MODE_MASK)
1474 >> I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT);
1475 switch (current_mode) {
1476 case I40E_COMBINED_ACTIVITY:
1477 case I40E_FILTER_ACTIVITY:
1478 case I40E_MAC_ACTIVITY:
1479 continue;
1480 default:
1481 break;
1482 }
1483
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001484 mode = (gpio_val & I40E_GLGEN_GPIO_CTL_LED_MODE_MASK) >>
1485 I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001486 break;
1487 }
1488
1489 return mode;
1490}
1491
1492/**
1493 * i40e_led_set - set new on/off mode
1494 * @hw: pointer to the hw struct
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001495 * @mode: 0=off, 0xf=on (else see manual for mode details)
1496 * @blink: true if the LED should blink when on, false if steady
1497 *
1498 * if this function is used to turn on the blink it should
1499 * be used to disable the blink when restoring the original state.
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001500 **/
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001501void i40e_led_set(struct i40e_hw *hw, u32 mode, bool blink)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001502{
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001503 u32 current_mode = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001504 int i;
1505
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001506 if (mode & 0xfffffff0)
1507 hw_dbg(hw, "invalid mode passed in %X\n", mode);
1508
1509 /* as per the documentation GPIO 22-29 are the LED
1510 * GPIO pins named LED0..LED7
1511 */
1512 for (i = I40E_LED0; i <= I40E_GLGEN_GPIO_CTL_MAX_INDEX; i++) {
1513 u32 gpio_val = i40e_led_is_mine(hw, i);
1514
1515 if (!gpio_val)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001516 continue;
1517
Matt Jaredb84d5cd2015-02-26 16:11:30 +00001518 /* ignore gpio LED src mode entries related to the activity
1519 * LEDs
1520 */
1521 current_mode = ((gpio_val & I40E_GLGEN_GPIO_CTL_LED_MODE_MASK)
1522 >> I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT);
1523 switch (current_mode) {
1524 case I40E_COMBINED_ACTIVITY:
1525 case I40E_FILTER_ACTIVITY:
1526 case I40E_MAC_ACTIVITY:
1527 continue;
1528 default:
1529 break;
1530 }
1531
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001532 gpio_val &= ~I40E_GLGEN_GPIO_CTL_LED_MODE_MASK;
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001533 /* this & is a bit of paranoia, but serves as a range check */
1534 gpio_val |= ((mode << I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT) &
1535 I40E_GLGEN_GPIO_CTL_LED_MODE_MASK);
1536
1537 if (mode == I40E_LINK_ACTIVITY)
1538 blink = false;
1539
Matt Jared9be00d62015-01-24 09:58:28 +00001540 if (blink)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001541 gpio_val |= BIT(I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT);
Matt Jared9be00d62015-01-24 09:58:28 +00001542 else
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001543 gpio_val &= ~BIT(I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT);
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001544
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001545 wr32(hw, I40E_GLGEN_GPIO_CTL(i), gpio_val);
Jesse Brandeburg0556a9e2013-11-28 06:39:33 +00001546 break;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001547 }
1548}
1549
1550/* Admin command wrappers */
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001551
1552/**
Catherine Sullivan8109e122014-06-04 08:45:24 +00001553 * i40e_aq_get_phy_capabilities
1554 * @hw: pointer to the hw struct
1555 * @abilities: structure for PHY capabilities to be filled
1556 * @qualified_modules: report Qualified Modules
1557 * @report_init: report init capabilities (active are default)
1558 * @cmd_details: pointer to command details structure or NULL
1559 *
1560 * Returns the various PHY abilities supported on the Port.
1561 **/
1562i40e_status i40e_aq_get_phy_capabilities(struct i40e_hw *hw,
1563 bool qualified_modules, bool report_init,
1564 struct i40e_aq_get_phy_abilities_resp *abilities,
1565 struct i40e_asq_cmd_details *cmd_details)
1566{
1567 struct i40e_aq_desc desc;
1568 i40e_status status;
1569 u16 abilities_size = sizeof(struct i40e_aq_get_phy_abilities_resp);
1570
1571 if (!abilities)
1572 return I40E_ERR_PARAM;
1573
1574 i40e_fill_default_direct_cmd_desc(&desc,
1575 i40e_aqc_opc_get_phy_abilities);
1576
1577 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
1578 if (abilities_size > I40E_AQ_LARGE_BUF)
1579 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
1580
1581 if (qualified_modules)
1582 desc.params.external.param0 |=
1583 cpu_to_le32(I40E_AQ_PHY_REPORT_QUALIFIED_MODULES);
1584
1585 if (report_init)
1586 desc.params.external.param0 |=
1587 cpu_to_le32(I40E_AQ_PHY_REPORT_INITIAL_VALUES);
1588
1589 status = i40e_asq_send_command(hw, &desc, abilities, abilities_size,
1590 cmd_details);
1591
1592 if (hw->aq.asq_last_status == I40E_AQ_RC_EIO)
1593 status = I40E_ERR_UNKNOWN_PHY;
1594
Carolyn Wyborny31232372016-11-21 13:03:48 -08001595 if (report_init) {
Kevin Scott3ac67d72015-09-03 17:18:58 -04001596 hw->phy.phy_types = le32_to_cpu(abilities->phy_type);
Carolyn Wyborny31232372016-11-21 13:03:48 -08001597 hw->phy.phy_types |= ((u64)abilities->phy_type_ext << 32);
1598 }
Kevin Scott3ac67d72015-09-03 17:18:58 -04001599
Catherine Sullivan8109e122014-06-04 08:45:24 +00001600 return status;
1601}
1602
1603/**
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001604 * i40e_aq_set_phy_config
1605 * @hw: pointer to the hw struct
1606 * @config: structure with PHY configuration to be set
1607 * @cmd_details: pointer to command details structure or NULL
1608 *
1609 * Set the various PHY configuration parameters
1610 * supported on the Port.One or more of the Set PHY config parameters may be
1611 * ignored in an MFP mode as the PF may not have the privilege to set some
1612 * of the PHY Config parameters. This status will be indicated by the
1613 * command response.
1614 **/
1615enum i40e_status_code i40e_aq_set_phy_config(struct i40e_hw *hw,
1616 struct i40e_aq_set_phy_config *config,
1617 struct i40e_asq_cmd_details *cmd_details)
1618{
1619 struct i40e_aq_desc desc;
1620 struct i40e_aq_set_phy_config *cmd =
1621 (struct i40e_aq_set_phy_config *)&desc.params.raw;
1622 enum i40e_status_code status;
1623
1624 if (!config)
1625 return I40E_ERR_PARAM;
1626
1627 i40e_fill_default_direct_cmd_desc(&desc,
1628 i40e_aqc_opc_set_phy_config);
1629
1630 *cmd = *config;
1631
1632 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1633
1634 return status;
1635}
1636
1637/**
1638 * i40e_set_fc
1639 * @hw: pointer to the hw struct
1640 *
1641 * Set the requested flow control mode using set_phy_config.
1642 **/
1643enum i40e_status_code i40e_set_fc(struct i40e_hw *hw, u8 *aq_failures,
1644 bool atomic_restart)
1645{
1646 enum i40e_fc_mode fc_mode = hw->fc.requested_mode;
1647 struct i40e_aq_get_phy_abilities_resp abilities;
1648 struct i40e_aq_set_phy_config config;
1649 enum i40e_status_code status;
1650 u8 pause_mask = 0x0;
1651
1652 *aq_failures = 0x0;
1653
1654 switch (fc_mode) {
1655 case I40E_FC_FULL:
1656 pause_mask |= I40E_AQ_PHY_FLAG_PAUSE_TX;
1657 pause_mask |= I40E_AQ_PHY_FLAG_PAUSE_RX;
1658 break;
1659 case I40E_FC_RX_PAUSE:
1660 pause_mask |= I40E_AQ_PHY_FLAG_PAUSE_RX;
1661 break;
1662 case I40E_FC_TX_PAUSE:
1663 pause_mask |= I40E_AQ_PHY_FLAG_PAUSE_TX;
1664 break;
1665 default:
1666 break;
1667 }
1668
1669 /* Get the current phy config */
1670 status = i40e_aq_get_phy_capabilities(hw, false, false, &abilities,
1671 NULL);
1672 if (status) {
1673 *aq_failures |= I40E_SET_FC_AQ_FAIL_GET;
1674 return status;
1675 }
1676
1677 memset(&config, 0, sizeof(struct i40e_aq_set_phy_config));
1678 /* clear the old pause settings */
1679 config.abilities = abilities.abilities & ~(I40E_AQ_PHY_FLAG_PAUSE_TX) &
1680 ~(I40E_AQ_PHY_FLAG_PAUSE_RX);
1681 /* set the new abilities */
1682 config.abilities |= pause_mask;
1683 /* If the abilities have changed, then set the new config */
1684 if (config.abilities != abilities.abilities) {
1685 /* Auto restart link so settings take effect */
1686 if (atomic_restart)
1687 config.abilities |= I40E_AQ_PHY_ENABLE_ATOMIC_LINK;
1688 /* Copy over all the old settings */
1689 config.phy_type = abilities.phy_type;
Carolyn Wyborny31232372016-11-21 13:03:48 -08001690 config.phy_type_ext = abilities.phy_type_ext;
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001691 config.link_speed = abilities.link_speed;
1692 config.eee_capability = abilities.eee_capability;
1693 config.eeer = abilities.eeer_val;
1694 config.low_power_ctrl = abilities.d3_lpan;
Carolyn Wyborny60f000a2016-11-21 13:03:49 -08001695 config.fec_config = abilities.fec_cfg_curr_mod_ext_info &
1696 I40E_AQ_PHY_FEC_CONFIG_MASK;
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001697 status = i40e_aq_set_phy_config(hw, &config, NULL);
1698
1699 if (status)
1700 *aq_failures |= I40E_SET_FC_AQ_FAIL_SET;
1701 }
1702 /* Update the link info */
Catherine Sullivan0a862b42015-08-31 19:54:53 -04001703 status = i40e_update_link_info(hw);
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001704 if (status) {
1705 /* Wait a little bit (on 40G cards it sometimes takes a really
1706 * long time for link to come back from the atomic reset)
1707 * and try once more
1708 */
1709 msleep(1000);
Catherine Sullivan0a862b42015-08-31 19:54:53 -04001710 status = i40e_update_link_info(hw);
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001711 }
1712 if (status)
1713 *aq_failures |= I40E_SET_FC_AQ_FAIL_UPDATE;
1714
1715 return status;
1716}
1717
1718/**
Shannon Nelsonc9b9b0a2014-04-09 05:59:05 +00001719 * i40e_aq_clear_pxe_mode
1720 * @hw: pointer to the hw struct
1721 * @cmd_details: pointer to command details structure or NULL
1722 *
1723 * Tell the firmware that the driver is taking over from PXE
1724 **/
1725i40e_status i40e_aq_clear_pxe_mode(struct i40e_hw *hw,
1726 struct i40e_asq_cmd_details *cmd_details)
1727{
1728 i40e_status status;
1729 struct i40e_aq_desc desc;
1730 struct i40e_aqc_clear_pxe *cmd =
1731 (struct i40e_aqc_clear_pxe *)&desc.params.raw;
1732
1733 i40e_fill_default_direct_cmd_desc(&desc,
1734 i40e_aqc_opc_clear_pxe_mode);
1735
1736 cmd->rx_cnt = 0x2;
1737
1738 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1739
1740 wr32(hw, I40E_GLLAN_RCTL_0, 0x1);
1741
1742 return status;
1743}
1744
1745/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001746 * i40e_aq_set_link_restart_an
1747 * @hw: pointer to the hw struct
Catherine Sullivan1ac978a2014-06-04 01:23:20 +00001748 * @enable_link: if true: enable link, if false: disable link
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001749 * @cmd_details: pointer to command details structure or NULL
1750 *
1751 * Sets up the link and restarts the Auto-Negotiation over the link.
1752 **/
1753i40e_status i40e_aq_set_link_restart_an(struct i40e_hw *hw,
Catherine Sullivan1ac978a2014-06-04 01:23:20 +00001754 bool enable_link,
1755 struct i40e_asq_cmd_details *cmd_details)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001756{
1757 struct i40e_aq_desc desc;
1758 struct i40e_aqc_set_link_restart_an *cmd =
1759 (struct i40e_aqc_set_link_restart_an *)&desc.params.raw;
1760 i40e_status status;
1761
1762 i40e_fill_default_direct_cmd_desc(&desc,
1763 i40e_aqc_opc_set_link_restart_an);
1764
1765 cmd->command = I40E_AQ_PHY_RESTART_AN;
Catherine Sullivan1ac978a2014-06-04 01:23:20 +00001766 if (enable_link)
1767 cmd->command |= I40E_AQ_PHY_LINK_ENABLE;
1768 else
1769 cmd->command &= ~I40E_AQ_PHY_LINK_ENABLE;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001770
1771 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1772
1773 return status;
1774}
1775
1776/**
1777 * i40e_aq_get_link_info
1778 * @hw: pointer to the hw struct
1779 * @enable_lse: enable/disable LinkStatusEvent reporting
1780 * @link: pointer to link status structure - optional
1781 * @cmd_details: pointer to command details structure or NULL
1782 *
1783 * Returns the link status of the adapter.
1784 **/
1785i40e_status i40e_aq_get_link_info(struct i40e_hw *hw,
1786 bool enable_lse, struct i40e_link_status *link,
1787 struct i40e_asq_cmd_details *cmd_details)
1788{
1789 struct i40e_aq_desc desc;
1790 struct i40e_aqc_get_link_status *resp =
1791 (struct i40e_aqc_get_link_status *)&desc.params.raw;
1792 struct i40e_link_status *hw_link_info = &hw->phy.link_info;
1793 i40e_status status;
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001794 bool tx_pause, rx_pause;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001795 u16 command_flags;
1796
1797 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_get_link_status);
1798
1799 if (enable_lse)
1800 command_flags = I40E_AQ_LSE_ENABLE;
1801 else
1802 command_flags = I40E_AQ_LSE_DISABLE;
1803 resp->command_flags = cpu_to_le16(command_flags);
1804
1805 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1806
1807 if (status)
1808 goto aq_get_link_info_exit;
1809
1810 /* save off old link status information */
Mitch Williamsc36bd4a72013-12-18 13:46:04 +00001811 hw->phy.link_info_old = *hw_link_info;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001812
1813 /* update link status */
1814 hw_link_info->phy_type = (enum i40e_aq_phy_type)resp->phy_type;
Jesse Brandeburgbe405eb2013-11-20 10:02:50 +00001815 hw->phy.media_type = i40e_get_media_type(hw);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001816 hw_link_info->link_speed = (enum i40e_aq_link_speed)resp->link_speed;
1817 hw_link_info->link_info = resp->link_info;
1818 hw_link_info->an_info = resp->an_info;
Henry Tieman3e03d7c2016-12-02 12:32:57 -08001819 hw_link_info->fec_info = resp->config & (I40E_AQ_CONFIG_FEC_KR_ENA |
1820 I40E_AQ_CONFIG_FEC_RS_ENA);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001821 hw_link_info->ext_info = resp->ext_info;
Kamil Krawczyk639dc372013-11-20 10:03:07 +00001822 hw_link_info->loopback = resp->loopback;
Neerav Parikh6bb3f232014-04-01 07:11:56 +00001823 hw_link_info->max_frame_size = le16_to_cpu(resp->max_frame_size);
1824 hw_link_info->pacing = resp->config & I40E_AQ_CONFIG_PACING_MASK;
1825
Catherine Sullivanc56999f2014-06-04 08:45:26 +00001826 /* update fc info */
1827 tx_pause = !!(resp->an_info & I40E_AQ_LINK_PAUSE_TX);
1828 rx_pause = !!(resp->an_info & I40E_AQ_LINK_PAUSE_RX);
1829 if (tx_pause & rx_pause)
1830 hw->fc.current_mode = I40E_FC_FULL;
1831 else if (tx_pause)
1832 hw->fc.current_mode = I40E_FC_TX_PAUSE;
1833 else if (rx_pause)
1834 hw->fc.current_mode = I40E_FC_RX_PAUSE;
1835 else
1836 hw->fc.current_mode = I40E_FC_NONE;
1837
Neerav Parikh6bb3f232014-04-01 07:11:56 +00001838 if (resp->config & I40E_AQ_CONFIG_CRC_ENA)
1839 hw_link_info->crc_enable = true;
1840 else
1841 hw_link_info->crc_enable = false;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001842
Filip Sadowski7ed35732016-09-14 16:24:33 -07001843 if (resp->command_flags & cpu_to_le16(I40E_AQ_LSE_IS_ENABLED))
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001844 hw_link_info->lse_enable = true;
1845 else
1846 hw_link_info->lse_enable = false;
1847
Henry Tiemane586bb62016-11-08 13:05:07 -08001848 if ((hw->mac.type == I40E_MAC_XL710) &&
1849 (hw->aq.fw_maj_ver < 4 || (hw->aq.fw_maj_ver == 4 &&
Catherine Sullivan088c4ee2015-02-26 16:14:12 +00001850 hw->aq.fw_min_ver < 40)) && hw_link_info->phy_type == 0xE)
1851 hw_link_info->phy_type = I40E_PHY_TYPE_10GBASE_SFPP_CU;
1852
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001853 /* save link status information */
1854 if (link)
Jesse Brandeburgd7595a22013-09-13 08:23:22 +00001855 *link = *hw_link_info;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001856
1857 /* flag cleared so helper functions don't call AQ again */
1858 hw->phy.get_link_info = false;
1859
1860aq_get_link_info_exit:
1861 return status;
1862}
1863
1864/**
Jesse Brandeburg7e2453f2014-09-13 07:40:41 +00001865 * i40e_aq_set_phy_int_mask
1866 * @hw: pointer to the hw struct
1867 * @mask: interrupt mask to be set
1868 * @cmd_details: pointer to command details structure or NULL
1869 *
1870 * Set link interrupt mask.
1871 **/
1872i40e_status i40e_aq_set_phy_int_mask(struct i40e_hw *hw,
1873 u16 mask,
1874 struct i40e_asq_cmd_details *cmd_details)
1875{
1876 struct i40e_aq_desc desc;
1877 struct i40e_aqc_set_phy_int_mask *cmd =
1878 (struct i40e_aqc_set_phy_int_mask *)&desc.params.raw;
1879 i40e_status status;
1880
1881 i40e_fill_default_direct_cmd_desc(&desc,
1882 i40e_aqc_opc_set_phy_int_mask);
1883
1884 cmd->event_mask = cpu_to_le16(mask);
1885
1886 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1887
1888 return status;
1889}
1890
1891/**
Carolyn Wyborny31b606d2016-02-17 16:12:12 -08001892 * i40e_aq_set_phy_debug
1893 * @hw: pointer to the hw struct
1894 * @cmd_flags: debug command flags
1895 * @cmd_details: pointer to command details structure or NULL
1896 *
1897 * Reset the external PHY.
1898 **/
Jesse Brandeburg61829022016-03-10 14:59:42 -08001899i40e_status i40e_aq_set_phy_debug(struct i40e_hw *hw, u8 cmd_flags,
1900 struct i40e_asq_cmd_details *cmd_details)
Carolyn Wyborny31b606d2016-02-17 16:12:12 -08001901{
1902 struct i40e_aq_desc desc;
1903 struct i40e_aqc_set_phy_debug *cmd =
1904 (struct i40e_aqc_set_phy_debug *)&desc.params.raw;
Jesse Brandeburg61829022016-03-10 14:59:42 -08001905 i40e_status status;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -08001906
1907 i40e_fill_default_direct_cmd_desc(&desc,
1908 i40e_aqc_opc_set_phy_debug);
1909
1910 cmd->command_flags = cmd_flags;
1911
1912 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1913
1914 return status;
1915}
1916
1917/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001918 * i40e_aq_add_vsi
1919 * @hw: pointer to the hw struct
Jeff Kirsher98d44382013-12-21 05:44:42 +00001920 * @vsi_ctx: pointer to a vsi context struct
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001921 * @cmd_details: pointer to command details structure or NULL
1922 *
1923 * Add a VSI context to the hardware.
1924**/
1925i40e_status i40e_aq_add_vsi(struct i40e_hw *hw,
1926 struct i40e_vsi_context *vsi_ctx,
1927 struct i40e_asq_cmd_details *cmd_details)
1928{
1929 struct i40e_aq_desc desc;
1930 struct i40e_aqc_add_get_update_vsi *cmd =
1931 (struct i40e_aqc_add_get_update_vsi *)&desc.params.raw;
1932 struct i40e_aqc_add_get_update_vsi_completion *resp =
1933 (struct i40e_aqc_add_get_update_vsi_completion *)
1934 &desc.params.raw;
1935 i40e_status status;
1936
1937 i40e_fill_default_direct_cmd_desc(&desc,
1938 i40e_aqc_opc_add_vsi);
1939
1940 cmd->uplink_seid = cpu_to_le16(vsi_ctx->uplink_seid);
1941 cmd->connection_type = vsi_ctx->connection_type;
1942 cmd->vf_id = vsi_ctx->vf_num;
1943 cmd->vsi_flags = cpu_to_le16(vsi_ctx->flags);
1944
1945 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00001946
1947 status = i40e_asq_send_command(hw, &desc, &vsi_ctx->info,
1948 sizeof(vsi_ctx->info), cmd_details);
1949
1950 if (status)
1951 goto aq_add_vsi_exit;
1952
1953 vsi_ctx->seid = le16_to_cpu(resp->seid);
1954 vsi_ctx->vsi_number = le16_to_cpu(resp->vsi_number);
1955 vsi_ctx->vsis_allocated = le16_to_cpu(resp->vsi_used);
1956 vsi_ctx->vsis_unallocated = le16_to_cpu(resp->vsi_free);
1957
1958aq_add_vsi_exit:
1959 return status;
1960}
1961
1962/**
Mitch Williamsfb70fab2016-05-16 10:26:31 -07001963 * i40e_aq_set_default_vsi
1964 * @hw: pointer to the hw struct
1965 * @seid: vsi number
1966 * @cmd_details: pointer to command details structure or NULL
1967 **/
1968i40e_status i40e_aq_set_default_vsi(struct i40e_hw *hw,
1969 u16 seid,
1970 struct i40e_asq_cmd_details *cmd_details)
1971{
1972 struct i40e_aq_desc desc;
1973 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
1974 (struct i40e_aqc_set_vsi_promiscuous_modes *)
1975 &desc.params.raw;
1976 i40e_status status;
1977
1978 i40e_fill_default_direct_cmd_desc(&desc,
1979 i40e_aqc_opc_set_vsi_promiscuous_modes);
1980
1981 cmd->promiscuous_flags = cpu_to_le16(I40E_AQC_SET_VSI_DEFAULT);
1982 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_DEFAULT);
1983 cmd->seid = cpu_to_le16(seid);
1984
1985 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
1986
1987 return status;
1988}
1989
1990/**
1991 * i40e_aq_clear_default_vsi
1992 * @hw: pointer to the hw struct
1993 * @seid: vsi number
1994 * @cmd_details: pointer to command details structure or NULL
1995 **/
1996i40e_status i40e_aq_clear_default_vsi(struct i40e_hw *hw,
1997 u16 seid,
1998 struct i40e_asq_cmd_details *cmd_details)
1999{
2000 struct i40e_aq_desc desc;
2001 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2002 (struct i40e_aqc_set_vsi_promiscuous_modes *)
2003 &desc.params.raw;
2004 i40e_status status;
2005
2006 i40e_fill_default_direct_cmd_desc(&desc,
2007 i40e_aqc_opc_set_vsi_promiscuous_modes);
2008
2009 cmd->promiscuous_flags = cpu_to_le16(0);
2010 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_DEFAULT);
2011 cmd->seid = cpu_to_le16(seid);
2012
2013 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2014
2015 return status;
2016}
2017
2018/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002019 * i40e_aq_set_vsi_unicast_promiscuous
2020 * @hw: pointer to the hw struct
2021 * @seid: vsi number
2022 * @set: set unicast promiscuous enable/disable
2023 * @cmd_details: pointer to command details structure or NULL
Anjali Singhai Jainb5569892016-05-03 15:13:12 -07002024 * @rx_only_promisc: flag to decide if egress traffic gets mirrored in promisc
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002025 **/
2026i40e_status i40e_aq_set_vsi_unicast_promiscuous(struct i40e_hw *hw,
Mitch Williams885552a2013-12-21 05:44:41 +00002027 u16 seid, bool set,
Anjali Singhai Jainb5569892016-05-03 15:13:12 -07002028 struct i40e_asq_cmd_details *cmd_details,
2029 bool rx_only_promisc)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002030{
2031 struct i40e_aq_desc desc;
2032 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2033 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2034 i40e_status status;
2035 u16 flags = 0;
2036
2037 i40e_fill_default_direct_cmd_desc(&desc,
2038 i40e_aqc_opc_set_vsi_promiscuous_modes);
2039
Anjali Singhai Jain3b120082016-01-15 14:33:21 -08002040 if (set) {
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002041 flags |= I40E_AQC_SET_VSI_PROMISC_UNICAST;
Anjali Singhai Jainb5569892016-05-03 15:13:12 -07002042 if (rx_only_promisc &&
2043 (((hw->aq.api_maj_ver == 1) && (hw->aq.api_min_ver >= 5)) ||
2044 (hw->aq.api_maj_ver > 1)))
Anjali Singhai Jain3b120082016-01-15 14:33:21 -08002045 flags |= I40E_AQC_SET_VSI_PROMISC_TX;
2046 }
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002047
2048 cmd->promiscuous_flags = cpu_to_le16(flags);
2049
2050 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_UNICAST);
Anjali Singhai Jain3b120082016-01-15 14:33:21 -08002051 if (((hw->aq.api_maj_ver >= 1) && (hw->aq.api_min_ver >= 5)) ||
2052 (hw->aq.api_maj_ver > 1))
2053 cmd->valid_flags |= cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_TX);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002054
2055 cmd->seid = cpu_to_le16(seid);
2056 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2057
2058 return status;
2059}
2060
2061/**
2062 * i40e_aq_set_vsi_multicast_promiscuous
2063 * @hw: pointer to the hw struct
2064 * @seid: vsi number
2065 * @set: set multicast promiscuous enable/disable
2066 * @cmd_details: pointer to command details structure or NULL
2067 **/
2068i40e_status i40e_aq_set_vsi_multicast_promiscuous(struct i40e_hw *hw,
2069 u16 seid, bool set, struct i40e_asq_cmd_details *cmd_details)
2070{
2071 struct i40e_aq_desc desc;
2072 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2073 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2074 i40e_status status;
2075 u16 flags = 0;
2076
2077 i40e_fill_default_direct_cmd_desc(&desc,
2078 i40e_aqc_opc_set_vsi_promiscuous_modes);
2079
2080 if (set)
2081 flags |= I40E_AQC_SET_VSI_PROMISC_MULTICAST;
2082
2083 cmd->promiscuous_flags = cpu_to_le16(flags);
2084
2085 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_MULTICAST);
2086
2087 cmd->seid = cpu_to_le16(seid);
2088 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2089
2090 return status;
2091}
2092
2093/**
Greg Rose6c41a762016-04-12 08:30:50 -07002094 * i40e_aq_set_vsi_mc_promisc_on_vlan
2095 * @hw: pointer to the hw struct
2096 * @seid: vsi number
2097 * @enable: set MAC L2 layer unicast promiscuous enable/disable for a given VLAN
2098 * @vid: The VLAN tag filter - capture any multicast packet with this VLAN tag
2099 * @cmd_details: pointer to command details structure or NULL
2100 **/
2101enum i40e_status_code i40e_aq_set_vsi_mc_promisc_on_vlan(struct i40e_hw *hw,
2102 u16 seid, bool enable,
2103 u16 vid,
2104 struct i40e_asq_cmd_details *cmd_details)
2105{
2106 struct i40e_aq_desc desc;
2107 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2108 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2109 enum i40e_status_code status;
2110 u16 flags = 0;
2111
2112 i40e_fill_default_direct_cmd_desc(&desc,
2113 i40e_aqc_opc_set_vsi_promiscuous_modes);
2114
2115 if (enable)
2116 flags |= I40E_AQC_SET_VSI_PROMISC_MULTICAST;
2117
2118 cmd->promiscuous_flags = cpu_to_le16(flags);
2119 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_MULTICAST);
2120 cmd->seid = cpu_to_le16(seid);
2121 cmd->vlan_tag = cpu_to_le16(vid | I40E_AQC_SET_VSI_VLAN_VALID);
2122
2123 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2124
2125 return status;
2126}
2127
2128/**
2129 * i40e_aq_set_vsi_uc_promisc_on_vlan
2130 * @hw: pointer to the hw struct
2131 * @seid: vsi number
2132 * @enable: set MAC L2 layer unicast promiscuous enable/disable for a given VLAN
2133 * @vid: The VLAN tag filter - capture any unicast packet with this VLAN tag
2134 * @cmd_details: pointer to command details structure or NULL
2135 **/
2136enum i40e_status_code i40e_aq_set_vsi_uc_promisc_on_vlan(struct i40e_hw *hw,
2137 u16 seid, bool enable,
2138 u16 vid,
2139 struct i40e_asq_cmd_details *cmd_details)
2140{
2141 struct i40e_aq_desc desc;
2142 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2143 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2144 enum i40e_status_code status;
2145 u16 flags = 0;
2146
2147 i40e_fill_default_direct_cmd_desc(&desc,
2148 i40e_aqc_opc_set_vsi_promiscuous_modes);
2149
2150 if (enable)
2151 flags |= I40E_AQC_SET_VSI_PROMISC_UNICAST;
2152
2153 cmd->promiscuous_flags = cpu_to_le16(flags);
2154 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_UNICAST);
2155 cmd->seid = cpu_to_le16(seid);
2156 cmd->vlan_tag = cpu_to_le16(vid | I40E_AQC_SET_VSI_VLAN_VALID);
2157
2158 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2159
2160 return status;
2161}
2162
2163/**
Jacob Keller435c0842016-11-08 13:05:10 -08002164 * i40e_aq_set_vsi_bc_promisc_on_vlan
2165 * @hw: pointer to the hw struct
2166 * @seid: vsi number
2167 * @enable: set broadcast promiscuous enable/disable for a given VLAN
2168 * @vid: The VLAN tag filter - capture any broadcast packet with this VLAN tag
2169 * @cmd_details: pointer to command details structure or NULL
2170 **/
2171i40e_status i40e_aq_set_vsi_bc_promisc_on_vlan(struct i40e_hw *hw,
2172 u16 seid, bool enable, u16 vid,
2173 struct i40e_asq_cmd_details *cmd_details)
2174{
2175 struct i40e_aq_desc desc;
2176 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2177 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2178 i40e_status status;
2179 u16 flags = 0;
2180
2181 i40e_fill_default_direct_cmd_desc(&desc,
2182 i40e_aqc_opc_set_vsi_promiscuous_modes);
2183
2184 if (enable)
2185 flags |= I40E_AQC_SET_VSI_PROMISC_BROADCAST;
2186
2187 cmd->promiscuous_flags = cpu_to_le16(flags);
2188 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_BROADCAST);
2189 cmd->seid = cpu_to_le16(seid);
2190 cmd->vlan_tag = cpu_to_le16(vid | I40E_AQC_SET_VSI_VLAN_VALID);
2191
2192 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2193
2194 return status;
2195}
2196
2197/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002198 * i40e_aq_set_vsi_broadcast
2199 * @hw: pointer to the hw struct
2200 * @seid: vsi number
2201 * @set_filter: true to set filter, false to clear filter
2202 * @cmd_details: pointer to command details structure or NULL
2203 *
2204 * Set or clear the broadcast promiscuous flag (filter) for a given VSI.
2205 **/
2206i40e_status i40e_aq_set_vsi_broadcast(struct i40e_hw *hw,
2207 u16 seid, bool set_filter,
2208 struct i40e_asq_cmd_details *cmd_details)
2209{
2210 struct i40e_aq_desc desc;
2211 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2212 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2213 i40e_status status;
2214
2215 i40e_fill_default_direct_cmd_desc(&desc,
2216 i40e_aqc_opc_set_vsi_promiscuous_modes);
2217
2218 if (set_filter)
2219 cmd->promiscuous_flags
2220 |= cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_BROADCAST);
2221 else
2222 cmd->promiscuous_flags
2223 &= cpu_to_le16(~I40E_AQC_SET_VSI_PROMISC_BROADCAST);
2224
2225 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_BROADCAST);
2226 cmd->seid = cpu_to_le16(seid);
2227 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2228
2229 return status;
2230}
2231
2232/**
Kiran Patil7bd68752016-01-04 10:33:07 -08002233 * i40e_aq_set_vsi_vlan_promisc - control the VLAN promiscuous setting
2234 * @hw: pointer to the hw struct
2235 * @seid: vsi number
2236 * @enable: set MAC L2 layer unicast promiscuous enable/disable for a given VLAN
2237 * @cmd_details: pointer to command details structure or NULL
2238 **/
2239i40e_status i40e_aq_set_vsi_vlan_promisc(struct i40e_hw *hw,
2240 u16 seid, bool enable,
2241 struct i40e_asq_cmd_details *cmd_details)
2242{
2243 struct i40e_aq_desc desc;
2244 struct i40e_aqc_set_vsi_promiscuous_modes *cmd =
2245 (struct i40e_aqc_set_vsi_promiscuous_modes *)&desc.params.raw;
2246 i40e_status status;
2247 u16 flags = 0;
2248
2249 i40e_fill_default_direct_cmd_desc(&desc,
2250 i40e_aqc_opc_set_vsi_promiscuous_modes);
2251 if (enable)
2252 flags |= I40E_AQC_SET_VSI_PROMISC_VLAN;
2253
2254 cmd->promiscuous_flags = cpu_to_le16(flags);
2255 cmd->valid_flags = cpu_to_le16(I40E_AQC_SET_VSI_PROMISC_VLAN);
2256 cmd->seid = cpu_to_le16(seid);
2257
2258 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2259
2260 return status;
2261}
2262
2263/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002264 * i40e_get_vsi_params - get VSI configuration info
2265 * @hw: pointer to the hw struct
Jeff Kirsher98d44382013-12-21 05:44:42 +00002266 * @vsi_ctx: pointer to a vsi context struct
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002267 * @cmd_details: pointer to command details structure or NULL
2268 **/
2269i40e_status i40e_aq_get_vsi_params(struct i40e_hw *hw,
2270 struct i40e_vsi_context *vsi_ctx,
2271 struct i40e_asq_cmd_details *cmd_details)
2272{
2273 struct i40e_aq_desc desc;
Shannon Nelsonf5ac8572013-11-28 06:39:43 +00002274 struct i40e_aqc_add_get_update_vsi *cmd =
2275 (struct i40e_aqc_add_get_update_vsi *)&desc.params.raw;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002276 struct i40e_aqc_add_get_update_vsi_completion *resp =
2277 (struct i40e_aqc_add_get_update_vsi_completion *)
2278 &desc.params.raw;
2279 i40e_status status;
2280
2281 i40e_fill_default_direct_cmd_desc(&desc,
2282 i40e_aqc_opc_get_vsi_parameters);
2283
Shannon Nelsonf5ac8572013-11-28 06:39:43 +00002284 cmd->uplink_seid = cpu_to_le16(vsi_ctx->seid);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002285
2286 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002287
2288 status = i40e_asq_send_command(hw, &desc, &vsi_ctx->info,
2289 sizeof(vsi_ctx->info), NULL);
2290
2291 if (status)
2292 goto aq_get_vsi_params_exit;
2293
2294 vsi_ctx->seid = le16_to_cpu(resp->seid);
2295 vsi_ctx->vsi_number = le16_to_cpu(resp->vsi_number);
2296 vsi_ctx->vsis_allocated = le16_to_cpu(resp->vsi_used);
2297 vsi_ctx->vsis_unallocated = le16_to_cpu(resp->vsi_free);
2298
2299aq_get_vsi_params_exit:
2300 return status;
2301}
2302
2303/**
2304 * i40e_aq_update_vsi_params
2305 * @hw: pointer to the hw struct
Jeff Kirsher98d44382013-12-21 05:44:42 +00002306 * @vsi_ctx: pointer to a vsi context struct
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002307 * @cmd_details: pointer to command details structure or NULL
2308 *
2309 * Update a VSI context.
2310 **/
2311i40e_status i40e_aq_update_vsi_params(struct i40e_hw *hw,
2312 struct i40e_vsi_context *vsi_ctx,
2313 struct i40e_asq_cmd_details *cmd_details)
2314{
2315 struct i40e_aq_desc desc;
Shannon Nelsonf5ac8572013-11-28 06:39:43 +00002316 struct i40e_aqc_add_get_update_vsi *cmd =
2317 (struct i40e_aqc_add_get_update_vsi *)&desc.params.raw;
Kevin Scottb6cacca2016-03-10 14:59:41 -08002318 struct i40e_aqc_add_get_update_vsi_completion *resp =
2319 (struct i40e_aqc_add_get_update_vsi_completion *)
2320 &desc.params.raw;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002321 i40e_status status;
2322
2323 i40e_fill_default_direct_cmd_desc(&desc,
2324 i40e_aqc_opc_update_vsi_parameters);
Shannon Nelsonf5ac8572013-11-28 06:39:43 +00002325 cmd->uplink_seid = cpu_to_le16(vsi_ctx->seid);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002326
2327 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002328
2329 status = i40e_asq_send_command(hw, &desc, &vsi_ctx->info,
2330 sizeof(vsi_ctx->info), cmd_details);
2331
Kevin Scottb6cacca2016-03-10 14:59:41 -08002332 vsi_ctx->vsis_allocated = le16_to_cpu(resp->vsi_used);
2333 vsi_ctx->vsis_unallocated = le16_to_cpu(resp->vsi_free);
2334
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002335 return status;
2336}
2337
2338/**
2339 * i40e_aq_get_switch_config
2340 * @hw: pointer to the hardware structure
2341 * @buf: pointer to the result buffer
2342 * @buf_size: length of input buffer
2343 * @start_seid: seid to start for the report, 0 == beginning
2344 * @cmd_details: pointer to command details structure or NULL
2345 *
2346 * Fill the buf with switch configuration returned from AdminQ command
2347 **/
2348i40e_status i40e_aq_get_switch_config(struct i40e_hw *hw,
2349 struct i40e_aqc_get_switch_config_resp *buf,
2350 u16 buf_size, u16 *start_seid,
2351 struct i40e_asq_cmd_details *cmd_details)
2352{
2353 struct i40e_aq_desc desc;
2354 struct i40e_aqc_switch_seid *scfg =
2355 (struct i40e_aqc_switch_seid *)&desc.params.raw;
2356 i40e_status status;
2357
2358 i40e_fill_default_direct_cmd_desc(&desc,
2359 i40e_aqc_opc_get_switch_config);
2360 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
2361 if (buf_size > I40E_AQ_LARGE_BUF)
2362 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
2363 scfg->seid = cpu_to_le16(*start_seid);
2364
2365 status = i40e_asq_send_command(hw, &desc, buf, buf_size, cmd_details);
2366 *start_seid = le16_to_cpu(scfg->seid);
2367
2368 return status;
2369}
2370
2371/**
Shannon Nelsonf3d58492016-05-03 15:13:11 -07002372 * i40e_aq_set_switch_config
2373 * @hw: pointer to the hardware structure
2374 * @flags: bit flag values to set
2375 * @valid_flags: which bit flags to set
2376 * @cmd_details: pointer to command details structure or NULL
2377 *
2378 * Set switch configuration bits
2379 **/
2380enum i40e_status_code i40e_aq_set_switch_config(struct i40e_hw *hw,
2381 u16 flags,
2382 u16 valid_flags,
2383 struct i40e_asq_cmd_details *cmd_details)
2384{
2385 struct i40e_aq_desc desc;
2386 struct i40e_aqc_set_switch_config *scfg =
2387 (struct i40e_aqc_set_switch_config *)&desc.params.raw;
2388 enum i40e_status_code status;
2389
2390 i40e_fill_default_direct_cmd_desc(&desc,
2391 i40e_aqc_opc_set_switch_config);
2392 scfg->flags = cpu_to_le16(flags);
2393 scfg->valid_flags = cpu_to_le16(valid_flags);
2394
2395 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2396
2397 return status;
2398}
2399
2400/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002401 * i40e_aq_get_firmware_version
2402 * @hw: pointer to the hw struct
2403 * @fw_major_version: firmware major version
2404 * @fw_minor_version: firmware minor version
Shannon Nelson7edf8102015-02-24 06:58:41 +00002405 * @fw_build: firmware build number
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002406 * @api_major_version: major queue version
2407 * @api_minor_version: minor queue version
2408 * @cmd_details: pointer to command details structure or NULL
2409 *
2410 * Get the firmware version from the admin queue commands
2411 **/
2412i40e_status i40e_aq_get_firmware_version(struct i40e_hw *hw,
2413 u16 *fw_major_version, u16 *fw_minor_version,
Shannon Nelson7edf8102015-02-24 06:58:41 +00002414 u32 *fw_build,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002415 u16 *api_major_version, u16 *api_minor_version,
2416 struct i40e_asq_cmd_details *cmd_details)
2417{
2418 struct i40e_aq_desc desc;
2419 struct i40e_aqc_get_version *resp =
2420 (struct i40e_aqc_get_version *)&desc.params.raw;
2421 i40e_status status;
2422
2423 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_get_version);
2424
2425 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2426
2427 if (!status) {
Shannon Nelson7edf8102015-02-24 06:58:41 +00002428 if (fw_major_version)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002429 *fw_major_version = le16_to_cpu(resp->fw_major);
Shannon Nelson7edf8102015-02-24 06:58:41 +00002430 if (fw_minor_version)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002431 *fw_minor_version = le16_to_cpu(resp->fw_minor);
Shannon Nelson7edf8102015-02-24 06:58:41 +00002432 if (fw_build)
2433 *fw_build = le32_to_cpu(resp->fw_build);
2434 if (api_major_version)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002435 *api_major_version = le16_to_cpu(resp->api_major);
Shannon Nelson7edf8102015-02-24 06:58:41 +00002436 if (api_minor_version)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002437 *api_minor_version = le16_to_cpu(resp->api_minor);
2438 }
2439
2440 return status;
2441}
2442
2443/**
2444 * i40e_aq_send_driver_version
2445 * @hw: pointer to the hw struct
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002446 * @dv: driver's major, minor version
2447 * @cmd_details: pointer to command details structure or NULL
2448 *
2449 * Send the driver version to the firmware
2450 **/
2451i40e_status i40e_aq_send_driver_version(struct i40e_hw *hw,
2452 struct i40e_driver_version *dv,
2453 struct i40e_asq_cmd_details *cmd_details)
2454{
2455 struct i40e_aq_desc desc;
2456 struct i40e_aqc_driver_version *cmd =
2457 (struct i40e_aqc_driver_version *)&desc.params.raw;
2458 i40e_status status;
Kevin Scott9d2f98e2014-04-01 07:11:52 +00002459 u16 len;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002460
2461 if (dv == NULL)
2462 return I40E_ERR_PARAM;
2463
2464 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_driver_version);
2465
Kevin Scott3b38cd12015-02-06 08:52:18 +00002466 desc.flags |= cpu_to_le16(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002467 cmd->driver_major_ver = dv->major_version;
2468 cmd->driver_minor_ver = dv->minor_version;
2469 cmd->driver_build_ver = dv->build_version;
2470 cmd->driver_subbuild_ver = dv->subbuild_version;
Shannon Nelsond2466012014-04-01 07:11:45 +00002471
2472 len = 0;
2473 while (len < sizeof(dv->driver_string) &&
2474 (dv->driver_string[len] < 0x80) &&
2475 dv->driver_string[len])
2476 len++;
2477 status = i40e_asq_send_command(hw, &desc, dv->driver_string,
2478 len, cmd_details);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002479
2480 return status;
2481}
2482
2483/**
2484 * i40e_get_link_status - get status of the HW network link
2485 * @hw: pointer to the hw struct
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002486 * @link_up: pointer to bool (true/false = linkup/linkdown)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002487 *
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002488 * Variable link_up true if link is up, false if link is down.
2489 * The variable link_up is invalid if returned value of status != 0
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002490 *
2491 * Side effect: LinkStatusEvent reporting becomes enabled
2492 **/
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002493i40e_status i40e_get_link_status(struct i40e_hw *hw, bool *link_up)
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002494{
2495 i40e_status status = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002496
2497 if (hw->phy.get_link_info) {
Catherine Sullivan0a862b42015-08-31 19:54:53 -04002498 status = i40e_update_link_info(hw);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002499
2500 if (status)
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002501 i40e_debug(hw, I40E_DEBUG_LINK, "get link failed: status %d\n",
2502 status);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002503 }
2504
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002505 *link_up = hw->phy.link_info.link_info & I40E_AQ_LINK_UP;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002506
Jesse Brandeburga72a5abc2015-08-26 15:14:19 -04002507 return status;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002508}
2509
2510/**
Catherine Sullivan0a862b42015-08-31 19:54:53 -04002511 * i40e_updatelink_status - update status of the HW network link
2512 * @hw: pointer to the hw struct
2513 **/
2514i40e_status i40e_update_link_info(struct i40e_hw *hw)
2515{
2516 struct i40e_aq_get_phy_abilities_resp abilities;
2517 i40e_status status = 0;
2518
2519 status = i40e_aq_get_link_info(hw, true, NULL, NULL);
2520 if (status)
2521 return status;
2522
Carolyn Wybornyab425cb2016-09-27 11:28:52 -07002523 /* extra checking needed to ensure link info to user is timely */
2524 if ((hw->phy.link_info.link_info & I40E_AQ_MEDIA_AVAILABLE) &&
2525 ((hw->phy.link_info.link_info & I40E_AQ_LINK_UP) ||
2526 !(hw->phy.link_info_old.link_info & I40E_AQ_LINK_UP))) {
Carolyn Wyborny8589af72015-09-28 14:16:56 -04002527 status = i40e_aq_get_phy_capabilities(hw, false, false,
2528 &abilities, NULL);
2529 if (status)
2530 return status;
Catherine Sullivan0a862b42015-08-31 19:54:53 -04002531
Carolyn Wyborny8589af72015-09-28 14:16:56 -04002532 memcpy(hw->phy.link_info.module_type, &abilities.module_type,
2533 sizeof(hw->phy.link_info.module_type));
2534 }
Catherine Sullivan0a862b42015-08-31 19:54:53 -04002535
2536 return status;
2537}
2538
2539/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002540 * i40e_aq_add_veb - Insert a VEB between the VSI and the MAC
2541 * @hw: pointer to the hw struct
2542 * @uplink_seid: the MAC or other gizmo SEID
2543 * @downlink_seid: the VSI SEID
2544 * @enabled_tc: bitmap of TCs to be enabled
2545 * @default_port: true for default port VSI, false for control port
2546 * @veb_seid: pointer to where to put the resulting VEB SEID
Shannon Nelson8a187f42016-01-13 16:51:41 -08002547 * @enable_stats: true to turn on VEB stats
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002548 * @cmd_details: pointer to command details structure or NULL
2549 *
2550 * This asks the FW to add a VEB between the uplink and downlink
2551 * elements. If the uplink SEID is 0, this will be a floating VEB.
2552 **/
2553i40e_status i40e_aq_add_veb(struct i40e_hw *hw, u16 uplink_seid,
2554 u16 downlink_seid, u8 enabled_tc,
Shannon Nelson8a187f42016-01-13 16:51:41 -08002555 bool default_port, u16 *veb_seid,
2556 bool enable_stats,
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002557 struct i40e_asq_cmd_details *cmd_details)
2558{
2559 struct i40e_aq_desc desc;
2560 struct i40e_aqc_add_veb *cmd =
2561 (struct i40e_aqc_add_veb *)&desc.params.raw;
2562 struct i40e_aqc_add_veb_completion *resp =
2563 (struct i40e_aqc_add_veb_completion *)&desc.params.raw;
2564 i40e_status status;
2565 u16 veb_flags = 0;
2566
2567 /* SEIDs need to either both be set or both be 0 for floating VEB */
2568 if (!!uplink_seid != !!downlink_seid)
2569 return I40E_ERR_PARAM;
2570
2571 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_add_veb);
2572
2573 cmd->uplink_seid = cpu_to_le16(uplink_seid);
2574 cmd->downlink_seid = cpu_to_le16(downlink_seid);
2575 cmd->enable_tcs = enabled_tc;
2576 if (!uplink_seid)
2577 veb_flags |= I40E_AQC_ADD_VEB_FLOATING;
2578 if (default_port)
2579 veb_flags |= I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT;
2580 else
2581 veb_flags |= I40E_AQC_ADD_VEB_PORT_TYPE_DATA;
Kevin Scotte1c51b952013-11-20 10:02:51 +00002582
Shannon Nelson8a187f42016-01-13 16:51:41 -08002583 /* reverse logic here: set the bitflag to disable the stats */
2584 if (!enable_stats)
2585 veb_flags |= I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS;
Kevin Scotte1c51b952013-11-20 10:02:51 +00002586
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002587 cmd->veb_flags = cpu_to_le16(veb_flags);
2588
2589 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2590
2591 if (!status && veb_seid)
2592 *veb_seid = le16_to_cpu(resp->veb_seid);
2593
2594 return status;
2595}
2596
2597/**
2598 * i40e_aq_get_veb_parameters - Retrieve VEB parameters
2599 * @hw: pointer to the hw struct
2600 * @veb_seid: the SEID of the VEB to query
2601 * @switch_id: the uplink switch id
Jeff Kirsher98d44382013-12-21 05:44:42 +00002602 * @floating: set to true if the VEB is floating
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002603 * @statistic_index: index of the stats counter block for this VEB
2604 * @vebs_used: number of VEB's used by function
Jeff Kirsher98d44382013-12-21 05:44:42 +00002605 * @vebs_free: total VEB's not reserved by any function
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002606 * @cmd_details: pointer to command details structure or NULL
2607 *
2608 * This retrieves the parameters for a particular VEB, specified by
2609 * uplink_seid, and returns them to the caller.
2610 **/
2611i40e_status i40e_aq_get_veb_parameters(struct i40e_hw *hw,
2612 u16 veb_seid, u16 *switch_id,
2613 bool *floating, u16 *statistic_index,
2614 u16 *vebs_used, u16 *vebs_free,
2615 struct i40e_asq_cmd_details *cmd_details)
2616{
2617 struct i40e_aq_desc desc;
2618 struct i40e_aqc_get_veb_parameters_completion *cmd_resp =
2619 (struct i40e_aqc_get_veb_parameters_completion *)
2620 &desc.params.raw;
2621 i40e_status status;
2622
2623 if (veb_seid == 0)
2624 return I40E_ERR_PARAM;
2625
2626 i40e_fill_default_direct_cmd_desc(&desc,
2627 i40e_aqc_opc_get_veb_parameters);
2628 cmd_resp->seid = cpu_to_le16(veb_seid);
2629
2630 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2631 if (status)
2632 goto get_veb_exit;
2633
2634 if (switch_id)
2635 *switch_id = le16_to_cpu(cmd_resp->switch_id);
2636 if (statistic_index)
2637 *statistic_index = le16_to_cpu(cmd_resp->statistic_index);
2638 if (vebs_used)
2639 *vebs_used = le16_to_cpu(cmd_resp->vebs_used);
2640 if (vebs_free)
2641 *vebs_free = le16_to_cpu(cmd_resp->vebs_free);
2642 if (floating) {
2643 u16 flags = le16_to_cpu(cmd_resp->veb_flags);
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002644
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002645 if (flags & I40E_AQC_ADD_VEB_FLOATING)
2646 *floating = true;
2647 else
2648 *floating = false;
2649 }
2650
2651get_veb_exit:
2652 return status;
2653}
2654
2655/**
2656 * i40e_aq_add_macvlan
2657 * @hw: pointer to the hw struct
2658 * @seid: VSI for the mac address
2659 * @mv_list: list of macvlans to be added
2660 * @count: length of the list
2661 * @cmd_details: pointer to command details structure or NULL
2662 *
2663 * Add MAC/VLAN addresses to the HW filtering
2664 **/
2665i40e_status i40e_aq_add_macvlan(struct i40e_hw *hw, u16 seid,
2666 struct i40e_aqc_add_macvlan_element_data *mv_list,
2667 u16 count, struct i40e_asq_cmd_details *cmd_details)
2668{
2669 struct i40e_aq_desc desc;
2670 struct i40e_aqc_macvlan *cmd =
2671 (struct i40e_aqc_macvlan *)&desc.params.raw;
2672 i40e_status status;
2673 u16 buf_size;
Shannon Nelson67be6eb2016-01-13 16:51:40 -08002674 int i;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002675
2676 if (count == 0 || !mv_list || !hw)
2677 return I40E_ERR_PARAM;
2678
Shannon Nelson1efc80e2015-02-27 09:18:30 +00002679 buf_size = count * sizeof(*mv_list);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002680
2681 /* prep the rest of the request */
2682 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_add_macvlan);
2683 cmd->num_addresses = cpu_to_le16(count);
2684 cmd->seid[0] = cpu_to_le16(I40E_AQC_MACVLAN_CMD_SEID_VALID | seid);
2685 cmd->seid[1] = 0;
2686 cmd->seid[2] = 0;
2687
Shannon Nelson67be6eb2016-01-13 16:51:40 -08002688 for (i = 0; i < count; i++)
2689 if (is_multicast_ether_addr(mv_list[i].mac_addr))
2690 mv_list[i].flags |=
2691 cpu_to_le16(I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC);
2692
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002693 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
2694 if (buf_size > I40E_AQ_LARGE_BUF)
2695 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
2696
2697 status = i40e_asq_send_command(hw, &desc, mv_list, buf_size,
Shannon Nelson67be6eb2016-01-13 16:51:40 -08002698 cmd_details);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002699
2700 return status;
2701}
2702
2703/**
2704 * i40e_aq_remove_macvlan
2705 * @hw: pointer to the hw struct
2706 * @seid: VSI for the mac address
2707 * @mv_list: list of macvlans to be removed
2708 * @count: length of the list
2709 * @cmd_details: pointer to command details structure or NULL
2710 *
2711 * Remove MAC/VLAN addresses from the HW filtering
2712 **/
2713i40e_status i40e_aq_remove_macvlan(struct i40e_hw *hw, u16 seid,
2714 struct i40e_aqc_remove_macvlan_element_data *mv_list,
2715 u16 count, struct i40e_asq_cmd_details *cmd_details)
2716{
2717 struct i40e_aq_desc desc;
2718 struct i40e_aqc_macvlan *cmd =
2719 (struct i40e_aqc_macvlan *)&desc.params.raw;
2720 i40e_status status;
2721 u16 buf_size;
2722
2723 if (count == 0 || !mv_list || !hw)
2724 return I40E_ERR_PARAM;
2725
Shannon Nelson1efc80e2015-02-27 09:18:30 +00002726 buf_size = count * sizeof(*mv_list);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002727
2728 /* prep the rest of the request */
2729 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_remove_macvlan);
2730 cmd->num_addresses = cpu_to_le16(count);
2731 cmd->seid[0] = cpu_to_le16(I40E_AQC_MACVLAN_CMD_SEID_VALID | seid);
2732 cmd->seid[1] = 0;
2733 cmd->seid[2] = 0;
2734
2735 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
2736 if (buf_size > I40E_AQ_LARGE_BUF)
2737 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
2738
2739 status = i40e_asq_send_command(hw, &desc, mv_list, buf_size,
2740 cmd_details);
2741
2742 return status;
2743}
2744
2745/**
Kiran Patil7bd68752016-01-04 10:33:07 -08002746 * i40e_mirrorrule_op - Internal helper function to add/delete mirror rule
2747 * @hw: pointer to the hw struct
2748 * @opcode: AQ opcode for add or delete mirror rule
2749 * @sw_seid: Switch SEID (to which rule refers)
2750 * @rule_type: Rule Type (ingress/egress/VLAN)
2751 * @id: Destination VSI SEID or Rule ID
2752 * @count: length of the list
2753 * @mr_list: list of mirrored VSI SEIDs or VLAN IDs
2754 * @cmd_details: pointer to command details structure or NULL
2755 * @rule_id: Rule ID returned from FW
2756 * @rule_used: Number of rules used in internal switch
2757 * @rule_free: Number of rules free in internal switch
2758 *
2759 * Add/Delete a mirror rule to a specific switch. Mirror rules are supported for
2760 * VEBs/VEPA elements only
2761 **/
2762static i40e_status i40e_mirrorrule_op(struct i40e_hw *hw,
2763 u16 opcode, u16 sw_seid, u16 rule_type, u16 id,
2764 u16 count, __le16 *mr_list,
2765 struct i40e_asq_cmd_details *cmd_details,
2766 u16 *rule_id, u16 *rules_used, u16 *rules_free)
2767{
2768 struct i40e_aq_desc desc;
2769 struct i40e_aqc_add_delete_mirror_rule *cmd =
2770 (struct i40e_aqc_add_delete_mirror_rule *)&desc.params.raw;
2771 struct i40e_aqc_add_delete_mirror_rule_completion *resp =
2772 (struct i40e_aqc_add_delete_mirror_rule_completion *)&desc.params.raw;
2773 i40e_status status;
2774 u16 buf_size;
2775
2776 buf_size = count * sizeof(*mr_list);
2777
2778 /* prep the rest of the request */
2779 i40e_fill_default_direct_cmd_desc(&desc, opcode);
2780 cmd->seid = cpu_to_le16(sw_seid);
2781 cmd->rule_type = cpu_to_le16(rule_type &
2782 I40E_AQC_MIRROR_RULE_TYPE_MASK);
2783 cmd->num_entries = cpu_to_le16(count);
2784 /* Dest VSI for add, rule_id for delete */
2785 cmd->destination = cpu_to_le16(id);
2786 if (mr_list) {
2787 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF |
2788 I40E_AQ_FLAG_RD));
2789 if (buf_size > I40E_AQ_LARGE_BUF)
2790 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
2791 }
2792
2793 status = i40e_asq_send_command(hw, &desc, mr_list, buf_size,
2794 cmd_details);
2795 if (!status ||
2796 hw->aq.asq_last_status == I40E_AQ_RC_ENOSPC) {
2797 if (rule_id)
2798 *rule_id = le16_to_cpu(resp->rule_id);
2799 if (rules_used)
2800 *rules_used = le16_to_cpu(resp->mirror_rules_used);
2801 if (rules_free)
2802 *rules_free = le16_to_cpu(resp->mirror_rules_free);
2803 }
2804 return status;
2805}
2806
2807/**
2808 * i40e_aq_add_mirrorrule - add a mirror rule
2809 * @hw: pointer to the hw struct
2810 * @sw_seid: Switch SEID (to which rule refers)
2811 * @rule_type: Rule Type (ingress/egress/VLAN)
2812 * @dest_vsi: SEID of VSI to which packets will be mirrored
2813 * @count: length of the list
2814 * @mr_list: list of mirrored VSI SEIDs or VLAN IDs
2815 * @cmd_details: pointer to command details structure or NULL
2816 * @rule_id: Rule ID returned from FW
2817 * @rule_used: Number of rules used in internal switch
2818 * @rule_free: Number of rules free in internal switch
2819 *
2820 * Add mirror rule. Mirror rules are supported for VEBs or VEPA elements only
2821 **/
2822i40e_status i40e_aq_add_mirrorrule(struct i40e_hw *hw, u16 sw_seid,
2823 u16 rule_type, u16 dest_vsi, u16 count, __le16 *mr_list,
2824 struct i40e_asq_cmd_details *cmd_details,
2825 u16 *rule_id, u16 *rules_used, u16 *rules_free)
2826{
2827 if (!(rule_type == I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS ||
2828 rule_type == I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS)) {
2829 if (count == 0 || !mr_list)
2830 return I40E_ERR_PARAM;
2831 }
2832
2833 return i40e_mirrorrule_op(hw, i40e_aqc_opc_add_mirror_rule, sw_seid,
2834 rule_type, dest_vsi, count, mr_list,
2835 cmd_details, rule_id, rules_used, rules_free);
2836}
2837
2838/**
2839 * i40e_aq_delete_mirrorrule - delete a mirror rule
2840 * @hw: pointer to the hw struct
2841 * @sw_seid: Switch SEID (to which rule refers)
2842 * @rule_type: Rule Type (ingress/egress/VLAN)
2843 * @count: length of the list
2844 * @rule_id: Rule ID that is returned in the receive desc as part of
2845 * add_mirrorrule.
2846 * @mr_list: list of mirrored VLAN IDs to be removed
2847 * @cmd_details: pointer to command details structure or NULL
2848 * @rule_used: Number of rules used in internal switch
2849 * @rule_free: Number of rules free in internal switch
2850 *
2851 * Delete a mirror rule. Mirror rules are supported for VEBs/VEPA elements only
2852 **/
2853i40e_status i40e_aq_delete_mirrorrule(struct i40e_hw *hw, u16 sw_seid,
2854 u16 rule_type, u16 rule_id, u16 count, __le16 *mr_list,
2855 struct i40e_asq_cmd_details *cmd_details,
2856 u16 *rules_used, u16 *rules_free)
2857{
2858 /* Rule ID has to be valid except rule_type: INGRESS VLAN mirroring */
Greg Rosedb077272016-04-12 08:30:48 -07002859 if (rule_type == I40E_AQC_MIRROR_RULE_TYPE_VLAN) {
Kiran Patil7bd68752016-01-04 10:33:07 -08002860 /* count and mr_list shall be valid for rule_type INGRESS VLAN
2861 * mirroring. For other rule_type, count and rule_type should
2862 * not matter.
2863 */
2864 if (count == 0 || !mr_list)
2865 return I40E_ERR_PARAM;
2866 }
2867
2868 return i40e_mirrorrule_op(hw, i40e_aqc_opc_delete_mirror_rule, sw_seid,
2869 rule_type, rule_id, count, mr_list,
2870 cmd_details, NULL, rules_used, rules_free);
2871}
2872
2873/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002874 * i40e_aq_send_msg_to_vf
2875 * @hw: pointer to the hardware structure
Jeff Kirsherb40c82e2015-02-27 09:18:34 +00002876 * @vfid: VF id to send msg
Jeff Kirsher98d44382013-12-21 05:44:42 +00002877 * @v_opcode: opcodes for VF-PF communication
2878 * @v_retval: return error code
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002879 * @msg: pointer to the msg buffer
2880 * @msglen: msg length
2881 * @cmd_details: pointer to command details
2882 *
2883 * send msg to vf
2884 **/
2885i40e_status i40e_aq_send_msg_to_vf(struct i40e_hw *hw, u16 vfid,
2886 u32 v_opcode, u32 v_retval, u8 *msg, u16 msglen,
2887 struct i40e_asq_cmd_details *cmd_details)
2888{
2889 struct i40e_aq_desc desc;
2890 struct i40e_aqc_pf_vf_message *cmd =
2891 (struct i40e_aqc_pf_vf_message *)&desc.params.raw;
2892 i40e_status status;
2893
2894 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_send_msg_to_vf);
2895 cmd->id = cpu_to_le32(vfid);
2896 desc.cookie_high = cpu_to_le32(v_opcode);
2897 desc.cookie_low = cpu_to_le32(v_retval);
2898 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_SI);
2899 if (msglen) {
2900 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF |
2901 I40E_AQ_FLAG_RD));
2902 if (msglen > I40E_AQ_LARGE_BUF)
2903 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
2904 desc.datalen = cpu_to_le16(msglen);
2905 }
2906 status = i40e_asq_send_command(hw, &desc, msg, msglen, cmd_details);
2907
2908 return status;
2909}
2910
2911/**
Shannon Nelson9fee9db2014-12-11 07:06:30 +00002912 * i40e_aq_debug_read_register
2913 * @hw: pointer to the hw struct
2914 * @reg_addr: register address
2915 * @reg_val: register value
2916 * @cmd_details: pointer to command details structure or NULL
2917 *
2918 * Read the register using the admin queue commands
2919 **/
2920i40e_status i40e_aq_debug_read_register(struct i40e_hw *hw,
Jesse Brandeburg7b115dd2015-02-27 09:15:23 +00002921 u32 reg_addr, u64 *reg_val,
Shannon Nelson9fee9db2014-12-11 07:06:30 +00002922 struct i40e_asq_cmd_details *cmd_details)
2923{
2924 struct i40e_aq_desc desc;
2925 struct i40e_aqc_debug_reg_read_write *cmd_resp =
2926 (struct i40e_aqc_debug_reg_read_write *)&desc.params.raw;
2927 i40e_status status;
2928
2929 if (reg_val == NULL)
2930 return I40E_ERR_PARAM;
2931
Jesse Brandeburg7b115dd2015-02-27 09:15:23 +00002932 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_debug_read_reg);
Shannon Nelson9fee9db2014-12-11 07:06:30 +00002933
2934 cmd_resp->address = cpu_to_le32(reg_addr);
2935
2936 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2937
2938 if (!status) {
Jesse Brandeburg7b115dd2015-02-27 09:15:23 +00002939 *reg_val = ((u64)le32_to_cpu(cmd_resp->value_high) << 32) |
2940 (u64)le32_to_cpu(cmd_resp->value_low);
Shannon Nelson9fee9db2014-12-11 07:06:30 +00002941 }
2942
2943 return status;
2944}
2945
2946/**
Shannon Nelson53db45c2014-08-01 13:27:05 -07002947 * i40e_aq_debug_write_register
2948 * @hw: pointer to the hw struct
2949 * @reg_addr: register address
2950 * @reg_val: register value
2951 * @cmd_details: pointer to command details structure or NULL
2952 *
2953 * Write to a register using the admin queue commands
2954 **/
2955i40e_status i40e_aq_debug_write_register(struct i40e_hw *hw,
2956 u32 reg_addr, u64 reg_val,
2957 struct i40e_asq_cmd_details *cmd_details)
2958{
2959 struct i40e_aq_desc desc;
2960 struct i40e_aqc_debug_reg_read_write *cmd =
2961 (struct i40e_aqc_debug_reg_read_write *)&desc.params.raw;
2962 i40e_status status;
2963
2964 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_debug_write_reg);
2965
2966 cmd->address = cpu_to_le32(reg_addr);
2967 cmd->value_high = cpu_to_le32((u32)(reg_val >> 32));
2968 cmd->value_low = cpu_to_le32((u32)(reg_val & 0xFFFFFFFF));
2969
2970 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
2971
2972 return status;
2973}
2974
2975/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00002976 * i40e_aq_request_resource
2977 * @hw: pointer to the hw struct
2978 * @resource: resource id
2979 * @access: access type
2980 * @sdp_number: resource number
2981 * @timeout: the maximum time in ms that the driver may hold the resource
2982 * @cmd_details: pointer to command details structure or NULL
2983 *
2984 * requests common resource using the admin queue commands
2985 **/
2986i40e_status i40e_aq_request_resource(struct i40e_hw *hw,
2987 enum i40e_aq_resources_ids resource,
2988 enum i40e_aq_resource_access_type access,
2989 u8 sdp_number, u64 *timeout,
2990 struct i40e_asq_cmd_details *cmd_details)
2991{
2992 struct i40e_aq_desc desc;
2993 struct i40e_aqc_request_resource *cmd_resp =
2994 (struct i40e_aqc_request_resource *)&desc.params.raw;
2995 i40e_status status;
2996
2997 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_request_resource);
2998
2999 cmd_resp->resource_id = cpu_to_le16(resource);
3000 cmd_resp->access_type = cpu_to_le16(access);
3001 cmd_resp->resource_number = cpu_to_le32(sdp_number);
3002
3003 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3004 /* The completion specifies the maximum time in ms that the driver
3005 * may hold the resource in the Timeout field.
3006 * If the resource is held by someone else, the command completes with
3007 * busy return value and the timeout field indicates the maximum time
3008 * the current owner of the resource has to free it.
3009 */
3010 if (!status || hw->aq.asq_last_status == I40E_AQ_RC_EBUSY)
3011 *timeout = le32_to_cpu(cmd_resp->timeout);
3012
3013 return status;
3014}
3015
3016/**
3017 * i40e_aq_release_resource
3018 * @hw: pointer to the hw struct
3019 * @resource: resource id
3020 * @sdp_number: resource number
3021 * @cmd_details: pointer to command details structure or NULL
3022 *
3023 * release common resource using the admin queue commands
3024 **/
3025i40e_status i40e_aq_release_resource(struct i40e_hw *hw,
3026 enum i40e_aq_resources_ids resource,
3027 u8 sdp_number,
3028 struct i40e_asq_cmd_details *cmd_details)
3029{
3030 struct i40e_aq_desc desc;
3031 struct i40e_aqc_request_resource *cmd =
3032 (struct i40e_aqc_request_resource *)&desc.params.raw;
3033 i40e_status status;
3034
3035 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_release_resource);
3036
3037 cmd->resource_id = cpu_to_le16(resource);
3038 cmd->resource_number = cpu_to_le32(sdp_number);
3039
3040 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3041
3042 return status;
3043}
3044
3045/**
3046 * i40e_aq_read_nvm
3047 * @hw: pointer to the hw struct
3048 * @module_pointer: module pointer location in words from the NVM beginning
3049 * @offset: byte offset from the module beginning
3050 * @length: length of the section to be read (in bytes from the offset)
3051 * @data: command buffer (size [bytes] = length)
3052 * @last_command: tells if this is the last command in a series
3053 * @cmd_details: pointer to command details structure or NULL
3054 *
3055 * Read the NVM using the admin queue commands
3056 **/
3057i40e_status i40e_aq_read_nvm(struct i40e_hw *hw, u8 module_pointer,
3058 u32 offset, u16 length, void *data,
3059 bool last_command,
3060 struct i40e_asq_cmd_details *cmd_details)
3061{
3062 struct i40e_aq_desc desc;
3063 struct i40e_aqc_nvm_update *cmd =
3064 (struct i40e_aqc_nvm_update *)&desc.params.raw;
3065 i40e_status status;
3066
3067 /* In offset the highest byte must be zeroed. */
3068 if (offset & 0xFF000000) {
3069 status = I40E_ERR_PARAM;
3070 goto i40e_aq_read_nvm_exit;
3071 }
3072
3073 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_nvm_read);
3074
3075 /* If this is the last command in a series, set the proper flag. */
3076 if (last_command)
3077 cmd->command_flags |= I40E_AQ_NVM_LAST_CMD;
3078 cmd->module_pointer = module_pointer;
3079 cmd->offset = cpu_to_le32(offset);
3080 cmd->length = cpu_to_le16(length);
3081
3082 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3083 if (length > I40E_AQ_LARGE_BUF)
3084 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
3085
3086 status = i40e_asq_send_command(hw, &desc, data, length, cmd_details);
3087
3088i40e_aq_read_nvm_exit:
3089 return status;
3090}
3091
Shannon Nelsoncd552cb2014-07-09 07:46:09 +00003092/**
3093 * i40e_aq_erase_nvm
3094 * @hw: pointer to the hw struct
3095 * @module_pointer: module pointer location in words from the NVM beginning
3096 * @offset: offset in the module (expressed in 4 KB from module's beginning)
3097 * @length: length of the section to be erased (expressed in 4 KB)
3098 * @last_command: tells if this is the last command in a series
3099 * @cmd_details: pointer to command details structure or NULL
3100 *
3101 * Erase the NVM sector using the admin queue commands
3102 **/
3103i40e_status i40e_aq_erase_nvm(struct i40e_hw *hw, u8 module_pointer,
3104 u32 offset, u16 length, bool last_command,
3105 struct i40e_asq_cmd_details *cmd_details)
3106{
3107 struct i40e_aq_desc desc;
3108 struct i40e_aqc_nvm_update *cmd =
3109 (struct i40e_aqc_nvm_update *)&desc.params.raw;
3110 i40e_status status;
3111
3112 /* In offset the highest byte must be zeroed. */
3113 if (offset & 0xFF000000) {
3114 status = I40E_ERR_PARAM;
3115 goto i40e_aq_erase_nvm_exit;
3116 }
3117
3118 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_nvm_erase);
3119
3120 /* If this is the last command in a series, set the proper flag. */
3121 if (last_command)
3122 cmd->command_flags |= I40E_AQ_NVM_LAST_CMD;
3123 cmd->module_pointer = module_pointer;
3124 cmd->offset = cpu_to_le32(offset);
3125 cmd->length = cpu_to_le16(length);
3126
3127 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3128
3129i40e_aq_erase_nvm_exit:
3130 return status;
3131}
3132
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003133/**
3134 * i40e_parse_discover_capabilities
3135 * @hw: pointer to the hw struct
3136 * @buff: pointer to a buffer containing device/function capability records
3137 * @cap_count: number of capability records in the list
3138 * @list_type_opc: type of capabilities list to parse
3139 *
3140 * Parse the device/function capabilities list.
3141 **/
3142static void i40e_parse_discover_capabilities(struct i40e_hw *hw, void *buff,
3143 u32 cap_count,
3144 enum i40e_admin_queue_opc list_type_opc)
3145{
3146 struct i40e_aqc_list_capabilities_element_resp *cap;
Shannon Nelson9fee9db2014-12-11 07:06:30 +00003147 u32 valid_functions, num_functions;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003148 u32 number, logical_id, phys_id;
3149 struct i40e_hw_capabilities *p;
Pawel Orlowskic78b9532015-04-22 19:34:06 -04003150 u8 major_rev;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003151 u32 i = 0;
3152 u16 id;
3153
3154 cap = (struct i40e_aqc_list_capabilities_element_resp *) buff;
3155
3156 if (list_type_opc == i40e_aqc_opc_list_dev_capabilities)
Joe Perchesb58f2f72014-03-25 04:30:32 +00003157 p = &hw->dev_caps;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003158 else if (list_type_opc == i40e_aqc_opc_list_func_capabilities)
Joe Perchesb58f2f72014-03-25 04:30:32 +00003159 p = &hw->func_caps;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003160 else
3161 return;
3162
3163 for (i = 0; i < cap_count; i++, cap++) {
3164 id = le16_to_cpu(cap->id);
3165 number = le32_to_cpu(cap->number);
3166 logical_id = le32_to_cpu(cap->logical_id);
3167 phys_id = le32_to_cpu(cap->phys_id);
Pawel Orlowskic78b9532015-04-22 19:34:06 -04003168 major_rev = cap->major_rev;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003169
3170 switch (id) {
Shannon Nelson406e7342015-12-10 11:38:49 -08003171 case I40E_AQ_CAP_ID_SWITCH_MODE:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003172 p->switch_mode = number;
3173 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003174 case I40E_AQ_CAP_ID_MNG_MODE:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003175 p->management_mode = number;
Piotr Raczynski64f5ead2016-10-25 16:08:53 -07003176 if (major_rev > 1) {
3177 p->mng_protocols_over_mctp = logical_id;
3178 i40e_debug(hw, I40E_DEBUG_INIT,
3179 "HW Capability: Protocols over MCTP = %d\n",
3180 p->mng_protocols_over_mctp);
3181 } else {
3182 p->mng_protocols_over_mctp = 0;
3183 }
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003184 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003185 case I40E_AQ_CAP_ID_NPAR_ACTIVE:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003186 p->npar_enable = number;
3187 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003188 case I40E_AQ_CAP_ID_OS2BMC_CAP:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003189 p->os2bmc = number;
3190 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003191 case I40E_AQ_CAP_ID_FUNCTIONS_VALID:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003192 p->valid_functions = number;
3193 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003194 case I40E_AQ_CAP_ID_SRIOV:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003195 if (number == 1)
3196 p->sr_iov_1_1 = true;
3197 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003198 case I40E_AQ_CAP_ID_VF:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003199 p->num_vfs = number;
3200 p->vf_base_id = logical_id;
3201 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003202 case I40E_AQ_CAP_ID_VMDQ:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003203 if (number == 1)
3204 p->vmdq = true;
3205 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003206 case I40E_AQ_CAP_ID_8021QBG:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003207 if (number == 1)
3208 p->evb_802_1_qbg = true;
3209 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003210 case I40E_AQ_CAP_ID_8021QBR:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003211 if (number == 1)
3212 p->evb_802_1_qbh = true;
3213 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003214 case I40E_AQ_CAP_ID_VSI:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003215 p->num_vsis = number;
3216 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003217 case I40E_AQ_CAP_ID_DCB:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003218 if (number == 1) {
3219 p->dcb = true;
3220 p->enabled_tcmap = logical_id;
3221 p->maxtc = phys_id;
3222 }
3223 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003224 case I40E_AQ_CAP_ID_FCOE:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003225 if (number == 1)
3226 p->fcoe = true;
3227 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003228 case I40E_AQ_CAP_ID_ISCSI:
Neerav Parikh63d7e5a2014-12-14 01:55:16 +00003229 if (number == 1)
3230 p->iscsi = true;
3231 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003232 case I40E_AQ_CAP_ID_RSS:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003233 p->rss = true;
Carolyn Wybornye157ea32014-06-03 23:50:22 +00003234 p->rss_table_size = number;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003235 p->rss_table_entry_width = logical_id;
3236 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003237 case I40E_AQ_CAP_ID_RXQ:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003238 p->num_rx_qp = number;
3239 p->base_queue = phys_id;
3240 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003241 case I40E_AQ_CAP_ID_TXQ:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003242 p->num_tx_qp = number;
3243 p->base_queue = phys_id;
3244 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003245 case I40E_AQ_CAP_ID_MSIX:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003246 p->num_msix_vectors = number;
Deepthi Kavalur453e16e2016-04-01 03:56:01 -07003247 i40e_debug(hw, I40E_DEBUG_INIT,
3248 "HW Capability: MSIX vector count = %d\n",
3249 p->num_msix_vectors);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003250 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003251 case I40E_AQ_CAP_ID_VF_MSIX:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003252 p->num_msix_vectors_vf = number;
3253 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003254 case I40E_AQ_CAP_ID_FLEX10:
Pawel Orlowskic78b9532015-04-22 19:34:06 -04003255 if (major_rev == 1) {
3256 if (number == 1) {
3257 p->flex10_enable = true;
3258 p->flex10_capable = true;
3259 }
3260 } else {
3261 /* Capability revision >= 2 */
3262 if (number & 1)
3263 p->flex10_enable = true;
3264 if (number & 2)
3265 p->flex10_capable = true;
3266 }
3267 p->flex10_mode = logical_id;
3268 p->flex10_status = phys_id;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003269 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003270 case I40E_AQ_CAP_ID_CEM:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003271 if (number == 1)
3272 p->mgmt_cem = true;
3273 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003274 case I40E_AQ_CAP_ID_IWARP:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003275 if (number == 1)
3276 p->iwarp = true;
3277 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003278 case I40E_AQ_CAP_ID_LED:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003279 if (phys_id < I40E_HW_CAP_MAX_GPIO)
3280 p->led[phys_id] = true;
3281 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003282 case I40E_AQ_CAP_ID_SDP:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003283 if (phys_id < I40E_HW_CAP_MAX_GPIO)
3284 p->sdp[phys_id] = true;
3285 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003286 case I40E_AQ_CAP_ID_MDIO:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003287 if (number == 1) {
3288 p->mdio_port_num = phys_id;
3289 p->mdio_port_mode = logical_id;
3290 }
3291 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003292 case I40E_AQ_CAP_ID_1588:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003293 if (number == 1)
3294 p->ieee_1588 = true;
3295 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003296 case I40E_AQ_CAP_ID_FLOW_DIRECTOR:
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003297 p->fd = true;
3298 p->fd_filters_guaranteed = number;
3299 p->fd_filters_best_effort = logical_id;
3300 break;
Shannon Nelson406e7342015-12-10 11:38:49 -08003301 case I40E_AQ_CAP_ID_WSR_PROT:
Kevin Scott73b23402015-04-07 19:45:38 -04003302 p->wr_csr_prot = (u64)number;
3303 p->wr_csr_prot |= (u64)logical_id << 32;
3304 break;
Michal Kosiarz68a1c5a2016-04-12 08:30:46 -07003305 case I40E_AQ_CAP_ID_NVM_MGMT:
3306 if (number & I40E_NVM_MGMT_SEC_REV_DISABLED)
3307 p->sec_rev_disabled = true;
3308 if (number & I40E_NVM_MGMT_UPDATE_DISABLED)
3309 p->update_disabled = true;
3310 break;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003311 default:
3312 break;
3313 }
3314 }
3315
Vasu Devf18ae102015-04-07 19:45:36 -04003316 if (p->fcoe)
3317 i40e_debug(hw, I40E_DEBUG_ALL, "device is FCoE capable\n");
3318
Vasu Dev566bb852014-04-09 05:59:06 +00003319 /* Software override ensuring FCoE is disabled if npar or mfp
3320 * mode because it is not supported in these modes.
3321 */
Pawel Orlowskic78b9532015-04-22 19:34:06 -04003322 if (p->npar_enable || p->flex10_enable)
Vasu Dev566bb852014-04-09 05:59:06 +00003323 p->fcoe = false;
3324
Shannon Nelson9fee9db2014-12-11 07:06:30 +00003325 /* count the enabled ports (aka the "not disabled" ports) */
3326 hw->num_ports = 0;
3327 for (i = 0; i < 4; i++) {
3328 u32 port_cfg_reg = I40E_PRTGEN_CNF + (4 * i);
3329 u64 port_cfg = 0;
3330
3331 /* use AQ read to get the physical register offset instead
3332 * of the port relative offset
3333 */
3334 i40e_aq_debug_read_register(hw, port_cfg_reg, &port_cfg, NULL);
3335 if (!(port_cfg & I40E_PRTGEN_CNF_PORT_DIS_MASK))
3336 hw->num_ports++;
3337 }
3338
3339 valid_functions = p->valid_functions;
3340 num_functions = 0;
3341 while (valid_functions) {
3342 if (valid_functions & 1)
3343 num_functions++;
3344 valid_functions >>= 1;
3345 }
3346
3347 /* partition id is 1-based, and functions are evenly spread
3348 * across the ports as partitions
3349 */
Michal Kosiarz999b3152016-10-11 15:26:56 -07003350 if (hw->num_ports != 0) {
3351 hw->partition_id = (hw->pf_id / hw->num_ports) + 1;
3352 hw->num_partitions = num_functions / hw->num_ports;
3353 }
Shannon Nelson9fee9db2014-12-11 07:06:30 +00003354
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003355 /* additional HW specific goodies that might
3356 * someday be HW version specific
3357 */
3358 p->rx_buf_chain_len = I40E_MAX_CHAINED_RX_BUFFERS;
3359}
3360
3361/**
3362 * i40e_aq_discover_capabilities
3363 * @hw: pointer to the hw struct
3364 * @buff: a virtual buffer to hold the capabilities
3365 * @buff_size: Size of the virtual buffer
3366 * @data_size: Size of the returned data, or buff size needed if AQ err==ENOMEM
3367 * @list_type_opc: capabilities type to discover - pass in the command opcode
3368 * @cmd_details: pointer to command details structure or NULL
3369 *
3370 * Get the device capabilities descriptions from the firmware
3371 **/
3372i40e_status i40e_aq_discover_capabilities(struct i40e_hw *hw,
3373 void *buff, u16 buff_size, u16 *data_size,
3374 enum i40e_admin_queue_opc list_type_opc,
3375 struct i40e_asq_cmd_details *cmd_details)
3376{
3377 struct i40e_aqc_list_capabilites *cmd;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003378 struct i40e_aq_desc desc;
Jesse Brandeburg8fb905b2014-01-17 15:36:33 -08003379 i40e_status status = 0;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003380
3381 cmd = (struct i40e_aqc_list_capabilites *)&desc.params.raw;
3382
3383 if (list_type_opc != i40e_aqc_opc_list_func_capabilities &&
3384 list_type_opc != i40e_aqc_opc_list_dev_capabilities) {
3385 status = I40E_ERR_PARAM;
3386 goto exit;
3387 }
3388
3389 i40e_fill_default_direct_cmd_desc(&desc, list_type_opc);
3390
3391 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3392 if (buff_size > I40E_AQ_LARGE_BUF)
3393 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
3394
3395 status = i40e_asq_send_command(hw, &desc, buff, buff_size, cmd_details);
3396 *data_size = le16_to_cpu(desc.datalen);
3397
3398 if (status)
3399 goto exit;
3400
3401 i40e_parse_discover_capabilities(hw, buff, le32_to_cpu(cmd->count),
3402 list_type_opc);
3403
3404exit:
3405 return status;
3406}
3407
3408/**
Shannon Nelsoncd552cb2014-07-09 07:46:09 +00003409 * i40e_aq_update_nvm
3410 * @hw: pointer to the hw struct
3411 * @module_pointer: module pointer location in words from the NVM beginning
3412 * @offset: byte offset from the module beginning
3413 * @length: length of the section to be written (in bytes from the offset)
3414 * @data: command buffer (size [bytes] = length)
3415 * @last_command: tells if this is the last command in a series
3416 * @cmd_details: pointer to command details structure or NULL
3417 *
3418 * Update the NVM using the admin queue commands
3419 **/
3420i40e_status i40e_aq_update_nvm(struct i40e_hw *hw, u8 module_pointer,
3421 u32 offset, u16 length, void *data,
3422 bool last_command,
3423 struct i40e_asq_cmd_details *cmd_details)
3424{
3425 struct i40e_aq_desc desc;
3426 struct i40e_aqc_nvm_update *cmd =
3427 (struct i40e_aqc_nvm_update *)&desc.params.raw;
3428 i40e_status status;
3429
3430 /* In offset the highest byte must be zeroed. */
3431 if (offset & 0xFF000000) {
3432 status = I40E_ERR_PARAM;
3433 goto i40e_aq_update_nvm_exit;
3434 }
3435
3436 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_nvm_update);
3437
3438 /* If this is the last command in a series, set the proper flag. */
3439 if (last_command)
3440 cmd->command_flags |= I40E_AQ_NVM_LAST_CMD;
3441 cmd->module_pointer = module_pointer;
3442 cmd->offset = cpu_to_le32(offset);
3443 cmd->length = cpu_to_le16(length);
3444
3445 desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
3446 if (length > I40E_AQ_LARGE_BUF)
3447 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
3448
3449 status = i40e_asq_send_command(hw, &desc, data, length, cmd_details);
3450
3451i40e_aq_update_nvm_exit:
3452 return status;
3453}
3454
3455/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003456 * i40e_aq_get_lldp_mib
3457 * @hw: pointer to the hw struct
3458 * @bridge_type: type of bridge requested
3459 * @mib_type: Local, Remote or both Local and Remote MIBs
3460 * @buff: pointer to a user supplied buffer to store the MIB block
3461 * @buff_size: size of the buffer (in bytes)
3462 * @local_len : length of the returned Local LLDP MIB
3463 * @remote_len: length of the returned Remote LLDP MIB
3464 * @cmd_details: pointer to command details structure or NULL
3465 *
3466 * Requests the complete LLDP MIB (entire packet).
3467 **/
3468i40e_status i40e_aq_get_lldp_mib(struct i40e_hw *hw, u8 bridge_type,
3469 u8 mib_type, void *buff, u16 buff_size,
3470 u16 *local_len, u16 *remote_len,
3471 struct i40e_asq_cmd_details *cmd_details)
3472{
3473 struct i40e_aq_desc desc;
3474 struct i40e_aqc_lldp_get_mib *cmd =
3475 (struct i40e_aqc_lldp_get_mib *)&desc.params.raw;
3476 struct i40e_aqc_lldp_get_mib *resp =
3477 (struct i40e_aqc_lldp_get_mib *)&desc.params.raw;
3478 i40e_status status;
3479
3480 if (buff_size == 0 || !buff)
3481 return I40E_ERR_PARAM;
3482
3483 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_lldp_get_mib);
3484 /* Indirect Command */
3485 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3486
3487 cmd->type = mib_type & I40E_AQ_LLDP_MIB_TYPE_MASK;
3488 cmd->type |= ((bridge_type << I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT) &
3489 I40E_AQ_LLDP_BRIDGE_TYPE_MASK);
3490
3491 desc.datalen = cpu_to_le16(buff_size);
3492
3493 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3494 if (buff_size > I40E_AQ_LARGE_BUF)
3495 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
3496
3497 status = i40e_asq_send_command(hw, &desc, buff, buff_size, cmd_details);
3498 if (!status) {
3499 if (local_len != NULL)
3500 *local_len = le16_to_cpu(resp->local_len);
3501 if (remote_len != NULL)
3502 *remote_len = le16_to_cpu(resp->remote_len);
3503 }
3504
3505 return status;
3506}
3507
3508/**
3509 * i40e_aq_cfg_lldp_mib_change_event
3510 * @hw: pointer to the hw struct
3511 * @enable_update: Enable or Disable event posting
3512 * @cmd_details: pointer to command details structure or NULL
3513 *
3514 * Enable or Disable posting of an event on ARQ when LLDP MIB
3515 * associated with the interface changes
3516 **/
3517i40e_status i40e_aq_cfg_lldp_mib_change_event(struct i40e_hw *hw,
3518 bool enable_update,
3519 struct i40e_asq_cmd_details *cmd_details)
3520{
3521 struct i40e_aq_desc desc;
3522 struct i40e_aqc_lldp_update_mib *cmd =
3523 (struct i40e_aqc_lldp_update_mib *)&desc.params.raw;
3524 i40e_status status;
3525
3526 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_lldp_update_mib);
3527
3528 if (!enable_update)
3529 cmd->command |= I40E_AQ_LLDP_MIB_UPDATE_DISABLE;
3530
3531 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3532
3533 return status;
3534}
3535
3536/**
3537 * i40e_aq_stop_lldp
3538 * @hw: pointer to the hw struct
3539 * @shutdown_agent: True if LLDP Agent needs to be Shutdown
3540 * @cmd_details: pointer to command details structure or NULL
3541 *
3542 * Stop or Shutdown the embedded LLDP Agent
3543 **/
3544i40e_status i40e_aq_stop_lldp(struct i40e_hw *hw, bool shutdown_agent,
3545 struct i40e_asq_cmd_details *cmd_details)
3546{
3547 struct i40e_aq_desc desc;
3548 struct i40e_aqc_lldp_stop *cmd =
3549 (struct i40e_aqc_lldp_stop *)&desc.params.raw;
3550 i40e_status status;
3551
3552 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_lldp_stop);
3553
3554 if (shutdown_agent)
3555 cmd->command |= I40E_AQ_LLDP_AGENT_SHUTDOWN;
3556
3557 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3558
3559 return status;
3560}
3561
3562/**
3563 * i40e_aq_start_lldp
3564 * @hw: pointer to the hw struct
3565 * @cmd_details: pointer to command details structure or NULL
3566 *
3567 * Start the embedded LLDP Agent on all ports.
3568 **/
3569i40e_status i40e_aq_start_lldp(struct i40e_hw *hw,
3570 struct i40e_asq_cmd_details *cmd_details)
3571{
3572 struct i40e_aq_desc desc;
3573 struct i40e_aqc_lldp_start *cmd =
3574 (struct i40e_aqc_lldp_start *)&desc.params.raw;
3575 i40e_status status;
3576
3577 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_lldp_start);
3578
3579 cmd->command = I40E_AQ_LLDP_AGENT_START;
3580
3581 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3582
3583 return status;
3584}
3585
3586/**
Neerav Parikh9fa61dd2014-11-12 00:18:25 +00003587 * i40e_aq_get_cee_dcb_config
3588 * @hw: pointer to the hw struct
3589 * @buff: response buffer that stores CEE operational configuration
3590 * @buff_size: size of the buffer passed
3591 * @cmd_details: pointer to command details structure or NULL
3592 *
3593 * Get CEE DCBX mode operational configuration from firmware
3594 **/
3595i40e_status i40e_aq_get_cee_dcb_config(struct i40e_hw *hw,
3596 void *buff, u16 buff_size,
3597 struct i40e_asq_cmd_details *cmd_details)
3598{
3599 struct i40e_aq_desc desc;
3600 i40e_status status;
3601
3602 if (buff_size == 0 || !buff)
3603 return I40E_ERR_PARAM;
3604
3605 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_get_cee_dcb_cfg);
3606
3607 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3608 status = i40e_asq_send_command(hw, &desc, (void *)buff, buff_size,
3609 cmd_details);
3610
3611 return status;
3612}
3613
3614/**
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +00003615 * i40e_aq_add_udp_tunnel
3616 * @hw: pointer to the hw struct
3617 * @udp_port: the UDP port to add
3618 * @header_len: length of the tunneling header length in DWords
3619 * @protocol_index: protocol index type
Jeff Kirsher98d44382013-12-21 05:44:42 +00003620 * @filter_index: pointer to filter index
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +00003621 * @cmd_details: pointer to command details structure or NULL
3622 **/
3623i40e_status i40e_aq_add_udp_tunnel(struct i40e_hw *hw,
Kevin Scottf4f94b92014-04-05 07:46:10 +00003624 u16 udp_port, u8 protocol_index,
3625 u8 *filter_index,
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +00003626 struct i40e_asq_cmd_details *cmd_details)
3627{
3628 struct i40e_aq_desc desc;
3629 struct i40e_aqc_add_udp_tunnel *cmd =
3630 (struct i40e_aqc_add_udp_tunnel *)&desc.params.raw;
3631 struct i40e_aqc_del_udp_tunnel_completion *resp =
3632 (struct i40e_aqc_del_udp_tunnel_completion *)&desc.params.raw;
3633 i40e_status status;
3634
3635 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_add_udp_tunnel);
3636
3637 cmd->udp_port = cpu_to_le16(udp_port);
Shannon Nelson981b7542013-12-11 08:17:11 +00003638 cmd->protocol_type = protocol_index;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +00003639
3640 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3641
Shannon Nelson65d13462015-02-21 06:45:28 +00003642 if (!status && filter_index)
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +00003643 *filter_index = resp->index;
3644
3645 return status;
3646}
3647
3648/**
3649 * i40e_aq_del_udp_tunnel
3650 * @hw: pointer to the hw struct
3651 * @index: filter index
3652 * @cmd_details: pointer to command details structure or NULL
3653 **/
3654i40e_status i40e_aq_del_udp_tunnel(struct i40e_hw *hw, u8 index,
3655 struct i40e_asq_cmd_details *cmd_details)
3656{
3657 struct i40e_aq_desc desc;
3658 struct i40e_aqc_remove_udp_tunnel *cmd =
3659 (struct i40e_aqc_remove_udp_tunnel *)&desc.params.raw;
3660 i40e_status status;
3661
3662 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_del_udp_tunnel);
3663
3664 cmd->index = index;
3665
3666 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3667
3668 return status;
3669}
3670
3671/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003672 * i40e_aq_delete_element - Delete switch element
3673 * @hw: pointer to the hw struct
3674 * @seid: the SEID to delete from the switch
3675 * @cmd_details: pointer to command details structure or NULL
3676 *
3677 * This deletes a switch element from the switch.
3678 **/
3679i40e_status i40e_aq_delete_element(struct i40e_hw *hw, u16 seid,
3680 struct i40e_asq_cmd_details *cmd_details)
3681{
3682 struct i40e_aq_desc desc;
3683 struct i40e_aqc_switch_seid *cmd =
3684 (struct i40e_aqc_switch_seid *)&desc.params.raw;
3685 i40e_status status;
3686
3687 if (seid == 0)
3688 return I40E_ERR_PARAM;
3689
3690 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_delete_element);
3691
3692 cmd->seid = cpu_to_le16(seid);
3693
3694 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3695
3696 return status;
3697}
3698
3699/**
Neerav Parikhafb3ff02014-01-17 15:36:36 -08003700 * i40e_aq_dcb_updated - DCB Updated Command
3701 * @hw: pointer to the hw struct
3702 * @cmd_details: pointer to command details structure or NULL
3703 *
3704 * EMP will return when the shared RPB settings have been
3705 * recomputed and modified. The retval field in the descriptor
3706 * will be set to 0 when RPB is modified.
3707 **/
3708i40e_status i40e_aq_dcb_updated(struct i40e_hw *hw,
3709 struct i40e_asq_cmd_details *cmd_details)
3710{
3711 struct i40e_aq_desc desc;
3712 i40e_status status;
3713
3714 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_dcb_updated);
3715
3716 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3717
3718 return status;
3719}
3720
3721/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003722 * i40e_aq_tx_sched_cmd - generic Tx scheduler AQ command handler
3723 * @hw: pointer to the hw struct
3724 * @seid: seid for the physical port/switching component/vsi
3725 * @buff: Indirect buffer to hold data parameters and response
3726 * @buff_size: Indirect buffer size
3727 * @opcode: Tx scheduler AQ command opcode
3728 * @cmd_details: pointer to command details structure or NULL
3729 *
3730 * Generic command handler for Tx scheduler AQ commands
3731 **/
3732static i40e_status i40e_aq_tx_sched_cmd(struct i40e_hw *hw, u16 seid,
3733 void *buff, u16 buff_size,
3734 enum i40e_admin_queue_opc opcode,
3735 struct i40e_asq_cmd_details *cmd_details)
3736{
3737 struct i40e_aq_desc desc;
3738 struct i40e_aqc_tx_sched_ind *cmd =
3739 (struct i40e_aqc_tx_sched_ind *)&desc.params.raw;
3740 i40e_status status;
3741 bool cmd_param_flag = false;
3742
3743 switch (opcode) {
3744 case i40e_aqc_opc_configure_vsi_ets_sla_bw_limit:
3745 case i40e_aqc_opc_configure_vsi_tc_bw:
3746 case i40e_aqc_opc_enable_switching_comp_ets:
3747 case i40e_aqc_opc_modify_switching_comp_ets:
3748 case i40e_aqc_opc_disable_switching_comp_ets:
3749 case i40e_aqc_opc_configure_switching_comp_ets_bw_limit:
3750 case i40e_aqc_opc_configure_switching_comp_bw_config:
3751 cmd_param_flag = true;
3752 break;
3753 case i40e_aqc_opc_query_vsi_bw_config:
3754 case i40e_aqc_opc_query_vsi_ets_sla_config:
3755 case i40e_aqc_opc_query_switching_comp_ets_config:
3756 case i40e_aqc_opc_query_port_ets_config:
3757 case i40e_aqc_opc_query_switching_comp_bw_config:
3758 cmd_param_flag = false;
3759 break;
3760 default:
3761 return I40E_ERR_PARAM;
3762 }
3763
3764 i40e_fill_default_direct_cmd_desc(&desc, opcode);
3765
3766 /* Indirect command */
3767 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
3768 if (cmd_param_flag)
3769 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
3770 if (buff_size > I40E_AQ_LARGE_BUF)
3771 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
3772
3773 desc.datalen = cpu_to_le16(buff_size);
3774
3775 cmd->vsi_seid = cpu_to_le16(seid);
3776
3777 status = i40e_asq_send_command(hw, &desc, buff, buff_size, cmd_details);
3778
3779 return status;
3780}
3781
3782/**
Mitch Williams6b192892014-03-06 09:02:29 +00003783 * i40e_aq_config_vsi_bw_limit - Configure VSI BW Limit
3784 * @hw: pointer to the hw struct
3785 * @seid: VSI seid
3786 * @credit: BW limit credits (0 = disabled)
3787 * @max_credit: Max BW limit credits
3788 * @cmd_details: pointer to command details structure or NULL
3789 **/
3790i40e_status i40e_aq_config_vsi_bw_limit(struct i40e_hw *hw,
3791 u16 seid, u16 credit, u8 max_credit,
3792 struct i40e_asq_cmd_details *cmd_details)
3793{
3794 struct i40e_aq_desc desc;
3795 struct i40e_aqc_configure_vsi_bw_limit *cmd =
3796 (struct i40e_aqc_configure_vsi_bw_limit *)&desc.params.raw;
3797 i40e_status status;
3798
3799 i40e_fill_default_direct_cmd_desc(&desc,
3800 i40e_aqc_opc_configure_vsi_bw_limit);
3801
3802 cmd->vsi_seid = cpu_to_le16(seid);
3803 cmd->credit = cpu_to_le16(credit);
3804 cmd->max_credit = max_credit;
3805
3806 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
3807
3808 return status;
3809}
3810
3811/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003812 * i40e_aq_config_vsi_tc_bw - Config VSI BW Allocation per TC
3813 * @hw: pointer to the hw struct
3814 * @seid: VSI seid
3815 * @bw_data: Buffer holding enabled TCs, relative TC BW limit/credits
3816 * @cmd_details: pointer to command details structure or NULL
3817 **/
3818i40e_status i40e_aq_config_vsi_tc_bw(struct i40e_hw *hw,
3819 u16 seid,
3820 struct i40e_aqc_configure_vsi_tc_bw_data *bw_data,
3821 struct i40e_asq_cmd_details *cmd_details)
3822{
3823 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3824 i40e_aqc_opc_configure_vsi_tc_bw,
3825 cmd_details);
3826}
3827
3828/**
Neerav Parikhafb3ff02014-01-17 15:36:36 -08003829 * i40e_aq_config_switch_comp_ets - Enable/Disable/Modify ETS on the port
3830 * @hw: pointer to the hw struct
3831 * @seid: seid of the switching component connected to Physical Port
3832 * @ets_data: Buffer holding ETS parameters
3833 * @cmd_details: pointer to command details structure or NULL
3834 **/
3835i40e_status i40e_aq_config_switch_comp_ets(struct i40e_hw *hw,
3836 u16 seid,
3837 struct i40e_aqc_configure_switching_comp_ets_data *ets_data,
3838 enum i40e_admin_queue_opc opcode,
3839 struct i40e_asq_cmd_details *cmd_details)
3840{
3841 return i40e_aq_tx_sched_cmd(hw, seid, (void *)ets_data,
3842 sizeof(*ets_data), opcode, cmd_details);
3843}
3844
3845/**
3846 * i40e_aq_config_switch_comp_bw_config - Config Switch comp BW Alloc per TC
3847 * @hw: pointer to the hw struct
3848 * @seid: seid of the switching component
3849 * @bw_data: Buffer holding enabled TCs, relative/absolute TC BW limit/credits
3850 * @cmd_details: pointer to command details structure or NULL
3851 **/
3852i40e_status i40e_aq_config_switch_comp_bw_config(struct i40e_hw *hw,
3853 u16 seid,
3854 struct i40e_aqc_configure_switching_comp_bw_config_data *bw_data,
3855 struct i40e_asq_cmd_details *cmd_details)
3856{
3857 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3858 i40e_aqc_opc_configure_switching_comp_bw_config,
3859 cmd_details);
3860}
3861
3862/**
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003863 * i40e_aq_query_vsi_bw_config - Query VSI BW configuration
3864 * @hw: pointer to the hw struct
3865 * @seid: seid of the VSI
3866 * @bw_data: Buffer to hold VSI BW configuration
3867 * @cmd_details: pointer to command details structure or NULL
3868 **/
3869i40e_status i40e_aq_query_vsi_bw_config(struct i40e_hw *hw,
3870 u16 seid,
3871 struct i40e_aqc_query_vsi_bw_config_resp *bw_data,
3872 struct i40e_asq_cmd_details *cmd_details)
3873{
3874 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3875 i40e_aqc_opc_query_vsi_bw_config,
3876 cmd_details);
3877}
3878
3879/**
3880 * i40e_aq_query_vsi_ets_sla_config - Query VSI BW configuration per TC
3881 * @hw: pointer to the hw struct
3882 * @seid: seid of the VSI
3883 * @bw_data: Buffer to hold VSI BW configuration per TC
3884 * @cmd_details: pointer to command details structure or NULL
3885 **/
3886i40e_status i40e_aq_query_vsi_ets_sla_config(struct i40e_hw *hw,
3887 u16 seid,
3888 struct i40e_aqc_query_vsi_ets_sla_config_resp *bw_data,
3889 struct i40e_asq_cmd_details *cmd_details)
3890{
3891 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3892 i40e_aqc_opc_query_vsi_ets_sla_config,
3893 cmd_details);
3894}
3895
3896/**
3897 * i40e_aq_query_switch_comp_ets_config - Query Switch comp BW config per TC
3898 * @hw: pointer to the hw struct
3899 * @seid: seid of the switching component
3900 * @bw_data: Buffer to hold switching component's per TC BW config
3901 * @cmd_details: pointer to command details structure or NULL
3902 **/
3903i40e_status i40e_aq_query_switch_comp_ets_config(struct i40e_hw *hw,
3904 u16 seid,
3905 struct i40e_aqc_query_switching_comp_ets_config_resp *bw_data,
3906 struct i40e_asq_cmd_details *cmd_details)
3907{
3908 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3909 i40e_aqc_opc_query_switching_comp_ets_config,
3910 cmd_details);
3911}
3912
3913/**
3914 * i40e_aq_query_port_ets_config - Query Physical Port ETS configuration
3915 * @hw: pointer to the hw struct
3916 * @seid: seid of the VSI or switching component connected to Physical Port
3917 * @bw_data: Buffer to hold current ETS configuration for the Physical Port
3918 * @cmd_details: pointer to command details structure or NULL
3919 **/
3920i40e_status i40e_aq_query_port_ets_config(struct i40e_hw *hw,
3921 u16 seid,
3922 struct i40e_aqc_query_port_ets_config_resp *bw_data,
3923 struct i40e_asq_cmd_details *cmd_details)
3924{
3925 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3926 i40e_aqc_opc_query_port_ets_config,
3927 cmd_details);
3928}
3929
3930/**
3931 * i40e_aq_query_switch_comp_bw_config - Query Switch comp BW configuration
3932 * @hw: pointer to the hw struct
3933 * @seid: seid of the switching component
3934 * @bw_data: Buffer to hold switching component's BW configuration
3935 * @cmd_details: pointer to command details structure or NULL
3936 **/
3937i40e_status i40e_aq_query_switch_comp_bw_config(struct i40e_hw *hw,
3938 u16 seid,
3939 struct i40e_aqc_query_switching_comp_bw_config_resp *bw_data,
3940 struct i40e_asq_cmd_details *cmd_details)
3941{
3942 return i40e_aq_tx_sched_cmd(hw, seid, (void *)bw_data, sizeof(*bw_data),
3943 i40e_aqc_opc_query_switching_comp_bw_config,
3944 cmd_details);
3945}
3946
3947/**
3948 * i40e_validate_filter_settings
3949 * @hw: pointer to the hardware structure
3950 * @settings: Filter control settings
3951 *
3952 * Check and validate the filter control settings passed.
3953 * The function checks for the valid filter/context sizes being
3954 * passed for FCoE and PE.
3955 *
3956 * Returns 0 if the values passed are valid and within
3957 * range else returns an error.
3958 **/
3959static i40e_status i40e_validate_filter_settings(struct i40e_hw *hw,
3960 struct i40e_filter_control_settings *settings)
3961{
3962 u32 fcoe_cntx_size, fcoe_filt_size;
3963 u32 pe_cntx_size, pe_filt_size;
Anjali Singhai Jain467d7292014-05-10 04:49:02 +00003964 u32 fcoe_fmax;
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00003965 u32 val;
3966
3967 /* Validate FCoE settings passed */
3968 switch (settings->fcoe_filt_num) {
3969 case I40E_HASH_FILTER_SIZE_1K:
3970 case I40E_HASH_FILTER_SIZE_2K:
3971 case I40E_HASH_FILTER_SIZE_4K:
3972 case I40E_HASH_FILTER_SIZE_8K:
3973 case I40E_HASH_FILTER_SIZE_16K:
3974 case I40E_HASH_FILTER_SIZE_32K:
3975 fcoe_filt_size = I40E_HASH_FILTER_BASE_SIZE;
3976 fcoe_filt_size <<= (u32)settings->fcoe_filt_num;
3977 break;
3978 default:
3979 return I40E_ERR_PARAM;
3980 }
3981
3982 switch (settings->fcoe_cntx_num) {
3983 case I40E_DMA_CNTX_SIZE_512:
3984 case I40E_DMA_CNTX_SIZE_1K:
3985 case I40E_DMA_CNTX_SIZE_2K:
3986 case I40E_DMA_CNTX_SIZE_4K:
3987 fcoe_cntx_size = I40E_DMA_CNTX_BASE_SIZE;
3988 fcoe_cntx_size <<= (u32)settings->fcoe_cntx_num;
3989 break;
3990 default:
3991 return I40E_ERR_PARAM;
3992 }
3993
3994 /* Validate PE settings passed */
3995 switch (settings->pe_filt_num) {
3996 case I40E_HASH_FILTER_SIZE_1K:
3997 case I40E_HASH_FILTER_SIZE_2K:
3998 case I40E_HASH_FILTER_SIZE_4K:
3999 case I40E_HASH_FILTER_SIZE_8K:
4000 case I40E_HASH_FILTER_SIZE_16K:
4001 case I40E_HASH_FILTER_SIZE_32K:
4002 case I40E_HASH_FILTER_SIZE_64K:
4003 case I40E_HASH_FILTER_SIZE_128K:
4004 case I40E_HASH_FILTER_SIZE_256K:
4005 case I40E_HASH_FILTER_SIZE_512K:
4006 case I40E_HASH_FILTER_SIZE_1M:
4007 pe_filt_size = I40E_HASH_FILTER_BASE_SIZE;
4008 pe_filt_size <<= (u32)settings->pe_filt_num;
4009 break;
4010 default:
4011 return I40E_ERR_PARAM;
4012 }
4013
4014 switch (settings->pe_cntx_num) {
4015 case I40E_DMA_CNTX_SIZE_512:
4016 case I40E_DMA_CNTX_SIZE_1K:
4017 case I40E_DMA_CNTX_SIZE_2K:
4018 case I40E_DMA_CNTX_SIZE_4K:
4019 case I40E_DMA_CNTX_SIZE_8K:
4020 case I40E_DMA_CNTX_SIZE_16K:
4021 case I40E_DMA_CNTX_SIZE_32K:
4022 case I40E_DMA_CNTX_SIZE_64K:
4023 case I40E_DMA_CNTX_SIZE_128K:
4024 case I40E_DMA_CNTX_SIZE_256K:
4025 pe_cntx_size = I40E_DMA_CNTX_BASE_SIZE;
4026 pe_cntx_size <<= (u32)settings->pe_cntx_num;
4027 break;
4028 default:
4029 return I40E_ERR_PARAM;
4030 }
4031
4032 /* FCHSIZE + FCDSIZE should not be greater than PMFCOEFMAX */
4033 val = rd32(hw, I40E_GLHMC_FCOEFMAX);
4034 fcoe_fmax = (val & I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_MASK)
4035 >> I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT;
4036 if (fcoe_filt_size + fcoe_cntx_size > fcoe_fmax)
4037 return I40E_ERR_INVALID_SIZE;
4038
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00004039 return 0;
4040}
4041
4042/**
4043 * i40e_set_filter_control
4044 * @hw: pointer to the hardware structure
4045 * @settings: Filter control settings
4046 *
4047 * Set the Queue Filters for PE/FCoE and enable filters required
4048 * for a single PF. It is expected that these settings are programmed
4049 * at the driver initialization time.
4050 **/
4051i40e_status i40e_set_filter_control(struct i40e_hw *hw,
4052 struct i40e_filter_control_settings *settings)
4053{
4054 i40e_status ret = 0;
4055 u32 hash_lut_size = 0;
4056 u32 val;
4057
4058 if (!settings)
4059 return I40E_ERR_PARAM;
4060
4061 /* Validate the input settings */
4062 ret = i40e_validate_filter_settings(hw, settings);
4063 if (ret)
4064 return ret;
4065
4066 /* Read the PF Queue Filter control register */
Shannon Nelsonf6581372016-02-17 16:12:20 -08004067 val = i40e_read_rx_ctl(hw, I40E_PFQF_CTL_0);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00004068
4069 /* Program required PE hash buckets for the PF */
4070 val &= ~I40E_PFQF_CTL_0_PEHSIZE_MASK;
4071 val |= ((u32)settings->pe_filt_num << I40E_PFQF_CTL_0_PEHSIZE_SHIFT) &
4072 I40E_PFQF_CTL_0_PEHSIZE_MASK;
4073 /* Program required PE contexts for the PF */
4074 val &= ~I40E_PFQF_CTL_0_PEDSIZE_MASK;
4075 val |= ((u32)settings->pe_cntx_num << I40E_PFQF_CTL_0_PEDSIZE_SHIFT) &
4076 I40E_PFQF_CTL_0_PEDSIZE_MASK;
4077
4078 /* Program required FCoE hash buckets for the PF */
4079 val &= ~I40E_PFQF_CTL_0_PFFCHSIZE_MASK;
4080 val |= ((u32)settings->fcoe_filt_num <<
4081 I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT) &
4082 I40E_PFQF_CTL_0_PFFCHSIZE_MASK;
4083 /* Program required FCoE DDP contexts for the PF */
4084 val &= ~I40E_PFQF_CTL_0_PFFCDSIZE_MASK;
4085 val |= ((u32)settings->fcoe_cntx_num <<
4086 I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT) &
4087 I40E_PFQF_CTL_0_PFFCDSIZE_MASK;
4088
4089 /* Program Hash LUT size for the PF */
4090 val &= ~I40E_PFQF_CTL_0_HASHLUTSIZE_MASK;
4091 if (settings->hash_lut_size == I40E_HASH_LUT_SIZE_512)
4092 hash_lut_size = 1;
4093 val |= (hash_lut_size << I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT) &
4094 I40E_PFQF_CTL_0_HASHLUTSIZE_MASK;
4095
4096 /* Enable FDIR, Ethertype and MACVLAN filters for PF and VFs */
4097 if (settings->enable_fdir)
4098 val |= I40E_PFQF_CTL_0_FD_ENA_MASK;
4099 if (settings->enable_ethtype)
4100 val |= I40E_PFQF_CTL_0_ETYPE_ENA_MASK;
4101 if (settings->enable_macvlan)
4102 val |= I40E_PFQF_CTL_0_MACVLAN_ENA_MASK;
4103
Shannon Nelsonf6581372016-02-17 16:12:20 -08004104 i40e_write_rx_ctl(hw, I40E_PFQF_CTL_0, val);
Jesse Brandeburg56a62fc2013-09-11 08:40:12 +00004105
4106 return 0;
4107}
Neerav Parikhafb3ff02014-01-17 15:36:36 -08004108
4109/**
4110 * i40e_aq_add_rem_control_packet_filter - Add or Remove Control Packet Filter
4111 * @hw: pointer to the hw struct
4112 * @mac_addr: MAC address to use in the filter
4113 * @ethtype: Ethertype to use in the filter
4114 * @flags: Flags that needs to be applied to the filter
4115 * @vsi_seid: seid of the control VSI
4116 * @queue: VSI queue number to send the packet to
4117 * @is_add: Add control packet filter if True else remove
4118 * @stats: Structure to hold information on control filter counts
4119 * @cmd_details: pointer to command details structure or NULL
4120 *
4121 * This command will Add or Remove control packet filter for a control VSI.
4122 * In return it will update the total number of perfect filter count in
4123 * the stats member.
4124 **/
4125i40e_status i40e_aq_add_rem_control_packet_filter(struct i40e_hw *hw,
4126 u8 *mac_addr, u16 ethtype, u16 flags,
4127 u16 vsi_seid, u16 queue, bool is_add,
4128 struct i40e_control_filter_stats *stats,
4129 struct i40e_asq_cmd_details *cmd_details)
4130{
4131 struct i40e_aq_desc desc;
4132 struct i40e_aqc_add_remove_control_packet_filter *cmd =
4133 (struct i40e_aqc_add_remove_control_packet_filter *)
4134 &desc.params.raw;
4135 struct i40e_aqc_add_remove_control_packet_filter_completion *resp =
4136 (struct i40e_aqc_add_remove_control_packet_filter_completion *)
4137 &desc.params.raw;
4138 i40e_status status;
4139
4140 if (vsi_seid == 0)
4141 return I40E_ERR_PARAM;
4142
4143 if (is_add) {
4144 i40e_fill_default_direct_cmd_desc(&desc,
4145 i40e_aqc_opc_add_control_packet_filter);
4146 cmd->queue = cpu_to_le16(queue);
4147 } else {
4148 i40e_fill_default_direct_cmd_desc(&desc,
4149 i40e_aqc_opc_remove_control_packet_filter);
4150 }
4151
4152 if (mac_addr)
Jesse Brandeburg6995b362015-08-28 17:55:54 -04004153 ether_addr_copy(cmd->mac, mac_addr);
Neerav Parikhafb3ff02014-01-17 15:36:36 -08004154
4155 cmd->etype = cpu_to_le16(ethtype);
4156 cmd->flags = cpu_to_le16(flags);
4157 cmd->seid = cpu_to_le16(vsi_seid);
4158
4159 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
4160
4161 if (!status && stats) {
4162 stats->mac_etype_used = le16_to_cpu(resp->mac_etype_used);
4163 stats->etype_used = le16_to_cpu(resp->etype_used);
4164 stats->mac_etype_free = le16_to_cpu(resp->mac_etype_free);
4165 stats->etype_free = le16_to_cpu(resp->etype_free);
4166 }
4167
4168 return status;
4169}
4170
Catherine Sullivand4dfb812013-11-28 06:39:21 +00004171/**
Anjali Singhai Jaine7358f52015-10-01 14:37:34 -04004172 * i40e_add_filter_to_drop_tx_flow_control_frames- filter to drop flow control
4173 * @hw: pointer to the hw struct
4174 * @seid: VSI seid to add ethertype filter from
4175 **/
4176#define I40E_FLOW_CONTROL_ETHTYPE 0x8808
4177void i40e_add_filter_to_drop_tx_flow_control_frames(struct i40e_hw *hw,
4178 u16 seid)
4179{
4180 u16 flag = I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC |
4181 I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP |
4182 I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX;
4183 u16 ethtype = I40E_FLOW_CONTROL_ETHTYPE;
4184 i40e_status status;
4185
4186 status = i40e_aq_add_rem_control_packet_filter(hw, NULL, ethtype, flag,
4187 seid, 0, true, NULL,
4188 NULL);
4189 if (status)
4190 hw_dbg(hw, "Ethtype Filter Add failed: Error pruning Tx flow control frames\n");
4191}
4192
4193/**
Greg Rosef4492db2015-02-06 08:52:12 +00004194 * i40e_aq_alternate_read
4195 * @hw: pointer to the hardware structure
4196 * @reg_addr0: address of first dword to be read
4197 * @reg_val0: pointer for data read from 'reg_addr0'
4198 * @reg_addr1: address of second dword to be read
4199 * @reg_val1: pointer for data read from 'reg_addr1'
4200 *
4201 * Read one or two dwords from alternate structure. Fields are indicated
4202 * by 'reg_addr0' and 'reg_addr1' register numbers. If 'reg_val1' pointer
4203 * is not passed then only register at 'reg_addr0' is read.
4204 *
4205 **/
Shannon Nelson37a29732015-02-27 09:15:19 +00004206static i40e_status i40e_aq_alternate_read(struct i40e_hw *hw,
4207 u32 reg_addr0, u32 *reg_val0,
4208 u32 reg_addr1, u32 *reg_val1)
Greg Rosef4492db2015-02-06 08:52:12 +00004209{
4210 struct i40e_aq_desc desc;
4211 struct i40e_aqc_alternate_write *cmd_resp =
4212 (struct i40e_aqc_alternate_write *)&desc.params.raw;
4213 i40e_status status;
4214
4215 if (!reg_val0)
4216 return I40E_ERR_PARAM;
4217
4218 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_alternate_read);
4219 cmd_resp->address0 = cpu_to_le32(reg_addr0);
4220 cmd_resp->address1 = cpu_to_le32(reg_addr1);
4221
4222 status = i40e_asq_send_command(hw, &desc, NULL, 0, NULL);
4223
4224 if (!status) {
4225 *reg_val0 = le32_to_cpu(cmd_resp->data0);
4226
4227 if (reg_val1)
4228 *reg_val1 = le32_to_cpu(cmd_resp->data1);
4229 }
4230
4231 return status;
4232}
4233
4234/**
Neerav Parikh2fd75f32014-11-12 00:18:20 +00004235 * i40e_aq_resume_port_tx
4236 * @hw: pointer to the hardware structure
4237 * @cmd_details: pointer to command details structure or NULL
4238 *
4239 * Resume port's Tx traffic
4240 **/
4241i40e_status i40e_aq_resume_port_tx(struct i40e_hw *hw,
4242 struct i40e_asq_cmd_details *cmd_details)
4243{
4244 struct i40e_aq_desc desc;
4245 i40e_status status;
4246
4247 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_resume_port_tx);
4248
4249 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
4250
4251 return status;
4252}
4253
4254/**
Catherine Sullivand4dfb812013-11-28 06:39:21 +00004255 * i40e_set_pci_config_data - store PCI bus info
4256 * @hw: pointer to hardware structure
4257 * @link_status: the link status word from PCI config space
4258 *
4259 * Stores the PCI bus info (speed, width, type) within the i40e_hw structure
4260 **/
4261void i40e_set_pci_config_data(struct i40e_hw *hw, u16 link_status)
4262{
4263 hw->bus.type = i40e_bus_type_pci_express;
4264
4265 switch (link_status & PCI_EXP_LNKSTA_NLW) {
4266 case PCI_EXP_LNKSTA_NLW_X1:
4267 hw->bus.width = i40e_bus_width_pcie_x1;
4268 break;
4269 case PCI_EXP_LNKSTA_NLW_X2:
4270 hw->bus.width = i40e_bus_width_pcie_x2;
4271 break;
4272 case PCI_EXP_LNKSTA_NLW_X4:
4273 hw->bus.width = i40e_bus_width_pcie_x4;
4274 break;
4275 case PCI_EXP_LNKSTA_NLW_X8:
4276 hw->bus.width = i40e_bus_width_pcie_x8;
4277 break;
4278 default:
4279 hw->bus.width = i40e_bus_width_unknown;
4280 break;
4281 }
4282
4283 switch (link_status & PCI_EXP_LNKSTA_CLS) {
4284 case PCI_EXP_LNKSTA_CLS_2_5GB:
4285 hw->bus.speed = i40e_bus_speed_2500;
4286 break;
4287 case PCI_EXP_LNKSTA_CLS_5_0GB:
4288 hw->bus.speed = i40e_bus_speed_5000;
4289 break;
4290 case PCI_EXP_LNKSTA_CLS_8_0GB:
4291 hw->bus.speed = i40e_bus_speed_8000;
4292 break;
4293 default:
4294 hw->bus.speed = i40e_bus_speed_unknown;
4295 break;
4296 }
4297}
Greg Rosef4492db2015-02-06 08:52:12 +00004298
4299/**
Jesse Brandeburg3169c322015-04-07 19:45:37 -04004300 * i40e_aq_debug_dump
4301 * @hw: pointer to the hardware structure
4302 * @cluster_id: specific cluster to dump
4303 * @table_id: table id within cluster
4304 * @start_index: index of line in the block to read
4305 * @buff_size: dump buffer size
4306 * @buff: dump buffer
4307 * @ret_buff_size: actual buffer size returned
4308 * @ret_next_table: next block to read
4309 * @ret_next_index: next index to read
4310 *
4311 * Dump internal FW/HW data for debug purposes.
4312 *
4313 **/
4314i40e_status i40e_aq_debug_dump(struct i40e_hw *hw, u8 cluster_id,
4315 u8 table_id, u32 start_index, u16 buff_size,
4316 void *buff, u16 *ret_buff_size,
4317 u8 *ret_next_table, u32 *ret_next_index,
4318 struct i40e_asq_cmd_details *cmd_details)
4319{
4320 struct i40e_aq_desc desc;
4321 struct i40e_aqc_debug_dump_internals *cmd =
4322 (struct i40e_aqc_debug_dump_internals *)&desc.params.raw;
4323 struct i40e_aqc_debug_dump_internals *resp =
4324 (struct i40e_aqc_debug_dump_internals *)&desc.params.raw;
4325 i40e_status status;
4326
4327 if (buff_size == 0 || !buff)
4328 return I40E_ERR_PARAM;
4329
4330 i40e_fill_default_direct_cmd_desc(&desc,
4331 i40e_aqc_opc_debug_dump_internals);
4332 /* Indirect Command */
4333 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
4334 if (buff_size > I40E_AQ_LARGE_BUF)
4335 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
4336
4337 cmd->cluster_id = cluster_id;
4338 cmd->table_id = table_id;
4339 cmd->idx = cpu_to_le32(start_index);
4340
4341 desc.datalen = cpu_to_le16(buff_size);
4342
4343 status = i40e_asq_send_command(hw, &desc, buff, buff_size, cmd_details);
4344 if (!status) {
4345 if (ret_buff_size)
4346 *ret_buff_size = le16_to_cpu(desc.datalen);
4347 if (ret_next_table)
4348 *ret_next_table = resp->table_id;
4349 if (ret_next_index)
4350 *ret_next_index = le32_to_cpu(resp->idx);
4351 }
4352
4353 return status;
4354}
4355
4356/**
Greg Rosef4492db2015-02-06 08:52:12 +00004357 * i40e_read_bw_from_alt_ram
4358 * @hw: pointer to the hardware structure
4359 * @max_bw: pointer for max_bw read
4360 * @min_bw: pointer for min_bw read
4361 * @min_valid: pointer for bool that is true if min_bw is a valid value
4362 * @max_valid: pointer for bool that is true if max_bw is a valid value
4363 *
4364 * Read bw from the alternate ram for the given pf
4365 **/
4366i40e_status i40e_read_bw_from_alt_ram(struct i40e_hw *hw,
4367 u32 *max_bw, u32 *min_bw,
4368 bool *min_valid, bool *max_valid)
4369{
4370 i40e_status status;
4371 u32 max_bw_addr, min_bw_addr;
4372
4373 /* Calculate the address of the min/max bw registers */
4374 max_bw_addr = I40E_ALT_STRUCT_FIRST_PF_OFFSET +
4375 I40E_ALT_STRUCT_MAX_BW_OFFSET +
4376 (I40E_ALT_STRUCT_DWORDS_PER_PF * hw->pf_id);
4377 min_bw_addr = I40E_ALT_STRUCT_FIRST_PF_OFFSET +
4378 I40E_ALT_STRUCT_MIN_BW_OFFSET +
4379 (I40E_ALT_STRUCT_DWORDS_PER_PF * hw->pf_id);
4380
4381 /* Read the bandwidths from alt ram */
4382 status = i40e_aq_alternate_read(hw, max_bw_addr, max_bw,
4383 min_bw_addr, min_bw);
4384
4385 if (*min_bw & I40E_ALT_BW_VALID_MASK)
4386 *min_valid = true;
4387 else
4388 *min_valid = false;
4389
4390 if (*max_bw & I40E_ALT_BW_VALID_MASK)
4391 *max_valid = true;
4392 else
4393 *max_valid = false;
4394
4395 return status;
4396}
4397
4398/**
4399 * i40e_aq_configure_partition_bw
4400 * @hw: pointer to the hardware structure
4401 * @bw_data: Buffer holding valid pfs and bw limits
4402 * @cmd_details: pointer to command details
4403 *
4404 * Configure partitions guaranteed/max bw
4405 **/
4406i40e_status i40e_aq_configure_partition_bw(struct i40e_hw *hw,
4407 struct i40e_aqc_configure_partition_bw_data *bw_data,
4408 struct i40e_asq_cmd_details *cmd_details)
4409{
4410 i40e_status status;
4411 struct i40e_aq_desc desc;
4412 u16 bwd_size = sizeof(*bw_data);
4413
4414 i40e_fill_default_direct_cmd_desc(&desc,
4415 i40e_aqc_opc_configure_partition_bw);
4416
4417 /* Indirect command */
4418 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
4419 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
4420
4421 if (bwd_size > I40E_AQ_LARGE_BUF)
4422 desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
4423
4424 desc.datalen = cpu_to_le16(bwd_size);
4425
4426 status = i40e_asq_send_command(hw, &desc, bw_data, bwd_size,
4427 cmd_details);
4428
4429 return status;
4430}
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004431
4432/**
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004433 * i40e_read_phy_register_clause22
4434 * @hw: pointer to the HW structure
4435 * @reg: register address in the page
4436 * @phy_adr: PHY address on MDIO interface
4437 * @value: PHY register value
4438 *
4439 * Reads specified PHY register value
4440 **/
4441i40e_status i40e_read_phy_register_clause22(struct i40e_hw *hw,
4442 u16 reg, u8 phy_addr, u16 *value)
4443{
4444 i40e_status status = I40E_ERR_TIMEOUT;
4445 u8 port_num = (u8)hw->func_caps.mdio_port_num;
4446 u32 command = 0;
4447 u16 retry = 1000;
4448
4449 command = (reg << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4450 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
4451 (I40E_MDIO_CLAUSE22_OPCODE_READ_MASK) |
4452 (I40E_MDIO_CLAUSE22_STCODE_MASK) |
4453 (I40E_GLGEN_MSCA_MDICMD_MASK);
4454 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4455 do {
4456 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4457 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4458 status = 0;
4459 break;
4460 }
4461 udelay(10);
4462 retry--;
4463 } while (retry);
4464
4465 if (status) {
4466 i40e_debug(hw, I40E_DEBUG_PHY,
4467 "PHY: Can't write command to external PHY.\n");
Henry Tieman27e5f252016-11-08 13:05:06 -08004468 } else {
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004469 command = rd32(hw, I40E_GLGEN_MSRWD(port_num));
4470 *value = (command & I40E_GLGEN_MSRWD_MDIRDDATA_MASK) >>
4471 I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT;
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004472 }
4473
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004474 return status;
4475}
4476
4477/**
4478 * i40e_write_phy_register_clause22
4479 * @hw: pointer to the HW structure
4480 * @reg: register address in the page
4481 * @phy_adr: PHY address on MDIO interface
4482 * @value: PHY register value
4483 *
4484 * Writes specified PHY register value
4485 **/
4486i40e_status i40e_write_phy_register_clause22(struct i40e_hw *hw,
4487 u16 reg, u8 phy_addr, u16 value)
4488{
4489 i40e_status status = I40E_ERR_TIMEOUT;
4490 u8 port_num = (u8)hw->func_caps.mdio_port_num;
4491 u32 command = 0;
4492 u16 retry = 1000;
4493
4494 command = value << I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT;
4495 wr32(hw, I40E_GLGEN_MSRWD(port_num), command);
4496
4497 command = (reg << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4498 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
4499 (I40E_MDIO_CLAUSE22_OPCODE_WRITE_MASK) |
4500 (I40E_MDIO_CLAUSE22_STCODE_MASK) |
4501 (I40E_GLGEN_MSCA_MDICMD_MASK);
4502
4503 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4504 do {
4505 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4506 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4507 status = 0;
4508 break;
4509 }
4510 udelay(10);
4511 retry--;
4512 } while (retry);
4513
4514 return status;
4515}
4516
4517/**
4518 * i40e_read_phy_register_clause45
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004519 * @hw: pointer to the HW structure
4520 * @page: registers page number
4521 * @reg: register address in the page
4522 * @phy_adr: PHY address on MDIO interface
4523 * @value: PHY register value
4524 *
4525 * Reads specified PHY register value
4526 **/
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004527i40e_status i40e_read_phy_register_clause45(struct i40e_hw *hw,
4528 u8 page, u16 reg, u8 phy_addr, u16 *value)
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004529{
4530 i40e_status status = I40E_ERR_TIMEOUT;
4531 u32 command = 0;
4532 u16 retry = 1000;
4533 u8 port_num = hw->func_caps.mdio_port_num;
4534
4535 command = (reg << I40E_GLGEN_MSCA_MDIADD_SHIFT) |
4536 (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4537 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004538 (I40E_MDIO_CLAUSE45_OPCODE_ADDRESS_MASK) |
4539 (I40E_MDIO_CLAUSE45_STCODE_MASK) |
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004540 (I40E_GLGEN_MSCA_MDICMD_MASK) |
4541 (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
4542 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4543 do {
4544 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4545 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4546 status = 0;
4547 break;
4548 }
4549 usleep_range(10, 20);
4550 retry--;
4551 } while (retry);
4552
4553 if (status) {
4554 i40e_debug(hw, I40E_DEBUG_PHY,
4555 "PHY: Can't write command to external PHY.\n");
4556 goto phy_read_end;
4557 }
4558
4559 command = (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4560 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004561 (I40E_MDIO_CLAUSE45_OPCODE_READ_MASK) |
4562 (I40E_MDIO_CLAUSE45_STCODE_MASK) |
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004563 (I40E_GLGEN_MSCA_MDICMD_MASK) |
4564 (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
4565 status = I40E_ERR_TIMEOUT;
4566 retry = 1000;
4567 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4568 do {
4569 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4570 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4571 status = 0;
4572 break;
4573 }
4574 usleep_range(10, 20);
4575 retry--;
4576 } while (retry);
4577
4578 if (!status) {
4579 command = rd32(hw, I40E_GLGEN_MSRWD(port_num));
4580 *value = (command & I40E_GLGEN_MSRWD_MDIRDDATA_MASK) >>
4581 I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT;
4582 } else {
4583 i40e_debug(hw, I40E_DEBUG_PHY,
4584 "PHY: Can't read register value from external PHY.\n");
4585 }
4586
4587phy_read_end:
4588 return status;
4589}
4590
4591/**
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004592 * i40e_write_phy_register_clause45
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004593 * @hw: pointer to the HW structure
4594 * @page: registers page number
4595 * @reg: register address in the page
4596 * @phy_adr: PHY address on MDIO interface
4597 * @value: PHY register value
4598 *
4599 * Writes value to specified PHY register
4600 **/
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004601i40e_status i40e_write_phy_register_clause45(struct i40e_hw *hw,
4602 u8 page, u16 reg, u8 phy_addr, u16 value)
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004603{
4604 i40e_status status = I40E_ERR_TIMEOUT;
4605 u32 command = 0;
4606 u16 retry = 1000;
4607 u8 port_num = hw->func_caps.mdio_port_num;
4608
4609 command = (reg << I40E_GLGEN_MSCA_MDIADD_SHIFT) |
4610 (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4611 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004612 (I40E_MDIO_CLAUSE45_OPCODE_ADDRESS_MASK) |
4613 (I40E_MDIO_CLAUSE45_STCODE_MASK) |
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004614 (I40E_GLGEN_MSCA_MDICMD_MASK) |
4615 (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
4616 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4617 do {
4618 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4619 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4620 status = 0;
4621 break;
4622 }
4623 usleep_range(10, 20);
4624 retry--;
4625 } while (retry);
4626 if (status) {
4627 i40e_debug(hw, I40E_DEBUG_PHY,
4628 "PHY: Can't write command to external PHY.\n");
4629 goto phy_write_end;
4630 }
4631
4632 command = value << I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT;
4633 wr32(hw, I40E_GLGEN_MSRWD(port_num), command);
4634
4635 command = (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
4636 (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004637 (I40E_MDIO_CLAUSE45_OPCODE_WRITE_MASK) |
4638 (I40E_MDIO_CLAUSE45_STCODE_MASK) |
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004639 (I40E_GLGEN_MSCA_MDICMD_MASK) |
4640 (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
4641 status = I40E_ERR_TIMEOUT;
4642 retry = 1000;
4643 wr32(hw, I40E_GLGEN_MSCA(port_num), command);
4644 do {
4645 command = rd32(hw, I40E_GLGEN_MSCA(port_num));
4646 if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
4647 status = 0;
4648 break;
4649 }
4650 usleep_range(10, 20);
4651 retry--;
4652 } while (retry);
4653
4654phy_write_end:
4655 return status;
4656}
4657
4658/**
Michal Kosiarzf62ba912016-11-21 13:03:50 -08004659 * i40e_write_phy_register
4660 * @hw: pointer to the HW structure
4661 * @page: registers page number
4662 * @reg: register address in the page
4663 * @phy_adr: PHY address on MDIO interface
4664 * @value: PHY register value
4665 *
4666 * Writes value to specified PHY register
4667 **/
4668i40e_status i40e_write_phy_register(struct i40e_hw *hw,
4669 u8 page, u16 reg, u8 phy_addr, u16 value)
4670{
4671 i40e_status status;
4672
4673 switch (hw->device_id) {
4674 case I40E_DEV_ID_1G_BASE_T_X722:
4675 status = i40e_write_phy_register_clause22(hw, reg, phy_addr,
4676 value);
4677 break;
4678 case I40E_DEV_ID_10G_BASE_T:
4679 case I40E_DEV_ID_10G_BASE_T4:
4680 case I40E_DEV_ID_10G_BASE_T_X722:
4681 case I40E_DEV_ID_25G_B:
4682 case I40E_DEV_ID_25G_SFP28:
4683 status = i40e_write_phy_register_clause45(hw, page, reg,
4684 phy_addr, value);
4685 break;
4686 default:
4687 status = I40E_ERR_UNKNOWN_PHY;
4688 break;
4689 }
4690
4691 return status;
4692}
4693
4694/**
4695 * i40e_read_phy_register
4696 * @hw: pointer to the HW structure
4697 * @page: registers page number
4698 * @reg: register address in the page
4699 * @phy_adr: PHY address on MDIO interface
4700 * @value: PHY register value
4701 *
4702 * Reads specified PHY register value
4703 **/
4704i40e_status i40e_read_phy_register(struct i40e_hw *hw,
4705 u8 page, u16 reg, u8 phy_addr, u16 *value)
4706{
4707 i40e_status status;
4708
4709 switch (hw->device_id) {
4710 case I40E_DEV_ID_1G_BASE_T_X722:
4711 status = i40e_read_phy_register_clause22(hw, reg, phy_addr,
4712 value);
4713 break;
4714 case I40E_DEV_ID_10G_BASE_T:
4715 case I40E_DEV_ID_10G_BASE_T4:
4716 case I40E_DEV_ID_10G_BASE_T_X722:
4717 case I40E_DEV_ID_25G_B:
4718 case I40E_DEV_ID_25G_SFP28:
4719 status = i40e_read_phy_register_clause45(hw, page, reg,
4720 phy_addr, value);
4721 break;
4722 default:
4723 status = I40E_ERR_UNKNOWN_PHY;
4724 break;
4725 }
4726
4727 return status;
4728}
4729
4730/**
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004731 * i40e_get_phy_address
4732 * @hw: pointer to the HW structure
4733 * @dev_num: PHY port num that address we want
4734 * @phy_addr: Returned PHY address
4735 *
4736 * Gets PHY address for current port
4737 **/
4738u8 i40e_get_phy_address(struct i40e_hw *hw, u8 dev_num)
4739{
4740 u8 port_num = hw->func_caps.mdio_port_num;
4741 u32 reg_val = rd32(hw, I40E_GLGEN_MDIO_I2C_SEL(port_num));
4742
4743 return (u8)(reg_val >> ((dev_num + 1) * 5)) & 0x1f;
4744}
4745
4746/**
4747 * i40e_blink_phy_led
4748 * @hw: pointer to the HW structure
4749 * @time: time how long led will blinks in secs
4750 * @interval: gap between LED on and off in msecs
4751 *
4752 * Blinks PHY link LED
4753 **/
4754i40e_status i40e_blink_phy_link_led(struct i40e_hw *hw,
4755 u32 time, u32 interval)
4756{
4757 i40e_status status = 0;
4758 u32 i;
4759 u16 led_ctl;
4760 u16 gpio_led_port;
4761 u16 led_reg;
4762 u16 led_addr = I40E_PHY_LED_PROV_REG_1;
4763 u8 phy_addr = 0;
4764 u8 port_num;
4765
4766 i = rd32(hw, I40E_PFGEN_PORTNUM);
4767 port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
4768 phy_addr = i40e_get_phy_address(hw, port_num);
4769
4770 for (gpio_led_port = 0; gpio_led_port < 3; gpio_led_port++,
4771 led_addr++) {
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004772 status = i40e_read_phy_register_clause45(hw,
4773 I40E_PHY_COM_REG_PAGE,
4774 led_addr, phy_addr,
4775 &led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004776 if (status)
4777 goto phy_blinking_end;
4778 led_ctl = led_reg;
4779 if (led_reg & I40E_PHY_LED_LINK_MODE_MASK) {
4780 led_reg = 0;
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004781 status = i40e_write_phy_register_clause45(hw,
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004782 I40E_PHY_COM_REG_PAGE,
4783 led_addr, phy_addr,
4784 led_reg);
4785 if (status)
4786 goto phy_blinking_end;
4787 break;
4788 }
4789 }
4790
4791 if (time > 0 && interval > 0) {
4792 for (i = 0; i < time * 1000; i += interval) {
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004793 status = i40e_read_phy_register_clause45(hw,
4794 I40E_PHY_COM_REG_PAGE,
4795 led_addr, phy_addr, &led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004796 if (status)
4797 goto restore_config;
4798 if (led_reg & I40E_PHY_LED_MANUAL_ON)
4799 led_reg = 0;
4800 else
4801 led_reg = I40E_PHY_LED_MANUAL_ON;
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004802 status = i40e_write_phy_register_clause45(hw,
4803 I40E_PHY_COM_REG_PAGE,
4804 led_addr, phy_addr, led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004805 if (status)
4806 goto restore_config;
4807 msleep(interval);
4808 }
4809 }
4810
4811restore_config:
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004812 status = i40e_write_phy_register_clause45(hw,
4813 I40E_PHY_COM_REG_PAGE,
4814 led_addr, phy_addr, led_ctl);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004815
4816phy_blinking_end:
4817 return status;
4818}
4819
4820/**
4821 * i40e_led_get_phy - return current on/off mode
4822 * @hw: pointer to the hw struct
4823 * @led_addr: address of led register to use
4824 * @val: original value of register to use
4825 *
4826 **/
4827i40e_status i40e_led_get_phy(struct i40e_hw *hw, u16 *led_addr,
4828 u16 *val)
4829{
4830 i40e_status status = 0;
4831 u16 gpio_led_port;
4832 u8 phy_addr = 0;
4833 u16 reg_val;
4834 u16 temp_addr;
4835 u8 port_num;
4836 u32 i;
4837
4838 temp_addr = I40E_PHY_LED_PROV_REG_1;
4839 i = rd32(hw, I40E_PFGEN_PORTNUM);
4840 port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
4841 phy_addr = i40e_get_phy_address(hw, port_num);
4842
4843 for (gpio_led_port = 0; gpio_led_port < 3; gpio_led_port++,
4844 temp_addr++) {
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004845 status = i40e_read_phy_register_clause45(hw,
4846 I40E_PHY_COM_REG_PAGE,
4847 temp_addr, phy_addr,
4848 &reg_val);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004849 if (status)
4850 return status;
4851 *val = reg_val;
4852 if (reg_val & I40E_PHY_LED_LINK_MODE_MASK) {
4853 *led_addr = temp_addr;
4854 break;
4855 }
4856 }
4857 return status;
4858}
4859
4860/**
4861 * i40e_led_set_phy
4862 * @hw: pointer to the HW structure
4863 * @on: true or false
4864 * @mode: original val plus bit for set or ignore
4865 * Set led's on or off when controlled by the PHY
4866 *
4867 **/
4868i40e_status i40e_led_set_phy(struct i40e_hw *hw, bool on,
4869 u16 led_addr, u32 mode)
4870{
4871 i40e_status status = 0;
4872 u16 led_ctl = 0;
4873 u16 led_reg = 0;
4874 u8 phy_addr = 0;
4875 u8 port_num;
4876 u32 i;
4877
4878 i = rd32(hw, I40E_PFGEN_PORTNUM);
4879 port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
4880 phy_addr = i40e_get_phy_address(hw, port_num);
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004881 status = i40e_read_phy_register_clause45(hw, I40E_PHY_COM_REG_PAGE,
4882 led_addr, phy_addr, &led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004883 if (status)
4884 return status;
4885 led_ctl = led_reg;
4886 if (led_reg & I40E_PHY_LED_LINK_MODE_MASK) {
4887 led_reg = 0;
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004888 status = i40e_write_phy_register_clause45(hw,
4889 I40E_PHY_COM_REG_PAGE,
4890 led_addr, phy_addr,
4891 led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004892 if (status)
4893 return status;
4894 }
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004895 status = i40e_read_phy_register_clause45(hw, I40E_PHY_COM_REG_PAGE,
4896 led_addr, phy_addr, &led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004897 if (status)
4898 goto restore_config;
4899 if (on)
4900 led_reg = I40E_PHY_LED_MANUAL_ON;
4901 else
4902 led_reg = 0;
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004903 status = i40e_write_phy_register_clause45(hw, I40E_PHY_COM_REG_PAGE,
4904 led_addr, phy_addr, led_reg);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004905 if (status)
4906 goto restore_config;
4907 if (mode & I40E_PHY_LED_MODE_ORIG) {
4908 led_ctl = (mode & I40E_PHY_LED_MODE_MASK);
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004909 status = i40e_write_phy_register_clause45(hw,
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004910 I40E_PHY_COM_REG_PAGE,
4911 led_addr, phy_addr, led_ctl);
4912 }
4913 return status;
4914restore_config:
Michal Kosiarz91dc1e52016-10-25 16:08:51 -07004915 status = i40e_write_phy_register_clause45(hw, I40E_PHY_COM_REG_PAGE,
4916 led_addr, phy_addr, led_ctl);
Carolyn Wybornyfd077cd2016-02-17 16:12:11 -08004917 return status;
4918}
Shannon Nelsonf6581372016-02-17 16:12:20 -08004919
4920/**
4921 * i40e_aq_rx_ctl_read_register - use FW to read from an Rx control register
4922 * @hw: pointer to the hw struct
4923 * @reg_addr: register address
4924 * @reg_val: ptr to register value
4925 * @cmd_details: pointer to command details structure or NULL
4926 *
4927 * Use the firmware to read the Rx control register,
4928 * especially useful if the Rx unit is under heavy pressure
4929 **/
4930i40e_status i40e_aq_rx_ctl_read_register(struct i40e_hw *hw,
4931 u32 reg_addr, u32 *reg_val,
4932 struct i40e_asq_cmd_details *cmd_details)
4933{
4934 struct i40e_aq_desc desc;
4935 struct i40e_aqc_rx_ctl_reg_read_write *cmd_resp =
4936 (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
4937 i40e_status status;
4938
4939 if (!reg_val)
4940 return I40E_ERR_PARAM;
4941
4942 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_rx_ctl_reg_read);
4943
4944 cmd_resp->address = cpu_to_le32(reg_addr);
4945
4946 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
4947
4948 if (status == 0)
4949 *reg_val = le32_to_cpu(cmd_resp->value);
4950
4951 return status;
4952}
4953
4954/**
4955 * i40e_read_rx_ctl - read from an Rx control register
4956 * @hw: pointer to the hw struct
4957 * @reg_addr: register address
4958 **/
4959u32 i40e_read_rx_ctl(struct i40e_hw *hw, u32 reg_addr)
4960{
4961 i40e_status status = 0;
4962 bool use_register;
4963 int retry = 5;
4964 u32 val = 0;
4965
Paul M Stillwell Jr60303082017-03-10 12:22:02 -08004966 use_register = (((hw->aq.api_maj_ver == 1) &&
4967 (hw->aq.api_min_ver < 5)) ||
4968 (hw->mac.type == I40E_MAC_X722));
Shannon Nelsonf6581372016-02-17 16:12:20 -08004969 if (!use_register) {
4970do_retry:
4971 status = i40e_aq_rx_ctl_read_register(hw, reg_addr, &val, NULL);
4972 if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
4973 usleep_range(1000, 2000);
4974 retry--;
4975 goto do_retry;
4976 }
4977 }
4978
4979 /* if the AQ access failed, try the old-fashioned way */
4980 if (status || use_register)
4981 val = rd32(hw, reg_addr);
4982
4983 return val;
4984}
4985
4986/**
4987 * i40e_aq_rx_ctl_write_register
4988 * @hw: pointer to the hw struct
4989 * @reg_addr: register address
4990 * @reg_val: register value
4991 * @cmd_details: pointer to command details structure or NULL
4992 *
4993 * Use the firmware to write to an Rx control register,
4994 * especially useful if the Rx unit is under heavy pressure
4995 **/
4996i40e_status i40e_aq_rx_ctl_write_register(struct i40e_hw *hw,
4997 u32 reg_addr, u32 reg_val,
4998 struct i40e_asq_cmd_details *cmd_details)
4999{
5000 struct i40e_aq_desc desc;
5001 struct i40e_aqc_rx_ctl_reg_read_write *cmd =
5002 (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
5003 i40e_status status;
5004
5005 i40e_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_rx_ctl_reg_write);
5006
5007 cmd->address = cpu_to_le32(reg_addr);
5008 cmd->value = cpu_to_le32(reg_val);
5009
5010 status = i40e_asq_send_command(hw, &desc, NULL, 0, cmd_details);
5011
5012 return status;
5013}
5014
5015/**
5016 * i40e_write_rx_ctl - write to an Rx control register
5017 * @hw: pointer to the hw struct
5018 * @reg_addr: register address
5019 * @reg_val: register value
5020 **/
5021void i40e_write_rx_ctl(struct i40e_hw *hw, u32 reg_addr, u32 reg_val)
5022{
5023 i40e_status status = 0;
5024 bool use_register;
5025 int retry = 5;
5026
Paul M Stillwell Jr60303082017-03-10 12:22:02 -08005027 use_register = (((hw->aq.api_maj_ver == 1) &&
5028 (hw->aq.api_min_ver < 5)) ||
5029 (hw->mac.type == I40E_MAC_X722));
Shannon Nelsonf6581372016-02-17 16:12:20 -08005030 if (!use_register) {
5031do_retry:
5032 status = i40e_aq_rx_ctl_write_register(hw, reg_addr,
5033 reg_val, NULL);
5034 if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
5035 usleep_range(1000, 2000);
5036 retry--;
5037 goto do_retry;
5038 }
5039 }
5040
5041 /* if the AQ access failed, try the old-fashioned way */
5042 if (status || use_register)
5043 wr32(hw, reg_addr, reg_val);
5044}