blob: 5d073e50cac8eba917d6657bee52a04d6bfc896b [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000015#ifndef __ASSEMBLY__
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053016/*
17 * SG entry
18 *
19 * WARNING: The current implementation requires each entry
20 * to represent a block that is 4k aligned *and* each block
21 * size except the last one in the list to be as well.
22 */
23struct opal_sg_entry {
Anton Blanchard3441f042014-04-22 15:01:26 +100024 __be64 data;
25 __be64 length;
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053026};
27
Anton Blanchard3441f042014-04-22 15:01:26 +100028/* SG list */
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053029struct opal_sg_list {
Anton Blanchard3441f042014-04-22 15:01:26 +100030 __be64 length;
31 __be64 next;
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053032 struct opal_sg_entry entry[];
33};
34
35/* We calculate number of sg entries based on PAGE_SIZE */
36#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
37
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000038#endif /* __ASSEMBLY__ */
39
40/****** OPAL APIs ******/
41
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000042/* Return codes */
43#define OPAL_SUCCESS 0
44#define OPAL_PARAMETER -1
45#define OPAL_BUSY -2
46#define OPAL_PARTIAL -3
47#define OPAL_CONSTRAINED -4
48#define OPAL_CLOSED -5
49#define OPAL_HARDWARE -6
50#define OPAL_UNSUPPORTED -7
51#define OPAL_PERMISSION -8
52#define OPAL_NO_MEM -9
53#define OPAL_RESOURCE -10
54#define OPAL_INTERNAL_ERROR -11
55#define OPAL_BUSY_EVENT -12
56#define OPAL_HARDWARE_FROZEN -13
Neelesh Gupta8d724822014-03-07 11:00:24 +053057#define OPAL_WRONG_STATE -14
58#define OPAL_ASYNC_COMPLETION -15
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000059
60/* API Tokens (in r0) */
Joel Stanleye28b05e2014-04-01 14:28:20 +103061#define OPAL_INVALID_CALL -1
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000062#define OPAL_CONSOLE_WRITE 1
63#define OPAL_CONSOLE_READ 2
64#define OPAL_RTC_READ 3
65#define OPAL_RTC_WRITE 4
66#define OPAL_CEC_POWER_DOWN 5
67#define OPAL_CEC_REBOOT 6
68#define OPAL_READ_NVRAM 7
69#define OPAL_WRITE_NVRAM 8
70#define OPAL_HANDLE_INTERRUPT 9
71#define OPAL_POLL_EVENTS 10
72#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
73#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
74#define OPAL_PCI_CONFIG_READ_BYTE 13
75#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
76#define OPAL_PCI_CONFIG_READ_WORD 15
77#define OPAL_PCI_CONFIG_WRITE_BYTE 16
78#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
79#define OPAL_PCI_CONFIG_WRITE_WORD 18
80#define OPAL_SET_XIVE 19
81#define OPAL_GET_XIVE 20
82#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
83#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
84#define OPAL_PCI_EEH_FREEZE_STATUS 23
85#define OPAL_PCI_SHPC 24
86#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
87#define OPAL_PCI_EEH_FREEZE_CLEAR 26
88#define OPAL_PCI_PHB_MMIO_ENABLE 27
89#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
90#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
91#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
92#define OPAL_PCI_SET_PE 31
93#define OPAL_PCI_SET_PELTV 32
94#define OPAL_PCI_SET_MVE 33
95#define OPAL_PCI_SET_MVE_ENABLE 34
96#define OPAL_PCI_GET_XIVE_REISSUE 35
97#define OPAL_PCI_SET_XIVE_REISSUE 36
98#define OPAL_PCI_SET_XIVE_PE 37
99#define OPAL_GET_XIVE_SOURCE 38
100#define OPAL_GET_MSI_32 39
101#define OPAL_GET_MSI_64 40
102#define OPAL_START_CPU 41
103#define OPAL_QUERY_CPU_STATUS 42
104#define OPAL_WRITE_OPPANEL 43
105#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
106#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
107#define OPAL_PCI_RESET 49
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000108#define OPAL_PCI_GET_HUB_DIAG_DATA 50
109#define OPAL_PCI_GET_PHB_DIAG_DATA 51
110#define OPAL_PCI_FENCE_PHB 52
111#define OPAL_PCI_REINIT 53
112#define OPAL_PCI_MASK_PE_ERROR 54
113#define OPAL_SET_SLOT_LED_STATUS 55
114#define OPAL_GET_EPOW_STATUS 56
115#define OPAL_SET_SYSTEM_ATTENTION_LED 57
Gavin Shan23773232013-06-20 13:21:05 +0800116#define OPAL_RESERVED1 58
117#define OPAL_RESERVED2 59
118#define OPAL_PCI_NEXT_ERROR 60
119#define OPAL_PCI_EEH_FREEZE_STATUS2 61
120#define OPAL_PCI_POLL 62
Gavin Shan137436c2013-04-25 19:20:59 +0000121#define OPAL_PCI_MSI_EOI 63
Gavin Shan23773232013-06-20 13:21:05 +0800122#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000123#define OPAL_XSCOM_READ 65
124#define OPAL_XSCOM_WRITE 66
125#define OPAL_LPC_READ 67
126#define OPAL_LPC_WRITE 68
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000127#define OPAL_RETURN_CPU 69
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000128#define OPAL_REINIT_CPUS 70
Stewart Smith774fea12014-02-28 11:58:32 +1100129#define OPAL_ELOG_READ 71
130#define OPAL_ELOG_WRITE 72
131#define OPAL_ELOG_ACK 73
132#define OPAL_ELOG_RESEND 74
133#define OPAL_ELOG_SIZE 75
Vasant Hegde50bd6152013-10-24 16:04:58 +0530134#define OPAL_FLASH_VALIDATE 76
135#define OPAL_FLASH_MANAGE 77
136#define OPAL_FLASH_UPDATE 78
Vaidyanathan Srinivasan97eb001f2014-02-26 05:38:43 +0530137#define OPAL_RESYNC_TIMEBASE 79
Michael Neulingbffe6bd2014-08-19 14:47:59 +1000138#define OPAL_CHECK_TOKEN 80
Stewart Smithc7e64b92014-03-03 10:25:42 +1100139#define OPAL_DUMP_INIT 81
140#define OPAL_DUMP_INFO 82
141#define OPAL_DUMP_READ 83
142#define OPAL_DUMP_ACK 84
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530143#define OPAL_GET_MSG 85
144#define OPAL_CHECK_ASYNC_COMPLETION 86
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100145#define OPAL_SYNC_HOST_REBOOT 87
Neelesh Gupta7224adb2014-03-07 11:03:27 +0530146#define OPAL_SENSOR_READ 88
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530147#define OPAL_GET_PARAM 89
148#define OPAL_SET_PARAM 90
149#define OPAL_DUMP_RESEND 91
Ian Munsie09521732014-10-08 19:54:59 +1100150#define OPAL_PCI_SET_PHB_CXL_MODE 93
Stewart Smithc7e64b92014-03-03 10:25:42 +1100151#define OPAL_DUMP_INFO2 94
Gavin Shan5b642342014-09-30 12:38:55 +1000152#define OPAL_PCI_ERR_INJECT 96
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000153#define OPAL_PCI_EEH_FREEZE_SET 97
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530154#define OPAL_HANDLE_HMI 98
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530155#define OPAL_REGISTER_DUMP_REGION 101
156#define OPAL_UNREGISTER_DUMP_REGION 102
Jeremy Kerr608b2862014-11-06 11:38:27 +0800157#define OPAL_IPMI_SEND 107
158#define OPAL_IPMI_RECV 108
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000159
160#ifndef __ASSEMBLY__
161
Michael Neulingbfd25d72014-03-25 11:43:08 +1100162#include <linux/notifier.h>
163
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000164/* Other enums */
165enum OpalVendorApiTokens {
166 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
167};
Gavin Shan23773232013-06-20 13:21:05 +0800168
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000169enum OpalFreezeState {
170 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
171 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
172 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
173 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
174 OPAL_EEH_STOPPED_RESET = 4,
175 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
176 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
177};
Gavin Shan23773232013-06-20 13:21:05 +0800178
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000179enum OpalEehFreezeActionToken {
180 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
181 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000182 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
183
184 OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
185 OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
186 OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000187};
Gavin Shan23773232013-06-20 13:21:05 +0800188
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000189enum OpalPciStatusToken {
Gavin Shan23773232013-06-20 13:21:05 +0800190 OPAL_EEH_NO_ERROR = 0,
191 OPAL_EEH_IOC_ERROR = 1,
192 OPAL_EEH_PHB_ERROR = 2,
193 OPAL_EEH_PE_ERROR = 3,
194 OPAL_EEH_PE_MMIO_ERROR = 4,
195 OPAL_EEH_PE_DMA_ERROR = 5
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000196};
Gavin Shan23773232013-06-20 13:21:05 +0800197
198enum OpalPciErrorSeverity {
199 OPAL_EEH_SEV_NO_ERROR = 0,
200 OPAL_EEH_SEV_IOC_DEAD = 1,
201 OPAL_EEH_SEV_PHB_DEAD = 2,
202 OPAL_EEH_SEV_PHB_FENCED = 3,
203 OPAL_EEH_SEV_PE_ER = 4,
204 OPAL_EEH_SEV_INF = 5
205};
206
Gavin Shan5b642342014-09-30 12:38:55 +1000207enum OpalErrinjectType {
208 OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
209 OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
210};
211
212enum OpalErrinjectFunc {
213 /* IOA bus specific errors */
214 OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
215 OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
216 OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
217 OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
218 OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
219 OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
220 OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
221 OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
222 OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
223 OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
224 OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
225 OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
226 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
227 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
228 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
229 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
230 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
231 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
232 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
233 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
234};
235
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000236enum OpalShpcAction {
237 OPAL_SHPC_GET_LINK_STATE = 0,
238 OPAL_SHPC_GET_SLOT_STATE = 1
239};
Gavin Shan23773232013-06-20 13:21:05 +0800240
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000241enum OpalShpcLinkState {
242 OPAL_SHPC_LINK_DOWN = 0,
243 OPAL_SHPC_LINK_UP = 1
244};
Gavin Shan23773232013-06-20 13:21:05 +0800245
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000246enum OpalMmioWindowType {
247 OPAL_M32_WINDOW_TYPE = 1,
248 OPAL_M64_WINDOW_TYPE = 2,
249 OPAL_IO_WINDOW_TYPE = 3
250};
Gavin Shan23773232013-06-20 13:21:05 +0800251
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000252enum OpalShpcSlotState {
253 OPAL_SHPC_DEV_NOT_PRESENT = 0,
254 OPAL_SHPC_DEV_PRESENT = 1
255};
Gavin Shan23773232013-06-20 13:21:05 +0800256
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000257enum OpalExceptionHandler {
258 OPAL_MACHINE_CHECK_HANDLER = 1,
259 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
260 OPAL_SOFTPATCH_HANDLER = 3
261};
Gavin Shan23773232013-06-20 13:21:05 +0800262
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000263enum OpalPendingState {
Gavin Shan23773232013-06-20 13:21:05 +0800264 OPAL_EVENT_OPAL_INTERNAL = 0x1,
265 OPAL_EVENT_NVRAM = 0x2,
266 OPAL_EVENT_RTC = 0x4,
267 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
268 OPAL_EVENT_CONSOLE_INPUT = 0x10,
269 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
270 OPAL_EVENT_ERROR_LOG = 0x40,
271 OPAL_EVENT_EPOW = 0x80,
272 OPAL_EVENT_LED_STATUS = 0x100,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530273 OPAL_EVENT_PCI_ERROR = 0x200,
Stewart Smithc7e64b92014-03-03 10:25:42 +1100274 OPAL_EVENT_DUMP_AVAIL = 0x400,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530275 OPAL_EVENT_MSG_PENDING = 0x800,
276};
277
278enum OpalMessageType {
Neelesh Gupta8d724822014-03-07 11:00:24 +0530279 OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
280 * additional params function-specific
281 */
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530282 OPAL_MSG_MEM_ERR,
283 OPAL_MSG_EPOW,
284 OPAL_MSG_SHUTDOWN,
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530285 OPAL_MSG_HMI_EVT,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530286 OPAL_MSG_TYPE_MAX,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000287};
288
289/* Machine check related definitions */
290enum OpalMCE_Version {
291 OpalMCE_V1 = 1,
292};
293
294enum OpalMCE_Severity {
295 OpalMCE_SEV_NO_ERROR = 0,
296 OpalMCE_SEV_WARNING = 1,
297 OpalMCE_SEV_ERROR_SYNC = 2,
298 OpalMCE_SEV_FATAL = 3,
299};
300
301enum OpalMCE_Disposition {
302 OpalMCE_DISPOSITION_RECOVERED = 0,
303 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
304};
305
306enum OpalMCE_Initiator {
307 OpalMCE_INITIATOR_UNKNOWN = 0,
308 OpalMCE_INITIATOR_CPU = 1,
309};
310
311enum OpalMCE_ErrorType {
312 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
313 OpalMCE_ERROR_TYPE_UE = 1,
314 OpalMCE_ERROR_TYPE_SLB = 2,
315 OpalMCE_ERROR_TYPE_ERAT = 3,
316 OpalMCE_ERROR_TYPE_TLB = 4,
317};
318
319enum OpalMCE_UeErrorType {
320 OpalMCE_UE_ERROR_INDETERMINATE = 0,
321 OpalMCE_UE_ERROR_IFETCH = 1,
322 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
323 OpalMCE_UE_ERROR_LOAD_STORE = 3,
324 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
325};
326
327enum OpalMCE_SlbErrorType {
328 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
329 OpalMCE_SLB_ERROR_PARITY = 1,
330 OpalMCE_SLB_ERROR_MULTIHIT = 2,
331};
332
333enum OpalMCE_EratErrorType {
334 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
335 OpalMCE_ERAT_ERROR_PARITY = 1,
336 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
337};
338
339enum OpalMCE_TlbErrorType {
340 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
341 OpalMCE_TLB_ERROR_PARITY = 1,
342 OpalMCE_TLB_ERROR_MULTIHIT = 2,
343};
344
345enum OpalThreadStatus {
346 OPAL_THREAD_INACTIVE = 0x0,
Benjamin Herrenschmidt75b93da2013-05-14 15:10:02 +1000347 OPAL_THREAD_STARTED = 0x1,
348 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000349};
350
351enum OpalPciBusCompare {
352 OpalPciBusAny = 0, /* Any bus number match */
353 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
354 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
355 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
356 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
357 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
358 OpalPciBusAll = 7, /* Match bus number exactly */
359};
360
361enum OpalDeviceCompare {
362 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
363 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
364};
365
366enum OpalFuncCompare {
367 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
368 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
369};
370
371enum OpalPeAction {
372 OPAL_UNMAP_PE = 0,
373 OPAL_MAP_PE = 1
374};
375
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000376enum OpalPeltvAction {
377 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
378 OPAL_ADD_PE_TO_DOMAIN = 1
379};
380
381enum OpalMveEnableAction {
382 OPAL_DISABLE_MVE = 0,
383 OPAL_ENABLE_MVE = 1
384};
385
Guo Chao262af552014-07-21 14:42:30 +1000386enum OpalM64EnableAction {
387 OPAL_DISABLE_M64 = 0,
388 OPAL_ENABLE_M64_SPLIT = 1,
389 OPAL_ENABLE_M64_NON_SPLIT = 2
390};
391
Gavin Shan9be3becc2014-01-03 17:47:13 +0800392enum OpalPciResetScope {
Gavin Shand1a85ee2014-09-30 12:39:05 +1000393 OPAL_RESET_PHB_COMPLETE = 1,
394 OPAL_RESET_PCI_LINK = 2,
395 OPAL_RESET_PHB_ERROR = 3,
396 OPAL_RESET_PCI_HOT = 4,
397 OPAL_RESET_PCI_FUNDAMENTAL = 5,
398 OPAL_RESET_PCI_IODA_TABLE = 6
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000399};
400
Gavin Shan9be3becc2014-01-03 17:47:13 +0800401enum OpalPciReinitScope {
402 OPAL_REINIT_PCI_DEV = 1000
403};
404
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000405enum OpalPciResetState {
406 OPAL_DEASSERT_RESET = 0,
407 OPAL_ASSERT_RESET = 1
408};
409
410enum OpalPciMaskAction {
411 OPAL_UNMASK_ERROR_TYPE = 0,
412 OPAL_MASK_ERROR_TYPE = 1
413};
414
415enum OpalSlotLedType {
416 OPAL_SLOT_LED_ID_TYPE = 0,
417 OPAL_SLOT_LED_FAULT_TYPE = 1
418};
419
420enum OpalLedAction {
421 OPAL_TURN_OFF_LED = 0,
422 OPAL_TURN_ON_LED = 1,
423 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
424};
425
426enum OpalEpowStatus {
427 OPAL_EPOW_NONE = 0,
428 OPAL_EPOW_UPS = 1,
429 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
430 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
431};
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000432
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000433/*
434 * Address cycle types for LPC accesses. These also correspond
435 * to the content of the first cell of the "reg" property for
436 * device nodes on the LPC bus
437 */
438enum OpalLPCAddressType {
439 OPAL_LPC_MEM = 0,
440 OPAL_LPC_IO = 1,
441 OPAL_LPC_FW = 2,
442};
443
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530444/* System parameter permission */
445enum OpalSysparamPerm {
446 OPAL_SYSPARAM_READ = 0x1,
447 OPAL_SYSPARAM_WRITE = 0x2,
448 OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
449};
450
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530451struct opal_msg {
Anton Blanchardbb4398e2014-03-28 16:33:33 +1100452 __be32 msg_type;
453 __be32 reserved;
454 __be64 params[8];
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530455};
456
Jeremy Kerr608b2862014-11-06 11:38:27 +0800457enum {
458 OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
459};
460
461struct opal_ipmi_msg {
462 uint8_t version;
463 uint8_t netfn;
464 uint8_t cmd;
465 uint8_t data[];
466};
467
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000468struct opal_machine_check_event {
469 enum OpalMCE_Version version:8; /* 0x00 */
470 uint8_t in_use; /* 0x01 */
471 enum OpalMCE_Severity severity:8; /* 0x02 */
472 enum OpalMCE_Initiator initiator:8; /* 0x03 */
473 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
474 enum OpalMCE_Disposition disposition:8; /* 0x05 */
475 uint8_t reserved_1[2]; /* 0x06 */
476 uint64_t gpr3; /* 0x08 */
477 uint64_t srr0; /* 0x10 */
478 uint64_t srr1; /* 0x18 */
479 union { /* 0x20 */
480 struct {
481 enum OpalMCE_UeErrorType ue_error_type:8;
482 uint8_t effective_address_provided;
483 uint8_t physical_address_provided;
484 uint8_t reserved_1[5];
485 uint64_t effective_address;
486 uint64_t physical_address;
487 uint8_t reserved_2[8];
488 } ue_error;
489
490 struct {
491 enum OpalMCE_SlbErrorType slb_error_type:8;
492 uint8_t effective_address_provided;
493 uint8_t reserved_1[6];
494 uint64_t effective_address;
495 uint8_t reserved_2[16];
496 } slb_error;
497
498 struct {
499 enum OpalMCE_EratErrorType erat_error_type:8;
500 uint8_t effective_address_provided;
501 uint8_t reserved_1[6];
502 uint64_t effective_address;
503 uint8_t reserved_2[16];
504 } erat_error;
505
506 struct {
507 enum OpalMCE_TlbErrorType tlb_error_type:8;
508 uint8_t effective_address_provided;
509 uint8_t reserved_1[6];
510 uint64_t effective_address;
511 uint8_t reserved_2[16];
512 } tlb_error;
513 } u;
514};
515
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530516/* FSP memory errors handling */
517enum OpalMemErr_Version {
518 OpalMemErr_V1 = 1,
519};
520
521enum OpalMemErrType {
522 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
523 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
524 OPAL_MEM_ERR_TYPE_SCRUB,
525};
526
527/* Memory Reilience error type */
528enum OpalMemErr_ResilErrType {
529 OPAL_MEM_RESILIENCE_CE = 0,
530 OPAL_MEM_RESILIENCE_UE,
531 OPAL_MEM_RESILIENCE_UE_SCRUB,
532};
533
534/* Dynamic Memory Deallocation type */
535enum OpalMemErr_DynErrType {
536 OPAL_MEM_DYNAMIC_DEALLOC = 0,
537};
538
539/* OpalMemoryErrorData->flags */
540#define OPAL_MEM_CORRECTED_ERROR 0x0001
541#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
542#define OPAL_MEM_ACK_REQUIRED 0x8000
543
544struct OpalMemoryErrorData {
545 enum OpalMemErr_Version version:8; /* 0x00 */
546 enum OpalMemErrType type:8; /* 0x01 */
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000547 __be16 flags; /* 0x02 */
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530548 uint8_t reserved_1[4]; /* 0x04 */
549
550 union {
551 /* Memory Resilience corrected/uncorrected error info */
552 struct {
553 enum OpalMemErr_ResilErrType resil_err_type:8;
554 uint8_t reserved_1[7];
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000555 __be64 physical_address_start;
556 __be64 physical_address_end;
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530557 } resilience;
558 /* Dynamic memory deallocation error info */
559 struct {
560 enum OpalMemErr_DynErrType dyn_err_type:8;
561 uint8_t reserved_1[7];
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000562 __be64 physical_address_start;
563 __be64 physical_address_end;
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530564 } dyn_dealloc;
565 } u;
566};
567
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530568/* HMI interrupt event */
569enum OpalHMI_Version {
570 OpalHMIEvt_V1 = 1,
571};
572
573enum OpalHMI_Severity {
574 OpalHMI_SEV_NO_ERROR = 0,
575 OpalHMI_SEV_WARNING = 1,
576 OpalHMI_SEV_ERROR_SYNC = 2,
577 OpalHMI_SEV_FATAL = 3,
578};
579
580enum OpalHMI_Disposition {
581 OpalHMI_DISPOSITION_RECOVERED = 0,
582 OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
583};
584
585enum OpalHMI_ErrType {
586 OpalHMI_ERROR_MALFUNC_ALERT = 0,
587 OpalHMI_ERROR_PROC_RECOV_DONE,
588 OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
589 OpalHMI_ERROR_PROC_RECOV_MASKED,
590 OpalHMI_ERROR_TFAC,
591 OpalHMI_ERROR_TFMR_PARITY,
592 OpalHMI_ERROR_HA_OVERFLOW_WARN,
593 OpalHMI_ERROR_XSCOM_FAIL,
594 OpalHMI_ERROR_XSCOM_DONE,
595 OpalHMI_ERROR_SCOM_FIR,
596 OpalHMI_ERROR_DEBUG_TRIG_FIR,
597 OpalHMI_ERROR_HYP_RESOURCE,
598};
599
600struct OpalHMIEvent {
601 uint8_t version; /* 0x00 */
602 uint8_t severity; /* 0x01 */
603 uint8_t type; /* 0x02 */
604 uint8_t disposition; /* 0x03 */
605 uint8_t reserved_1[4]; /* 0x04 */
606
607 __be64 hmer;
608 /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
609 __be64 tfmr;
610};
611
Gavin Shan23773232013-06-20 13:21:05 +0800612enum {
613 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
614 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
615 OPAL_P7IOC_DIAG_TYPE_BI = 2,
616 OPAL_P7IOC_DIAG_TYPE_CI = 3,
617 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
618 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
619 OPAL_P7IOC_DIAG_TYPE_LAST = 6
620};
621
622struct OpalIoP7IOCErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000623 __be16 type;
Gavin Shan23773232013-06-20 13:21:05 +0800624
625 /* GEM */
Gavin Shanf18440f2014-07-17 14:41:42 +1000626 __be64 gemXfir;
627 __be64 gemRfir;
628 __be64 gemRirqfir;
629 __be64 gemMask;
630 __be64 gemRwof;
Gavin Shan23773232013-06-20 13:21:05 +0800631
632 /* LEM */
Gavin Shanf18440f2014-07-17 14:41:42 +1000633 __be64 lemFir;
634 __be64 lemErrMask;
635 __be64 lemAction0;
636 __be64 lemAction1;
637 __be64 lemWof;
Gavin Shan23773232013-06-20 13:21:05 +0800638
639 union {
640 struct OpalIoP7IOCRgcErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000641 __be64 rgcStatus; /* 3E1C10 */
642 __be64 rgcLdcp; /* 3E1C18 */
Gavin Shan23773232013-06-20 13:21:05 +0800643 }rgc;
644 struct OpalIoP7IOCBiErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000645 __be64 biLdcp0; /* 3C0100, 3C0118 */
646 __be64 biLdcp1; /* 3C0108, 3C0120 */
647 __be64 biLdcp2; /* 3C0110, 3C0128 */
648 __be64 biFenceStatus; /* 3C0130, 3C0130 */
Gavin Shan23773232013-06-20 13:21:05 +0800649
Gavin Shanf18440f2014-07-17 14:41:42 +1000650 u8 biDownbound; /* BI Downbound or Upbound */
Gavin Shan23773232013-06-20 13:21:05 +0800651 }bi;
652 struct OpalIoP7IOCCiErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000653 __be64 ciPortStatus; /* 3Dn008 */
654 __be64 ciPortLdcp; /* 3Dn010 */
Gavin Shan23773232013-06-20 13:21:05 +0800655
Gavin Shanf18440f2014-07-17 14:41:42 +1000656 u8 ciPort; /* Index of CI port: 0/1 */
Gavin Shan23773232013-06-20 13:21:05 +0800657 }ci;
658 };
659};
660
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000661/**
662 * This structure defines the overlay which will be used to store PHB error
663 * data upon request.
664 */
665enum {
Gavin Shan23773232013-06-20 13:21:05 +0800666 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
667};
668
669enum {
670 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800671 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
Gavin Shan23773232013-06-20 13:21:05 +0800672};
673
674enum {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000675 OPAL_P7IOC_NUM_PEST_REGS = 128,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800676 OPAL_PHB3_NUM_PEST_REGS = 256
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000677};
678
Gavin Shan23773232013-06-20 13:21:05 +0800679struct OpalIoPhbErrorCommon {
Guo Chaoddf0322a2014-06-09 16:58:51 +0800680 __be32 version;
681 __be32 ioType;
682 __be32 len;
Gavin Shan23773232013-06-20 13:21:05 +0800683};
684
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000685struct OpalIoP7IOCPhbErrorData {
Gavin Shan23773232013-06-20 13:21:05 +0800686 struct OpalIoPhbErrorCommon common;
687
Gavin Shanf18440f2014-07-17 14:41:42 +1000688 __be32 brdgCtl;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000689
690 // P7IOC utl regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000691 __be32 portStatusReg;
692 __be32 rootCmplxStatus;
693 __be32 busAgentStatus;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000694
695 // P7IOC cfg regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000696 __be32 deviceStatus;
697 __be32 slotStatus;
698 __be32 linkStatus;
699 __be32 devCmdStatus;
700 __be32 devSecStatus;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000701
702 // cfg AER regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000703 __be32 rootErrorStatus;
704 __be32 uncorrErrorStatus;
705 __be32 corrErrorStatus;
706 __be32 tlpHdr1;
707 __be32 tlpHdr2;
708 __be32 tlpHdr3;
709 __be32 tlpHdr4;
710 __be32 sourceId;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000711
Gavin Shanf18440f2014-07-17 14:41:42 +1000712 __be32 rsv3;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000713
714 // Record data about the call to allocate a buffer.
Gavin Shanf18440f2014-07-17 14:41:42 +1000715 __be64 errorClass;
716 __be64 correlator;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000717
718 //P7IOC MMIO Error Regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000719 __be64 p7iocPlssr; // n120
720 __be64 p7iocCsr; // n110
721 __be64 lemFir; // nC00
722 __be64 lemErrorMask; // nC18
723 __be64 lemWOF; // nC40
724 __be64 phbErrorStatus; // nC80
725 __be64 phbFirstErrorStatus; // nC88
726 __be64 phbErrorLog0; // nCC0
727 __be64 phbErrorLog1; // nCC8
728 __be64 mmioErrorStatus; // nD00
729 __be64 mmioFirstErrorStatus; // nD08
730 __be64 mmioErrorLog0; // nD40
731 __be64 mmioErrorLog1; // nD48
732 __be64 dma0ErrorStatus; // nD80
733 __be64 dma0FirstErrorStatus; // nD88
734 __be64 dma0ErrorLog0; // nDC0
735 __be64 dma0ErrorLog1; // nDC8
736 __be64 dma1ErrorStatus; // nE00
737 __be64 dma1FirstErrorStatus; // nE08
738 __be64 dma1ErrorLog0; // nE40
739 __be64 dma1ErrorLog1; // nE48
740 __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
741 __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000742};
743
Gavin Shan8c6852e2013-09-06 09:00:04 +0800744struct OpalIoPhb3ErrorData {
745 struct OpalIoPhbErrorCommon common;
746
Guo Chaoddf0322a2014-06-09 16:58:51 +0800747 __be32 brdgCtl;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800748
749 /* PHB3 UTL regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800750 __be32 portStatusReg;
751 __be32 rootCmplxStatus;
752 __be32 busAgentStatus;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800753
754 /* PHB3 cfg regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800755 __be32 deviceStatus;
756 __be32 slotStatus;
757 __be32 linkStatus;
758 __be32 devCmdStatus;
759 __be32 devSecStatus;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800760
761 /* cfg AER regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800762 __be32 rootErrorStatus;
763 __be32 uncorrErrorStatus;
764 __be32 corrErrorStatus;
765 __be32 tlpHdr1;
766 __be32 tlpHdr2;
767 __be32 tlpHdr3;
768 __be32 tlpHdr4;
769 __be32 sourceId;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800770
Guo Chaoddf0322a2014-06-09 16:58:51 +0800771 __be32 rsv3;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800772
773 /* Record data about the call to allocate a buffer */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800774 __be64 errorClass;
775 __be64 correlator;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800776
Guo Chaoddf0322a2014-06-09 16:58:51 +0800777 __be64 nFir; /* 000 */
778 __be64 nFirMask; /* 003 */
779 __be64 nFirWOF; /* 008 */
Gavin Shan8c6852e2013-09-06 09:00:04 +0800780
781 /* PHB3 MMIO Error Regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800782 __be64 phbPlssr; /* 120 */
783 __be64 phbCsr; /* 110 */
784 __be64 lemFir; /* C00 */
785 __be64 lemErrorMask; /* C18 */
786 __be64 lemWOF; /* C40 */
787 __be64 phbErrorStatus; /* C80 */
788 __be64 phbFirstErrorStatus; /* C88 */
789 __be64 phbErrorLog0; /* CC0 */
790 __be64 phbErrorLog1; /* CC8 */
791 __be64 mmioErrorStatus; /* D00 */
792 __be64 mmioFirstErrorStatus; /* D08 */
793 __be64 mmioErrorLog0; /* D40 */
794 __be64 mmioErrorLog1; /* D48 */
795 __be64 dma0ErrorStatus; /* D80 */
796 __be64 dma0FirstErrorStatus; /* D88 */
797 __be64 dma0ErrorLog0; /* DC0 */
798 __be64 dma0ErrorLog1; /* DC8 */
799 __be64 dma1ErrorStatus; /* E00 */
800 __be64 dma1FirstErrorStatus; /* E08 */
801 __be64 dma1ErrorLog0; /* E40 */
802 __be64 dma1ErrorLog1; /* E48 */
803 __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
804 __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
Gavin Shan8c6852e2013-09-06 09:00:04 +0800805};
806
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000807enum {
808 OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
809 OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
810};
811
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000812typedef struct oppanel_line {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000813 const char * line;
814 uint64_t line_len;
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000815} oppanel_line_t;
816
Vasant Hegde6f68b5e2013-08-27 15:09:52 +0530817/* /sys/firmware/opal */
818extern struct kobject *opal_kobj;
819
Joel Stanleybfc36892014-04-01 14:28:19 +1030820/* /ibm,opal */
821extern struct device_node *opal_node;
822
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000823/* API functions */
Joel Stanleye28b05e2014-04-01 14:28:20 +1030824int64_t opal_invalid_call(void);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000825int64_t opal_console_write(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000826 const uint8_t *buffer);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000827int64_t opal_console_read(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000828 uint8_t *buffer);
829int64_t opal_console_write_buffer_space(int64_t term_number,
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000830 __be64 *length);
Anton Blanchard6feff6d2013-09-23 12:05:05 +1000831int64_t opal_rtc_read(__be32 *year_month_day,
832 __be64 *hour_minute_second_millisecond);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000833int64_t opal_rtc_write(uint32_t year_month_day,
834 uint64_t hour_minute_second_millisecond);
835int64_t opal_cec_power_down(uint64_t request);
836int64_t opal_cec_reboot(void);
837int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
838int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000839int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000840int64_t opal_poll_events(__be64 *outstanding_event_mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000841int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
842 uint64_t tce_mem_size);
843int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
844 uint64_t tce_mem_size);
845int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
846 uint64_t offset, uint8_t *data);
847int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000848 uint64_t offset, __be16 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000849int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000850 uint64_t offset, __be32 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000851int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
852 uint64_t offset, uint8_t data);
853int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
854 uint64_t offset, uint16_t data);
855int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
856 uint64_t offset, uint32_t data);
857int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000858int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000859int64_t opal_register_exception_handler(uint64_t opal_exception,
860 uint64_t handler_address,
861 uint64_t glue_cache_line);
862int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
863 uint8_t *freeze_state,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000864 __be16 *pci_error_type,
865 __be64 *phb_status);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000866int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
867 uint64_t eeh_action_token);
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000868int64_t opal_pci_eeh_freeze_set(uint64_t phb_id, uint64_t pe_number,
869 uint64_t eeh_action_token);
Gavin Shan5b642342014-09-30 12:38:55 +1000870int64_t opal_pci_err_inject(uint64_t phb_id, uint32_t pe_no, uint32_t type,
871 uint32_t func, uint64_t addr, uint64_t mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000872int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
873
874
875
876int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
877 uint16_t window_num, uint16_t enable);
878int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
879 uint16_t window_num,
880 uint64_t starting_real_address,
881 uint64_t starting_pci_address,
Guo Chao262af552014-07-21 14:42:30 +1000882 uint64_t size);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000883int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
884 uint16_t window_type, uint16_t window_num,
885 uint16_t segment_num);
886int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
887 uint64_t ivt_addr, uint64_t ivt_len,
888 uint64_t reject_array_addr,
889 uint64_t peltv_addr);
890int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
891 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
892 uint8_t pe_action);
893int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
894 uint8_t state);
895int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
896int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
897 uint32_t state);
898int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
899 uint8_t *p_bit, uint8_t *q_bit);
900int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
901 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000902int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000903int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
904 uint32_t xive_num);
905int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000906 __be32 *interrupt_source_number);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000907int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000908 uint8_t msi_range, __be32 *msi_address,
909 __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000910int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
911 uint32_t xive_num, uint8_t msi_range,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000912 __be64 *msi_address, __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000913int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
914int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
915int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
916int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
917 uint16_t tce_levels, uint64_t tce_table_addr,
918 uint64_t tce_table_size, uint64_t tce_page_size);
919int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
920 uint16_t dma_window_number, uint64_t pci_start_addr,
921 uint64_t pci_mem_size);
922int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
923
Gavin Shan23773232013-06-20 13:21:05 +0800924int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
925 uint64_t diag_buffer_len);
926int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
927 uint64_t diag_buffer_len);
928int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
929 uint64_t diag_buffer_len);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000930int64_t opal_pci_fence_phb(uint64_t phb_id);
Gavin Shan9be3becc2014-01-03 17:47:13 +0800931int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000932int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
933int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000934int64_t opal_get_epow_status(__be64 *status);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000935int64_t opal_set_system_attention_led(uint8_t led_action);
Guo Chaoddf0322a2014-06-09 16:58:51 +0800936int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
937 __be16 *pci_error_type, __be16 *severity);
Gavin Shan23773232013-06-20 13:21:05 +0800938int64_t opal_pci_poll(uint64_t phb_id);
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000939int64_t opal_return_cpu(void);
Michael Neulingbffe6bd2014-08-19 14:47:59 +1000940int64_t opal_check_token(uint64_t token);
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000941int64_t opal_reinit_cpus(uint64_t flags);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000942
Benjamin Herrenschmidt2f3f38e2014-02-28 16:20:29 +1100943int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
944int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000945
946int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
947 uint32_t addr, uint32_t data, uint32_t sz);
948int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
Benjamin Herrenschmidt803c2d22013-12-13 15:56:06 +1100949 uint32_t addr, __be32 *data, uint32_t sz);
Stewart Smith774fea12014-02-28 11:58:32 +1100950
Anton Blanchard2bad7422014-04-22 15:01:22 +1000951int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
Anton Blanchard14ad0c52014-04-22 15:01:25 +1000952int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
Stewart Smith774fea12014-02-28 11:58:32 +1100953int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
954int64_t opal_send_ack_elog(uint64_t log_id);
955void opal_resend_pending_logs(void);
956
Vasant Hegde50bd6152013-10-24 16:04:58 +0530957int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
958int64_t opal_manage_flash(uint8_t op);
959int64_t opal_update_flash(uint64_t blk_list);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100960int64_t opal_dump_init(uint8_t dump_type);
Anton Blanchard2d6b63b2014-04-22 15:01:27 +1000961int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
962int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100963int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
964int64_t opal_dump_ack(uint32_t dump_id);
965int64_t opal_dump_resend_notification(void);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000966
Anton Blanchard2bad7422014-04-22 15:01:22 +1000967int64_t opal_get_msg(uint64_t buffer, uint64_t size);
968int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100969int64_t opal_sync_host_reboot(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530970int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000971 uint64_t length);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530972int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000973 uint64_t length);
Anton Blanchard9000c172014-03-28 16:34:10 +1100974int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530975int64_t opal_handle_hmi(void);
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530976int64_t opal_register_dump_region(uint32_t id, uint64_t start, uint64_t end);
977int64_t opal_unregister_dump_region(uint32_t id);
Ian Munsie09521732014-10-08 19:54:59 +1100978int64_t opal_pci_set_phb_cxl_mode(uint64_t phb_id, uint64_t mode, uint64_t pe_number);
Jeremy Kerr608b2862014-11-06 11:38:27 +0800979int64_t opal_ipmi_send(uint64_t interface, struct opal_ipmi_msg *msg,
980 uint64_t msg_len);
981int64_t opal_ipmi_recv(uint64_t interface, struct opal_ipmi_msg *msg,
982 uint64_t *msg_len);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530983
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000984/* Internal functions */
Anton Blancharde2c8b932014-04-22 15:01:23 +1000985extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
986 int depth, void *data);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530987extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
988 const char *uname, int depth, void *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000989
990extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
991extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
992
993extern void hvc_opal_init_early(void);
994
Gavin Shan1bc98de2013-06-20 18:13:22 +0800995extern int opal_notifier_register(struct notifier_block *nb);
Benjamin Herrenschmidt798af002014-03-28 13:36:31 +1100996extern int opal_notifier_unregister(struct notifier_block *nb);
997
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530998extern int opal_message_notifier_register(enum OpalMessageType msg_type,
999 struct notifier_block *nb);
Gavin Shan1bc98de2013-06-20 18:13:22 +08001000extern void opal_notifier_enable(void);
1001extern void opal_notifier_disable(void);
1002extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
1003
Neelesh Gupta8d724822014-03-07 11:00:24 +05301004extern int __opal_async_get_token(void);
1005extern int opal_async_get_token_interruptible(void);
1006extern int __opal_async_release_token(int token);
1007extern int opal_async_release_token(int token);
1008extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
Neelesh Gupta7224adb2014-03-07 11:03:27 +05301009extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
Neelesh Gupta8d724822014-03-07 11:00:24 +05301010
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +00001011struct rtc_time;
1012extern int opal_set_rtc_time(struct rtc_time *tm);
1013extern void opal_get_rtc_time(struct rtc_time *tm);
1014extern unsigned long opal_get_boot_time(void);
1015extern void opal_nvram_init(void);
Vasant Hegde50bd6152013-10-24 16:04:58 +05301016extern void opal_flash_init(void);
Vasant Hegde2196c6f2014-04-09 22:48:55 +05301017extern void opal_flash_term_callback(void);
Stewart Smith774fea12014-02-28 11:58:32 +11001018extern int opal_elog_init(void);
Stewart Smithc7e64b92014-03-03 10:25:42 +11001019extern void opal_platform_dump_init(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +05301020extern void opal_sys_param_init(void);
Joel Stanleybfc36892014-04-01 14:28:19 +10301021extern void opal_msglog_init(void);
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +00001022
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +00001023extern int opal_machine_check(struct pt_regs *regs);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +05301024extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05301025extern int opal_hmi_exception_early(struct pt_regs *regs);
1026extern int opal_handle_hmi_exception(struct pt_regs *regs);
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +00001027
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001028extern void opal_shutdown(void);
Vaidyanathan Srinivasan97eb001f2014-02-26 05:38:43 +05301029extern int opal_resync_timebase(void);
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001030
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +10001031extern void opal_lpc_init(void);
1032
Anton Blanchard3441f042014-04-22 15:01:26 +10001033struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
1034 unsigned long vmalloc_size);
1035void opal_free_sg_list(struct opal_sg_list *sg);
1036
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +05301037/*
1038 * Dump region ID range usable by the OS
1039 */
1040#define OPAL_DUMP_REGION_HOST_START 0x80
1041#define OPAL_DUMP_REGION_LOG_BUF 0x80
1042#define OPAL_DUMP_REGION_HOST_END 0xFF
1043
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +00001044#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001045
1046#endif /* __OPAL_H */