Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 1 | /* |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 2 | * IOMMU implementation for Cell Broadband Processor Architecture |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 3 | * |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 4 | * (C) Copyright IBM Corporation 2006-2008 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 5 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 6 | * Author: Jeremy Kerr <jk@ozlabs.org> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 7 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2, or (at your option) |
| 11 | * any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 21 | */ |
| 22 | |
| 23 | #undef DEBUG |
| 24 | |
| 25 | #include <linux/kernel.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 26 | #include <linux/init.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/notifier.h> |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 29 | #include <linux/of.h> |
Jon Loeliger | d8caf74 | 2007-11-13 11:10:58 -0600 | [diff] [blame] | 30 | #include <linux/of_platform.h> |
David S. Miller | d9b2b2a | 2008-02-13 16:56:49 -0800 | [diff] [blame] | 31 | #include <linux/lmb.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 32 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 33 | #include <asm/prom.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 34 | #include <asm/iommu.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 35 | #include <asm/machdep.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 36 | #include <asm/pci-bridge.h> |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 37 | #include <asm/udbg.h> |
Ishizaki Kou | 9858ee8 | 2007-12-04 19:38:24 +1100 | [diff] [blame] | 38 | #include <asm/firmware.h> |
Benjamin Herrenschmidt | eef686a0 | 2007-10-04 15:40:42 +1000 | [diff] [blame] | 39 | #include <asm/cell-regs.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 40 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 41 | #include "interrupt.h" |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 42 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 43 | /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages |
| 44 | * instead of leaving them mapped to some dummy page. This can be |
| 45 | * enabled once the appropriate workarounds for spider bugs have |
| 46 | * been enabled |
| 47 | */ |
| 48 | #define CELL_IOMMU_REAL_UNMAP |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 49 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 50 | /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of |
| 51 | * IO PTEs based on the transfer direction. That can be enabled |
| 52 | * once spider-net has been fixed to pass the correct direction |
| 53 | * to the DMA mapping functions |
| 54 | */ |
| 55 | #define CELL_IOMMU_STRICT_PROTECTION |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 56 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 57 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 58 | #define NR_IOMMUS 2 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 59 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 60 | /* IOC mmap registers */ |
| 61 | #define IOC_Reg_Size 0x2000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 62 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 63 | #define IOC_IOPT_CacheInvd 0x908 |
| 64 | #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul |
| 65 | #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul |
| 66 | #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 67 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 68 | #define IOC_IOST_Origin 0x918 |
| 69 | #define IOC_IOST_Origin_E 0x8000000000000000ul |
| 70 | #define IOC_IOST_Origin_HW 0x0000000000000800ul |
| 71 | #define IOC_IOST_Origin_HL 0x0000000000000400ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 72 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 73 | #define IOC_IO_ExcpStat 0x920 |
| 74 | #define IOC_IO_ExcpStat_V 0x8000000000000000ul |
| 75 | #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul |
| 76 | #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul |
| 77 | #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul |
| 78 | #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul |
| 79 | #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul |
| 80 | #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 81 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 82 | #define IOC_IO_ExcpMask 0x928 |
| 83 | #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul |
| 84 | #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 85 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 86 | #define IOC_IOCmd_Offset 0x1000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 87 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 88 | #define IOC_IOCmd_Cfg 0xc00 |
| 89 | #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 90 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 91 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 92 | /* Segment table entries */ |
| 93 | #define IOSTE_V 0x8000000000000000ul /* valid */ |
| 94 | #define IOSTE_H 0x4000000000000000ul /* cache hint */ |
| 95 | #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */ |
| 96 | #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */ |
| 97 | #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */ |
| 98 | #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */ |
| 99 | #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */ |
| 100 | #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */ |
| 101 | #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */ |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 102 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 103 | /* Page table entries */ |
| 104 | #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */ |
| 105 | #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */ |
| 106 | #define IOPTE_M 0x2000000000000000ul /* coherency required */ |
| 107 | #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */ |
| 108 | #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */ |
| 109 | #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */ |
| 110 | #define IOPTE_H 0x0000000000000800ul /* cache hint */ |
| 111 | #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */ |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 112 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 113 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 114 | /* IOMMU sizing */ |
| 115 | #define IO_SEGMENT_SHIFT 28 |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 116 | #define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift)) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 117 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 118 | /* The high bit needs to be set on every DMA address */ |
| 119 | #define SPIDER_DMA_OFFSET 0x80000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 120 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 121 | struct iommu_window { |
| 122 | struct list_head list; |
| 123 | struct cbe_iommu *iommu; |
| 124 | unsigned long offset; |
| 125 | unsigned long size; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 126 | unsigned int ioid; |
| 127 | struct iommu_table table; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 128 | }; |
| 129 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 130 | #define NAMESIZE 8 |
| 131 | struct cbe_iommu { |
| 132 | int nid; |
| 133 | char name[NAMESIZE]; |
| 134 | void __iomem *xlate_regs; |
| 135 | void __iomem *cmd_regs; |
| 136 | unsigned long *stab; |
| 137 | unsigned long *ptab; |
| 138 | void *pad_page; |
| 139 | struct list_head windows; |
| 140 | }; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 141 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 142 | /* Static array of iommus, one per node |
| 143 | * each contains a list of windows, keyed from dma_window property |
| 144 | * - on bus setup, look for a matching window, or create one |
| 145 | * - on dev setup, assign iommu_table ptr |
| 146 | */ |
| 147 | static struct cbe_iommu iommus[NR_IOMMUS]; |
| 148 | static int cbe_nr_iommus; |
| 149 | |
| 150 | static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte, |
| 151 | long n_ptes) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 152 | { |
Al Viro | 9340b0d | 2007-02-09 16:38:15 +0000 | [diff] [blame] | 153 | unsigned long __iomem *reg; |
| 154 | unsigned long val; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 155 | long n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 156 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 157 | reg = iommu->xlate_regs + IOC_IOPT_CacheInvd; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 158 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 159 | while (n_ptes > 0) { |
| 160 | /* we can invalidate up to 1 << 11 PTEs at once */ |
| 161 | n = min(n_ptes, 1l << 11); |
| 162 | val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask) |
| 163 | | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask) |
| 164 | | IOC_IOPT_CacheInvd_Busy; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 165 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 166 | out_be64(reg, val); |
| 167 | while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy) |
| 168 | ; |
| 169 | |
| 170 | n_ptes -= n; |
| 171 | pte += n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 172 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 173 | } |
| 174 | |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame^] | 175 | static int tce_build_cell(struct iommu_table *tbl, long index, long npages, |
Mark Nelson | 4f3dd8a | 2008-07-16 05:51:47 +1000 | [diff] [blame] | 176 | unsigned long uaddr, enum dma_data_direction direction, |
| 177 | struct dma_attrs *attrs) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 178 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 179 | int i; |
| 180 | unsigned long *io_pte, base_pte; |
| 181 | struct iommu_window *window = |
| 182 | container_of(tbl, struct iommu_window, table); |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 183 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 184 | /* implementing proper protection causes problems with the spidernet |
| 185 | * driver - check mapping directions later, but allow read & write by |
| 186 | * default for now.*/ |
| 187 | #ifdef CELL_IOMMU_STRICT_PROTECTION |
| 188 | /* to avoid referencing a global, we use a trick here to setup the |
| 189 | * protection bit. "prot" is setup to be 3 fields of 4 bits apprended |
| 190 | * together for each of the 3 supported direction values. It is then |
| 191 | * shifted left so that the fields matching the desired direction |
| 192 | * lands on the appropriate bits, and other bits are masked out. |
| 193 | */ |
| 194 | const unsigned long prot = 0xc48; |
| 195 | base_pte = |
| 196 | ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R)) |
| 197 | | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask); |
| 198 | #else |
| 199 | base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | |
| 200 | (window->ioid & IOPTE_IOID_Mask); |
| 201 | #endif |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 202 | if (unlikely(dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))) |
| 203 | base_pte &= ~IOPTE_SO_RW; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 204 | |
Michael Ellerman | 0d7386e | 2008-02-29 18:33:23 +1100 | [diff] [blame] | 205 | io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 206 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 207 | for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE) |
| 208 | io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 209 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 210 | mb(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 211 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 212 | invalidate_tce_cache(window->iommu, io_pte, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 213 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 214 | pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n", |
| 215 | index, npages, direction, base_pte); |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame^] | 216 | return 0; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 217 | } |
| 218 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 219 | static void tce_free_cell(struct iommu_table *tbl, long index, long npages) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 220 | { |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 221 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 222 | int i; |
| 223 | unsigned long *io_pte, pte; |
| 224 | struct iommu_window *window = |
| 225 | container_of(tbl, struct iommu_window, table); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 226 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 227 | pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 228 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 229 | #ifdef CELL_IOMMU_REAL_UNMAP |
| 230 | pte = 0; |
| 231 | #else |
| 232 | /* spider bridge does PCI reads after freeing - insert a mapping |
| 233 | * to a scratch page instead of an invalid entry */ |
| 234 | pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page) |
| 235 | | (window->ioid & IOPTE_IOID_Mask); |
| 236 | #endif |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 237 | |
Michael Ellerman | 0d7386e | 2008-02-29 18:33:23 +1100 | [diff] [blame] | 238 | io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 239 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 240 | for (i = 0; i < npages; i++) |
| 241 | io_pte[i] = pte; |
| 242 | |
| 243 | mb(); |
| 244 | |
| 245 | invalidate_tce_cache(window->iommu, io_pte, npages); |
| 246 | } |
| 247 | |
| 248 | static irqreturn_t ioc_interrupt(int irq, void *data) |
| 249 | { |
| 250 | unsigned long stat; |
| 251 | struct cbe_iommu *iommu = data; |
| 252 | |
| 253 | stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
| 254 | |
| 255 | /* Might want to rate limit it */ |
| 256 | printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat); |
| 257 | printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n", |
| 258 | !!(stat & IOC_IO_ExcpStat_V), |
| 259 | (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ', |
| 260 | (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ', |
| 261 | (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write", |
| 262 | (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask)); |
| 263 | printk(KERN_ERR " page=0x%016lx\n", |
| 264 | stat & IOC_IO_ExcpStat_ADDR_Mask); |
| 265 | |
| 266 | /* clear interrupt */ |
| 267 | stat &= ~IOC_IO_ExcpStat_V; |
| 268 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat); |
| 269 | |
| 270 | return IRQ_HANDLED; |
| 271 | } |
| 272 | |
| 273 | static int cell_iommu_find_ioc(int nid, unsigned long *base) |
| 274 | { |
| 275 | struct device_node *np; |
| 276 | struct resource r; |
| 277 | |
| 278 | *base = 0; |
| 279 | |
| 280 | /* First look for new style /be nodes */ |
| 281 | for_each_node_by_name(np, "ioc") { |
| 282 | if (of_node_to_nid(np) != nid) |
| 283 | continue; |
| 284 | if (of_address_to_resource(np, 0, &r)) { |
| 285 | printk(KERN_ERR "iommu: can't get address for %s\n", |
| 286 | np->full_name); |
| 287 | continue; |
| 288 | } |
| 289 | *base = r.start; |
| 290 | of_node_put(np); |
| 291 | return 0; |
| 292 | } |
| 293 | |
| 294 | /* Ok, let's try the old way */ |
| 295 | for_each_node_by_type(np, "cpu") { |
| 296 | const unsigned int *nidp; |
| 297 | const unsigned long *tmp; |
| 298 | |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 299 | nidp = of_get_property(np, "node-id", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 300 | if (nidp && *nidp == nid) { |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 301 | tmp = of_get_property(np, "ioc-translation", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 302 | if (tmp) { |
| 303 | *base = *tmp; |
| 304 | of_node_put(np); |
| 305 | return 0; |
| 306 | } |
| 307 | } |
| 308 | } |
| 309 | |
| 310 | return -ENODEV; |
| 311 | } |
| 312 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 313 | static void cell_iommu_setup_stab(struct cbe_iommu *iommu, |
Michael Ellerman | 4134791 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 314 | unsigned long dbase, unsigned long dsize, |
| 315 | unsigned long fbase, unsigned long fsize) |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 316 | { |
| 317 | struct page *page; |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 318 | unsigned long segments, stab_size; |
Michael Ellerman | 4134791 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 319 | |
| 320 | segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 321 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 322 | pr_debug("%s: iommu[%d]: segments: %lu\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 323 | __func__, iommu->nid, segments); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 324 | |
| 325 | /* set up the segment table */ |
Michael Ellerman | 3ca6644 | 2008-01-21 18:01:43 +1100 | [diff] [blame] | 326 | stab_size = segments * sizeof(unsigned long); |
| 327 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size)); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 328 | BUG_ON(!page); |
| 329 | iommu->stab = page_address(page); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 330 | memset(iommu->stab, 0, stab_size); |
| 331 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 332 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 333 | static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu, |
| 334 | unsigned long base, unsigned long size, unsigned long gap_base, |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 335 | unsigned long gap_size, unsigned long page_shift) |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 336 | { |
| 337 | struct page *page; |
| 338 | int i; |
| 339 | unsigned long reg, segments, pages_per_segment, ptab_size, |
| 340 | n_pte_pages, start_seg, *ptab; |
| 341 | |
| 342 | start_seg = base >> IO_SEGMENT_SHIFT; |
| 343 | segments = size >> IO_SEGMENT_SHIFT; |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 344 | pages_per_segment = 1ull << IO_PAGENO_BITS(page_shift); |
| 345 | /* PTEs for each segment must start on a 4K bounday */ |
| 346 | pages_per_segment = max(pages_per_segment, |
| 347 | (1 << 12) / sizeof(unsigned long)); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 348 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 349 | ptab_size = segments * pages_per_segment * sizeof(unsigned long); |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 350 | pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__, |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 351 | iommu->nid, ptab_size, get_order(ptab_size)); |
| 352 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size)); |
| 353 | BUG_ON(!page); |
| 354 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 355 | ptab = page_address(page); |
| 356 | memset(ptab, 0, ptab_size); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 357 | |
Michael Ellerman | 3d3e6da | 2008-02-29 18:33:26 +1100 | [diff] [blame] | 358 | /* number of 4K pages needed for a page table */ |
| 359 | n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 360 | |
| 361 | pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 362 | __func__, iommu->nid, iommu->stab, ptab, |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 363 | n_pte_pages); |
| 364 | |
| 365 | /* initialise the STEs */ |
| 366 | reg = IOSTE_V | ((n_pte_pages - 1) << 5); |
| 367 | |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 368 | switch (page_shift) { |
| 369 | case 12: reg |= IOSTE_PS_4K; break; |
| 370 | case 16: reg |= IOSTE_PS_64K; break; |
| 371 | case 20: reg |= IOSTE_PS_1M; break; |
| 372 | case 24: reg |= IOSTE_PS_16M; break; |
| 373 | default: BUG(); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 374 | } |
| 375 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 376 | gap_base = gap_base >> IO_SEGMENT_SHIFT; |
| 377 | gap_size = gap_size >> IO_SEGMENT_SHIFT; |
| 378 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 379 | pr_debug("Setting up IOMMU stab:\n"); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 380 | for (i = start_seg; i < (start_seg + segments); i++) { |
| 381 | if (i >= gap_base && i < (gap_base + gap_size)) { |
| 382 | pr_debug("\toverlap at %d, skipping\n", i); |
| 383 | continue; |
| 384 | } |
Michael Ellerman | 3d3e6da | 2008-02-29 18:33:26 +1100 | [diff] [blame] | 385 | iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) * |
| 386 | (i - start_seg)); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 387 | pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]); |
| 388 | } |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 389 | |
| 390 | return ptab; |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 391 | } |
| 392 | |
| 393 | static void cell_iommu_enable_hardware(struct cbe_iommu *iommu) |
| 394 | { |
| 395 | int ret; |
| 396 | unsigned long reg, xlate_base; |
| 397 | unsigned int virq; |
| 398 | |
| 399 | if (cell_iommu_find_ioc(iommu->nid, &xlate_base)) |
| 400 | panic("%s: missing IOC register mappings for node %d\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 401 | __func__, iommu->nid); |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 402 | |
| 403 | iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size); |
| 404 | iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 405 | |
| 406 | /* ensure that the STEs have updated */ |
| 407 | mb(); |
| 408 | |
| 409 | /* setup interrupts for the iommu. */ |
| 410 | reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
| 411 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, |
| 412 | reg & ~IOC_IO_ExcpStat_V); |
| 413 | out_be64(iommu->xlate_regs + IOC_IO_ExcpMask, |
| 414 | IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE); |
| 415 | |
| 416 | virq = irq_create_mapping(NULL, |
| 417 | IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT)); |
| 418 | BUG_ON(virq == NO_IRQ); |
| 419 | |
| 420 | ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED, |
| 421 | iommu->name, iommu); |
| 422 | BUG_ON(ret); |
| 423 | |
| 424 | /* set the IOC segment table origin register (and turn on the iommu) */ |
| 425 | reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW; |
| 426 | out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg); |
| 427 | in_be64(iommu->xlate_regs + IOC_IOST_Origin); |
| 428 | |
| 429 | /* turn on IO translation */ |
| 430 | reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE; |
| 431 | out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg); |
| 432 | } |
| 433 | |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 434 | static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, |
| 435 | unsigned long base, unsigned long size) |
| 436 | { |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 437 | cell_iommu_setup_stab(iommu, base, size, 0, 0); |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 438 | iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0, |
| 439 | IOMMU_PAGE_SHIFT); |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 440 | cell_iommu_enable_hardware(iommu); |
| 441 | } |
| 442 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 443 | #if 0/* Unused for now */ |
| 444 | static struct iommu_window *find_window(struct cbe_iommu *iommu, |
| 445 | unsigned long offset, unsigned long size) |
| 446 | { |
| 447 | struct iommu_window *window; |
| 448 | |
| 449 | /* todo: check for overlapping (but not equal) windows) */ |
| 450 | |
| 451 | list_for_each_entry(window, &(iommu->windows), list) { |
| 452 | if (window->offset == offset && window->size == size) |
| 453 | return window; |
| 454 | } |
| 455 | |
| 456 | return NULL; |
| 457 | } |
| 458 | #endif |
| 459 | |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 460 | static inline u32 cell_iommu_get_ioid(struct device_node *np) |
| 461 | { |
| 462 | const u32 *ioid; |
| 463 | |
| 464 | ioid = of_get_property(np, "ioid", NULL); |
| 465 | if (ioid == NULL) { |
| 466 | printk(KERN_WARNING "iommu: missing ioid for %s using 0\n", |
| 467 | np->full_name); |
| 468 | return 0; |
| 469 | } |
| 470 | |
| 471 | return *ioid; |
| 472 | } |
| 473 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 474 | static struct iommu_window * __init |
| 475 | cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np, |
| 476 | unsigned long offset, unsigned long size, |
| 477 | unsigned long pte_offset) |
| 478 | { |
| 479 | struct iommu_window *window; |
Michael Ellerman | edf441f | 2008-02-29 18:33:24 +1100 | [diff] [blame] | 480 | struct page *page; |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 481 | u32 ioid; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 482 | |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 483 | ioid = cell_iommu_get_ioid(np); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 484 | |
| 485 | window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid); |
| 486 | BUG_ON(window == NULL); |
| 487 | |
| 488 | window->offset = offset; |
| 489 | window->size = size; |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 490 | window->ioid = ioid; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 491 | window->iommu = iommu; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 492 | |
| 493 | window->table.it_blocksize = 16; |
| 494 | window->table.it_base = (unsigned long)iommu->ptab; |
| 495 | window->table.it_index = iommu->nid; |
Michael Ellerman | 08e02427 | 2008-02-29 18:33:23 +1100 | [diff] [blame] | 496 | window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) + pte_offset; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 497 | window->table.it_size = size >> IOMMU_PAGE_SHIFT; |
| 498 | |
| 499 | iommu_init_table(&window->table, iommu->nid); |
| 500 | |
| 501 | pr_debug("\tioid %d\n", window->ioid); |
| 502 | pr_debug("\tblocksize %ld\n", window->table.it_blocksize); |
| 503 | pr_debug("\tbase 0x%016lx\n", window->table.it_base); |
| 504 | pr_debug("\toffset 0x%lx\n", window->table.it_offset); |
| 505 | pr_debug("\tsize %ld\n", window->table.it_size); |
| 506 | |
| 507 | list_add(&window->list, &iommu->windows); |
| 508 | |
| 509 | if (offset != 0) |
| 510 | return window; |
| 511 | |
| 512 | /* We need to map and reserve the first IOMMU page since it's used |
| 513 | * by the spider workaround. In theory, we only need to do that when |
| 514 | * running on spider but it doesn't really matter. |
| 515 | * |
| 516 | * This code also assumes that we have a window that starts at 0, |
| 517 | * which is the case on all spider based blades. |
| 518 | */ |
Michael Ellerman | edf441f | 2008-02-29 18:33:24 +1100 | [diff] [blame] | 519 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0); |
| 520 | BUG_ON(!page); |
| 521 | iommu->pad_page = page_address(page); |
| 522 | clear_page(iommu->pad_page); |
| 523 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 524 | __set_bit(0, window->table.it_map); |
| 525 | tce_build_cell(&window->table, window->table.it_offset, 1, |
Mark Nelson | 4f3dd8a | 2008-07-16 05:51:47 +1000 | [diff] [blame] | 526 | (unsigned long)iommu->pad_page, DMA_TO_DEVICE, NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 527 | window->table.it_hint = window->table.it_blocksize; |
| 528 | |
| 529 | return window; |
| 530 | } |
| 531 | |
| 532 | static struct cbe_iommu *cell_iommu_for_node(int nid) |
| 533 | { |
| 534 | int i; |
| 535 | |
| 536 | for (i = 0; i < cbe_nr_iommus; i++) |
| 537 | if (iommus[i].nid == nid) |
| 538 | return &iommus[i]; |
| 539 | return NULL; |
| 540 | } |
| 541 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 542 | static unsigned long cell_dma_direct_offset; |
| 543 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 544 | static unsigned long dma_iommu_fixed_base; |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 545 | |
| 546 | /* iommu_fixed_is_weak is set if booted with iommu_fixed=weak */ |
| 547 | static int iommu_fixed_is_weak; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 548 | |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 549 | static struct iommu_table *cell_get_iommu_table(struct device *dev) |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 550 | { |
| 551 | struct iommu_window *window; |
| 552 | struct cbe_iommu *iommu; |
| 553 | struct dev_archdata *archdata = &dev->archdata; |
| 554 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 555 | /* Current implementation uses the first window available in that |
| 556 | * node's iommu. We -might- do something smarter later though it may |
| 557 | * never be necessary |
| 558 | */ |
| 559 | iommu = cell_iommu_for_node(archdata->numa_node); |
| 560 | if (iommu == NULL || list_empty(&iommu->windows)) { |
| 561 | printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n", |
| 562 | archdata->of_node ? archdata->of_node->full_name : "?", |
| 563 | archdata->numa_node); |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 564 | return NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 565 | } |
| 566 | window = list_entry(iommu->windows.next, struct iommu_window, list); |
| 567 | |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 568 | return &window->table; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 569 | } |
| 570 | |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 571 | /* A coherent allocation implies strong ordering */ |
| 572 | |
| 573 | static void *dma_fixed_alloc_coherent(struct device *dev, size_t size, |
| 574 | dma_addr_t *dma_handle, gfp_t flag) |
| 575 | { |
| 576 | if (iommu_fixed_is_weak) |
| 577 | return iommu_alloc_coherent(dev, cell_get_iommu_table(dev), |
| 578 | size, dma_handle, |
| 579 | device_to_mask(dev), flag, |
| 580 | dev->archdata.numa_node); |
| 581 | else |
| 582 | return dma_direct_ops.alloc_coherent(dev, size, dma_handle, |
| 583 | flag); |
| 584 | } |
| 585 | |
| 586 | static void dma_fixed_free_coherent(struct device *dev, size_t size, |
| 587 | void *vaddr, dma_addr_t dma_handle) |
| 588 | { |
| 589 | if (iommu_fixed_is_weak) |
| 590 | iommu_free_coherent(cell_get_iommu_table(dev), size, vaddr, |
| 591 | dma_handle); |
| 592 | else |
| 593 | dma_direct_ops.free_coherent(dev, size, vaddr, dma_handle); |
| 594 | } |
| 595 | |
| 596 | static dma_addr_t dma_fixed_map_single(struct device *dev, void *ptr, |
| 597 | size_t size, |
| 598 | enum dma_data_direction direction, |
| 599 | struct dma_attrs *attrs) |
| 600 | { |
| 601 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 602 | return dma_direct_ops.map_single(dev, ptr, size, direction, |
| 603 | attrs); |
| 604 | else |
| 605 | return iommu_map_single(dev, cell_get_iommu_table(dev), ptr, |
| 606 | size, device_to_mask(dev), direction, |
| 607 | attrs); |
| 608 | } |
| 609 | |
| 610 | static void dma_fixed_unmap_single(struct device *dev, dma_addr_t dma_addr, |
| 611 | size_t size, |
| 612 | enum dma_data_direction direction, |
| 613 | struct dma_attrs *attrs) |
| 614 | { |
| 615 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 616 | dma_direct_ops.unmap_single(dev, dma_addr, size, direction, |
| 617 | attrs); |
| 618 | else |
| 619 | iommu_unmap_single(cell_get_iommu_table(dev), dma_addr, size, |
| 620 | direction, attrs); |
| 621 | } |
| 622 | |
| 623 | static int dma_fixed_map_sg(struct device *dev, struct scatterlist *sg, |
| 624 | int nents, enum dma_data_direction direction, |
| 625 | struct dma_attrs *attrs) |
| 626 | { |
| 627 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 628 | return dma_direct_ops.map_sg(dev, sg, nents, direction, attrs); |
| 629 | else |
| 630 | return iommu_map_sg(dev, cell_get_iommu_table(dev), sg, nents, |
| 631 | device_to_mask(dev), direction, attrs); |
| 632 | } |
| 633 | |
| 634 | static void dma_fixed_unmap_sg(struct device *dev, struct scatterlist *sg, |
| 635 | int nents, enum dma_data_direction direction, |
| 636 | struct dma_attrs *attrs) |
| 637 | { |
| 638 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 639 | dma_direct_ops.unmap_sg(dev, sg, nents, direction, attrs); |
| 640 | else |
| 641 | iommu_unmap_sg(cell_get_iommu_table(dev), sg, nents, direction, |
| 642 | attrs); |
| 643 | } |
| 644 | |
| 645 | static int dma_fixed_dma_supported(struct device *dev, u64 mask) |
| 646 | { |
| 647 | return mask == DMA_64BIT_MASK; |
| 648 | } |
| 649 | |
| 650 | static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask); |
| 651 | |
| 652 | struct dma_mapping_ops dma_iommu_fixed_ops = { |
| 653 | .alloc_coherent = dma_fixed_alloc_coherent, |
| 654 | .free_coherent = dma_fixed_free_coherent, |
| 655 | .map_single = dma_fixed_map_single, |
| 656 | .unmap_single = dma_fixed_unmap_single, |
| 657 | .map_sg = dma_fixed_map_sg, |
| 658 | .unmap_sg = dma_fixed_unmap_sg, |
| 659 | .dma_supported = dma_fixed_dma_supported, |
| 660 | .set_dma_mask = dma_set_mask_and_switch, |
| 661 | }; |
| 662 | |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 663 | static void cell_dma_dev_setup_fixed(struct device *dev); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 664 | |
Michael Ellerman | 8686577 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 665 | static void cell_dma_dev_setup(struct device *dev) |
| 666 | { |
| 667 | struct dev_archdata *archdata = &dev->archdata; |
| 668 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 669 | /* Order is important here, these are not mutually exclusive */ |
| 670 | if (get_dma_ops(dev) == &dma_iommu_fixed_ops) |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 671 | cell_dma_dev_setup_fixed(dev); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 672 | else if (get_pci_dma_ops() == &dma_iommu_ops) |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 673 | archdata->dma_data = cell_get_iommu_table(dev); |
Michael Ellerman | 8686577 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 674 | else if (get_pci_dma_ops() == &dma_direct_ops) |
| 675 | archdata->dma_data = (void *)cell_dma_direct_offset; |
| 676 | else |
| 677 | BUG(); |
| 678 | } |
| 679 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 680 | static void cell_pci_dma_dev_setup(struct pci_dev *dev) |
| 681 | { |
| 682 | cell_dma_dev_setup(&dev->dev); |
| 683 | } |
| 684 | |
| 685 | static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action, |
| 686 | void *data) |
| 687 | { |
| 688 | struct device *dev = data; |
| 689 | |
| 690 | /* We are only intereted in device addition */ |
| 691 | if (action != BUS_NOTIFY_ADD_DEVICE) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 692 | return 0; |
| 693 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 694 | /* We use the PCI DMA ops */ |
Stephen Rothwell | 5719070 | 2007-03-04 17:02:41 +1100 | [diff] [blame] | 695 | dev->archdata.dma_ops = get_pci_dma_ops(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 696 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 697 | cell_dma_dev_setup(dev); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 698 | |
| 699 | return 0; |
| 700 | } |
| 701 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 702 | static struct notifier_block cell_of_bus_notifier = { |
| 703 | .notifier_call = cell_of_bus_notify |
| 704 | }; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 705 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 706 | static int __init cell_iommu_get_window(struct device_node *np, |
| 707 | unsigned long *base, |
| 708 | unsigned long *size) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 709 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 710 | const void *dma_window; |
| 711 | unsigned long index; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 712 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 713 | /* Use ibm,dma-window if available, else, hard code ! */ |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 714 | dma_window = of_get_property(np, "ibm,dma-window", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 715 | if (dma_window == NULL) { |
| 716 | *base = 0; |
| 717 | *size = 0x80000000u; |
| 718 | return -ENODEV; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 719 | } |
| 720 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 721 | of_parse_dma_window(np, dma_window, &index, base, size); |
| 722 | return 0; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 723 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 724 | |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 725 | static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 726 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 727 | struct cbe_iommu *iommu; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 728 | int nid, i; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 729 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 730 | /* Get node ID */ |
| 731 | nid = of_node_to_nid(np); |
| 732 | if (nid < 0) { |
| 733 | printk(KERN_ERR "iommu: failed to get node for %s\n", |
| 734 | np->full_name); |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 735 | return NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 736 | } |
| 737 | pr_debug("iommu: setting up iommu for node %d (%s)\n", |
| 738 | nid, np->full_name); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 739 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 740 | /* XXX todo: If we can have multiple windows on the same IOMMU, which |
| 741 | * isn't the case today, we probably want here to check wether the |
| 742 | * iommu for that node is already setup. |
| 743 | * However, there might be issue with getting the size right so let's |
| 744 | * ignore that for now. We might want to completely get rid of the |
| 745 | * multiple window support since the cell iommu supports per-page ioids |
| 746 | */ |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 747 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 748 | if (cbe_nr_iommus >= NR_IOMMUS) { |
| 749 | printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n", |
| 750 | np->full_name); |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 751 | return NULL; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 752 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 753 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 754 | /* Init base fields */ |
| 755 | i = cbe_nr_iommus++; |
| 756 | iommu = &iommus[i]; |
Al Viro | 9340b0d | 2007-02-09 16:38:15 +0000 | [diff] [blame] | 757 | iommu->stab = NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 758 | iommu->nid = nid; |
| 759 | snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i); |
| 760 | INIT_LIST_HEAD(&iommu->windows); |
| 761 | |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 762 | return iommu; |
| 763 | } |
| 764 | |
| 765 | static void __init cell_iommu_init_one(struct device_node *np, |
| 766 | unsigned long offset) |
| 767 | { |
| 768 | struct cbe_iommu *iommu; |
| 769 | unsigned long base, size; |
| 770 | |
| 771 | iommu = cell_iommu_alloc(np); |
| 772 | if (!iommu) |
| 773 | return; |
| 774 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 775 | /* Obtain a window for it */ |
| 776 | cell_iommu_get_window(np, &base, &size); |
| 777 | |
| 778 | pr_debug("\ttranslating window 0x%lx...0x%lx\n", |
| 779 | base, base + size - 1); |
| 780 | |
| 781 | /* Initialize the hardware */ |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 782 | cell_iommu_setup_hardware(iommu, base, size); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 783 | |
| 784 | /* Setup the iommu_table */ |
| 785 | cell_iommu_setup_window(iommu, np, base, size, |
| 786 | offset >> IOMMU_PAGE_SHIFT); |
| 787 | } |
| 788 | |
| 789 | static void __init cell_disable_iommus(void) |
| 790 | { |
| 791 | int node; |
| 792 | unsigned long base, val; |
| 793 | void __iomem *xregs, *cregs; |
| 794 | |
| 795 | /* Make sure IOC translation is disabled on all nodes */ |
| 796 | for_each_online_node(node) { |
| 797 | if (cell_iommu_find_ioc(node, &base)) |
| 798 | continue; |
| 799 | xregs = ioremap(base, IOC_Reg_Size); |
| 800 | if (xregs == NULL) |
| 801 | continue; |
| 802 | cregs = xregs + IOC_IOCmd_Offset; |
| 803 | |
| 804 | pr_debug("iommu: cleaning up iommu on node %d\n", node); |
| 805 | |
| 806 | out_be64(xregs + IOC_IOST_Origin, 0); |
| 807 | (void)in_be64(xregs + IOC_IOST_Origin); |
| 808 | val = in_be64(cregs + IOC_IOCmd_Cfg); |
| 809 | val &= ~IOC_IOCmd_Cfg_TE; |
| 810 | out_be64(cregs + IOC_IOCmd_Cfg, val); |
| 811 | (void)in_be64(cregs + IOC_IOCmd_Cfg); |
| 812 | |
| 813 | iounmap(xregs); |
| 814 | } |
| 815 | } |
| 816 | |
| 817 | static int __init cell_iommu_init_disabled(void) |
| 818 | { |
| 819 | struct device_node *np = NULL; |
| 820 | unsigned long base = 0, size; |
| 821 | |
| 822 | /* When no iommu is present, we use direct DMA ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 823 | set_pci_dma_ops(&dma_direct_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 824 | |
| 825 | /* First make sure all IOC translation is turned off */ |
| 826 | cell_disable_iommus(); |
| 827 | |
| 828 | /* If we have no Axon, we set up the spider DMA magic offset */ |
| 829 | if (of_find_node_by_name(NULL, "axon") == NULL) |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 830 | cell_dma_direct_offset = SPIDER_DMA_OFFSET; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 831 | |
| 832 | /* Now we need to check to see where the memory is mapped |
| 833 | * in PCI space. We assume that all busses use the same dma |
| 834 | * window which is always the case so far on Cell, thus we |
| 835 | * pick up the first pci-internal node we can find and check |
| 836 | * the DMA window from there. |
| 837 | */ |
| 838 | for_each_node_by_name(np, "axon") { |
| 839 | if (np->parent == NULL || np->parent->parent != NULL) |
| 840 | continue; |
| 841 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 842 | break; |
| 843 | } |
| 844 | if (np == NULL) { |
| 845 | for_each_node_by_name(np, "pci-internal") { |
| 846 | if (np->parent == NULL || np->parent->parent != NULL) |
| 847 | continue; |
| 848 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 849 | break; |
| 850 | } |
| 851 | } |
| 852 | of_node_put(np); |
| 853 | |
| 854 | /* If we found a DMA window, we check if it's big enough to enclose |
| 855 | * all of physical memory. If not, we force enable IOMMU |
| 856 | */ |
| 857 | if (np && size < lmb_end_of_DRAM()) { |
| 858 | printk(KERN_WARNING "iommu: force-enabled, dma window" |
| 859 | " (%ldMB) smaller than total memory (%ldMB)\n", |
| 860 | size >> 20, lmb_end_of_DRAM() >> 20); |
| 861 | return -ENODEV; |
| 862 | } |
| 863 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 864 | cell_dma_direct_offset += base; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 865 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 866 | if (cell_dma_direct_offset != 0) |
Michael Ellerman | 110f95c | 2008-01-21 16:42:41 +1100 | [diff] [blame] | 867 | ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup; |
| 868 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 869 | printk("iommu: disabled, direct DMA offset is 0x%lx\n", |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 870 | cell_dma_direct_offset); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 871 | |
| 872 | return 0; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 873 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 874 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 875 | /* |
| 876 | * Fixed IOMMU mapping support |
| 877 | * |
| 878 | * This code adds support for setting up a fixed IOMMU mapping on certain |
| 879 | * cell machines. For 64-bit devices this avoids the performance overhead of |
| 880 | * mapping and unmapping pages at runtime. 32-bit devices are unable to use |
| 881 | * the fixed mapping. |
| 882 | * |
| 883 | * The fixed mapping is established at boot, and maps all of physical memory |
| 884 | * 1:1 into device space at some offset. On machines with < 30 GB of memory |
| 885 | * we setup the fixed mapping immediately above the normal IOMMU window. |
| 886 | * |
| 887 | * For example a machine with 4GB of memory would end up with the normal |
| 888 | * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In |
| 889 | * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to |
| 890 | * 3GB, plus any offset required by firmware. The firmware offset is encoded |
| 891 | * in the "dma-ranges" property. |
| 892 | * |
| 893 | * On machines with 30GB or more of memory, we are unable to place the fixed |
| 894 | * mapping above the normal IOMMU window as we would run out of address space. |
| 895 | * Instead we move the normal IOMMU window to coincide with the hash page |
| 896 | * table, this region does not need to be part of the fixed mapping as no |
| 897 | * device should ever be DMA'ing to it. We then setup the fixed mapping |
| 898 | * from 0 to 32GB. |
| 899 | */ |
| 900 | |
| 901 | static u64 cell_iommu_get_fixed_address(struct device *dev) |
| 902 | { |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 903 | u64 cpu_addr, size, best_size, dev_addr = OF_BAD_ADDR; |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 904 | struct device_node *np; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 905 | const u32 *ranges = NULL; |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 906 | int i, len, best, naddr, nsize, pna, range_size; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 907 | |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 908 | np = of_node_get(dev->archdata.of_node); |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 909 | while (1) { |
| 910 | naddr = of_n_addr_cells(np); |
| 911 | nsize = of_n_size_cells(np); |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 912 | np = of_get_next_parent(np); |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 913 | if (!np) |
| 914 | break; |
| 915 | |
| 916 | ranges = of_get_property(np, "dma-ranges", &len); |
| 917 | |
| 918 | /* Ignore empty ranges, they imply no translation required */ |
| 919 | if (ranges && len > 0) |
| 920 | break; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | if (!ranges) { |
| 924 | dev_dbg(dev, "iommu: no dma-ranges found\n"); |
| 925 | goto out; |
| 926 | } |
| 927 | |
| 928 | len /= sizeof(u32); |
| 929 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 930 | pna = of_n_addr_cells(np); |
| 931 | range_size = naddr + nsize + pna; |
| 932 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 933 | /* dma-ranges format: |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 934 | * child addr : naddr cells |
| 935 | * parent addr : pna cells |
| 936 | * size : nsize cells |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 937 | */ |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 938 | for (i = 0, best = -1, best_size = 0; i < len; i += range_size) { |
| 939 | cpu_addr = of_translate_dma_address(np, ranges + i + naddr); |
| 940 | size = of_read_number(ranges + i + naddr + pna, nsize); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 941 | |
| 942 | if (cpu_addr == 0 && size > best_size) { |
| 943 | best = i; |
| 944 | best_size = size; |
| 945 | } |
| 946 | } |
| 947 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 948 | if (best >= 0) { |
| 949 | dev_addr = of_read_number(ranges + best, naddr); |
| 950 | } else |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 951 | dev_dbg(dev, "iommu: no suitable range found!\n"); |
| 952 | |
| 953 | out: |
| 954 | of_node_put(np); |
| 955 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 956 | return dev_addr; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask) |
| 960 | { |
| 961 | if (!dev->dma_mask || !dma_supported(dev, dma_mask)) |
| 962 | return -EIO; |
| 963 | |
Michael Ellerman | 4a8df15 | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 964 | if (dma_mask == DMA_BIT_MASK(64) && |
| 965 | cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR) |
| 966 | { |
| 967 | dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n"); |
| 968 | set_dma_ops(dev, &dma_iommu_fixed_ops); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 969 | } else { |
| 970 | dev_dbg(dev, "iommu: not 64-bit, using default ops\n"); |
| 971 | set_dma_ops(dev, get_pci_dma_ops()); |
| 972 | } |
| 973 | |
Michael Ellerman | 4a8df15 | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 974 | cell_dma_dev_setup(dev); |
| 975 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 976 | *dev->dma_mask = dma_mask; |
| 977 | |
| 978 | return 0; |
| 979 | } |
| 980 | |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 981 | static void cell_dma_dev_setup_fixed(struct device *dev) |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 982 | { |
| 983 | struct dev_archdata *archdata = &dev->archdata; |
| 984 | u64 addr; |
| 985 | |
| 986 | addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base; |
| 987 | archdata->dma_data = (void *)addr; |
| 988 | |
| 989 | dev_dbg(dev, "iommu: fixed addr = %lx\n", addr); |
| 990 | } |
| 991 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 992 | static void insert_16M_pte(unsigned long addr, unsigned long *ptab, |
| 993 | unsigned long base_pte) |
| 994 | { |
| 995 | unsigned long segment, offset; |
| 996 | |
| 997 | segment = addr >> IO_SEGMENT_SHIFT; |
| 998 | offset = (addr >> 24) - (segment << IO_PAGENO_BITS(24)); |
| 999 | ptab = ptab + (segment * (1 << 12) / sizeof(unsigned long)); |
| 1000 | |
| 1001 | pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n", |
| 1002 | addr, ptab, segment, offset); |
| 1003 | |
| 1004 | ptab[offset] = base_pte | (__pa(addr) & IOPTE_RPN_Mask); |
| 1005 | } |
| 1006 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1007 | static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu, |
| 1008 | struct device_node *np, unsigned long dbase, unsigned long dsize, |
| 1009 | unsigned long fbase, unsigned long fsize) |
| 1010 | { |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1011 | unsigned long base_pte, uaddr, ioaddr, *ptab; |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 1012 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1013 | ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize, 24); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1014 | |
| 1015 | dma_iommu_fixed_base = fbase; |
| 1016 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1017 | pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase); |
| 1018 | |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1019 | base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1020 | | (cell_iommu_get_ioid(np) & IOPTE_IOID_Mask); |
| 1021 | |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1022 | if (iommu_fixed_is_weak) |
| 1023 | pr_info("IOMMU: Using weak ordering for fixed mapping\n"); |
| 1024 | else { |
| 1025 | pr_info("IOMMU: Using strong ordering for fixed mapping\n"); |
| 1026 | base_pte |= IOPTE_SO_RW; |
| 1027 | } |
| 1028 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1029 | for (uaddr = 0; uaddr < fsize; uaddr += (1 << 24)) { |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1030 | /* Don't touch the dynamic region */ |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1031 | ioaddr = uaddr + fbase; |
| 1032 | if (ioaddr >= dbase && ioaddr < (dbase + dsize)) { |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 1033 | pr_debug("iommu: fixed/dynamic overlap, skipping\n"); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1034 | continue; |
| 1035 | } |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1036 | |
| 1037 | insert_16M_pte(uaddr, ptab, base_pte); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1038 | } |
| 1039 | |
| 1040 | mb(); |
| 1041 | } |
| 1042 | |
| 1043 | static int __init cell_iommu_fixed_mapping_init(void) |
| 1044 | { |
| 1045 | unsigned long dbase, dsize, fbase, fsize, hbase, hend; |
| 1046 | struct cbe_iommu *iommu; |
| 1047 | struct device_node *np; |
| 1048 | |
| 1049 | /* The fixed mapping is only supported on axon machines */ |
| 1050 | np = of_find_node_by_name(NULL, "axon"); |
| 1051 | if (!np) { |
| 1052 | pr_debug("iommu: fixed mapping disabled, no axons found\n"); |
| 1053 | return -1; |
| 1054 | } |
| 1055 | |
Michael Ellerman | 0e0b47a | 2008-02-08 16:37:03 +1100 | [diff] [blame] | 1056 | /* We must have dma-ranges properties for fixed mapping to work */ |
| 1057 | for (np = NULL; (np = of_find_all_nodes(np));) { |
| 1058 | if (of_find_property(np, "dma-ranges", NULL)) |
| 1059 | break; |
| 1060 | } |
| 1061 | of_node_put(np); |
| 1062 | |
| 1063 | if (!np) { |
| 1064 | pr_debug("iommu: no dma-ranges found, no fixed mapping\n"); |
| 1065 | return -1; |
| 1066 | } |
| 1067 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1068 | /* The default setup is to have the fixed mapping sit after the |
| 1069 | * dynamic region, so find the top of the largest IOMMU window |
| 1070 | * on any axon, then add the size of RAM and that's our max value. |
| 1071 | * If that is > 32GB we have to do other shennanigans. |
| 1072 | */ |
| 1073 | fbase = 0; |
| 1074 | for_each_node_by_name(np, "axon") { |
| 1075 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1076 | fbase = max(fbase, dbase + dsize); |
| 1077 | } |
| 1078 | |
| 1079 | fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT); |
| 1080 | fsize = lmb_phys_mem_size(); |
| 1081 | |
| 1082 | if ((fbase + fsize) <= 0x800000000) |
| 1083 | hbase = 0; /* use the device tree window */ |
| 1084 | else { |
| 1085 | /* If we're over 32 GB we need to cheat. We can't map all of |
| 1086 | * RAM with the fixed mapping, and also fit the dynamic |
| 1087 | * region. So try to place the dynamic region where the hash |
| 1088 | * table sits, drivers never need to DMA to it, we don't |
| 1089 | * need a fixed mapping for that area. |
| 1090 | */ |
| 1091 | if (!htab_address) { |
| 1092 | pr_debug("iommu: htab is NULL, on LPAR? Huh?\n"); |
| 1093 | return -1; |
| 1094 | } |
| 1095 | hbase = __pa(htab_address); |
| 1096 | hend = hbase + htab_size_bytes; |
| 1097 | |
| 1098 | /* The window must start and end on a segment boundary */ |
| 1099 | if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) || |
| 1100 | (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) { |
| 1101 | pr_debug("iommu: hash window not segment aligned\n"); |
| 1102 | return -1; |
| 1103 | } |
| 1104 | |
| 1105 | /* Check the hash window fits inside the real DMA window */ |
| 1106 | for_each_node_by_name(np, "axon") { |
| 1107 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1108 | |
| 1109 | if (hbase < dbase || (hend > (dbase + dsize))) { |
| 1110 | pr_debug("iommu: hash window doesn't fit in" |
| 1111 | "real DMA window\n"); |
| 1112 | return -1; |
| 1113 | } |
| 1114 | } |
| 1115 | |
| 1116 | fbase = 0; |
| 1117 | } |
| 1118 | |
| 1119 | /* Setup the dynamic regions */ |
| 1120 | for_each_node_by_name(np, "axon") { |
| 1121 | iommu = cell_iommu_alloc(np); |
| 1122 | BUG_ON(!iommu); |
| 1123 | |
| 1124 | if (hbase == 0) |
| 1125 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1126 | else { |
| 1127 | dbase = hbase; |
| 1128 | dsize = htab_size_bytes; |
| 1129 | } |
| 1130 | |
Michael Ellerman | 44621be | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 1131 | printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx " |
| 1132 | "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase, |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1133 | dbase + dsize, fbase, fbase + fsize); |
| 1134 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 1135 | cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize); |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 1136 | iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0, |
| 1137 | IOMMU_PAGE_SHIFT); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1138 | cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize, |
| 1139 | fbase, fsize); |
| 1140 | cell_iommu_enable_hardware(iommu); |
| 1141 | cell_iommu_setup_window(iommu, np, dbase, dsize, 0); |
| 1142 | } |
| 1143 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1144 | dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch; |
| 1145 | set_pci_dma_ops(&dma_iommu_ops); |
| 1146 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1147 | return 0; |
| 1148 | } |
| 1149 | |
| 1150 | static int iommu_fixed_disabled; |
| 1151 | |
| 1152 | static int __init setup_iommu_fixed(char *str) |
| 1153 | { |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1154 | struct device_node *pciep; |
| 1155 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1156 | if (strcmp(str, "off") == 0) |
| 1157 | iommu_fixed_disabled = 1; |
| 1158 | |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1159 | /* If we can find a pcie-endpoint in the device tree assume that |
| 1160 | * we're on a triblade or a CAB so by default the fixed mapping |
| 1161 | * should be set to be weakly ordered; but only if the boot |
| 1162 | * option WASN'T set for strong ordering |
| 1163 | */ |
| 1164 | pciep = of_find_node_by_type(NULL, "pcie-endpoint"); |
| 1165 | |
| 1166 | if (strcmp(str, "weak") == 0 || (pciep && strcmp(str, "strong") != 0)) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1167 | iommu_fixed_is_weak = 1; |
| 1168 | |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1169 | of_node_put(pciep); |
| 1170 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1171 | return 1; |
| 1172 | } |
| 1173 | __setup("iommu_fixed=", setup_iommu_fixed); |
| 1174 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1175 | static int __init cell_iommu_init(void) |
| 1176 | { |
| 1177 | struct device_node *np; |
| 1178 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1179 | /* If IOMMU is disabled or we have little enough RAM to not need |
| 1180 | * to enable it, we setup a direct mapping. |
| 1181 | * |
| 1182 | * Note: should we make sure we have the IOMMU actually disabled ? |
| 1183 | */ |
| 1184 | if (iommu_is_off || |
| 1185 | (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull)) |
| 1186 | if (cell_iommu_init_disabled() == 0) |
| 1187 | goto bail; |
| 1188 | |
| 1189 | /* Setup various ppc_md. callbacks */ |
| 1190 | ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup; |
| 1191 | ppc_md.tce_build = tce_build_cell; |
| 1192 | ppc_md.tce_free = tce_free_cell; |
| 1193 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1194 | if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0) |
| 1195 | goto bail; |
| 1196 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1197 | /* Create an iommu for each /axon node. */ |
| 1198 | for_each_node_by_name(np, "axon") { |
| 1199 | if (np->parent == NULL || np->parent->parent != NULL) |
| 1200 | continue; |
| 1201 | cell_iommu_init_one(np, 0); |
| 1202 | } |
| 1203 | |
| 1204 | /* Create an iommu for each toplevel /pci-internal node for |
| 1205 | * old hardware/firmware |
| 1206 | */ |
| 1207 | for_each_node_by_name(np, "pci-internal") { |
| 1208 | if (np->parent == NULL || np->parent->parent != NULL) |
| 1209 | continue; |
| 1210 | cell_iommu_init_one(np, SPIDER_DMA_OFFSET); |
| 1211 | } |
| 1212 | |
| 1213 | /* Setup default PCI iommu ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 1214 | set_pci_dma_ops(&dma_iommu_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1215 | |
| 1216 | bail: |
| 1217 | /* Register callbacks on OF platform device addition/removal |
| 1218 | * to handle linking them to the right DMA operations |
| 1219 | */ |
| 1220 | bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier); |
| 1221 | |
| 1222 | return 0; |
| 1223 | } |
Grant Likely | e25c47f | 2008-01-03 06:14:36 +1100 | [diff] [blame] | 1224 | machine_arch_initcall(cell, cell_iommu_init); |
| 1225 | machine_arch_initcall(celleb_native, cell_iommu_init); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1226 | |