blob: d9d8c2ef1074a3de6278eff70d7894cc8cc65991 [file] [log] [blame]
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchings12d00ca2009-10-23 08:30:46 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#ifndef EFX_IO_H
12#define EFX_IO_H
13
14#include <linux/io.h>
15#include <linux/spinlock.h>
16
17/**************************************************************************
18 *
19 * NIC register I/O
20 *
21 **************************************************************************
22 *
23 * Notes on locking strategy:
24 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000025 * Most CSRs are 128-bit (oword) and therefore cannot be read or
26 * written atomically. Access from the host is buffered by the Bus
27 * Interface Unit (BIU). Whenever the host reads from the lowest
28 * address of such a register, or from the address of a different such
29 * register, the BIU latches the register's value. Subsequent reads
30 * from higher addresses of the same register will read the latched
31 * value. Whenever the host writes part of such a register, the BIU
32 * collects the written value and does not write to the underlying
33 * register until all 4 dwords have been written. A similar buffering
34 * scheme applies to host access to the NIC's 64-bit SRAM.
Ben Hutchings12d00ca2009-10-23 08:30:46 +000035 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000036 * Access to different CSRs and 64-bit SRAM words must be serialised,
37 * since interleaved access can result in lost writes or lost
38 * information from read-to-clear fields. We use efx_nic::biu_lock
39 * for this. (We could use separate locks for read and write, but
40 * this is not normally a performance bottleneck.)
Ben Hutchings12d00ca2009-10-23 08:30:46 +000041 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000042 * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are
43 * 128-bit but are special-cased in the BIU to avoid the need for
44 * locking in the host:
Ben Hutchings12d00ca2009-10-23 08:30:46 +000045 *
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000046 * - They are write-only.
47 * - The semantics of writing to these registers are such that
48 * replacing the low 96 bits with zero does not affect functionality.
49 * - If the host writes to the last dword address of such a register
50 * (i.e. the high 32 bits) the underlying register will always be
Ben Hutchings65f0b412011-02-22 17:26:10 +000051 * written. If the collector and the current write together do not
52 * provide values for all 128 bits of the register, the low 96 bits
53 * will be written as zero.
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000054 * - If the host writes to the address of any other part of such a
55 * register while the collector already holds values for some other
56 * register, the write is discarded and the collector maintains its
57 * current state.
Ben Hutchings12d00ca2009-10-23 08:30:46 +000058 */
59
60#if BITS_PER_LONG == 64
61#define EFX_USE_QWORD_IO 1
62#endif
63
64#ifdef EFX_USE_QWORD_IO
65static inline void _efx_writeq(struct efx_nic *efx, __le64 value,
66 unsigned int reg)
67{
68 __raw_writeq((__force u64)value, efx->membase + reg);
69}
70static inline __le64 _efx_readq(struct efx_nic *efx, unsigned int reg)
71{
72 return (__force __le64)__raw_readq(efx->membase + reg);
73}
74#endif
75
76static inline void _efx_writed(struct efx_nic *efx, __le32 value,
77 unsigned int reg)
78{
79 __raw_writel((__force u32)value, efx->membase + reg);
80}
81static inline __le32 _efx_readd(struct efx_nic *efx, unsigned int reg)
82{
83 return (__force __le32)__raw_readl(efx->membase + reg);
84}
85
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +000086/* Write a normal 128-bit CSR, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +000087static inline void efx_writeo(struct efx_nic *efx, efx_oword_t *value,
88 unsigned int reg)
89{
90 unsigned long flags __attribute__ ((unused));
91
Ben Hutchings62776d02010-06-23 11:30:07 +000092 netif_vdbg(efx, hw, efx->net_dev,
93 "writing register %x with " EFX_OWORD_FMT "\n", reg,
94 EFX_OWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +000095
96 spin_lock_irqsave(&efx->biu_lock, flags);
97#ifdef EFX_USE_QWORD_IO
98 _efx_writeq(efx, value->u64[0], reg + 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000099 _efx_writeq(efx, value->u64[1], reg + 8);
100#else
101 _efx_writed(efx, value->u32[0], reg + 0);
102 _efx_writed(efx, value->u32[1], reg + 4);
103 _efx_writed(efx, value->u32[2], reg + 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000104 _efx_writed(efx, value->u32[3], reg + 12);
105#endif
Ben Hutchings65f0b412011-02-22 17:26:10 +0000106 wmb();
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000107 mmiowb();
108 spin_unlock_irqrestore(&efx->biu_lock, flags);
109}
110
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000111/* Write 64-bit SRAM through the supplied mapping, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000112static inline void efx_sram_writeq(struct efx_nic *efx, void __iomem *membase,
113 efx_qword_t *value, unsigned int index)
114{
115 unsigned int addr = index * sizeof(*value);
116 unsigned long flags __attribute__ ((unused));
117
Ben Hutchings62776d02010-06-23 11:30:07 +0000118 netif_vdbg(efx, hw, efx->net_dev,
119 "writing SRAM address %x with " EFX_QWORD_FMT "\n",
120 addr, EFX_QWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000121
122 spin_lock_irqsave(&efx->biu_lock, flags);
123#ifdef EFX_USE_QWORD_IO
124 __raw_writeq((__force u64)value->u64[0], membase + addr);
125#else
126 __raw_writel((__force u32)value->u32[0], membase + addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000127 __raw_writel((__force u32)value->u32[1], membase + addr + 4);
128#endif
Ben Hutchings65f0b412011-02-22 17:26:10 +0000129 wmb();
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000130 mmiowb();
131 spin_unlock_irqrestore(&efx->biu_lock, flags);
132}
133
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000134/* Write a 32-bit CSR or the last dword of a special 128-bit CSR */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000135static inline void efx_writed(struct efx_nic *efx, efx_dword_t *value,
136 unsigned int reg)
137{
Ben Hutchings62776d02010-06-23 11:30:07 +0000138 netif_vdbg(efx, hw, efx->net_dev,
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000139 "writing register %x with "EFX_DWORD_FMT"\n",
Ben Hutchings62776d02010-06-23 11:30:07 +0000140 reg, EFX_DWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000141
142 /* No lock required */
143 _efx_writed(efx, value->u32[0], reg);
Ben Hutchings65f0b412011-02-22 17:26:10 +0000144 wmb();
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000145}
146
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000147/* Read a 128-bit CSR, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000148static inline void efx_reado(struct efx_nic *efx, efx_oword_t *value,
149 unsigned int reg)
150{
151 unsigned long flags __attribute__ ((unused));
152
153 spin_lock_irqsave(&efx->biu_lock, flags);
154 value->u32[0] = _efx_readd(efx, reg + 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000155 value->u32[1] = _efx_readd(efx, reg + 4);
156 value->u32[2] = _efx_readd(efx, reg + 8);
157 value->u32[3] = _efx_readd(efx, reg + 12);
158 spin_unlock_irqrestore(&efx->biu_lock, flags);
159
Ben Hutchings62776d02010-06-23 11:30:07 +0000160 netif_vdbg(efx, hw, efx->net_dev,
161 "read from register %x, got " EFX_OWORD_FMT "\n", reg,
162 EFX_OWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000163}
164
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000165/* Read 64-bit SRAM through the supplied mapping, locking as appropriate. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000166static inline void efx_sram_readq(struct efx_nic *efx, void __iomem *membase,
167 efx_qword_t *value, unsigned int index)
168{
169 unsigned int addr = index * sizeof(*value);
170 unsigned long flags __attribute__ ((unused));
171
172 spin_lock_irqsave(&efx->biu_lock, flags);
173#ifdef EFX_USE_QWORD_IO
174 value->u64[0] = (__force __le64)__raw_readq(membase + addr);
175#else
176 value->u32[0] = (__force __le32)__raw_readl(membase + addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000177 value->u32[1] = (__force __le32)__raw_readl(membase + addr + 4);
178#endif
179 spin_unlock_irqrestore(&efx->biu_lock, flags);
180
Ben Hutchings62776d02010-06-23 11:30:07 +0000181 netif_vdbg(efx, hw, efx->net_dev,
182 "read from SRAM address %x, got "EFX_QWORD_FMT"\n",
183 addr, EFX_QWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000184}
185
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000186/* Read a 32-bit CSR or SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000187static inline void efx_readd(struct efx_nic *efx, efx_dword_t *value,
188 unsigned int reg)
189{
190 value->u32[0] = _efx_readd(efx, reg);
Ben Hutchings62776d02010-06-23 11:30:07 +0000191 netif_vdbg(efx, hw, efx->net_dev,
192 "read from register %x, got "EFX_DWORD_FMT"\n",
193 reg, EFX_DWORD_VAL(*value));
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000194}
195
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000196/* Write a 128-bit CSR forming part of a table */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000197static inline void efx_writeo_table(struct efx_nic *efx, efx_oword_t *value,
198 unsigned int reg, unsigned int index)
199{
200 efx_writeo(efx, value, reg + index * sizeof(efx_oword_t));
201}
202
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000203/* Read a 128-bit CSR forming part of a table */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000204static inline void efx_reado_table(struct efx_nic *efx, efx_oword_t *value,
205 unsigned int reg, unsigned int index)
206{
207 efx_reado(efx, value, reg + index * sizeof(efx_oword_t));
208}
209
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000210/* Write a 32-bit CSR forming part of a table, or 32-bit SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000211static inline void efx_writed_table(struct efx_nic *efx, efx_dword_t *value,
212 unsigned int reg, unsigned int index)
213{
214 efx_writed(efx, value, reg + index * sizeof(efx_oword_t));
215}
216
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000217/* Read a 32-bit CSR forming part of a table, or 32-bit SRAM */
Ben Hutchings5b98c1b2010-06-21 03:06:53 +0000218static inline void efx_readd_table(struct efx_nic *efx, efx_dword_t *value,
219 unsigned int reg, unsigned int index)
220{
221 efx_readd(efx, value, reg + index * sizeof(efx_dword_t));
222}
223
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000224/* Page-mapped register block size */
225#define EFX_PAGE_BLOCK_SIZE 0x2000
226
227/* Calculate offset to page-mapped register block */
228#define EFX_PAGED_REG(page, reg) \
229 ((page) * EFX_PAGE_BLOCK_SIZE + (reg))
230
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000231/* Write the whole of RX_DESC_UPD or TX_DESC_UPD */
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000232static inline void _efx_writeo_page(struct efx_nic *efx, efx_oword_t *value,
233 unsigned int reg, unsigned int page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000234{
Ben Hutchingse5061472010-12-06 22:58:41 +0000235 reg = EFX_PAGED_REG(page, reg);
236
237 netif_vdbg(efx, hw, efx->net_dev,
238 "writing register %x with " EFX_OWORD_FMT "\n", reg,
239 EFX_OWORD_VAL(*value));
240
241#ifdef EFX_USE_QWORD_IO
242 _efx_writeq(efx, value->u64[0], reg + 0);
Ben Hutchings65f0b412011-02-22 17:26:10 +0000243 _efx_writeq(efx, value->u64[1], reg + 8);
Ben Hutchingse5061472010-12-06 22:58:41 +0000244#else
245 _efx_writed(efx, value->u32[0], reg + 0);
246 _efx_writed(efx, value->u32[1], reg + 4);
Ben Hutchingse5061472010-12-06 22:58:41 +0000247 _efx_writed(efx, value->u32[2], reg + 8);
248 _efx_writed(efx, value->u32[3], reg + 12);
Ben Hutchings65f0b412011-02-22 17:26:10 +0000249#endif
250 wmb();
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000251}
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000252#define efx_writeo_page(efx, value, reg, page) \
253 _efx_writeo_page(efx, value, \
254 reg + \
255 BUILD_BUG_ON_ZERO((reg) != 0x830 && (reg) != 0xa10), \
256 page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000257
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000258/* Write a page-mapped 32-bit CSR (EVQ_RPTR or the high bits of
259 * RX_DESC_UPD or TX_DESC_UPD)
260 */
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000261static inline void _efx_writed_page(struct efx_nic *efx, efx_dword_t *value,
262 unsigned int reg, unsigned int page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000263{
264 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
265}
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000266#define efx_writed_page(efx, value, reg, page) \
267 _efx_writed_page(efx, value, \
268 reg + \
269 BUILD_BUG_ON_ZERO((reg) != 0x400 && (reg) != 0x83c \
270 && (reg) != 0xa1c), \
271 page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000272
Ben Hutchings9f2f6cd2010-12-06 22:55:00 +0000273/* Write TIMER_COMMAND. This is a page-mapped 32-bit CSR, but a bug
274 * in the BIU means that writes to TIMER_COMMAND[0] invalidate the
275 * collector register.
276 */
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000277static inline void _efx_writed_page_locked(struct efx_nic *efx,
278 efx_dword_t *value,
279 unsigned int reg,
280 unsigned int page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000281{
282 unsigned long flags __attribute__ ((unused));
283
284 if (page == 0) {
285 spin_lock_irqsave(&efx->biu_lock, flags);
286 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
287 spin_unlock_irqrestore(&efx->biu_lock, flags);
288 } else {
289 efx_writed(efx, value, EFX_PAGED_REG(page, reg));
290 }
291}
Ben Hutchings1a29cc42010-12-06 22:55:33 +0000292#define efx_writed_page_locked(efx, value, reg, page) \
293 _efx_writed_page_locked(efx, value, \
294 reg + BUILD_BUG_ON_ZERO((reg) != 0x420), \
295 page)
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000296
297#endif /* EFX_IO_H */