blob: 76ba554f65921d6cf3755b58693d1633c0c20682 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Jesse Barnes8ea30862012-01-03 08:05:39 -080029#include "i915_drm.h"
Jesse Barnes80824002009-09-10 15:28:06 -070030#include "i915_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drm_crtc_helper.h"
Chris Wilson37811fc2010-08-25 22:45:57 +010033#include "drm_fb_helper.h"
Shobhit Kumar54d63ca2012-06-29 16:03:35 -030034#include "drm_dp_helper.h"
Chris Wilson913d8d12010-08-07 11:01:35 +010035
Chris Wilson481b6af2010-08-23 17:43:35 +010036#define _wait_for(COND, MS, W) ({ \
Chris Wilson913d8d12010-08-07 11:01:35 +010037 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
38 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040039 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010040 if (time_after(jiffies, timeout__)) { \
41 ret__ = -ETIMEDOUT; \
42 break; \
43 } \
Dave Airliecc1f7192012-01-05 09:55:22 +000044 if (W && drm_can_sleep()) msleep(W); \
Chris Wilson913d8d12010-08-07 11:01:35 +010045 } \
46 ret__; \
47})
48
Jesse Barnes57f350b2012-03-28 13:39:25 -070049#define wait_for_atomic_us(COND, US) ({ \
50 int i, ret__ = -ETIMEDOUT; \
51 for (i = 0; i < (US); i++) { \
52 if ((COND)) { \
53 ret__ = 0; \
54 break; \
55 } \
56 udelay(1); \
57 } \
58 ret__; \
59})
60
Chris Wilson481b6af2010-08-23 17:43:35 +010061#define wait_for(COND, MS) _wait_for(COND, MS, 1)
62#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
63
Chris Wilson021357a2010-09-07 20:54:59 +010064#define KHz(x) (1000*x)
65#define MHz(x) KHz(1000*x)
66
Jesse Barnes79e53942008-11-07 14:24:08 -080067/*
68 * Display related stuff
69 */
70
71/* store information about an Ixxx DVO */
72/* The i830->i865 use multiple DVOs with multiple i2cs */
73/* the i915, i945 have a single sDVO i2c bus - which is different */
74#define MAX_OUTPUTS 6
75/* maximum connectors per crtcs in the mode set */
76#define INTELFB_CONN_LIMIT 4
77
78#define INTEL_I2C_BUS_DVO 1
79#define INTEL_I2C_BUS_SDVO 2
80
81/* these are outputs from the chip - integrated only
82 external chips are via DVO or SDVO output */
83#define INTEL_OUTPUT_UNUSED 0
84#define INTEL_OUTPUT_ANALOG 1
85#define INTEL_OUTPUT_DVO 2
86#define INTEL_OUTPUT_SDVO 3
87#define INTEL_OUTPUT_LVDS 4
88#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080089#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070090#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080091#define INTEL_OUTPUT_EDP 8
Jesse Barnes79e53942008-11-07 14:24:08 -080092
93#define INTEL_DVO_CHIP_NONE 0
94#define INTEL_DVO_CHIP_LVDS 1
95#define INTEL_DVO_CHIP_TMDS 2
96#define INTEL_DVO_CHIP_TVOUT 4
97
Chris Wilson6c9547f2010-08-25 10:05:17 +010098/* drm_display_mode->private_flags */
99#define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
100#define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
Adam Jackson3b5c78a2011-12-13 15:41:00 -0800101#define INTEL_MODE_DP_FORCE_6BPC (0x10)
Daniel Vetterf9bef082012-04-15 19:53:19 +0200102/* This flag must be set by the encoder's mode_fixup if it changes the crtc
103 * timings in the mode to prevent the crtc fixup from overwriting them.
104 * Currently only lvds needs that. */
105#define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
Chris Wilson6c9547f2010-08-25 10:05:17 +0100106
107static inline void
108intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
109 int multiplier)
110{
111 mode->clock *= multiplier;
112 mode->private_flags |= multiplier;
113}
114
115static inline int
116intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
117{
118 return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121struct intel_framebuffer {
122 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000123 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124};
125
Chris Wilson37811fc2010-08-25 22:45:57 +0100126struct intel_fbdev {
127 struct drm_fb_helper helper;
128 struct intel_framebuffer ifb;
129 struct list_head fbdev_list;
130 struct drm_display_mode *our_mode;
131};
Jesse Barnes79e53942008-11-07 14:24:08 -0800132
Eric Anholt21d40d32010-03-25 11:11:14 -0700133struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100134 struct drm_encoder base;
Jesse Barnes79e53942008-11-07 14:24:08 -0800135 int type;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136 bool needs_tv_clock;
Daniel Vetter66a92782012-07-12 20:08:18 +0200137 /*
138 * Intel hw has only one MUX where encoders could be clone, hence a
139 * simple flag is enough to compute the possible_clones mask.
140 */
141 bool cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700142 void (*hot_plug)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800143 int crtc_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -0800144};
145
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800146struct intel_connector {
147 struct drm_connector base;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100148 struct intel_encoder *encoder;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800149};
150
Jesse Barnes79e53942008-11-07 14:24:08 -0800151struct intel_crtc {
152 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700153 enum pipe pipe;
154 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800155 u8 lut_r[256], lut_g[256], lut_b[256];
156 int dpms_mode;
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100157 bool active; /* is the crtc on? independent of the dpms mode */
Chris Wilson93314b52012-06-13 17:36:55 +0100158 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700159 bool busy; /* is scanout buffer being updated frequently? */
160 struct timer_list idle_timer;
161 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200162 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500163 struct intel_unpin_work *unpin_work;
Adam Jackson77ffb592010-04-12 11:38:44 -0400164 int fdi_lanes;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100165
Daniel Vettere506a0c2012-07-05 12:17:29 +0200166 /* Display surface base address adjustement for pageflips. Note that on
167 * gen4+ this only adjusts up to a tile, offsets within a tile are
168 * handled in the hw itself (with the TILEOFF register). */
169 unsigned long dspaddr_offset;
170
Chris Wilson05394f32010-11-08 19:18:58 +0000171 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100172 uint32_t cursor_addr;
173 int16_t cursor_x, cursor_y;
174 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100175 bool cursor_visible;
Jesse Barnes5a354202011-06-24 12:19:22 -0700176 unsigned int bpp;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700177
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100178 /* We can share PLLs across outputs if the timings match */
179 struct intel_pch_pll *pch_pll;
Jesse Barnes79e53942008-11-07 14:24:08 -0800180};
181
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800182struct intel_plane {
183 struct drm_plane base;
184 enum pipe pipe;
185 struct drm_i915_gem_object *obj;
186 int max_downscale;
187 u32 lut_r[1024], lut_g[1024], lut_b[1024];
188 void (*update_plane)(struct drm_plane *plane,
189 struct drm_framebuffer *fb,
190 struct drm_i915_gem_object *obj,
191 int crtc_x, int crtc_y,
192 unsigned int crtc_w, unsigned int crtc_h,
193 uint32_t x, uint32_t y,
194 uint32_t src_w, uint32_t src_h);
195 void (*disable_plane)(struct drm_plane *plane);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800196 int (*update_colorkey)(struct drm_plane *plane,
197 struct drm_intel_sprite_colorkey *key);
198 void (*get_colorkey)(struct drm_plane *plane,
199 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800200};
201
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300202struct intel_watermark_params {
203 unsigned long fifo_size;
204 unsigned long max_wm;
205 unsigned long default_wm;
206 unsigned long guard_size;
207 unsigned long cacheline_size;
208};
209
210struct cxsr_latency {
211 int is_desktop;
212 int is_ddr3;
213 unsigned long fsb_freq;
214 unsigned long mem_freq;
215 unsigned long display_sr;
216 unsigned long display_hpll_disable;
217 unsigned long cursor_sr;
218 unsigned long cursor_hpll_disable;
219};
220
Jesse Barnes79e53942008-11-07 14:24:08 -0800221#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800222#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100223#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800224#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800225#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800226
Jesse Barnes45187ac2011-08-03 09:22:55 -0700227#define DIP_HEADER_SIZE 5
228
David Härdeman3c17fe42010-09-24 21:44:32 +0200229#define DIP_TYPE_AVI 0x82
230#define DIP_VERSION_AVI 0x2
231#define DIP_LEN_AVI 13
Paulo Zanonic846b612012-04-13 16:31:41 -0300232#define DIP_AVI_PR_1 0
233#define DIP_AVI_PR_2 1
David Härdeman3c17fe42010-09-24 21:44:32 +0200234
Jesse Barnes26005212011-09-22 11:16:01 +0530235#define DIP_TYPE_SPD 0x83
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700236#define DIP_VERSION_SPD 0x1
237#define DIP_LEN_SPD 25
238#define DIP_SPD_UNKNOWN 0
239#define DIP_SPD_DSTB 0x1
240#define DIP_SPD_DVDP 0x2
241#define DIP_SPD_DVHS 0x3
242#define DIP_SPD_HDDVR 0x4
243#define DIP_SPD_DVC 0x5
244#define DIP_SPD_DSC 0x6
245#define DIP_SPD_VCD 0x7
246#define DIP_SPD_GAME 0x8
247#define DIP_SPD_PC 0x9
248#define DIP_SPD_BD 0xa
249#define DIP_SPD_SCD 0xb
250
David Härdeman3c17fe42010-09-24 21:44:32 +0200251struct dip_infoframe {
252 uint8_t type; /* HB0 */
253 uint8_t ver; /* HB1 */
254 uint8_t len; /* HB2 - body len, not including checksum */
255 uint8_t ecc; /* Header ECC */
256 uint8_t checksum; /* PB0 */
257 union {
258 struct {
259 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
260 uint8_t Y_A_B_S;
261 /* PB2 - C 7:6, M 5:4, R 3:0 */
262 uint8_t C_M_R;
263 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
264 uint8_t ITC_EC_Q_SC;
265 /* PB4 - VIC 6:0 */
266 uint8_t VIC;
Paulo Zanoni0aa534d2012-04-13 16:31:40 -0300267 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
268 uint8_t YQ_CN_PR;
David Härdeman3c17fe42010-09-24 21:44:32 +0200269 /* PB6 to PB13 */
270 uint16_t top_bar_end;
271 uint16_t bottom_bar_start;
272 uint16_t left_bar_end;
273 uint16_t right_bar_start;
Daniel Vetter81014b92012-05-12 20:22:00 +0200274 } __attribute__ ((packed)) avi;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700275 struct {
276 uint8_t vn[8];
277 uint8_t pd[16];
278 uint8_t sdi;
Daniel Vetter81014b92012-05-12 20:22:00 +0200279 } __attribute__ ((packed)) spd;
David Härdeman3c17fe42010-09-24 21:44:32 +0200280 uint8_t payload[27];
281 } __attribute__ ((packed)) body;
282} __attribute__((packed));
283
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300284struct intel_hdmi {
285 struct intel_encoder base;
286 u32 sdvox_reg;
287 int ddc_bus;
288 int ddi_port;
289 uint32_t color_range;
290 bool has_hdmi_sink;
291 bool has_audio;
292 enum hdmi_force_audio force_audio;
293 void (*write_infoframe)(struct drm_encoder *encoder,
294 struct dip_infoframe *frame);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300295 void (*set_infoframes)(struct drm_encoder *encoder,
296 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300297};
298
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300299#define DP_RECEIVER_CAP_SIZE 0xf
300#define DP_LINK_CONFIGURATION_SIZE 9
301
302struct intel_dp {
303 struct intel_encoder base;
304 uint32_t output_reg;
305 uint32_t DP;
306 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
307 bool has_audio;
308 enum hdmi_force_audio force_audio;
309 uint32_t color_range;
310 int dpms_mode;
311 uint8_t link_bw;
312 uint8_t lane_count;
313 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
314 struct i2c_adapter adapter;
315 struct i2c_algo_dp_aux_data algo;
316 bool is_pch_edp;
317 uint8_t train_set[4];
318 int panel_power_up_delay;
319 int panel_power_down_delay;
320 int panel_power_cycle_delay;
321 int backlight_on_delay;
322 int backlight_off_delay;
323 struct drm_display_mode *panel_fixed_mode; /* for eDP */
324 struct delayed_work panel_vdd_work;
325 bool want_panel_vdd;
326 struct edid *edid; /* cached EDID for eDP */
327 int edid_mode_count;
328};
329
Chris Wilsonf875c152010-09-09 15:44:14 +0100330static inline struct drm_crtc *
331intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
334 return dev_priv->pipe_to_crtc_mapping[pipe];
335}
336
Chris Wilson417ae142011-01-19 15:04:42 +0000337static inline struct drm_crtc *
338intel_get_crtc_for_plane(struct drm_device *dev, int plane)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341 return dev_priv->plane_to_crtc_mapping[plane];
342}
343
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100344struct intel_unpin_work {
345 struct work_struct work;
346 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +0000347 struct drm_i915_gem_object *old_fb_obj;
348 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100349 struct drm_pending_vblank_event *event;
350 int pending;
351 bool enable_stall_check;
352};
353
Chris Wilson1630fe72011-07-08 12:22:42 +0100354struct intel_fbc_work {
355 struct delayed_work work;
356 struct drm_crtc *crtc;
357 struct drm_framebuffer *fb;
358 int interval;
359};
360
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800361int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800362
Chris Wilson3f43c482011-05-12 22:17:24 +0100363extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000364extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
365
Jesse Barnes79e53942008-11-07 14:24:08 -0800366extern void intel_crt_init(struct drm_device *dev);
Eric Anholt7d573822009-01-02 13:33:00 -0800367extern void intel_hdmi_init(struct drm_device *dev, int sdvox_reg);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300368extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300369extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100370extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
371 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800372extern void intel_dvo_init(struct drm_device *dev);
373extern void intel_tv_init(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +0000374extern void intel_mark_busy(struct drm_device *dev,
375 struct drm_i915_gem_object *obj);
Chris Wilsonc5d1b512010-11-29 18:00:23 +0000376extern bool intel_lvds_init(struct drm_device *dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700377extern void intel_dp_init(struct drm_device *dev, int dp_reg);
378void
379intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
380 struct drm_display_mode *adjusted_mode);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400381extern bool intel_dpd_is_edp(struct drm_device *dev);
Akshay Joshi0206e352011-08-16 15:34:10 -0400382extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200383extern int intel_edp_target_clock(struct intel_encoder *,
384 struct drm_display_mode *mode);
Jesse Barnes814948a2010-10-07 16:01:09 -0700385extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800386extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300387extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
388 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800389
Chris Wilson91041832012-04-26 11:28:42 +0100390void intel_sanitize_pm(struct drm_device *dev);
391
Chris Wilsona9573552010-08-22 13:18:16 +0100392/* intel_panel.c */
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100393extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
394 struct drm_display_mode *adjusted_mode);
395extern void intel_pch_panel_fitting(struct drm_device *dev,
396 int fitting_mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200397 const struct drm_display_mode *mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100398 struct drm_display_mode *adjusted_mode);
Chris Wilsona9573552010-08-22 13:18:16 +0100399extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
400extern u32 intel_panel_get_backlight(struct drm_device *dev);
401extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200402extern int intel_panel_setup_backlight(struct drm_device *dev);
Daniel Vetter24ded202012-06-05 12:14:54 +0200403extern void intel_panel_enable_backlight(struct drm_device *dev,
404 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000405extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200406extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000407extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100408
Jesse Barnes79e53942008-11-07 14:24:08 -0800409extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Akshay Joshi0206e352011-08-16 15:34:10 -0400410extern void intel_encoder_prepare(struct drm_encoder *encoder);
411extern void intel_encoder_commit(struct drm_encoder *encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100412extern void intel_encoder_destroy(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Chris Wilsondf0e9242010-09-09 16:20:55 +0100414static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
415{
416 return to_intel_connector(connector)->encoder;
417}
418
419extern void intel_connector_attach_encoder(struct intel_connector *connector,
420 struct intel_encoder *encoder);
421extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422
423extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
424 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700425int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
426 struct drm_file *file_priv);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700427extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100428extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Chris Wilson8261b192011-04-19 23:18:09 +0100429
430struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100431 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100432 bool load_detect_temp;
433 int dpms_mode;
434};
Chris Wilson71731882011-04-19 23:10:58 +0100435extern bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
436 struct drm_connector *connector,
437 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100438 struct intel_load_detect_pipe *old);
Eric Anholt21d40d32010-03-25 11:11:14 -0700439extern void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +0800440 struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100441 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800442
Jesse Barnes79e53942008-11-07 14:24:08 -0800443extern void intelfb_restore(void);
444extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
445 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000446extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
447 u16 *blue, int regno);
Chris Wilson0cdab212010-12-05 17:27:06 +0000448extern void intel_enable_clock_gating(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449
Chris Wilson127bd2a2010-07-23 23:32:05 +0100450extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000451 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000452 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100453extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100454
Dave Airlie38651672010-03-30 05:34:13 +0000455extern int intel_framebuffer_init(struct drm_device *dev,
456 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800457 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000458 struct drm_i915_gem_object *obj);
Dave Airlie38651672010-03-30 05:34:13 +0000459extern int intel_fbdev_init(struct drm_device *dev);
460extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100461extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500462extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
463extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700464extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500465
Daniel Vetter02e792f2009-09-15 22:57:34 +0200466extern void intel_setup_overlay(struct drm_device *dev);
467extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000468extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200469extern int intel_overlay_put_image(struct drm_device *dev, void *data,
470 struct drm_file *file_priv);
471extern int intel_overlay_attrs(struct drm_device *dev, void *data,
472 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000473
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000474extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100475extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700476
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800477extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
478 bool state);
479#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
480#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
481
Jesse Barnes645c62a2011-05-11 09:49:31 -0700482extern void intel_init_clock_gating(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800483extern void intel_write_eld(struct drm_encoder *encoder,
484 struct drm_display_mode *mode);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700485extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300486extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300487extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300488extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700489
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800490/* For use by IVB LP watermark workaround in intel_sprite.c */
Chris Wilsonf681fa22012-04-14 21:56:08 +0100491extern void intel_update_watermarks(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800492extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
493 uint32_t sprite_width,
494 int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300495extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
496 struct drm_display_mode *mode);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800497
498extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
499 struct drm_file *file_priv);
500extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
501 struct drm_file *file_priv);
502
Jesse Barnes57f350b2012-03-28 13:39:25 -0700503extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
504
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300505/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300506extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300507/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300508extern bool intel_fbc_enabled(struct drm_device *dev);
509extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
510extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200511/* IPS */
512extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
513extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514
Eugeni Dodonov0232e922012-07-06 15:42:36 -0300515extern void intel_init_power_wells(struct drm_device *dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200516extern void intel_enable_gt_powersave(struct drm_device *dev);
517extern void intel_disable_gt_powersave(struct drm_device *dev);
Eugeni Dodonov65901902012-07-02 11:51:11 -0300518extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200519extern void ironlake_teardown_rc6(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200520
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300521extern void intel_ddi_dpms(struct drm_encoder *encoder, int mode);
522extern void intel_ddi_mode_set(struct drm_encoder *encoder,
523 struct drm_display_mode *mode,
524 struct drm_display_mode *adjusted_mode);
525
Jesse Barnes79e53942008-11-07 14:24:08 -0800526#endif /* __INTEL_DRV_H__ */