blob: f7222dc6581de1e75d439550520f8108b1d2744e [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100416 u16 mask;
417
418 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
419 mask |= GENMASK(chip->g1_irq.nirqs, 0);
420 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
421
422 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200423
Andreas Färber5edef2f2016-11-27 23:26:28 +0100424 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100425 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200426 irq_dispose_mapping(virq);
427 }
428
Andrew Lunna3db3d32016-11-20 20:14:14 +0100429 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200430}
431
432static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
433{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100434 int err, irq, virq;
435 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200436
437 chip->g1_irq.nirqs = chip->info->g1_irqs;
438 chip->g1_irq.domain = irq_domain_add_simple(
439 NULL, chip->g1_irq.nirqs, 0,
440 &mv88e6xxx_g1_irq_domain_ops, chip);
441 if (!chip->g1_irq.domain)
442 return -ENOMEM;
443
444 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
445 irq_create_mapping(chip->g1_irq.domain, irq);
446
447 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
448 chip->g1_irq.masked = ~0;
449
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100450 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200451 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100452 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200453
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100454 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200455
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100456 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200457 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100458 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
460 /* Reading the interrupt status clears (most of) them */
461 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
462 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100463 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200464
465 err = request_threaded_irq(chip->irq, NULL,
466 mv88e6xxx_g1_irq_thread_fn,
467 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
468 dev_name(chip->dev), chip);
469 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200471
472 return 0;
473
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100474out_disable:
475 mask |= GENMASK(chip->g1_irq.nirqs, 0);
476 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
477
478out_mapping:
479 for (irq = 0; irq < 16; irq++) {
480 virq = irq_find_mapping(chip->g1_irq.domain, irq);
481 irq_dispose_mapping(virq);
482 }
483
484 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200485
486 return err;
487}
488
Vivien Didelotec561272016-09-02 14:45:33 -0400489int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400490{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200491 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492
Andrew Lunn6441e6692016-08-19 00:01:55 +0200493 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400494 u16 val;
495 int err;
496
497 err = mv88e6xxx_read(chip, addr, reg, &val);
498 if (err)
499 return err;
500
501 if (!(val & mask))
502 return 0;
503
504 usleep_range(1000, 2000);
505 }
506
Andrew Lunn30853552016-08-19 00:01:57 +0200507 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400508 return -ETIMEDOUT;
509}
510
Vivien Didelotf22ab642016-07-18 20:45:31 -0400511/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400512int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400513{
514 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200515 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400516
517 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200518 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
519 if (err)
520 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400521
522 /* Set the Update bit to trigger a write operation */
523 val = BIT(15) | update;
524
525 return mv88e6xxx_write(chip, addr, reg, val);
526}
527
Vivien Didelota935c052016-09-29 12:21:53 -0400528static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000529{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500530 if (!chip->info->ops->ppu_disable)
531 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532
Vivien Didelota199d8b2016-12-05 17:30:28 -0500533 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000534}
535
Vivien Didelotfad09c72016-06-21 12:28:20 -0400536static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000537{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500538 if (!chip->info->ops->ppu_enable)
539 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000540
Vivien Didelota199d8b2016-12-05 17:30:28 -0500541 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000542}
543
544static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
545{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400546 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000547
Vivien Didelotfad09c72016-06-21 12:28:20 -0400548 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200549
Vivien Didelotfad09c72016-06-21 12:28:20 -0400550 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200551
Vivien Didelotfad09c72016-06-21 12:28:20 -0400552 if (mutex_trylock(&chip->ppu_mutex)) {
553 if (mv88e6xxx_ppu_enable(chip) == 0)
554 chip->ppu_disabled = 0;
555 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000556 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200557
Vivien Didelotfad09c72016-06-21 12:28:20 -0400558 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000559}
560
561static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
562{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400563 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000564
Vivien Didelotfad09c72016-06-21 12:28:20 -0400565 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000566}
567
Vivien Didelotfad09c72016-06-21 12:28:20 -0400568static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000569{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570 int ret;
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573
Barry Grussling3675c8d2013-01-08 16:05:53 +0000574 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000575 * we can access the PHY registers. If it was already
576 * disabled, cancel the timer that is going to re-enable
577 * it.
578 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400579 if (!chip->ppu_disabled) {
580 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000581 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000583 return ret;
584 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000586 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000588 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000589 }
590
591 return ret;
592}
593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000596 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400597 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
598 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000599}
600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400603 mutex_init(&chip->ppu_mutex);
604 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000605 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
606 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000607}
608
Andrew Lunn930188c2016-08-22 16:01:03 +0200609static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
610{
611 del_timer_sync(&chip->ppu_timer);
612}
613
Vivien Didelote57e5e72016-08-15 17:19:00 -0400614static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
615 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000616{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400617 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000618
Vivien Didelote57e5e72016-08-15 17:19:00 -0400619 err = mv88e6xxx_ppu_access_get(chip);
620 if (!err) {
621 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400622 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000623 }
624
Vivien Didelote57e5e72016-08-15 17:19:00 -0400625 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000626}
627
Vivien Didelote57e5e72016-08-15 17:19:00 -0400628static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
629 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000630{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400631 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000632
Vivien Didelote57e5e72016-08-15 17:19:00 -0400633 err = mv88e6xxx_ppu_access_get(chip);
634 if (!err) {
635 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400636 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000637 }
638
Vivien Didelote57e5e72016-08-15 17:19:00 -0400639 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000641
Vivien Didelotfad09c72016-06-21 12:28:20 -0400642static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200643{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400644 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200645}
646
Vivien Didelotfad09c72016-06-21 12:28:20 -0400647static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200648{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400649 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200650}
651
Vivien Didelotfad09c72016-06-21 12:28:20 -0400652static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200653{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400654 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200655}
656
Vivien Didelotfad09c72016-06-21 12:28:20 -0400657static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200658{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200660}
661
Vivien Didelotfad09c72016-06-21 12:28:20 -0400662static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700663{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400664 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700665}
666
Vivien Didelotfad09c72016-06-21 12:28:20 -0400667static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200668{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400669 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200670}
671
Vivien Didelotfad09c72016-06-21 12:28:20 -0400672static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200673{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200675}
676
Vivien Didelotd78343d2016-11-04 03:23:36 +0100677static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
678 int link, int speed, int duplex,
679 phy_interface_t mode)
680{
681 int err;
682
683 if (!chip->info->ops->port_set_link)
684 return 0;
685
686 /* Port's MAC control must not be changed unless the link is down */
687 err = chip->info->ops->port_set_link(chip, port, 0);
688 if (err)
689 return err;
690
691 if (chip->info->ops->port_set_speed) {
692 err = chip->info->ops->port_set_speed(chip, port, speed);
693 if (err && err != -EOPNOTSUPP)
694 goto restore_link;
695 }
696
697 if (chip->info->ops->port_set_duplex) {
698 err = chip->info->ops->port_set_duplex(chip, port, duplex);
699 if (err && err != -EOPNOTSUPP)
700 goto restore_link;
701 }
702
703 if (chip->info->ops->port_set_rgmii_delay) {
704 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
705 if (err && err != -EOPNOTSUPP)
706 goto restore_link;
707 }
708
709 err = 0;
710restore_link:
711 if (chip->info->ops->port_set_link(chip, port, link))
712 netdev_err(chip->ds->ports[port].netdev,
713 "failed to restore MAC's link\n");
714
715 return err;
716}
717
Andrew Lunndea87022015-08-31 15:56:47 +0200718/* We expect the switch to perform auto negotiation if there is a real
719 * phy. However, in the case of a fixed link phy, we force the port
720 * settings from the fixed link settings.
721 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400722static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
723 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200724{
Vivien Didelot04bed142016-08-31 18:06:13 -0400725 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200726 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200727
728 if (!phy_is_pseudo_fixed_link(phydev))
729 return;
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100732 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
733 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400734 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100735
736 if (err && err != -EOPNOTSUPP)
737 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200738}
739
Andrew Lunna605a0f2016-11-21 23:26:58 +0100740static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000741{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100742 if (!chip->info->ops->stats_snapshot)
743 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000744
Andrew Lunna605a0f2016-11-21 23:26:58 +0100745 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000746}
747
Andrew Lunne413e7e2015-04-02 04:06:38 +0200748static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100749 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
750 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
751 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
752 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
753 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
754 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
755 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
756 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
757 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
758 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
759 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
760 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
761 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
762 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
763 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
764 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
765 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
766 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
767 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
768 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
769 { "single", 4, 0x14, STATS_TYPE_BANK0, },
770 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
771 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
772 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
773 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
774 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
775 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
776 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
777 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
778 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
779 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
780 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
781 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
782 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
783 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
784 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
785 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
786 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
787 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
788 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
789 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
790 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
791 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
792 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
793 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
794 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
795 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
796 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
797 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
798 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
799 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
800 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
801 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
802 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
803 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
804 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
805 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
806 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
807 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200808};
809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100811 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100812 int port, u16 bank1_select,
813 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200814{
Andrew Lunn80c46272015-06-20 18:42:30 +0200815 u32 low;
816 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100817 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200818 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200819 u64 value;
820
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100821 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100822 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200823 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
824 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200825 return UINT64_MAX;
826
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200827 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200828 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200829 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
830 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200831 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200832 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200833 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100834 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100835 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100836 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100837 /* fall through */
838 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100839 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100840 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200841 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100842 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200843 }
844 value = (((u64)high) << 16) | low;
845 return value;
846}
847
Andrew Lunndfafe442016-11-21 23:27:02 +0100848static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
849 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100850{
851 struct mv88e6xxx_hw_stat *stat;
852 int i, j;
853
854 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
855 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100857 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
858 ETH_GSTRING_LEN);
859 j++;
860 }
861 }
862}
863
Andrew Lunndfafe442016-11-21 23:27:02 +0100864static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
865 uint8_t *data)
866{
867 mv88e6xxx_stats_get_strings(chip, data,
868 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
869}
870
871static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
872 uint8_t *data)
873{
874 mv88e6xxx_stats_get_strings(chip, data,
875 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
876}
877
878static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
879 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100880{
Vivien Didelot04bed142016-08-31 18:06:13 -0400881 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882
883 if (chip->info->ops->stats_get_strings)
884 chip->info->ops->stats_get_strings(chip, data);
885}
886
887static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
888 int types)
889{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100890 struct mv88e6xxx_hw_stat *stat;
891 int i, j;
892
893 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
894 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100895 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100896 j++;
897 }
898 return j;
899}
900
Andrew Lunndfafe442016-11-21 23:27:02 +0100901static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
902{
903 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
904 STATS_TYPE_PORT);
905}
906
907static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
908{
909 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
910 STATS_TYPE_BANK1);
911}
912
913static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
914{
915 struct mv88e6xxx_chip *chip = ds->priv;
916
917 if (chip->info->ops->stats_get_sset_count)
918 return chip->info->ops->stats_get_sset_count(chip);
919
920 return 0;
921}
922
Andrew Lunn052f9472016-11-21 23:27:03 +0100923static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100924 uint64_t *data, int types,
925 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100926{
927 struct mv88e6xxx_hw_stat *stat;
928 int i, j;
929
930 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
931 stat = &mv88e6xxx_hw_stats[i];
932 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100933 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
934 bank1_select,
935 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100936 j++;
937 }
938 }
939}
940
941static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
942 uint64_t *data)
943{
944 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100945 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
946 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100947}
948
949static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
950 uint64_t *data)
951{
952 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100953 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
954 GLOBAL_STATS_OP_BANK_1_BIT_9,
955 GLOBAL_STATS_OP_HIST_RX_TX);
956}
957
958static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
959 uint64_t *data)
960{
961 return mv88e6xxx_stats_get_stats(chip, port, data,
962 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
963 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100964}
965
966static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
967 uint64_t *data)
968{
969 if (chip->info->ops->stats_get_stats)
970 chip->info->ops->stats_get_stats(chip, port, data);
971}
972
Vivien Didelotf81ec902016-05-09 13:22:58 -0400973static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
974 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000975{
Vivien Didelot04bed142016-08-31 18:06:13 -0400976 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000977 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000978
Vivien Didelotfad09c72016-06-21 12:28:20 -0400979 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000980
Andrew Lunna605a0f2016-11-21 23:26:58 +0100981 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000982 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400983 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000984 return;
985 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100986
987 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000988
Vivien Didelotfad09c72016-06-21 12:28:20 -0400989 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000990}
Ben Hutchings98e67302011-11-25 14:36:19 +0000991
Andrew Lunnde2273872016-11-21 23:27:01 +0100992static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
993{
994 if (chip->info->ops->stats_set_histogram)
995 return chip->info->ops->stats_set_histogram(chip);
996
997 return 0;
998}
999
Vivien Didelotf81ec902016-05-09 13:22:58 -04001000static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001001{
1002 return 32 * sizeof(u16);
1003}
1004
Vivien Didelotf81ec902016-05-09 13:22:58 -04001005static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1006 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001007{
Vivien Didelot04bed142016-08-31 18:06:13 -04001008 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001009 int err;
1010 u16 reg;
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001011 u16 *p = _p;
1012 int i;
1013
1014 regs->version = 0;
1015
1016 memset(p, 0xff, 32 * sizeof(u16));
1017
Vivien Didelotfad09c72016-06-21 12:28:20 -04001018 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001019
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001020 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001021
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001022 err = mv88e6xxx_port_read(chip, port, i, &reg);
1023 if (!err)
1024 p[i] = reg;
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001025 }
Vivien Didelot23062512016-05-09 13:22:45 -04001026
Vivien Didelotfad09c72016-06-21 12:28:20 -04001027 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001028}
1029
Vivien Didelotfad09c72016-06-21 12:28:20 -04001030static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001031{
Vivien Didelota935c052016-09-29 12:21:53 -04001032 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001033}
1034
Vivien Didelotf81ec902016-05-09 13:22:58 -04001035static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1036 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001037{
Vivien Didelot04bed142016-08-31 18:06:13 -04001038 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001039 u16 reg;
1040 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001041
Vivien Didelotfad09c72016-06-21 12:28:20 -04001042 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001043 return -EOPNOTSUPP;
1044
Vivien Didelotfad09c72016-06-21 12:28:20 -04001045 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001046
Vivien Didelot9c938292016-08-15 17:19:02 -04001047 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1048 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001049 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001050
1051 e->eee_enabled = !!(reg & 0x0200);
1052 e->tx_lpi_enabled = !!(reg & 0x0100);
1053
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001054 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001055 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001056 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001057
Andrew Lunncca8b132015-04-02 04:06:39 +02001058 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001059out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001060 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001061
1062 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001063}
1064
Vivien Didelotf81ec902016-05-09 13:22:58 -04001065static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1066 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001067{
Vivien Didelot04bed142016-08-31 18:06:13 -04001068 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001069 u16 reg;
1070 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001071
Vivien Didelotfad09c72016-06-21 12:28:20 -04001072 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001073 return -EOPNOTSUPP;
1074
Vivien Didelotfad09c72016-06-21 12:28:20 -04001075 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001076
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1078 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001079 goto out;
1080
Vivien Didelot9c938292016-08-15 17:19:02 -04001081 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001082 if (e->eee_enabled)
1083 reg |= 0x0200;
1084 if (e->tx_lpi_enabled)
1085 reg |= 0x0100;
1086
Vivien Didelot9c938292016-08-15 17:19:02 -04001087 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001090
Vivien Didelot9c938292016-08-15 17:19:02 -04001091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotfad09c72016-06-21 12:28:20 -04001094static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001095{
Vivien Didelota935c052016-09-29 12:21:53 -04001096 u16 val;
1097 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001098
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001099 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001100 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1101 if (err)
1102 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001103 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001104 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001105 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1106 if (err)
1107 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001108
Vivien Didelota935c052016-09-29 12:21:53 -04001109 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1110 (val & 0xfff) | ((fid << 8) & 0xf000));
1111 if (err)
1112 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001113
1114 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1115 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001116 }
1117
Vivien Didelota935c052016-09-29 12:21:53 -04001118 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1119 if (err)
1120 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001121
Vivien Didelotfad09c72016-06-21 12:28:20 -04001122 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001123}
1124
Vivien Didelotfad09c72016-06-21 12:28:20 -04001125static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001126 struct mv88e6xxx_atu_entry *entry)
1127{
1128 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1129
1130 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1131 unsigned int mask, shift;
1132
1133 if (entry->trunk) {
1134 data |= GLOBAL_ATU_DATA_TRUNK;
1135 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1136 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1137 } else {
1138 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1139 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1140 }
1141
1142 data |= (entry->portv_trunkid << shift) & mask;
1143 }
1144
Vivien Didelota935c052016-09-29 12:21:53 -04001145 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001146}
1147
Vivien Didelotfad09c72016-06-21 12:28:20 -04001148static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001149 struct mv88e6xxx_atu_entry *entry,
1150 bool static_too)
1151{
1152 int op;
1153 int err;
1154
Vivien Didelotfad09c72016-06-21 12:28:20 -04001155 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001156 if (err)
1157 return err;
1158
Vivien Didelotfad09c72016-06-21 12:28:20 -04001159 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001160 if (err)
1161 return err;
1162
1163 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001164 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1165 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1166 } else {
1167 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1168 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1169 }
1170
Vivien Didelotfad09c72016-06-21 12:28:20 -04001171 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001172}
1173
Vivien Didelotfad09c72016-06-21 12:28:20 -04001174static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001175 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001176{
1177 struct mv88e6xxx_atu_entry entry = {
1178 .fid = fid,
1179 .state = 0, /* EntryState bits must be 0 */
1180 };
1181
Vivien Didelotfad09c72016-06-21 12:28:20 -04001182 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001183}
1184
Vivien Didelotfad09c72016-06-21 12:28:20 -04001185static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001186 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001187{
1188 struct mv88e6xxx_atu_entry entry = {
1189 .trunk = false,
1190 .fid = fid,
1191 };
1192
1193 /* EntryState bits must be 0xF */
1194 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1195
1196 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1197 entry.portv_trunkid = (to_port & 0x0f) << 4;
1198 entry.portv_trunkid |= from_port & 0x0f;
1199
Vivien Didelotfad09c72016-06-21 12:28:20 -04001200 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001201}
1202
Vivien Didelotfad09c72016-06-21 12:28:20 -04001203static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001204 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001205{
1206 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001207 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001208}
1209
Vivien Didelotfad09c72016-06-21 12:28:20 -04001210static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001211{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001212 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001213 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001214 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001215 int i;
1216
1217 /* allow CPU port or DSA link(s) to send frames to every port */
1218 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001219 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001220 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001221 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001222 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001224 output_ports |= BIT(i);
1225
1226 /* allow sending frames to CPU port and DSA link(s) */
1227 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1228 output_ports |= BIT(i);
1229 }
1230 }
1231
1232 /* prevent frames from going back out of the port they came in on */
1233 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001234
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001235 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001236}
1237
Vivien Didelotf81ec902016-05-09 13:22:58 -04001238static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1239 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001240{
Vivien Didelot04bed142016-08-31 18:06:13 -04001241 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001242 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001243 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244
1245 switch (state) {
1246 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001247 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001248 break;
1249 case BR_STATE_BLOCKING:
1250 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001251 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001252 break;
1253 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001254 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001255 break;
1256 case BR_STATE_FORWARDING:
1257 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001258 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001259 break;
1260 }
1261
Vivien Didelotfad09c72016-06-21 12:28:20 -04001262 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001263 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001264 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001265
1266 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001267 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001268}
1269
Vivien Didelot749efcb2016-09-22 16:49:24 -04001270static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1271{
1272 struct mv88e6xxx_chip *chip = ds->priv;
1273 int err;
1274
1275 mutex_lock(&chip->reg_lock);
1276 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1277 mutex_unlock(&chip->reg_lock);
1278
1279 if (err)
1280 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1281}
1282
Vivien Didelotfad09c72016-06-21 12:28:20 -04001283static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001284{
Vivien Didelota935c052016-09-29 12:21:53 -04001285 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001286}
1287
Vivien Didelotfad09c72016-06-21 12:28:20 -04001288static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001289{
Vivien Didelota935c052016-09-29 12:21:53 -04001290 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001291
Vivien Didelota935c052016-09-29 12:21:53 -04001292 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1293 if (err)
1294 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001295
Vivien Didelotfad09c72016-06-21 12:28:20 -04001296 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001297}
1298
Vivien Didelotfad09c72016-06-21 12:28:20 -04001299static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001300{
1301 int ret;
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001304 if (ret < 0)
1305 return ret;
1306
Vivien Didelotfad09c72016-06-21 12:28:20 -04001307 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001308}
1309
Vivien Didelotfad09c72016-06-21 12:28:20 -04001310static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001311 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001312 unsigned int nibble_offset)
1313{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001314 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001315 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001316
1317 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001318 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001319
Vivien Didelota935c052016-09-29 12:21:53 -04001320 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1321 if (err)
1322 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001323 }
1324
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001325 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001326 unsigned int shift = (i % 4) * 4 + nibble_offset;
1327 u16 reg = regs[i / 4];
1328
1329 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1330 }
1331
1332 return 0;
1333}
1334
Vivien Didelotfad09c72016-06-21 12:28:20 -04001335static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001336 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001337{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001338 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001339}
1340
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001342 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001343{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001344 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001345}
1346
Vivien Didelotfad09c72016-06-21 12:28:20 -04001347static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001348 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001349 unsigned int nibble_offset)
1350{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001351 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001352 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001353
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001354 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001355 unsigned int shift = (i % 4) * 4 + nibble_offset;
1356 u8 data = entry->data[i];
1357
1358 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1359 }
1360
1361 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001362 u16 reg = regs[i];
1363
1364 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1365 if (err)
1366 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001367 }
1368
1369 return 0;
1370}
1371
Vivien Didelotfad09c72016-06-21 12:28:20 -04001372static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001373 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001374{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001375 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001376}
1377
Vivien Didelotfad09c72016-06-21 12:28:20 -04001378static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001379 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001380{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001382}
1383
Vivien Didelotfad09c72016-06-21 12:28:20 -04001384static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001385{
Vivien Didelota935c052016-09-29 12:21:53 -04001386 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1387 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001388}
1389
Vivien Didelotfad09c72016-06-21 12:28:20 -04001390static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001391 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001392{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001393 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001394 u16 val;
1395 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001396
Vivien Didelota935c052016-09-29 12:21:53 -04001397 err = _mv88e6xxx_vtu_wait(chip);
1398 if (err)
1399 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001400
Vivien Didelota935c052016-09-29 12:21:53 -04001401 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1402 if (err)
1403 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001404
Vivien Didelota935c052016-09-29 12:21:53 -04001405 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1406 if (err)
1407 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001408
Vivien Didelota935c052016-09-29 12:21:53 -04001409 next.vid = val & GLOBAL_VTU_VID_MASK;
1410 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001411
1412 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001413 err = mv88e6xxx_vtu_data_read(chip, &next);
1414 if (err)
1415 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001416
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001417 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001418 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1419 if (err)
1420 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001421
Vivien Didelota935c052016-09-29 12:21:53 -04001422 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001423 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001424 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1425 * VTU DBNum[3:0] are located in VTU Operation 3:0
1426 */
Vivien Didelota935c052016-09-29 12:21:53 -04001427 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1428 if (err)
1429 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001430
Vivien Didelota935c052016-09-29 12:21:53 -04001431 next.fid = (val & 0xf00) >> 4;
1432 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001433 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001434
Vivien Didelotfad09c72016-06-21 12:28:20 -04001435 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001436 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1437 if (err)
1438 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001439
Vivien Didelota935c052016-09-29 12:21:53 -04001440 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001441 }
1442 }
1443
1444 *entry = next;
1445 return 0;
1446}
1447
Vivien Didelotf81ec902016-05-09 13:22:58 -04001448static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1449 struct switchdev_obj_port_vlan *vlan,
1450 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001451{
Vivien Didelot04bed142016-08-31 18:06:13 -04001452 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001453 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001454 u16 pvid;
1455 int err;
1456
Vivien Didelotfad09c72016-06-21 12:28:20 -04001457 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001458 return -EOPNOTSUPP;
1459
Vivien Didelotfad09c72016-06-21 12:28:20 -04001460 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001461
Vivien Didelot77064f32016-11-04 03:23:30 +01001462 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001463 if (err)
1464 goto unlock;
1465
Vivien Didelotfad09c72016-06-21 12:28:20 -04001466 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001467 if (err)
1468 goto unlock;
1469
1470 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001471 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001472 if (err)
1473 break;
1474
1475 if (!next.valid)
1476 break;
1477
1478 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1479 continue;
1480
1481 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001482 vlan->vid_begin = next.vid;
1483 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001484 vlan->flags = 0;
1485
1486 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1487 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1488
1489 if (next.vid == pvid)
1490 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1491
1492 err = cb(&vlan->obj);
1493 if (err)
1494 break;
1495 } while (next.vid < GLOBAL_VTU_VID_MASK);
1496
1497unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001498 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001499
1500 return err;
1501}
1502
Vivien Didelotfad09c72016-06-21 12:28:20 -04001503static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001504 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001505{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001506 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001507 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001508 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001509
Vivien Didelota935c052016-09-29 12:21:53 -04001510 err = _mv88e6xxx_vtu_wait(chip);
1511 if (err)
1512 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001513
1514 if (!entry->valid)
1515 goto loadpurge;
1516
1517 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001518 err = mv88e6xxx_vtu_data_write(chip, entry);
1519 if (err)
1520 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001521
Vivien Didelotfad09c72016-06-21 12:28:20 -04001522 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001523 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001524 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1525 if (err)
1526 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001527 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001528
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001529 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001530 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001531 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1532 if (err)
1533 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001534 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001535 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1536 * VTU DBNum[3:0] are located in VTU Operation 3:0
1537 */
1538 op |= (entry->fid & 0xf0) << 8;
1539 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001540 }
1541
1542 reg = GLOBAL_VTU_VID_VALID;
1543loadpurge:
1544 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001545 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1546 if (err)
1547 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001548
Vivien Didelotfad09c72016-06-21 12:28:20 -04001549 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001550}
1551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001553 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001554{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001555 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001556 u16 val;
1557 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001558
Vivien Didelota935c052016-09-29 12:21:53 -04001559 err = _mv88e6xxx_vtu_wait(chip);
1560 if (err)
1561 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001562
Vivien Didelota935c052016-09-29 12:21:53 -04001563 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1564 sid & GLOBAL_VTU_SID_MASK);
1565 if (err)
1566 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001567
Vivien Didelota935c052016-09-29 12:21:53 -04001568 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1569 if (err)
1570 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001571
Vivien Didelota935c052016-09-29 12:21:53 -04001572 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1573 if (err)
1574 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001575
Vivien Didelota935c052016-09-29 12:21:53 -04001576 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001577
Vivien Didelota935c052016-09-29 12:21:53 -04001578 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1579 if (err)
1580 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001581
Vivien Didelota935c052016-09-29 12:21:53 -04001582 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001583
1584 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001585 err = mv88e6xxx_stu_data_read(chip, &next);
1586 if (err)
1587 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001588 }
1589
1590 *entry = next;
1591 return 0;
1592}
1593
Vivien Didelotfad09c72016-06-21 12:28:20 -04001594static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001595 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001596{
1597 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001598 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001599
Vivien Didelota935c052016-09-29 12:21:53 -04001600 err = _mv88e6xxx_vtu_wait(chip);
1601 if (err)
1602 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001603
1604 if (!entry->valid)
1605 goto loadpurge;
1606
1607 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001608 err = mv88e6xxx_stu_data_write(chip, entry);
1609 if (err)
1610 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001611
1612 reg = GLOBAL_VTU_VID_VALID;
1613loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001614 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1615 if (err)
1616 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001617
1618 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001619 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1620 if (err)
1621 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001622
Vivien Didelotfad09c72016-06-21 12:28:20 -04001623 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001624}
1625
Vivien Didelotfad09c72016-06-21 12:28:20 -04001626static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001627{
1628 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001629 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001630 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001631
1632 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1633
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001634 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001635 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001636 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001637 if (err)
1638 return err;
1639
1640 set_bit(*fid, fid_bitmap);
1641 }
1642
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001643 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001644 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001645 if (err)
1646 return err;
1647
1648 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001649 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001650 if (err)
1651 return err;
1652
1653 if (!vlan.valid)
1654 break;
1655
1656 set_bit(vlan.fid, fid_bitmap);
1657 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1658
1659 /* The reset value 0x000 is used to indicate that multiple address
1660 * databases are not needed. Return the next positive available.
1661 */
1662 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001663 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001664 return -ENOSPC;
1665
1666 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001667 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001668}
1669
Vivien Didelotfad09c72016-06-21 12:28:20 -04001670static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001671 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001672{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001674 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001675 .valid = true,
1676 .vid = vid,
1677 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001678 int i, err;
1679
Vivien Didelotfad09c72016-06-21 12:28:20 -04001680 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681 if (err)
1682 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001683
Vivien Didelot3d131f02015-11-03 10:52:52 -05001684 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001685 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001686 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1687 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1688 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001689
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1691 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001692 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001693
1694 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1695 * implemented, only one STU entry is needed to cover all VTU
1696 * entries. Thus, validate the SID 0.
1697 */
1698 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001699 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001700 if (err)
1701 return err;
1702
1703 if (vstp.sid != vlan.sid || !vstp.valid) {
1704 memset(&vstp, 0, sizeof(vstp));
1705 vstp.valid = true;
1706 vstp.sid = vlan.sid;
1707
Vivien Didelotfad09c72016-06-21 12:28:20 -04001708 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001709 if (err)
1710 return err;
1711 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001712 }
1713
1714 *entry = vlan;
1715 return 0;
1716}
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001719 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001720{
1721 int err;
1722
1723 if (!vid)
1724 return -EINVAL;
1725
Vivien Didelotfad09c72016-06-21 12:28:20 -04001726 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001727 if (err)
1728 return err;
1729
Vivien Didelotfad09c72016-06-21 12:28:20 -04001730 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001731 if (err)
1732 return err;
1733
1734 if (entry->vid != vid || !entry->valid) {
1735 if (!creat)
1736 return -EOPNOTSUPP;
1737 /* -ENOENT would've been more appropriate, but switchdev expects
1738 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1739 */
1740
Vivien Didelotfad09c72016-06-21 12:28:20 -04001741 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001742 }
1743
1744 return err;
1745}
1746
Vivien Didelotda9c3592016-02-12 12:09:40 -05001747static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1748 u16 vid_begin, u16 vid_end)
1749{
Vivien Didelot04bed142016-08-31 18:06:13 -04001750 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001751 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001752 int i, err;
1753
1754 if (!vid_begin)
1755 return -EOPNOTSUPP;
1756
Vivien Didelotfad09c72016-06-21 12:28:20 -04001757 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001758
Vivien Didelotfad09c72016-06-21 12:28:20 -04001759 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001760 if (err)
1761 goto unlock;
1762
1763 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001765 if (err)
1766 goto unlock;
1767
1768 if (!vlan.valid)
1769 break;
1770
1771 if (vlan.vid > vid_end)
1772 break;
1773
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001774 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001775 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1776 continue;
1777
Andrew Lunn66e28092016-12-11 21:07:19 +01001778 if (!ds->ports[port].netdev)
1779 continue;
1780
Vivien Didelotda9c3592016-02-12 12:09:40 -05001781 if (vlan.data[i] ==
1782 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1783 continue;
1784
Vivien Didelotfad09c72016-06-21 12:28:20 -04001785 if (chip->ports[i].bridge_dev ==
1786 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001787 break; /* same bridge, check next VLAN */
1788
Andrew Lunn66e28092016-12-11 21:07:19 +01001789 if (!chip->ports[i].bridge_dev)
1790 continue;
1791
Andrew Lunnc8b09802016-06-04 21:16:57 +02001792 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001793 "hardware VLAN %d already used by %s\n",
1794 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001795 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001796 err = -EOPNOTSUPP;
1797 goto unlock;
1798 }
1799 } while (vlan.vid < vid_end);
1800
1801unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001802 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001803
1804 return err;
1805}
1806
Vivien Didelotf81ec902016-05-09 13:22:58 -04001807static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1808 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001809{
Vivien Didelot04bed142016-08-31 18:06:13 -04001810 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001811 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001812 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001813 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001814
Vivien Didelotfad09c72016-06-21 12:28:20 -04001815 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001816 return -EOPNOTSUPP;
1817
Vivien Didelotfad09c72016-06-21 12:28:20 -04001818 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001819 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001820 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001821
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001822 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001823}
1824
Vivien Didelot57d32312016-06-20 13:13:58 -04001825static int
1826mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1827 const struct switchdev_obj_port_vlan *vlan,
1828 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001829{
Vivien Didelot04bed142016-08-31 18:06:13 -04001830 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001831 int err;
1832
Vivien Didelotfad09c72016-06-21 12:28:20 -04001833 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001834 return -EOPNOTSUPP;
1835
Vivien Didelotda9c3592016-02-12 12:09:40 -05001836 /* If the requested port doesn't belong to the same bridge as the VLAN
1837 * members, do not support it (yet) and fallback to software VLAN.
1838 */
1839 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1840 vlan->vid_end);
1841 if (err)
1842 return err;
1843
Vivien Didelot76e398a2015-11-01 12:33:55 -05001844 /* We don't need any dynamic resource from the kernel (yet),
1845 * so skip the prepare phase.
1846 */
1847 return 0;
1848}
1849
Vivien Didelotfad09c72016-06-21 12:28:20 -04001850static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001851 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001852{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001853 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001854 int err;
1855
Vivien Didelotfad09c72016-06-21 12:28:20 -04001856 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001857 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001858 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001859
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001860 vlan.data[port] = untagged ?
1861 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1862 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1863
Vivien Didelotfad09c72016-06-21 12:28:20 -04001864 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001865}
1866
Vivien Didelotf81ec902016-05-09 13:22:58 -04001867static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1868 const struct switchdev_obj_port_vlan *vlan,
1869 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001870{
Vivien Didelot04bed142016-08-31 18:06:13 -04001871 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001872 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1873 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1874 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001875
Vivien Didelotfad09c72016-06-21 12:28:20 -04001876 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001877 return;
1878
Vivien Didelotfad09c72016-06-21 12:28:20 -04001879 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001880
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001881 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001882 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001883 netdev_err(ds->ports[port].netdev,
1884 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001885 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001886
Vivien Didelot77064f32016-11-04 03:23:30 +01001887 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001888 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001889 vlan->vid_end);
1890
Vivien Didelotfad09c72016-06-21 12:28:20 -04001891 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001892}
1893
Vivien Didelotfad09c72016-06-21 12:28:20 -04001894static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001895 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001896{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001897 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001898 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001899 int i, err;
1900
Vivien Didelotfad09c72016-06-21 12:28:20 -04001901 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001902 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001903 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001904
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001905 /* Tell switchdev if this VLAN is handled in software */
1906 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001907 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001908
1909 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1910
1911 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001912 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001913 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001914 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001915 continue;
1916
1917 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001918 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001919 break;
1920 }
1921 }
1922
Vivien Didelotfad09c72016-06-21 12:28:20 -04001923 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001924 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001925 return err;
1926
Vivien Didelotfad09c72016-06-21 12:28:20 -04001927 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001928}
1929
Vivien Didelotf81ec902016-05-09 13:22:58 -04001930static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1931 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001932{
Vivien Didelot04bed142016-08-31 18:06:13 -04001933 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001934 u16 pvid, vid;
1935 int err = 0;
1936
Vivien Didelotfad09c72016-06-21 12:28:20 -04001937 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001938 return -EOPNOTSUPP;
1939
Vivien Didelotfad09c72016-06-21 12:28:20 -04001940 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001941
Vivien Didelot77064f32016-11-04 03:23:30 +01001942 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001943 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001944 goto unlock;
1945
Vivien Didelot76e398a2015-11-01 12:33:55 -05001946 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001947 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001948 if (err)
1949 goto unlock;
1950
1951 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001952 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001953 if (err)
1954 goto unlock;
1955 }
1956 }
1957
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001958unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001959 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001960
1961 return err;
1962}
1963
Vivien Didelotfad09c72016-06-21 12:28:20 -04001964static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001965 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001966{
Vivien Didelota935c052016-09-29 12:21:53 -04001967 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001968
1969 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04001970 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
1971 (addr[i * 2] << 8) | addr[i * 2 + 1]);
1972 if (err)
1973 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001974 }
1975
1976 return 0;
1977}
1978
Vivien Didelotfad09c72016-06-21 12:28:20 -04001979static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001980 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001981{
Vivien Didelota935c052016-09-29 12:21:53 -04001982 u16 val;
1983 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001984
1985 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04001986 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
1987 if (err)
1988 return err;
1989
1990 addr[i * 2] = val >> 8;
1991 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001992 }
1993
1994 return 0;
1995}
1996
Vivien Didelotfad09c72016-06-21 12:28:20 -04001997static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04001998 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001999{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002000 int ret;
2001
Vivien Didelotfad09c72016-06-21 12:28:20 -04002002 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002003 if (ret < 0)
2004 return ret;
2005
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002007 if (ret < 0)
2008 return ret;
2009
Vivien Didelotfad09c72016-06-21 12:28:20 -04002010 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002011 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002012 return ret;
2013
Vivien Didelotfad09c72016-06-21 12:28:20 -04002014 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002015}
David S. Millercdf09692015-08-11 12:00:37 -07002016
Vivien Didelot88472932016-09-19 19:56:11 -04002017static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2018 struct mv88e6xxx_atu_entry *entry);
2019
2020static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2021 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2022{
2023 struct mv88e6xxx_atu_entry next;
2024 int err;
2025
2026 eth_broadcast_addr(next.mac);
2027
2028 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2029 if (err)
2030 return err;
2031
2032 do {
2033 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2034 if (err)
2035 return err;
2036
2037 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2038 break;
2039
2040 if (ether_addr_equal(next.mac, addr)) {
2041 *entry = next;
2042 return 0;
2043 }
2044 } while (!is_broadcast_ether_addr(next.mac));
2045
2046 memset(entry, 0, sizeof(*entry));
2047 entry->fid = fid;
2048 ether_addr_copy(entry->mac, addr);
2049
2050 return 0;
2051}
2052
Vivien Didelot83dabd12016-08-31 11:50:04 -04002053static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2054 const unsigned char *addr, u16 vid,
2055 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002056{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002057 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002058 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002059 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002060
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002061 /* Null VLAN ID corresponds to the port private database */
2062 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002063 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002064 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002065 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002066 if (err)
2067 return err;
2068
Vivien Didelot88472932016-09-19 19:56:11 -04002069 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2070 if (err)
2071 return err;
2072
2073 /* Purge the ATU entry only if no port is using it anymore */
2074 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2075 entry.portv_trunkid &= ~BIT(port);
2076 if (!entry.portv_trunkid)
2077 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2078 } else {
2079 entry.portv_trunkid |= BIT(port);
2080 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002081 }
2082
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002084}
2085
Vivien Didelotf81ec902016-05-09 13:22:58 -04002086static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2087 const struct switchdev_obj_port_fdb *fdb,
2088 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002089{
2090 /* We don't need any dynamic resource from the kernel (yet),
2091 * so skip the prepare phase.
2092 */
2093 return 0;
2094}
2095
Vivien Didelotf81ec902016-05-09 13:22:58 -04002096static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2097 const struct switchdev_obj_port_fdb *fdb,
2098 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002099{
Vivien Didelot04bed142016-08-31 18:06:13 -04002100 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002101
Vivien Didelotfad09c72016-06-21 12:28:20 -04002102 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002103 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2104 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2105 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002106 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002107}
2108
Vivien Didelotf81ec902016-05-09 13:22:58 -04002109static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2110 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002111{
Vivien Didelot04bed142016-08-31 18:06:13 -04002112 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002113 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002114
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002116 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2117 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002118 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002119
Vivien Didelot83dabd12016-08-31 11:50:04 -04002120 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002121}
2122
Vivien Didelotfad09c72016-06-21 12:28:20 -04002123static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002124 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002125{
Vivien Didelot1d194042015-08-10 09:09:51 -04002126 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002127 u16 val;
2128 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002129
2130 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002131
Vivien Didelota935c052016-09-29 12:21:53 -04002132 err = _mv88e6xxx_atu_wait(chip);
2133 if (err)
2134 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002135
Vivien Didelota935c052016-09-29 12:21:53 -04002136 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2137 if (err)
2138 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002139
Vivien Didelota935c052016-09-29 12:21:53 -04002140 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2141 if (err)
2142 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002143
Vivien Didelota935c052016-09-29 12:21:53 -04002144 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2145 if (err)
2146 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002147
Vivien Didelota935c052016-09-29 12:21:53 -04002148 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002149 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2150 unsigned int mask, shift;
2151
Vivien Didelota935c052016-09-29 12:21:53 -04002152 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002153 next.trunk = true;
2154 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2155 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2156 } else {
2157 next.trunk = false;
2158 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2159 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2160 }
2161
Vivien Didelota935c052016-09-29 12:21:53 -04002162 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002163 }
2164
2165 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002166 return 0;
2167}
2168
Vivien Didelot83dabd12016-08-31 11:50:04 -04002169static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2170 u16 fid, u16 vid, int port,
2171 struct switchdev_obj *obj,
2172 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002173{
2174 struct mv88e6xxx_atu_entry addr = {
2175 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2176 };
2177 int err;
2178
Vivien Didelotfad09c72016-06-21 12:28:20 -04002179 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002180 if (err)
2181 return err;
2182
2183 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002184 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002185 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002186 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002187
2188 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2189 break;
2190
Vivien Didelot83dabd12016-08-31 11:50:04 -04002191 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2192 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002193
Vivien Didelot83dabd12016-08-31 11:50:04 -04002194 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2195 struct switchdev_obj_port_fdb *fdb;
2196
2197 if (!is_unicast_ether_addr(addr.mac))
2198 continue;
2199
2200 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002201 fdb->vid = vid;
2202 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002203 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2204 fdb->ndm_state = NUD_NOARP;
2205 else
2206 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002207 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2208 struct switchdev_obj_port_mdb *mdb;
2209
2210 if (!is_multicast_ether_addr(addr.mac))
2211 continue;
2212
2213 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2214 mdb->vid = vid;
2215 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002216 } else {
2217 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002218 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002219
2220 err = cb(obj);
2221 if (err)
2222 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002223 } while (!is_broadcast_ether_addr(addr.mac));
2224
2225 return err;
2226}
2227
Vivien Didelot83dabd12016-08-31 11:50:04 -04002228static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2229 struct switchdev_obj *obj,
2230 int (*cb)(struct switchdev_obj *obj))
2231{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002232 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002233 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2234 };
2235 u16 fid;
2236 int err;
2237
2238 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002239 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002240 if (err)
2241 return err;
2242
2243 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2244 if (err)
2245 return err;
2246
2247 /* Dump VLANs' Filtering Information Databases */
2248 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2249 if (err)
2250 return err;
2251
2252 do {
2253 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2254 if (err)
2255 return err;
2256
2257 if (!vlan.valid)
2258 break;
2259
2260 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2261 obj, cb);
2262 if (err)
2263 return err;
2264 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2265
2266 return err;
2267}
2268
Vivien Didelotf81ec902016-05-09 13:22:58 -04002269static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2270 struct switchdev_obj_port_fdb *fdb,
2271 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002272{
Vivien Didelot04bed142016-08-31 18:06:13 -04002273 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002274 int err;
2275
Vivien Didelotfad09c72016-06-21 12:28:20 -04002276 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002277 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002278 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002279
2280 return err;
2281}
2282
Vivien Didelotf81ec902016-05-09 13:22:58 -04002283static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2284 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002285{
Vivien Didelot04bed142016-08-31 18:06:13 -04002286 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002287 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002288
Vivien Didelotfad09c72016-06-21 12:28:20 -04002289 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002290
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002291 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002292 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002293
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002294 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002295 if (chip->ports[i].bridge_dev == bridge) {
2296 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002297 if (err)
2298 break;
2299 }
2300 }
2301
Vivien Didelotfad09c72016-06-21 12:28:20 -04002302 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002303
Vivien Didelot466dfa02016-02-26 13:16:05 -05002304 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002305}
2306
Vivien Didelotf81ec902016-05-09 13:22:58 -04002307static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002308{
Vivien Didelot04bed142016-08-31 18:06:13 -04002309 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002310 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002311 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002312
Vivien Didelotfad09c72016-06-21 12:28:20 -04002313 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002314
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002315 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002316 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002317
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002318 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002319 if (i == port || chip->ports[i].bridge_dev == bridge)
2320 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002321 netdev_warn(ds->ports[i].netdev,
2322 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002323
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002325}
2326
Vivien Didelot17e708b2016-12-05 17:30:27 -05002327static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2328{
2329 if (chip->info->ops->reset)
2330 return chip->info->ops->reset(chip);
2331
2332 return 0;
2333}
2334
Vivien Didelot309eca62016-12-05 17:30:26 -05002335static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2336{
2337 struct gpio_desc *gpiod = chip->reset;
2338
2339 /* If there is a GPIO connected to the reset pin, toggle it */
2340 if (gpiod) {
2341 gpiod_set_value_cansleep(gpiod, 1);
2342 usleep_range(10000, 20000);
2343 gpiod_set_value_cansleep(gpiod, 0);
2344 usleep_range(10000, 20000);
2345 }
2346}
2347
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002348static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2349{
2350 int i, err;
2351
2352 /* Set all ports to the Disabled state */
2353 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2354 err = mv88e6xxx_port_set_state(chip, i,
2355 PORT_CONTROL_STATE_DISABLED);
2356 if (err)
2357 return err;
2358 }
2359
2360 /* Wait for transmit queues to drain,
2361 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2362 */
2363 usleep_range(2000, 4000);
2364
2365 return 0;
2366}
2367
Vivien Didelotfad09c72016-06-21 12:28:20 -04002368static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002369{
Vivien Didelota935c052016-09-29 12:21:53 -04002370 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002371
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002372 err = mv88e6xxx_disable_ports(chip);
2373 if (err)
2374 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002375
Vivien Didelot309eca62016-12-05 17:30:26 -05002376 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002377
Vivien Didelot17e708b2016-12-05 17:30:27 -05002378 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002379}
2380
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002381static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002382{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002383 u16 val;
2384 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002385
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002386 /* Clear Power Down bit */
2387 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2388 if (err)
2389 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002390
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002391 if (val & BMCR_PDOWN) {
2392 val &= ~BMCR_PDOWN;
2393 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002394 }
2395
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002396 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002397}
2398
Andrew Lunn56995cb2016-12-03 04:35:19 +01002399static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
2400 int upstream_port)
2401{
2402 int err;
2403
2404 err = chip->info->ops->port_set_frame_mode(
2405 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2406 if (err)
2407 return err;
2408
2409 return chip->info->ops->port_set_egress_unknowns(
2410 chip, port, port == upstream_port);
2411}
2412
2413static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
2414{
2415 int err;
2416
2417 switch (chip->info->tag_protocol) {
2418 case DSA_TAG_PROTO_EDSA:
2419 err = chip->info->ops->port_set_frame_mode(
2420 chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
2421 if (err)
2422 return err;
2423
2424 err = mv88e6xxx_port_set_egress_mode(
2425 chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
2426 if (err)
2427 return err;
2428
2429 if (chip->info->ops->port_set_ether_type)
2430 err = chip->info->ops->port_set_ether_type(
2431 chip, port, ETH_P_EDSA);
2432 break;
2433
2434 case DSA_TAG_PROTO_DSA:
2435 err = chip->info->ops->port_set_frame_mode(
2436 chip, port, MV88E6XXX_FRAME_MODE_DSA);
2437 if (err)
2438 return err;
2439
2440 err = mv88e6xxx_port_set_egress_mode(
2441 chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
2442 break;
2443 default:
2444 err = -EINVAL;
2445 }
2446
2447 if (err)
2448 return err;
2449
2450 return chip->info->ops->port_set_egress_unknowns(chip, port, true);
2451}
2452
2453static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
2454{
2455 int err;
2456
2457 err = chip->info->ops->port_set_frame_mode(
2458 chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
2459 if (err)
2460 return err;
2461
2462 return chip->info->ops->port_set_egress_unknowns(chip, port, false);
2463}
2464
Vivien Didelotfad09c72016-06-21 12:28:20 -04002465static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002466{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002467 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002468 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002469 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002470
Vivien Didelotd78343d2016-11-04 03:23:36 +01002471 /* MAC Forcing register: don't force link, speed, duplex or flow control
2472 * state to any particular values on physical ports, but force the CPU
2473 * port and all DSA ports to their maximum bandwidth and full duplex.
2474 */
2475 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2476 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2477 SPEED_MAX, DUPLEX_FULL,
2478 PHY_INTERFACE_MODE_NA);
2479 else
2480 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2481 SPEED_UNFORCED, DUPLEX_UNFORCED,
2482 PHY_INTERFACE_MODE_NA);
2483 if (err)
2484 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002485
2486 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2487 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2488 * tunneling, determine priority by looking at 802.1p and IP
2489 * priority fields (IP prio has precedence), and set STP state
2490 * to Forwarding.
2491 *
2492 * If this is the CPU link, use DSA or EDSA tagging depending
2493 * on which tagging mode was configured.
2494 *
2495 * If this is a link to another switch, use DSA tagging mode.
2496 *
2497 * If this is the upstream port for this switch, enable
2498 * forwarding of unknown unicasts and multicasts.
2499 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002500 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002501 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2502 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002503 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2504 if (err)
2505 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002506
Andrew Lunn56995cb2016-12-03 04:35:19 +01002507 if (dsa_is_cpu_port(ds, port)) {
2508 err = mv88e6xxx_setup_port_cpu(chip, port);
2509 } else if (dsa_is_dsa_port(ds, port)) {
2510 err = mv88e6xxx_setup_port_dsa(chip, port,
2511 dsa_upstream_port(ds));
2512 } else {
2513 err = mv88e6xxx_setup_port_normal(chip, port);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002514 }
Andrew Lunn56995cb2016-12-03 04:35:19 +01002515 if (err)
2516 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002517
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002518 /* If this port is connected to a SerDes, make sure the SerDes is not
2519 * powered down.
2520 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002521 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002522 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2523 if (err)
2524 return err;
2525 reg &= PORT_STATUS_CMODE_MASK;
2526 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2527 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2528 (reg == PORT_STATUS_CMODE_SGMII)) {
2529 err = mv88e6xxx_serdes_power_on(chip);
2530 if (err < 0)
2531 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002532 }
2533 }
2534
Vivien Didelot8efdda42015-08-13 12:52:23 -04002535 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002536 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002537 * untagged frames on this port, do a destination address lookup on all
2538 * received packets as usual, disable ARP mirroring and don't send a
2539 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002540 */
2541 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002542 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2543 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2544 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2545 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002546 reg = PORT_CONTROL_2_MAP_DA;
2547
Vivien Didelotfad09c72016-06-21 12:28:20 -04002548 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002549 /* Set the upstream port this port should use */
2550 reg |= dsa_upstream_port(ds);
2551 /* enable forwarding of unknown multicast addresses to
2552 * the upstream port
2553 */
2554 if (port == dsa_upstream_port(ds))
2555 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2556 }
2557
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002558 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002559
Andrew Lunn54d792f2015-05-06 01:09:47 +02002560 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002561 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2562 if (err)
2563 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002564 }
2565
Andrew Lunn5f436662016-12-03 04:45:17 +01002566 if (chip->info->ops->port_jumbo_config) {
2567 err = chip->info->ops->port_jumbo_config(chip, port);
2568 if (err)
2569 return err;
2570 }
2571
Andrew Lunn54d792f2015-05-06 01:09:47 +02002572 /* Port Association Vector: when learning source addresses
2573 * of packets, add the address to the address database using
2574 * a port bitmap that has only the bit for this port set and
2575 * the other bits clear.
2576 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002577 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002578 /* Disable learning for CPU port */
2579 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002580 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002581
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002582 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2583 if (err)
2584 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002585
2586 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002587 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2588 if (err)
2589 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002590
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002591 if (chip->info->ops->port_pause_config) {
2592 err = chip->info->ops->port_pause_config(chip, port);
2593 if (err)
2594 return err;
2595 }
2596
Vivien Didelotfad09c72016-06-21 12:28:20 -04002597 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2598 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2599 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002600 /* Port ATU control: disable limiting the number of
2601 * address database entries that this port is allowed
2602 * to use.
2603 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002604 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2605 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002606 /* Priority Override: disable DA, SA and VTU priority
2607 * override.
2608 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002609 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2610 0x0000);
2611 if (err)
2612 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002613 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002614
Andrew Lunnef0a7312016-12-03 04:35:16 +01002615 if (chip->info->ops->port_tag_remap) {
2616 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002617 if (err)
2618 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002619 }
2620
Andrew Lunnef70b112016-12-03 04:45:18 +01002621 if (chip->info->ops->port_egress_rate_limiting) {
2622 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002623 if (err)
2624 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002625 }
2626
Guenter Roeck366f0a02015-03-26 18:36:30 -07002627 /* Port Control 1: disable trunking, disable sending
2628 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002629 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002630 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2631 if (err)
2632 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002633
Vivien Didelot207afda2016-04-14 14:42:09 -04002634 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002635 * database, and allow bidirectional communication between the
2636 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002637 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002638 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002639 if (err)
2640 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002641
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002642 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2643 if (err)
2644 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002645
2646 /* Default VLAN ID and priority: don't set a default VLAN
2647 * ID, and set the default packet priority to zero.
2648 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002649 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002650}
2651
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002652static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002653{
2654 int err;
2655
Vivien Didelota935c052016-09-29 12:21:53 -04002656 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002657 if (err)
2658 return err;
2659
Vivien Didelota935c052016-09-29 12:21:53 -04002660 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002661 if (err)
2662 return err;
2663
Vivien Didelota935c052016-09-29 12:21:53 -04002664 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2665 if (err)
2666 return err;
2667
2668 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002669}
2670
Vivien Didelotacddbd22016-07-18 20:45:39 -04002671static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2672 unsigned int msecs)
2673{
2674 const unsigned int coeff = chip->info->age_time_coeff;
2675 const unsigned int min = 0x01 * coeff;
2676 const unsigned int max = 0xff * coeff;
2677 u8 age_time;
2678 u16 val;
2679 int err;
2680
2681 if (msecs < min || msecs > max)
2682 return -ERANGE;
2683
2684 /* Round to nearest multiple of coeff */
2685 age_time = (msecs + coeff / 2) / coeff;
2686
Vivien Didelota935c052016-09-29 12:21:53 -04002687 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002688 if (err)
2689 return err;
2690
2691 /* AgeTime is 11:4 bits */
2692 val &= ~0xff0;
2693 val |= age_time << 4;
2694
Vivien Didelota935c052016-09-29 12:21:53 -04002695 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002696}
2697
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002698static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2699 unsigned int ageing_time)
2700{
Vivien Didelot04bed142016-08-31 18:06:13 -04002701 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002702 int err;
2703
2704 mutex_lock(&chip->reg_lock);
2705 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2706 mutex_unlock(&chip->reg_lock);
2707
2708 return err;
2709}
2710
Vivien Didelot97299342016-07-18 20:45:30 -04002711static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002712{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002713 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002714 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002715 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002716
Vivien Didelot119477b2016-05-09 13:22:51 -04002717 /* Enable the PHY Polling Unit if present, don't discard any packets,
2718 * and mask all interrupt sources.
2719 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002720 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002721 if (err)
2722 return err;
2723
Andrew Lunn33641992016-12-03 04:35:17 +01002724 if (chip->info->ops->g1_set_cpu_port) {
2725 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2726 if (err)
2727 return err;
2728 }
2729
2730 if (chip->info->ops->g1_set_egress_port) {
2731 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2732 if (err)
2733 return err;
2734 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002735
Vivien Didelot50484ff2016-05-09 13:22:54 -04002736 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002737 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2738 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2739 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002740 if (err)
2741 return err;
2742
Vivien Didelotacddbd22016-07-18 20:45:39 -04002743 /* Clear all the VTU and STU entries */
2744 err = _mv88e6xxx_vtu_stu_flush(chip);
2745 if (err < 0)
2746 return err;
2747
Vivien Didelot08a01262016-05-09 13:22:50 -04002748 /* Set the default address aging time to 5 minutes, and
2749 * enable address learn messages to be sent to all message
2750 * ports.
2751 */
Vivien Didelota935c052016-09-29 12:21:53 -04002752 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2753 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002754 if (err)
2755 return err;
2756
Vivien Didelotacddbd22016-07-18 20:45:39 -04002757 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2758 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002759 return err;
2760
2761 /* Clear all ATU entries */
2762 err = _mv88e6xxx_atu_flush(chip, 0, true);
2763 if (err)
2764 return err;
2765
Vivien Didelot08a01262016-05-09 13:22:50 -04002766 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002767 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002768 if (err)
2769 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002770 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002771 if (err)
2772 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002773 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002774 if (err)
2775 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002776 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002777 if (err)
2778 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002779 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002780 if (err)
2781 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002782 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002783 if (err)
2784 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002785 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002786 if (err)
2787 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002788 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002789 if (err)
2790 return err;
2791
2792 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002793 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002794 if (err)
2795 return err;
2796
Andrew Lunnde2273872016-11-21 23:27:01 +01002797 /* Initialize the statistics unit */
2798 err = mv88e6xxx_stats_set_histogram(chip);
2799 if (err)
2800 return err;
2801
Vivien Didelot97299342016-07-18 20:45:30 -04002802 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002803 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2804 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002805 if (err)
2806 return err;
2807
2808 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002809 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002810 if (err)
2811 return err;
2812
2813 return 0;
2814}
2815
Vivien Didelotf81ec902016-05-09 13:22:58 -04002816static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002817{
Vivien Didelot04bed142016-08-31 18:06:13 -04002818 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002819 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002820 int i;
2821
Vivien Didelotfad09c72016-06-21 12:28:20 -04002822 chip->ds = ds;
2823 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002824
Vivien Didelotfad09c72016-06-21 12:28:20 -04002825 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002826
Vivien Didelot97299342016-07-18 20:45:30 -04002827 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002828 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002829 err = mv88e6xxx_setup_port(chip, i);
2830 if (err)
2831 goto unlock;
2832 }
2833
2834 /* Setup Switch Global 1 Registers */
2835 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002836 if (err)
2837 goto unlock;
2838
Vivien Didelot97299342016-07-18 20:45:30 -04002839 /* Setup Switch Global 2 Registers */
2840 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2841 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002842 if (err)
2843 goto unlock;
2844 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002845
Andrew Lunn6e55f692016-12-03 04:45:16 +01002846 /* Some generations have the configuration of sending reserved
2847 * management frames to the CPU in global2, others in
2848 * global1. Hence it does not fit the two setup functions
2849 * above.
2850 */
2851 if (chip->info->ops->mgmt_rsvd2cpu) {
2852 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2853 if (err)
2854 goto unlock;
2855 }
2856
Vivien Didelot6b17e862015-08-13 12:52:18 -04002857unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002858 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002859
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002860 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002861}
2862
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002863static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2864{
Vivien Didelot04bed142016-08-31 18:06:13 -04002865 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002866 int err;
2867
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002868 if (!chip->info->ops->set_switch_mac)
2869 return -EOPNOTSUPP;
2870
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002871 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002872 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002873 mutex_unlock(&chip->reg_lock);
2874
2875 return err;
2876}
2877
Vivien Didelote57e5e72016-08-15 17:19:00 -04002878static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002879{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002880 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002881 u16 val;
2882 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002883
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002884 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002885 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002886
Vivien Didelotfad09c72016-06-21 12:28:20 -04002887 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002888 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002889 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002890
2891 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002892}
2893
Vivien Didelote57e5e72016-08-15 17:19:00 -04002894static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002895{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002896 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002897 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002898
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002899 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002900 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002901
Vivien Didelotfad09c72016-06-21 12:28:20 -04002902 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002903 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002904 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002905
2906 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002907}
2908
Vivien Didelotfad09c72016-06-21 12:28:20 -04002909static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02002910 struct device_node *np)
2911{
2912 static int index;
2913 struct mii_bus *bus;
2914 int err;
2915
Andrew Lunnb516d452016-06-04 21:17:06 +02002916 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002917 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02002918
Vivien Didelotfad09c72016-06-21 12:28:20 -04002919 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02002920 if (!bus)
2921 return -ENOMEM;
2922
Vivien Didelotfad09c72016-06-21 12:28:20 -04002923 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02002924 if (np) {
2925 bus->name = np->full_name;
2926 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2927 } else {
2928 bus->name = "mv88e6xxx SMI";
2929 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2930 }
2931
2932 bus->read = mv88e6xxx_mdio_read;
2933 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002934 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002935
Vivien Didelotfad09c72016-06-21 12:28:20 -04002936 if (chip->mdio_np)
2937 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002938 else
2939 err = mdiobus_register(bus);
2940 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002941 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02002942 goto out;
2943 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04002944 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002945
2946 return 0;
2947
2948out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002949 if (chip->mdio_np)
2950 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002951
2952 return err;
2953}
2954
Vivien Didelotfad09c72016-06-21 12:28:20 -04002955static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002956
2957{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002958 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002959
2960 mdiobus_unregister(bus);
2961
Vivien Didelotfad09c72016-06-21 12:28:20 -04002962 if (chip->mdio_np)
2963 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002964}
2965
Guenter Roeckc22995c2015-07-25 09:42:28 -07002966#ifdef CONFIG_NET_DSA_HWMON
2967
2968static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
2969{
Vivien Didelot04bed142016-08-31 18:06:13 -04002970 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04002971 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002972 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002973
2974 *temp = 0;
2975
Vivien Didelotfad09c72016-06-21 12:28:20 -04002976 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002977
Vivien Didelot9c938292016-08-15 17:19:02 -04002978 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002979 if (ret < 0)
2980 goto error;
2981
2982 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002983 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002984 if (ret < 0)
2985 goto error;
2986
Vivien Didelot9c938292016-08-15 17:19:02 -04002987 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07002988 if (ret < 0)
2989 goto error;
2990
2991 /* Wait for temperature to stabilize */
2992 usleep_range(10000, 12000);
2993
Vivien Didelot9c938292016-08-15 17:19:02 -04002994 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2995 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07002996 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002997
2998 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002999 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003000 if (ret < 0)
3001 goto error;
3002
3003 *temp = ((val & 0x1f) - 5) * 5;
3004
3005error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003006 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003007 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003008 return ret;
3009}
3010
3011static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3012{
Vivien Didelot04bed142016-08-31 18:06:13 -04003013 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003014 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003015 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003016 int ret;
3017
3018 *temp = 0;
3019
Vivien Didelot9c938292016-08-15 17:19:02 -04003020 mutex_lock(&chip->reg_lock);
3021 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3022 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003023 if (ret < 0)
3024 return ret;
3025
Vivien Didelot9c938292016-08-15 17:19:02 -04003026 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003027
3028 return 0;
3029}
3030
Vivien Didelotf81ec902016-05-09 13:22:58 -04003031static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003032{
Vivien Didelot04bed142016-08-31 18:06:13 -04003033 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003034
Vivien Didelotfad09c72016-06-21 12:28:20 -04003035 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003036 return -EOPNOTSUPP;
3037
Vivien Didelotfad09c72016-06-21 12:28:20 -04003038 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003039 return mv88e63xx_get_temp(ds, temp);
3040
3041 return mv88e61xx_get_temp(ds, temp);
3042}
3043
Vivien Didelotf81ec902016-05-09 13:22:58 -04003044static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003045{
Vivien Didelot04bed142016-08-31 18:06:13 -04003046 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003047 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003048 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003049 int ret;
3050
Vivien Didelotfad09c72016-06-21 12:28:20 -04003051 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003052 return -EOPNOTSUPP;
3053
3054 *temp = 0;
3055
Vivien Didelot9c938292016-08-15 17:19:02 -04003056 mutex_lock(&chip->reg_lock);
3057 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3058 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003059 if (ret < 0)
3060 return ret;
3061
Vivien Didelot9c938292016-08-15 17:19:02 -04003062 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003063
3064 return 0;
3065}
3066
Vivien Didelotf81ec902016-05-09 13:22:58 -04003067static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003068{
Vivien Didelot04bed142016-08-31 18:06:13 -04003069 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003070 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003071 u16 val;
3072 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003073
Vivien Didelotfad09c72016-06-21 12:28:20 -04003074 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003075 return -EOPNOTSUPP;
3076
Vivien Didelot9c938292016-08-15 17:19:02 -04003077 mutex_lock(&chip->reg_lock);
3078 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3079 if (err)
3080 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003081 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003082 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3083 (val & 0xe0ff) | (temp << 8));
3084unlock:
3085 mutex_unlock(&chip->reg_lock);
3086
3087 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003088}
3089
Vivien Didelotf81ec902016-05-09 13:22:58 -04003090static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003091{
Vivien Didelot04bed142016-08-31 18:06:13 -04003092 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003093 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003094 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003095 int ret;
3096
Vivien Didelotfad09c72016-06-21 12:28:20 -04003097 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003098 return -EOPNOTSUPP;
3099
3100 *alarm = false;
3101
Vivien Didelot9c938292016-08-15 17:19:02 -04003102 mutex_lock(&chip->reg_lock);
3103 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3104 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003105 if (ret < 0)
3106 return ret;
3107
Vivien Didelot9c938292016-08-15 17:19:02 -04003108 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003109
3110 return 0;
3111}
3112#endif /* CONFIG_NET_DSA_HWMON */
3113
Vivien Didelot855b1932016-07-20 18:18:35 -04003114static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3115{
Vivien Didelot04bed142016-08-31 18:06:13 -04003116 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003117
3118 return chip->eeprom_len;
3119}
3120
Vivien Didelot855b1932016-07-20 18:18:35 -04003121static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3122 struct ethtool_eeprom *eeprom, u8 *data)
3123{
Vivien Didelot04bed142016-08-31 18:06:13 -04003124 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003125 int err;
3126
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003127 if (!chip->info->ops->get_eeprom)
3128 return -EOPNOTSUPP;
3129
Vivien Didelot855b1932016-07-20 18:18:35 -04003130 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003131 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003132 mutex_unlock(&chip->reg_lock);
3133
3134 if (err)
3135 return err;
3136
3137 eeprom->magic = 0xc3ec4951;
3138
3139 return 0;
3140}
3141
Vivien Didelot855b1932016-07-20 18:18:35 -04003142static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3143 struct ethtool_eeprom *eeprom, u8 *data)
3144{
Vivien Didelot04bed142016-08-31 18:06:13 -04003145 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003146 int err;
3147
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003148 if (!chip->info->ops->set_eeprom)
3149 return -EOPNOTSUPP;
3150
Vivien Didelot855b1932016-07-20 18:18:35 -04003151 if (eeprom->magic != 0xc3ec4951)
3152 return -EINVAL;
3153
3154 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003155 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003156 mutex_unlock(&chip->reg_lock);
3157
3158 return err;
3159}
3160
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003161static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003162 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003163 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003164 .phy_read = mv88e6xxx_phy_ppu_read,
3165 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003166 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003167 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003168 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003169 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003170 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3171 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3172 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003173 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003174 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003175 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003176 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3177 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003178 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003179 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3180 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003181 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003182 .ppu_enable = mv88e6185_g1_ppu_enable,
3183 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003184 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003185};
3186
3187static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003188 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003189 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003190 .phy_read = mv88e6xxx_phy_ppu_read,
3191 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003192 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003193 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003194 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003195 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3196 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003197 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003198 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3199 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003200 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003201 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003202 .ppu_enable = mv88e6185_g1_ppu_enable,
3203 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003204 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003205};
3206
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003207static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003208 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003209 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3210 .phy_read = mv88e6xxx_g2_smi_phy_read,
3211 .phy_write = mv88e6xxx_g2_smi_phy_write,
3212 .port_set_link = mv88e6xxx_port_set_link,
3213 .port_set_duplex = mv88e6xxx_port_set_duplex,
3214 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003215 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003216 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3217 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3218 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003219 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003220 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003221 .port_pause_config = mv88e6097_port_pause_config,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003222 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3223 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3224 .stats_get_strings = mv88e6095_stats_get_strings,
3225 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003226 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3227 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003228 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003229 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003230};
3231
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003232static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003233 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003234 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003235 .phy_read = mv88e6xxx_read,
3236 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003237 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003238 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003239 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003240 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3241 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003242 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003243 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3244 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003245 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003246 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3247 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003248 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003249 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003250};
3251
3252static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003253 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003254 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003255 .phy_read = mv88e6xxx_phy_ppu_read,
3256 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003257 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003258 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003259 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003260 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003261 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3262 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3263 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003264 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003265 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003266 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003267 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003268 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3269 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003270 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003271 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3272 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003273 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003274 .ppu_enable = mv88e6185_g1_ppu_enable,
3275 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003276 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003277};
3278
3279static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003280 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003281 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003282 .phy_read = mv88e6xxx_read,
3283 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003284 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003285 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003286 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003287 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003288 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3289 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3290 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003291 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003292 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003293 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003294 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003295 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3296 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003297 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003298 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3299 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003300 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003301 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003302};
3303
3304static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003305 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003306 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003307 .phy_read = mv88e6xxx_read,
3308 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003309 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003310 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003311 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003312 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003313 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3314 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003315 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003316 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3317 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003318 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003319 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003320};
3321
3322static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003323 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003324 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003325 .phy_read = mv88e6xxx_g2_smi_phy_read,
3326 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003327 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003328 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003329 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003330 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003331 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003332 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3333 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3334 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003335 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003336 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003337 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003338 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003339 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3340 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003341 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003342 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3343 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003344 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003345 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003346};
3347
3348static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003349 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003350 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3351 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003352 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003353 .phy_read = mv88e6xxx_g2_smi_phy_read,
3354 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003355 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003356 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003357 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003358 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003359 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003360 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3361 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3362 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003363 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003364 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003365 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003366 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003367 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3368 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003369 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003370 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3371 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003372 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003373 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003374};
3375
3376static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003377 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003378 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003379 .phy_read = mv88e6xxx_g2_smi_phy_read,
3380 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003381 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003382 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003383 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003384 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003385 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003386 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3387 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3388 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003389 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003390 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003391 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003392 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003393 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3394 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003395 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003396 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3397 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003398 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003399 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003400};
3401
3402static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003403 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003404 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3405 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003406 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003407 .phy_read = mv88e6xxx_g2_smi_phy_read,
3408 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003409 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003410 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003411 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003412 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003413 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003414 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3415 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3416 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003417 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003418 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003419 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003420 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003421 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3422 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003423 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003424 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3425 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003426 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003427 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003428};
3429
3430static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003431 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003432 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003433 .phy_read = mv88e6xxx_phy_ppu_read,
3434 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003435 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003436 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003437 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003438 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
3439 .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
Andrew Lunnef70b112016-12-03 04:45:18 +01003440 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003441 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003442 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3443 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003444 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003445 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3446 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003447 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003448 .ppu_enable = mv88e6185_g1_ppu_enable,
3449 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003450 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003451};
3452
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003453static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003454 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003455 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3456 .phy_read = mv88e6xxx_g2_smi_phy_read,
3457 .phy_write = mv88e6xxx_g2_smi_phy_write,
3458 .port_set_link = mv88e6xxx_port_set_link,
3459 .port_set_duplex = mv88e6xxx_port_set_duplex,
3460 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3461 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003462 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003463 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3464 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3465 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003466 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003467 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003468 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003469 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3470 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003471 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003472 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3473 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003474 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003475 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003476};
3477
3478static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003479 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003480 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3481 .phy_read = mv88e6xxx_g2_smi_phy_read,
3482 .phy_write = mv88e6xxx_g2_smi_phy_write,
3483 .port_set_link = mv88e6xxx_port_set_link,
3484 .port_set_duplex = mv88e6xxx_port_set_duplex,
3485 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3486 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003487 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003488 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3489 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3490 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003491 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003492 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003493 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003494 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3495 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003496 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003497 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3498 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003499 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003500 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003501};
3502
3503static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003504 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003505 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3506 .phy_read = mv88e6xxx_g2_smi_phy_read,
3507 .phy_write = mv88e6xxx_g2_smi_phy_write,
3508 .port_set_link = mv88e6xxx_port_set_link,
3509 .port_set_duplex = mv88e6xxx_port_set_duplex,
3510 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3511 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003512 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003513 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3514 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3515 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003516 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003517 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003518 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003519 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3520 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003521 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003522 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3523 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003524 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003525 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003526};
3527
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003528static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003529 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003530 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3531 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003532 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003533 .phy_read = mv88e6xxx_g2_smi_phy_read,
3534 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003535 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003536 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003537 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003538 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003539 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003540 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3541 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3542 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003543 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003544 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003545 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003546 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003547 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3548 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003549 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003550 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3551 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003552 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003553 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003554};
3555
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003556static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003557 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003558 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3559 .phy_read = mv88e6xxx_g2_smi_phy_read,
3560 .phy_write = mv88e6xxx_g2_smi_phy_write,
3561 .port_set_link = mv88e6xxx_port_set_link,
3562 .port_set_duplex = mv88e6xxx_port_set_duplex,
3563 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3564 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003565 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003566 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3567 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3568 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003569 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003570 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003571 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003572 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3573 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003574 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003575 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3576 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003577 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003578 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003579};
3580
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003581static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003582 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003583 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3584 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003585 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003586 .phy_read = mv88e6xxx_g2_smi_phy_read,
3587 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003588 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003589 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003590 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003591 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003592 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3593 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3594 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003595 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003596 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003597 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003598 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003599 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3600 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003601 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003602 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3603 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003604 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003605 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003606};
3607
3608static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003609 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003610 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3611 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003612 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003613 .phy_read = mv88e6xxx_g2_smi_phy_read,
3614 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003615 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003616 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003617 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003618 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003619 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3620 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3621 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003622 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003623 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003624 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003625 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003626 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3627 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003628 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003629 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3630 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003631 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003632};
3633
3634static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003635 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003636 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003637 .phy_read = mv88e6xxx_g2_smi_phy_read,
3638 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003639 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003640 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003641 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003642 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003643 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003644 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3645 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3646 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003647 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003648 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003649 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003650 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003651 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3652 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003653 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003654 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3655 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003656 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003657 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003658};
3659
3660static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003661 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003662 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003663 .phy_read = mv88e6xxx_g2_smi_phy_read,
3664 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003665 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003666 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003667 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003668 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003669 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003670 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3671 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3672 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003673 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003674 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003675 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003676 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003677 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3678 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003679 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003680 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3681 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003682 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003683 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003684};
3685
3686static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003687 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003688 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3689 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003690 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003691 .phy_read = mv88e6xxx_g2_smi_phy_read,
3692 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003693 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003694 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003695 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003696 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003697 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003698 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3699 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3700 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003701 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003702 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003703 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003704 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003705 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3706 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003707 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003708 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3709 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003710 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003711 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003712};
3713
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003714static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003715 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003716 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3717 .phy_read = mv88e6xxx_g2_smi_phy_read,
3718 .phy_write = mv88e6xxx_g2_smi_phy_write,
3719 .port_set_link = mv88e6xxx_port_set_link,
3720 .port_set_duplex = mv88e6xxx_port_set_duplex,
3721 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3722 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003723 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003724 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3725 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3726 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003727 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003728 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003729 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003730 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003731 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003732 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3733 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003734 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003735 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3736 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003737 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003738 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003739};
3740
3741static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003742 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003743 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3744 .phy_read = mv88e6xxx_g2_smi_phy_read,
3745 .phy_write = mv88e6xxx_g2_smi_phy_write,
3746 .port_set_link = mv88e6xxx_port_set_link,
3747 .port_set_duplex = mv88e6xxx_port_set_duplex,
3748 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3749 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003750 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003751 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3752 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3753 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003754 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003755 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003756 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003757 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003758 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003759 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3760 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003761 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003762 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3763 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003764 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003765 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003766};
3767
3768static const struct mv88e6xxx_ops mv88e6391_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003769 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003770 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3771 .phy_read = mv88e6xxx_g2_smi_phy_read,
3772 .phy_write = mv88e6xxx_g2_smi_phy_write,
3773 .port_set_link = mv88e6xxx_port_set_link,
3774 .port_set_duplex = mv88e6xxx_port_set_duplex,
3775 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3776 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003777 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003778 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3779 .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
3780 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003781 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunn79523472016-11-21 23:27:00 +01003782 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003783 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003784 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3785 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003786 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003787 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3788 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003789 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003790 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003791};
3792
Andrew Lunn56995cb2016-12-03 04:35:19 +01003793static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
3794 const struct mv88e6xxx_ops *ops)
3795{
3796 if (!ops->port_set_frame_mode) {
3797 dev_err(chip->dev, "Missing port_set_frame_mode");
3798 return -EINVAL;
3799 }
3800
3801 if (!ops->port_set_egress_unknowns) {
3802 dev_err(chip->dev, "Missing port_set_egress_mode");
3803 return -EINVAL;
3804 }
3805
3806 return 0;
3807}
3808
Vivien Didelotf81ec902016-05-09 13:22:58 -04003809static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3810 [MV88E6085] = {
3811 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3812 .family = MV88E6XXX_FAMILY_6097,
3813 .name = "Marvell 88E6085",
3814 .num_databases = 4096,
3815 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003816 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003817 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003818 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003819 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003820 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003821 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003822 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003823 },
3824
3825 [MV88E6095] = {
3826 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3827 .family = MV88E6XXX_FAMILY_6095,
3828 .name = "Marvell 88E6095/88E6095F",
3829 .num_databases = 256,
3830 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003831 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003832 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003833 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003834 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003835 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003836 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003837 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 },
3839
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003840 [MV88E6097] = {
3841 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3842 .family = MV88E6XXX_FAMILY_6097,
3843 .name = "Marvell 88E6097/88E6097F",
3844 .num_databases = 4096,
3845 .num_ports = 11,
3846 .port_base_addr = 0x10,
3847 .global1_addr = 0x1b,
3848 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003849 .g1_irqs = 8,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003850 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003851 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3852 .ops = &mv88e6097_ops,
3853 },
3854
Vivien Didelotf81ec902016-05-09 13:22:58 -04003855 [MV88E6123] = {
3856 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3857 .family = MV88E6XXX_FAMILY_6165,
3858 .name = "Marvell 88E6123",
3859 .num_databases = 4096,
3860 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003861 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003862 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003863 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003864 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003865 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003866 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003867 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003868 },
3869
3870 [MV88E6131] = {
3871 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3872 .family = MV88E6XXX_FAMILY_6185,
3873 .name = "Marvell 88E6131",
3874 .num_databases = 256,
3875 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003876 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003877 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003878 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003879 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003880 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003881 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003882 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003883 },
3884
3885 [MV88E6161] = {
3886 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3887 .family = MV88E6XXX_FAMILY_6165,
3888 .name = "Marvell 88E6161",
3889 .num_databases = 4096,
3890 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003891 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003892 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003893 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003894 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003895 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003896 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003897 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003898 },
3899
3900 [MV88E6165] = {
3901 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3902 .family = MV88E6XXX_FAMILY_6165,
3903 .name = "Marvell 88E6165",
3904 .num_databases = 4096,
3905 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003906 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003907 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003908 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003909 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003910 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003911 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003912 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003913 },
3914
3915 [MV88E6171] = {
3916 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3917 .family = MV88E6XXX_FAMILY_6351,
3918 .name = "Marvell 88E6171",
3919 .num_databases = 4096,
3920 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003921 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003922 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003923 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003924 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003925 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003926 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003927 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003928 },
3929
3930 [MV88E6172] = {
3931 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3932 .family = MV88E6XXX_FAMILY_6352,
3933 .name = "Marvell 88E6172",
3934 .num_databases = 4096,
3935 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003936 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003937 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003938 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003939 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003940 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003941 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003942 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003943 },
3944
3945 [MV88E6175] = {
3946 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3947 .family = MV88E6XXX_FAMILY_6351,
3948 .name = "Marvell 88E6175",
3949 .num_databases = 4096,
3950 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003951 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003952 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003953 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003954 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003955 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003956 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003957 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003958 },
3959
3960 [MV88E6176] = {
3961 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3962 .family = MV88E6XXX_FAMILY_6352,
3963 .name = "Marvell 88E6176",
3964 .num_databases = 4096,
3965 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003966 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003967 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003968 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003969 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003970 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003971 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003972 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003973 },
3974
3975 [MV88E6185] = {
3976 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3977 .family = MV88E6XXX_FAMILY_6185,
3978 .name = "Marvell 88E6185",
3979 .num_databases = 256,
3980 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003981 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003982 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003983 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003984 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003985 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003986 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003987 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003988 },
3989
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003990 [MV88E6190] = {
3991 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3992 .family = MV88E6XXX_FAMILY_6390,
3993 .name = "Marvell 88E6190",
3994 .num_databases = 4096,
3995 .num_ports = 11, /* 10 + Z80 */
3996 .port_base_addr = 0x0,
3997 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003998 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003999 .age_time_coeff = 15000,
4000 .g1_irqs = 9,
4001 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4002 .ops = &mv88e6190_ops,
4003 },
4004
4005 [MV88E6190X] = {
4006 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
4007 .family = MV88E6XXX_FAMILY_6390,
4008 .name = "Marvell 88E6190X",
4009 .num_databases = 4096,
4010 .num_ports = 11, /* 10 + Z80 */
4011 .port_base_addr = 0x0,
4012 .global1_addr = 0x1b,
4013 .age_time_coeff = 15000,
4014 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004015 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004016 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4017 .ops = &mv88e6190x_ops,
4018 },
4019
4020 [MV88E6191] = {
4021 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
4022 .family = MV88E6XXX_FAMILY_6390,
4023 .name = "Marvell 88E6191",
4024 .num_databases = 4096,
4025 .num_ports = 11, /* 10 + Z80 */
4026 .port_base_addr = 0x0,
4027 .global1_addr = 0x1b,
4028 .age_time_coeff = 15000,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004029 .g1_irqs = 9,
4030 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004031 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4032 .ops = &mv88e6391_ops,
4033 },
4034
Vivien Didelotf81ec902016-05-09 13:22:58 -04004035 [MV88E6240] = {
4036 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
4037 .family = MV88E6XXX_FAMILY_6352,
4038 .name = "Marvell 88E6240",
4039 .num_databases = 4096,
4040 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004041 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004042 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004043 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004044 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004045 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004046 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004047 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004048 },
4049
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004050 [MV88E6290] = {
4051 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
4052 .family = MV88E6XXX_FAMILY_6390,
4053 .name = "Marvell 88E6290",
4054 .num_databases = 4096,
4055 .num_ports = 11, /* 10 + Z80 */
4056 .port_base_addr = 0x0,
4057 .global1_addr = 0x1b,
4058 .age_time_coeff = 15000,
4059 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004060 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004061 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4062 .ops = &mv88e6290_ops,
4063 },
4064
Vivien Didelotf81ec902016-05-09 13:22:58 -04004065 [MV88E6320] = {
4066 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
4067 .family = MV88E6XXX_FAMILY_6320,
4068 .name = "Marvell 88E6320",
4069 .num_databases = 4096,
4070 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004071 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004072 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004073 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004074 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004075 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004076 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004077 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004078 },
4079
4080 [MV88E6321] = {
4081 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4082 .family = MV88E6XXX_FAMILY_6320,
4083 .name = "Marvell 88E6321",
4084 .num_databases = 4096,
4085 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004086 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004087 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004088 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004089 .g1_irqs = 8,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004090 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004091 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004092 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004093 },
4094
4095 [MV88E6350] = {
4096 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4097 .family = MV88E6XXX_FAMILY_6351,
4098 .name = "Marvell 88E6350",
4099 .num_databases = 4096,
4100 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004101 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004102 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004103 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004104 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004105 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004106 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004107 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004108 },
4109
4110 [MV88E6351] = {
4111 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4112 .family = MV88E6XXX_FAMILY_6351,
4113 .name = "Marvell 88E6351",
4114 .num_databases = 4096,
4115 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004116 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004117 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004118 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004119 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004120 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004121 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004122 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004123 },
4124
4125 [MV88E6352] = {
4126 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4127 .family = MV88E6XXX_FAMILY_6352,
4128 .name = "Marvell 88E6352",
4129 .num_databases = 4096,
4130 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004131 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004132 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004133 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004134 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004135 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004136 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004137 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004138 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004139 [MV88E6390] = {
4140 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4141 .family = MV88E6XXX_FAMILY_6390,
4142 .name = "Marvell 88E6390",
4143 .num_databases = 4096,
4144 .num_ports = 11, /* 10 + Z80 */
4145 .port_base_addr = 0x0,
4146 .global1_addr = 0x1b,
4147 .age_time_coeff = 15000,
4148 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004149 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004150 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4151 .ops = &mv88e6390_ops,
4152 },
4153 [MV88E6390X] = {
4154 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4155 .family = MV88E6XXX_FAMILY_6390,
4156 .name = "Marvell 88E6390X",
4157 .num_databases = 4096,
4158 .num_ports = 11, /* 10 + Z80 */
4159 .port_base_addr = 0x0,
4160 .global1_addr = 0x1b,
4161 .age_time_coeff = 15000,
4162 .g1_irqs = 9,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004163 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004164 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4165 .ops = &mv88e6390x_ops,
4166 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004167};
4168
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004169static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004170{
Vivien Didelota439c062016-04-17 13:23:58 -04004171 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004172
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004173 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4174 if (mv88e6xxx_table[i].prod_num == prod_num)
4175 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004176
Vivien Didelotb9b37712015-10-30 19:39:48 -04004177 return NULL;
4178}
4179
Vivien Didelotfad09c72016-06-21 12:28:20 -04004180static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004181{
4182 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004183 unsigned int prod_num, rev;
4184 u16 id;
4185 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004186
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004187 mutex_lock(&chip->reg_lock);
4188 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4189 mutex_unlock(&chip->reg_lock);
4190 if (err)
4191 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004192
4193 prod_num = (id & 0xfff0) >> 4;
4194 rev = id & 0x000f;
4195
4196 info = mv88e6xxx_lookup_info(prod_num);
4197 if (!info)
4198 return -ENODEV;
4199
Vivien Didelotcaac8542016-06-20 13:14:09 -04004200 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004201 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004202
Vivien Didelotca070c12016-09-02 14:45:34 -04004203 err = mv88e6xxx_g2_require(chip);
4204 if (err)
4205 return err;
4206
Vivien Didelotfad09c72016-06-21 12:28:20 -04004207 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4208 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004209
4210 return 0;
4211}
4212
Vivien Didelotfad09c72016-06-21 12:28:20 -04004213static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004214{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004215 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004216
Vivien Didelotfad09c72016-06-21 12:28:20 -04004217 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4218 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004219 return NULL;
4220
Vivien Didelotfad09c72016-06-21 12:28:20 -04004221 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004222
Vivien Didelotfad09c72016-06-21 12:28:20 -04004223 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04004224
Vivien Didelotfad09c72016-06-21 12:28:20 -04004225 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004226}
4227
Vivien Didelote57e5e72016-08-15 17:19:00 -04004228static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4229{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004230 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004231 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004232}
4233
Andrew Lunn930188c2016-08-22 16:01:03 +02004234static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4235{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004236 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004237 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004238}
4239
Vivien Didelotfad09c72016-06-21 12:28:20 -04004240static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004241 struct mii_bus *bus, int sw_addr)
4242{
4243 /* ADDR[0] pin is unavailable externally and considered zero */
4244 if (sw_addr & 0x1)
4245 return -EINVAL;
4246
Vivien Didelot914b32f2016-06-20 13:14:11 -04004247 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004248 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004249 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004250 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004251 else
4252 return -EINVAL;
4253
Vivien Didelotfad09c72016-06-21 12:28:20 -04004254 chip->bus = bus;
4255 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004256
4257 return 0;
4258}
4259
Andrew Lunn7b314362016-08-22 16:01:01 +02004260static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4261{
Vivien Didelot04bed142016-08-31 18:06:13 -04004262 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004263
Andrew Lunn443d5a12016-12-03 04:35:18 +01004264 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004265}
4266
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004267static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4268 struct device *host_dev, int sw_addr,
4269 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004270{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004271 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004272 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004273 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004274
Vivien Didelota439c062016-04-17 13:23:58 -04004275 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004276 if (!bus)
4277 return NULL;
4278
Vivien Didelotfad09c72016-06-21 12:28:20 -04004279 chip = mv88e6xxx_alloc_chip(dsa_dev);
4280 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004281 return NULL;
4282
Vivien Didelotcaac8542016-06-20 13:14:09 -04004283 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004284 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004285
Vivien Didelotfad09c72016-06-21 12:28:20 -04004286 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004287 if (err)
4288 goto free;
4289
Vivien Didelotfad09c72016-06-21 12:28:20 -04004290 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004291 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004292 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004293
Andrew Lunndc30c352016-10-16 19:56:49 +02004294 mutex_lock(&chip->reg_lock);
4295 err = mv88e6xxx_switch_reset(chip);
4296 mutex_unlock(&chip->reg_lock);
4297 if (err)
4298 goto free;
4299
Vivien Didelote57e5e72016-08-15 17:19:00 -04004300 mv88e6xxx_phy_init(chip);
4301
Vivien Didelotfad09c72016-06-21 12:28:20 -04004302 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004303 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004304 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004305
Vivien Didelotfad09c72016-06-21 12:28:20 -04004306 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004307
Vivien Didelotfad09c72016-06-21 12:28:20 -04004308 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004309free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004310 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004311
4312 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004313}
4314
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004315static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4316 const struct switchdev_obj_port_mdb *mdb,
4317 struct switchdev_trans *trans)
4318{
4319 /* We don't need any dynamic resource from the kernel (yet),
4320 * so skip the prepare phase.
4321 */
4322
4323 return 0;
4324}
4325
4326static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4327 const struct switchdev_obj_port_mdb *mdb,
4328 struct switchdev_trans *trans)
4329{
Vivien Didelot04bed142016-08-31 18:06:13 -04004330 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004331
4332 mutex_lock(&chip->reg_lock);
4333 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4334 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4335 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4336 mutex_unlock(&chip->reg_lock);
4337}
4338
4339static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4340 const struct switchdev_obj_port_mdb *mdb)
4341{
Vivien Didelot04bed142016-08-31 18:06:13 -04004342 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004343 int err;
4344
4345 mutex_lock(&chip->reg_lock);
4346 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4347 GLOBAL_ATU_DATA_STATE_UNUSED);
4348 mutex_unlock(&chip->reg_lock);
4349
4350 return err;
4351}
4352
4353static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4354 struct switchdev_obj_port_mdb *mdb,
4355 int (*cb)(struct switchdev_obj *obj))
4356{
Vivien Didelot04bed142016-08-31 18:06:13 -04004357 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004358 int err;
4359
4360 mutex_lock(&chip->reg_lock);
4361 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4362 mutex_unlock(&chip->reg_lock);
4363
4364 return err;
4365}
4366
Vivien Didelot9d490b42016-08-23 12:38:56 -04004367static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004368 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004369 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004370 .setup = mv88e6xxx_setup,
4371 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004372 .adjust_link = mv88e6xxx_adjust_link,
4373 .get_strings = mv88e6xxx_get_strings,
4374 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4375 .get_sset_count = mv88e6xxx_get_sset_count,
4376 .set_eee = mv88e6xxx_set_eee,
4377 .get_eee = mv88e6xxx_get_eee,
4378#ifdef CONFIG_NET_DSA_HWMON
4379 .get_temp = mv88e6xxx_get_temp,
4380 .get_temp_limit = mv88e6xxx_get_temp_limit,
4381 .set_temp_limit = mv88e6xxx_set_temp_limit,
4382 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
4383#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004384 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004385 .get_eeprom = mv88e6xxx_get_eeprom,
4386 .set_eeprom = mv88e6xxx_set_eeprom,
4387 .get_regs_len = mv88e6xxx_get_regs_len,
4388 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004389 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004390 .port_bridge_join = mv88e6xxx_port_bridge_join,
4391 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4392 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004393 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004394 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4395 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4396 .port_vlan_add = mv88e6xxx_port_vlan_add,
4397 .port_vlan_del = mv88e6xxx_port_vlan_del,
4398 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4399 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4400 .port_fdb_add = mv88e6xxx_port_fdb_add,
4401 .port_fdb_del = mv88e6xxx_port_fdb_del,
4402 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004403 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4404 .port_mdb_add = mv88e6xxx_port_mdb_add,
4405 .port_mdb_del = mv88e6xxx_port_mdb_del,
4406 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004407};
4408
Vivien Didelotfad09c72016-06-21 12:28:20 -04004409static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004410 struct device_node *np)
4411{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004412 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004413 struct dsa_switch *ds;
4414
4415 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4416 if (!ds)
4417 return -ENOMEM;
4418
4419 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004420 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004421 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004422
4423 dev_set_drvdata(dev, ds);
4424
4425 return dsa_register_switch(ds, np);
4426}
4427
Vivien Didelotfad09c72016-06-21 12:28:20 -04004428static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004429{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004430 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004431}
4432
Vivien Didelot57d32312016-06-20 13:13:58 -04004433static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004434{
4435 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004436 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004437 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004438 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004439 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004440 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004441
Vivien Didelotcaac8542016-06-20 13:14:09 -04004442 compat_info = of_device_get_match_data(dev);
4443 if (!compat_info)
4444 return -EINVAL;
4445
Vivien Didelotfad09c72016-06-21 12:28:20 -04004446 chip = mv88e6xxx_alloc_chip(dev);
4447 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004448 return -ENOMEM;
4449
Vivien Didelotfad09c72016-06-21 12:28:20 -04004450 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004451
Andrew Lunn56995cb2016-12-03 04:35:19 +01004452 err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
4453 if (err)
4454 return err;
4455
Vivien Didelotfad09c72016-06-21 12:28:20 -04004456 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004457 if (err)
4458 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004459
Andrew Lunnb4308f02016-11-21 23:26:55 +01004460 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4461 if (IS_ERR(chip->reset))
4462 return PTR_ERR(chip->reset);
4463
Vivien Didelotfad09c72016-06-21 12:28:20 -04004464 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004465 if (err)
4466 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004467
Vivien Didelote57e5e72016-08-15 17:19:00 -04004468 mv88e6xxx_phy_init(chip);
4469
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004470 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004471 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004472 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004473
Andrew Lunndc30c352016-10-16 19:56:49 +02004474 mutex_lock(&chip->reg_lock);
4475 err = mv88e6xxx_switch_reset(chip);
4476 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004477 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004478 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004479
Andrew Lunndc30c352016-10-16 19:56:49 +02004480 chip->irq = of_irq_get(np, 0);
4481 if (chip->irq == -EPROBE_DEFER) {
4482 err = chip->irq;
4483 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004484 }
4485
Andrew Lunndc30c352016-10-16 19:56:49 +02004486 if (chip->irq > 0) {
4487 /* Has to be performed before the MDIO bus is created,
4488 * because the PHYs will link there interrupts to these
4489 * interrupt controllers
4490 */
4491 mutex_lock(&chip->reg_lock);
4492 err = mv88e6xxx_g1_irq_setup(chip);
4493 mutex_unlock(&chip->reg_lock);
4494
4495 if (err)
4496 goto out;
4497
4498 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4499 err = mv88e6xxx_g2_irq_setup(chip);
4500 if (err)
4501 goto out_g1_irq;
4502 }
4503 }
4504
4505 err = mv88e6xxx_mdio_register(chip, np);
4506 if (err)
4507 goto out_g2_irq;
4508
4509 err = mv88e6xxx_register_switch(chip, np);
4510 if (err)
4511 goto out_mdio;
4512
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004513 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004514
4515out_mdio:
4516 mv88e6xxx_mdio_unregister(chip);
4517out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004518 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004519 mv88e6xxx_g2_irq_free(chip);
4520out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004521 if (chip->irq > 0) {
4522 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004523 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004524 mutex_unlock(&chip->reg_lock);
4525 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004526out:
4527 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004528}
4529
4530static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4531{
4532 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004533 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004534
Andrew Lunn930188c2016-08-22 16:01:03 +02004535 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004536 mv88e6xxx_unregister_switch(chip);
4537 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004538
Andrew Lunn467126442016-11-20 20:14:15 +01004539 if (chip->irq > 0) {
4540 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4541 mv88e6xxx_g2_irq_free(chip);
4542 mv88e6xxx_g1_irq_free(chip);
4543 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004544}
4545
4546static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004547 {
4548 .compatible = "marvell,mv88e6085",
4549 .data = &mv88e6xxx_table[MV88E6085],
4550 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004551 {
4552 .compatible = "marvell,mv88e6190",
4553 .data = &mv88e6xxx_table[MV88E6190],
4554 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004555 { /* sentinel */ },
4556};
4557
4558MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4559
4560static struct mdio_driver mv88e6xxx_driver = {
4561 .probe = mv88e6xxx_probe,
4562 .remove = mv88e6xxx_remove,
4563 .mdiodrv.driver = {
4564 .name = "mv88e6085",
4565 .of_match_table = mv88e6xxx_of_match,
4566 },
4567};
4568
Ben Hutchings98e67302011-11-25 14:36:19 +00004569static int __init mv88e6xxx_init(void)
4570{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004571 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004572 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004573}
4574module_init(mv88e6xxx_init);
4575
4576static void __exit mv88e6xxx_cleanup(void)
4577{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004578 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004579 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004580}
4581module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004582
4583MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4584MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4585MODULE_LICENSE("GPL");