Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Driver for Marvell PPv2 network controller for Armada 375 SoC. |
| 3 | * |
| 4 | * Copyright (C) 2014 Marvell |
| 5 | * |
| 6 | * Marcin Wojtas <mw@semihalf.com> |
| 7 | * |
| 8 | * This file is licensed under the terms of the GNU General Public |
| 9 | * License version 2. This program is licensed "as is" without any |
| 10 | * warranty of any kind, whether express or implied. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/netdevice.h> |
| 15 | #include <linux/etherdevice.h> |
| 16 | #include <linux/platform_device.h> |
| 17 | #include <linux/skbuff.h> |
| 18 | #include <linux/inetdevice.h> |
| 19 | #include <linux/mbus.h> |
| 20 | #include <linux/module.h> |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 21 | #include <linux/mfd/syscon.h> |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 22 | #include <linux/interrupt.h> |
| 23 | #include <linux/cpumask.h> |
| 24 | #include <linux/of.h> |
| 25 | #include <linux/of_irq.h> |
| 26 | #include <linux/of_mdio.h> |
| 27 | #include <linux/of_net.h> |
| 28 | #include <linux/of_address.h> |
Thomas Petazzoni | faca924 | 2017-03-07 16:53:06 +0100 | [diff] [blame] | 29 | #include <linux/of_device.h> |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 30 | #include <linux/phy.h> |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 31 | #include <linux/phy/phy.h> |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 32 | #include <linux/clk.h> |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 33 | #include <linux/hrtimer.h> |
| 34 | #include <linux/ktime.h> |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 35 | #include <linux/regmap.h> |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 36 | #include <uapi/linux/ppp_defs.h> |
| 37 | #include <net/ip.h> |
| 38 | #include <net/ipv6.h> |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 39 | #include <net/tso.h> |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 40 | |
| 41 | /* RX Fifo Registers */ |
| 42 | #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port)) |
| 43 | #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port)) |
| 44 | #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60 |
| 45 | #define MVPP2_RX_FIFO_INIT_REG 0x64 |
| 46 | |
| 47 | /* RX DMA Top Registers */ |
| 48 | #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port)) |
| 49 | #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16) |
| 50 | #define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31) |
| 51 | #define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool)) |
| 52 | #define MVPP2_POOL_BUF_SIZE_OFFSET 5 |
| 53 | #define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq)) |
| 54 | #define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff |
| 55 | #define MVPP2_SNOOP_BUF_HDR_MASK BIT(9) |
| 56 | #define MVPP2_RXQ_POOL_SHORT_OFFS 20 |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 57 | #define MVPP21_RXQ_POOL_SHORT_MASK 0x700000 |
| 58 | #define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 59 | #define MVPP2_RXQ_POOL_LONG_OFFS 24 |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 60 | #define MVPP21_RXQ_POOL_LONG_MASK 0x7000000 |
| 61 | #define MVPP22_RXQ_POOL_LONG_MASK 0xf000000 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 62 | #define MVPP2_RXQ_PACKET_OFFSET_OFFS 28 |
| 63 | #define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000 |
| 64 | #define MVPP2_RXQ_DISABLE_MASK BIT(31) |
| 65 | |
| 66 | /* Parser Registers */ |
| 67 | #define MVPP2_PRS_INIT_LOOKUP_REG 0x1000 |
| 68 | #define MVPP2_PRS_PORT_LU_MAX 0xf |
| 69 | #define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4)) |
| 70 | #define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4)) |
| 71 | #define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4)) |
| 72 | #define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8)) |
| 73 | #define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8)) |
| 74 | #define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4)) |
| 75 | #define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8)) |
| 76 | #define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8)) |
| 77 | #define MVPP2_PRS_TCAM_IDX_REG 0x1100 |
| 78 | #define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4) |
| 79 | #define MVPP2_PRS_TCAM_INV_MASK BIT(31) |
| 80 | #define MVPP2_PRS_SRAM_IDX_REG 0x1200 |
| 81 | #define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4) |
| 82 | #define MVPP2_PRS_TCAM_CTRL_REG 0x1230 |
| 83 | #define MVPP2_PRS_TCAM_EN_MASK BIT(0) |
| 84 | |
| 85 | /* Classifier Registers */ |
| 86 | #define MVPP2_CLS_MODE_REG 0x1800 |
| 87 | #define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0) |
| 88 | #define MVPP2_CLS_PORT_WAY_REG 0x1810 |
| 89 | #define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port)) |
| 90 | #define MVPP2_CLS_LKP_INDEX_REG 0x1814 |
| 91 | #define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6 |
| 92 | #define MVPP2_CLS_LKP_TBL_REG 0x1818 |
| 93 | #define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff |
| 94 | #define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25) |
| 95 | #define MVPP2_CLS_FLOW_INDEX_REG 0x1820 |
| 96 | #define MVPP2_CLS_FLOW_TBL0_REG 0x1824 |
| 97 | #define MVPP2_CLS_FLOW_TBL1_REG 0x1828 |
| 98 | #define MVPP2_CLS_FLOW_TBL2_REG 0x182c |
| 99 | #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4)) |
| 100 | #define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3 |
| 101 | #define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7 |
| 102 | #define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4)) |
| 103 | #define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0 |
| 104 | #define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port)) |
| 105 | |
| 106 | /* Descriptor Manager Top Registers */ |
| 107 | #define MVPP2_RXQ_NUM_REG 0x2040 |
| 108 | #define MVPP2_RXQ_DESC_ADDR_REG 0x2044 |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 109 | #define MVPP22_DESC_ADDR_OFFS 8 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 110 | #define MVPP2_RXQ_DESC_SIZE_REG 0x2048 |
| 111 | #define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0 |
| 112 | #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq)) |
| 113 | #define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0 |
| 114 | #define MVPP2_RXQ_NUM_NEW_OFFSET 16 |
| 115 | #define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq)) |
| 116 | #define MVPP2_RXQ_OCCUPIED_MASK 0x3fff |
| 117 | #define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16 |
| 118 | #define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000 |
| 119 | #define MVPP2_RXQ_THRESH_REG 0x204c |
| 120 | #define MVPP2_OCCUPIED_THRESH_OFFSET 0 |
| 121 | #define MVPP2_OCCUPIED_THRESH_MASK 0x3fff |
| 122 | #define MVPP2_RXQ_INDEX_REG 0x2050 |
| 123 | #define MVPP2_TXQ_NUM_REG 0x2080 |
| 124 | #define MVPP2_TXQ_DESC_ADDR_REG 0x2084 |
| 125 | #define MVPP2_TXQ_DESC_SIZE_REG 0x2088 |
| 126 | #define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0 |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 127 | #define MVPP2_TXQ_THRESH_REG 0x2094 |
| 128 | #define MVPP2_TXQ_THRESH_OFFSET 16 |
| 129 | #define MVPP2_TXQ_THRESH_MASK 0x3fff |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 130 | #define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 131 | #define MVPP2_TXQ_INDEX_REG 0x2098 |
| 132 | #define MVPP2_TXQ_PREF_BUF_REG 0x209c |
| 133 | #define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff) |
| 134 | #define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13)) |
| 135 | #define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14)) |
| 136 | #define MVPP2_PREF_BUF_THRESH(val) ((val) << 17) |
| 137 | #define MVPP2_TXQ_DRAIN_EN_MASK BIT(31) |
| 138 | #define MVPP2_TXQ_PENDING_REG 0x20a0 |
| 139 | #define MVPP2_TXQ_PENDING_MASK 0x3fff |
| 140 | #define MVPP2_TXQ_INT_STATUS_REG 0x20a4 |
| 141 | #define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq)) |
| 142 | #define MVPP2_TRANSMITTED_COUNT_OFFSET 16 |
| 143 | #define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000 |
| 144 | #define MVPP2_TXQ_RSVD_REQ_REG 0x20b0 |
| 145 | #define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16 |
| 146 | #define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4 |
| 147 | #define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff |
| 148 | #define MVPP2_TXQ_RSVD_CLR_REG 0x20b8 |
| 149 | #define MVPP2_TXQ_RSVD_CLR_OFFSET 16 |
| 150 | #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu)) |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 151 | #define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 152 | #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu)) |
| 153 | #define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0 |
| 154 | #define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu)) |
| 155 | #define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff |
| 156 | #define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu)) |
| 157 | |
| 158 | /* MBUS bridge registers */ |
| 159 | #define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2)) |
| 160 | #define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2)) |
| 161 | #define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2)) |
| 162 | #define MVPP2_BASE_ADDR_ENABLE 0x4060 |
| 163 | |
Thomas Petazzoni | 6763ce3 | 2017-03-07 16:53:15 +0100 | [diff] [blame] | 164 | /* AXI Bridge Registers */ |
| 165 | #define MVPP22_AXI_BM_WR_ATTR_REG 0x4100 |
| 166 | #define MVPP22_AXI_BM_RD_ATTR_REG 0x4104 |
| 167 | #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110 |
| 168 | #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114 |
| 169 | #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118 |
| 170 | #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c |
| 171 | #define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120 |
| 172 | #define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130 |
| 173 | #define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150 |
| 174 | #define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154 |
| 175 | #define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160 |
| 176 | #define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164 |
| 177 | |
| 178 | /* Values for AXI Bridge registers */ |
| 179 | #define MVPP22_AXI_ATTR_CACHE_OFFS 0 |
| 180 | #define MVPP22_AXI_ATTR_DOMAIN_OFFS 12 |
| 181 | |
| 182 | #define MVPP22_AXI_CODE_CACHE_OFFS 0 |
| 183 | #define MVPP22_AXI_CODE_DOMAIN_OFFS 4 |
| 184 | |
| 185 | #define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3 |
| 186 | #define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7 |
| 187 | #define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb |
| 188 | |
| 189 | #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2 |
| 190 | #define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3 |
| 191 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 192 | /* Interrupt Cause and Mask registers */ |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 193 | #define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port)) |
| 194 | #define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0 |
| 195 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 196 | #define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq)) |
Thomas Petazzoni | ab42676 | 2017-02-21 11:28:04 +0100 | [diff] [blame] | 197 | #define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0 |
Thomas Petazzoni | eb1e93a | 2017-08-03 10:41:55 +0200 | [diff] [blame] | 198 | #define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port)) |
Thomas Petazzoni | a73fef1 | 2017-03-07 16:53:16 +0100 | [diff] [blame] | 199 | |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 200 | #define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400 |
Thomas Petazzoni | a73fef1 | 2017-03-07 16:53:16 +0100 | [diff] [blame] | 201 | #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 202 | #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380 |
| 203 | #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7 |
Thomas Petazzoni | a73fef1 | 2017-03-07 16:53:16 +0100 | [diff] [blame] | 204 | |
| 205 | #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 206 | #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380 |
Thomas Petazzoni | a73fef1 | 2017-03-07 16:53:16 +0100 | [diff] [blame] | 207 | |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 208 | #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404 |
| 209 | #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f |
| 210 | #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00 |
| 211 | #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8 |
Thomas Petazzoni | a73fef1 | 2017-03-07 16:53:16 +0100 | [diff] [blame] | 212 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 213 | #define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port)) |
| 214 | #define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff) |
| 215 | #define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000) |
| 216 | #define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port)) |
| 217 | #define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff |
| 218 | #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000 |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 219 | #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 220 | #define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24) |
| 221 | #define MVPP2_CAUSE_FCS_ERR_MASK BIT(25) |
| 222 | #define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26) |
| 223 | #define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29) |
| 224 | #define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30) |
| 225 | #define MVPP2_CAUSE_MISC_SUM_MASK BIT(31) |
| 226 | #define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port)) |
| 227 | #define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc |
| 228 | #define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff |
| 229 | #define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000 |
| 230 | #define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31) |
| 231 | #define MVPP2_ISR_MISC_CAUSE_REG 0x55b0 |
| 232 | |
| 233 | /* Buffer Manager registers */ |
| 234 | #define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4)) |
| 235 | #define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80 |
| 236 | #define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4)) |
| 237 | #define MVPP2_BM_POOL_SIZE_MASK 0xfff0 |
| 238 | #define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4)) |
| 239 | #define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0 |
| 240 | #define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4)) |
| 241 | #define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0 |
| 242 | #define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4)) |
| 243 | #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4)) |
| 244 | #define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff |
| 245 | #define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16) |
| 246 | #define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4)) |
| 247 | #define MVPP2_BM_START_MASK BIT(0) |
| 248 | #define MVPP2_BM_STOP_MASK BIT(1) |
| 249 | #define MVPP2_BM_STATE_MASK BIT(4) |
| 250 | #define MVPP2_BM_LOW_THRESH_OFFS 8 |
| 251 | #define MVPP2_BM_LOW_THRESH_MASK 0x7f00 |
| 252 | #define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \ |
| 253 | MVPP2_BM_LOW_THRESH_OFFS) |
| 254 | #define MVPP2_BM_HIGH_THRESH_OFFS 16 |
| 255 | #define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000 |
| 256 | #define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \ |
| 257 | MVPP2_BM_HIGH_THRESH_OFFS) |
| 258 | #define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4)) |
| 259 | #define MVPP2_BM_RELEASED_DELAY_MASK BIT(0) |
| 260 | #define MVPP2_BM_ALLOC_FAILED_MASK BIT(1) |
| 261 | #define MVPP2_BM_BPPE_EMPTY_MASK BIT(2) |
| 262 | #define MVPP2_BM_BPPE_FULL_MASK BIT(3) |
| 263 | #define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4) |
| 264 | #define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4)) |
| 265 | #define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4)) |
| 266 | #define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0) |
| 267 | #define MVPP2_BM_VIRT_ALLOC_REG 0x6440 |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 268 | #define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444 |
| 269 | #define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff |
| 270 | #define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00 |
| 271 | #define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 272 | #define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4)) |
| 273 | #define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0) |
| 274 | #define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1) |
| 275 | #define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2) |
| 276 | #define MVPP2_BM_VIRT_RLS_REG 0x64c0 |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 277 | #define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4 |
| 278 | #define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 279 | #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00 |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 280 | #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 281 | |
| 282 | /* TX Scheduler registers */ |
| 283 | #define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000 |
| 284 | #define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004 |
| 285 | #define MVPP2_TXP_SCHED_ENQ_MASK 0xff |
| 286 | #define MVPP2_TXP_SCHED_DISQ_OFFSET 8 |
| 287 | #define MVPP2_TXP_SCHED_CMD_1_REG 0x8010 |
| 288 | #define MVPP2_TXP_SCHED_PERIOD_REG 0x8018 |
| 289 | #define MVPP2_TXP_SCHED_MTU_REG 0x801c |
| 290 | #define MVPP2_TXP_MTU_MAX 0x7FFFF |
| 291 | #define MVPP2_TXP_SCHED_REFILL_REG 0x8020 |
| 292 | #define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff |
| 293 | #define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000 |
| 294 | #define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20) |
| 295 | #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024 |
| 296 | #define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff |
| 297 | #define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2)) |
| 298 | #define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff |
| 299 | #define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000 |
| 300 | #define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20) |
| 301 | #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2)) |
| 302 | #define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff |
| 303 | #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2)) |
| 304 | #define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff |
| 305 | |
| 306 | /* TX general registers */ |
| 307 | #define MVPP2_TX_SNOOP_REG 0x8800 |
| 308 | #define MVPP2_TX_PORT_FLUSH_REG 0x8810 |
| 309 | #define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port)) |
| 310 | |
| 311 | /* LMS registers */ |
| 312 | #define MVPP2_SRC_ADDR_MIDDLE 0x24 |
| 313 | #define MVPP2_SRC_ADDR_HIGH 0x28 |
Marcin Wojtas | 08a2375 | 2014-07-21 13:48:12 -0300 | [diff] [blame] | 314 | #define MVPP2_PHY_AN_CFG0_REG 0x34 |
| 315 | #define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 316 | #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c |
Thomas Petazzoni | 31d7677 | 2017-02-21 11:28:10 +0100 | [diff] [blame] | 317 | #define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 318 | |
| 319 | /* Per-port registers */ |
| 320 | #define MVPP2_GMAC_CTRL_0_REG 0x0 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 321 | #define MVPP2_GMAC_PORT_EN_MASK BIT(0) |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 322 | #define MVPP2_GMAC_PORT_TYPE_MASK BIT(1) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 323 | #define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2 |
| 324 | #define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc |
| 325 | #define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 326 | #define MVPP2_GMAC_CTRL_1_REG 0x4 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 327 | #define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1) |
| 328 | #define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5) |
| 329 | #define MVPP2_GMAC_PCS_LB_EN_BIT 6 |
| 330 | #define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6) |
| 331 | #define MVPP2_GMAC_SA_LOW_OFFS 7 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 332 | #define MVPP2_GMAC_CTRL_2_REG 0x8 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 333 | #define MVPP2_GMAC_INBAND_AN_MASK BIT(0) |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 334 | #define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 335 | #define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3) |
| 336 | #define MVPP2_GMAC_PORT_RGMII_MASK BIT(4) |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 337 | #define MVPP2_GMAC_DISABLE_PADDING BIT(5) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 338 | #define MVPP2_GMAC_PORT_RESET_MASK BIT(6) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 339 | #define MVPP2_GMAC_AUTONEG_CONFIG 0xc |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 340 | #define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0) |
| 341 | #define MVPP2_GMAC_FORCE_LINK_PASS BIT(1) |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 342 | #define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2) |
| 343 | #define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 344 | #define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5) |
| 345 | #define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6) |
| 346 | #define MVPP2_GMAC_AN_SPEED_EN BIT(7) |
| 347 | #define MVPP2_GMAC_FC_ADV_EN BIT(9) |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 348 | #define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 349 | #define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12) |
| 350 | #define MVPP2_GMAC_AN_DUPLEX_EN BIT(13) |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 351 | #define MVPP2_GMAC_STATUS0 0x10 |
| 352 | #define MVPP2_GMAC_STATUS0_LINK_UP BIT(0) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 353 | #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 354 | #define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6 |
| 355 | #define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0 |
| 356 | #define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 357 | MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK) |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 358 | #define MVPP22_GMAC_INT_STAT 0x20 |
| 359 | #define MVPP22_GMAC_INT_STAT_LINK BIT(1) |
| 360 | #define MVPP22_GMAC_INT_MASK 0x24 |
| 361 | #define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1) |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 362 | #define MVPP22_GMAC_CTRL_4_REG 0x90 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 363 | #define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0) |
| 364 | #define MVPP22_CTRL4_DP_CLK_SEL BIT(5) |
Antoine Ténart | 1068ec7 | 2017-08-22 19:08:22 +0200 | [diff] [blame] | 365 | #define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 366 | #define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7) |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 367 | #define MVPP22_GMAC_INT_SUM_MASK 0xa4 |
| 368 | #define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1) |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 369 | |
| 370 | /* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0, |
| 371 | * relative to port->base. |
| 372 | */ |
Antoine Ténart | 725757a | 2017-06-12 16:01:39 +0200 | [diff] [blame] | 373 | #define MVPP22_XLG_CTRL0_REG 0x100 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 374 | #define MVPP22_XLG_CTRL0_PORT_EN BIT(0) |
| 375 | #define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1) |
Antoine Ténart | 7732195 | 2017-08-22 19:08:25 +0200 | [diff] [blame] | 376 | #define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7) |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 377 | #define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14) |
Stefan Chulski | 76eb1b1 | 2017-08-22 19:08:26 +0200 | [diff] [blame] | 378 | #define MVPP22_XLG_CTRL1_REG 0x104 |
Antoine Ténart | ec15ecd | 2017-08-25 15:24:46 +0200 | [diff] [blame] | 379 | #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0 |
Stefan Chulski | 76eb1b1 | 2017-08-22 19:08:26 +0200 | [diff] [blame] | 380 | #define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 381 | #define MVPP22_XLG_STATUS 0x10c |
| 382 | #define MVPP22_XLG_STATUS_LINK_UP BIT(0) |
| 383 | #define MVPP22_XLG_INT_STAT 0x114 |
| 384 | #define MVPP22_XLG_INT_STAT_LINK BIT(1) |
| 385 | #define MVPP22_XLG_INT_MASK 0x118 |
| 386 | #define MVPP22_XLG_INT_MASK_LINK BIT(1) |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 387 | #define MVPP22_XLG_CTRL3_REG 0x11c |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 388 | #define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13) |
| 389 | #define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13) |
| 390 | #define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13) |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 391 | #define MVPP22_XLG_EXT_INT_MASK 0x15c |
| 392 | #define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1) |
| 393 | #define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2) |
Antoine Ténart | 7732195 | 2017-08-22 19:08:25 +0200 | [diff] [blame] | 394 | #define MVPP22_XLG_CTRL4_REG 0x184 |
| 395 | #define MVPP22_XLG_CTRL4_FWD_FC BIT(5) |
| 396 | #define MVPP22_XLG_CTRL4_FWD_PFC BIT(6) |
| 397 | #define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12) |
| 398 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 399 | /* SMI registers. PPv2.2 only, relative to priv->iface_base. */ |
| 400 | #define MVPP22_SMI_MISC_CFG_REG 0x1204 |
Antoine Ténart | 81b6630 | 2017-08-22 19:08:21 +0200 | [diff] [blame] | 401 | #define MVPP22_SMI_POLLING_EN BIT(10) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 402 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 403 | #define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00) |
| 404 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 405 | #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff |
| 406 | |
| 407 | /* Descriptor ring Macros */ |
| 408 | #define MVPP2_QUEUE_NEXT_DESC(q, index) \ |
| 409 | (((index) < (q)->last_desc) ? ((index) + 1) : 0) |
| 410 | |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 411 | /* XPCS registers. PPv2.2 only */ |
| 412 | #define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000) |
| 413 | #define MVPP22_MPCS_CTRL 0x14 |
| 414 | #define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10) |
| 415 | #define MVPP22_MPCS_CLK_RESET 0x14c |
| 416 | #define MAC_CLK_RESET_SD_TX BIT(0) |
| 417 | #define MAC_CLK_RESET_SD_RX BIT(1) |
| 418 | #define MAC_CLK_RESET_MAC BIT(2) |
| 419 | #define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4) |
| 420 | #define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11) |
| 421 | |
| 422 | /* XPCS registers. PPv2.2 only */ |
| 423 | #define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000) |
| 424 | #define MVPP22_XPCS_CFG0 0x0 |
| 425 | #define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3) |
| 426 | #define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5) |
| 427 | |
| 428 | /* System controller registers. Accessed through a regmap. */ |
| 429 | #define GENCONF_SOFT_RESET1 0x1108 |
| 430 | #define GENCONF_SOFT_RESET1_GOP BIT(6) |
| 431 | #define GENCONF_PORT_CTRL0 0x1110 |
| 432 | #define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1) |
| 433 | #define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29) |
| 434 | #define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31) |
| 435 | #define GENCONF_PORT_CTRL1 0x1114 |
| 436 | #define GENCONF_PORT_CTRL1_EN(p) BIT(p) |
| 437 | #define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28) |
| 438 | #define GENCONF_CTRL0 0x1120 |
| 439 | #define GENCONF_CTRL0_PORT0_RGMII BIT(0) |
| 440 | #define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1) |
| 441 | #define GENCONF_CTRL0_PORT1_RGMII BIT(2) |
| 442 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 443 | /* Various constants */ |
| 444 | |
| 445 | /* Coalescing */ |
| 446 | #define MVPP2_TXDONE_COAL_PKTS_THRESH 15 |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 447 | #define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 448 | #define MVPP2_TXDONE_COAL_USEC 1000 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 449 | #define MVPP2_RX_COAL_PKTS 32 |
| 450 | #define MVPP2_RX_COAL_USEC 100 |
| 451 | |
| 452 | /* The two bytes Marvell header. Either contains a special value used |
| 453 | * by Marvell switches when a specific hardware mode is enabled (not |
| 454 | * supported by this driver) or is filled automatically by zeroes on |
| 455 | * the RX side. Those two bytes being at the front of the Ethernet |
| 456 | * header, they allow to have the IP header aligned on a 4 bytes |
| 457 | * boundary automatically: the hardware skips those two bytes on its |
| 458 | * own. |
| 459 | */ |
| 460 | #define MVPP2_MH_SIZE 2 |
| 461 | #define MVPP2_ETH_TYPE_LEN 2 |
| 462 | #define MVPP2_PPPOE_HDR_SIZE 8 |
| 463 | #define MVPP2_VLAN_TAG_LEN 4 |
| 464 | |
| 465 | /* Lbtd 802.3 type */ |
| 466 | #define MVPP2_IP_LBDT_TYPE 0xfffa |
| 467 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 468 | #define MVPP2_TX_CSUM_MAX_SIZE 9800 |
| 469 | |
| 470 | /* Timeout constants */ |
| 471 | #define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000 |
| 472 | #define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000 |
| 473 | |
| 474 | #define MVPP2_TX_MTU_MAX 0x7ffff |
| 475 | |
| 476 | /* Maximum number of T-CONTs of PON port */ |
| 477 | #define MVPP2_MAX_TCONT 16 |
| 478 | |
| 479 | /* Maximum number of supported ports */ |
| 480 | #define MVPP2_MAX_PORTS 4 |
| 481 | |
| 482 | /* Maximum number of TXQs used by single port */ |
| 483 | #define MVPP2_MAX_TXQ 8 |
| 484 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 485 | /* Dfault number of RXQs in use */ |
| 486 | #define MVPP2_DEFAULT_RXQ 4 |
| 487 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 488 | /* Max number of Rx descriptors */ |
| 489 | #define MVPP2_MAX_RXD 128 |
| 490 | |
| 491 | /* Max number of Tx descriptors */ |
| 492 | #define MVPP2_MAX_TXD 1024 |
| 493 | |
| 494 | /* Amount of Tx descriptors that can be reserved at once by CPU */ |
| 495 | #define MVPP2_CPU_DESC_CHUNK 64 |
| 496 | |
| 497 | /* Max number of Tx descriptors in each aggregated queue */ |
| 498 | #define MVPP2_AGGR_TXQ_SIZE 256 |
| 499 | |
| 500 | /* Descriptor aligned size */ |
| 501 | #define MVPP2_DESC_ALIGNED_SIZE 32 |
| 502 | |
| 503 | /* Descriptor alignment mask */ |
| 504 | #define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1) |
| 505 | |
| 506 | /* RX FIFO constants */ |
| 507 | #define MVPP2_RX_FIFO_PORT_DATA_SIZE 0x2000 |
| 508 | #define MVPP2_RX_FIFO_PORT_ATTR_SIZE 0x80 |
| 509 | #define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80 |
| 510 | |
| 511 | /* RX buffer constants */ |
| 512 | #define MVPP2_SKB_SHINFO_SIZE \ |
| 513 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) |
| 514 | |
| 515 | #define MVPP2_RX_PKT_SIZE(mtu) \ |
| 516 | ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \ |
Jisheng Zhang | 4a0a12d | 2016-04-01 17:11:05 +0800 | [diff] [blame] | 517 | ETH_HLEN + ETH_FCS_LEN, cache_line_size()) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 518 | |
| 519 | #define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD) |
| 520 | #define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE) |
| 521 | #define MVPP2_RX_MAX_PKT_SIZE(total_size) \ |
| 522 | ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE) |
| 523 | |
| 524 | #define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8) |
| 525 | |
| 526 | /* IPv6 max L3 address size */ |
| 527 | #define MVPP2_MAX_L3_ADDR_SIZE 16 |
| 528 | |
| 529 | /* Port flags */ |
| 530 | #define MVPP2_F_LOOPBACK BIT(0) |
| 531 | |
| 532 | /* Marvell tag types */ |
| 533 | enum mvpp2_tag_type { |
| 534 | MVPP2_TAG_TYPE_NONE = 0, |
| 535 | MVPP2_TAG_TYPE_MH = 1, |
| 536 | MVPP2_TAG_TYPE_DSA = 2, |
| 537 | MVPP2_TAG_TYPE_EDSA = 3, |
| 538 | MVPP2_TAG_TYPE_VLAN = 4, |
| 539 | MVPP2_TAG_TYPE_LAST = 5 |
| 540 | }; |
| 541 | |
| 542 | /* Parser constants */ |
| 543 | #define MVPP2_PRS_TCAM_SRAM_SIZE 256 |
| 544 | #define MVPP2_PRS_TCAM_WORDS 6 |
| 545 | #define MVPP2_PRS_SRAM_WORDS 4 |
| 546 | #define MVPP2_PRS_FLOW_ID_SIZE 64 |
| 547 | #define MVPP2_PRS_FLOW_ID_MASK 0x3f |
| 548 | #define MVPP2_PRS_TCAM_ENTRY_INVALID 1 |
| 549 | #define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5) |
| 550 | #define MVPP2_PRS_IPV4_HEAD 0x40 |
| 551 | #define MVPP2_PRS_IPV4_HEAD_MASK 0xf0 |
| 552 | #define MVPP2_PRS_IPV4_MC 0xe0 |
| 553 | #define MVPP2_PRS_IPV4_MC_MASK 0xf0 |
| 554 | #define MVPP2_PRS_IPV4_BC_MASK 0xff |
| 555 | #define MVPP2_PRS_IPV4_IHL 0x5 |
| 556 | #define MVPP2_PRS_IPV4_IHL_MASK 0xf |
| 557 | #define MVPP2_PRS_IPV6_MC 0xff |
| 558 | #define MVPP2_PRS_IPV6_MC_MASK 0xff |
| 559 | #define MVPP2_PRS_IPV6_HOP_MASK 0xff |
| 560 | #define MVPP2_PRS_TCAM_PROTO_MASK 0xff |
| 561 | #define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f |
| 562 | #define MVPP2_PRS_DBL_VLANS_MAX 100 |
| 563 | |
| 564 | /* Tcam structure: |
| 565 | * - lookup ID - 4 bits |
| 566 | * - port ID - 1 byte |
| 567 | * - additional information - 1 byte |
| 568 | * - header data - 8 bytes |
| 569 | * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0). |
| 570 | */ |
| 571 | #define MVPP2_PRS_AI_BITS 8 |
| 572 | #define MVPP2_PRS_PORT_MASK 0xff |
| 573 | #define MVPP2_PRS_LU_MASK 0xf |
| 574 | #define MVPP2_PRS_TCAM_DATA_BYTE(offs) \ |
| 575 | (((offs) - ((offs) % 2)) * 2 + ((offs) % 2)) |
| 576 | #define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \ |
| 577 | (((offs) * 2) - ((offs) % 2) + 2) |
| 578 | #define MVPP2_PRS_TCAM_AI_BYTE 16 |
| 579 | #define MVPP2_PRS_TCAM_PORT_BYTE 17 |
| 580 | #define MVPP2_PRS_TCAM_LU_BYTE 20 |
| 581 | #define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2) |
| 582 | #define MVPP2_PRS_TCAM_INV_WORD 5 |
| 583 | /* Tcam entries ID */ |
| 584 | #define MVPP2_PE_DROP_ALL 0 |
| 585 | #define MVPP2_PE_FIRST_FREE_TID 1 |
| 586 | #define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31) |
| 587 | #define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30) |
| 588 | #define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29) |
| 589 | #define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28) |
| 590 | #define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27) |
| 591 | #define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26) |
| 592 | #define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19) |
| 593 | #define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18) |
| 594 | #define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17) |
| 595 | #define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16) |
| 596 | #define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15) |
| 597 | #define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14) |
| 598 | #define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13) |
| 599 | #define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12) |
| 600 | #define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11) |
| 601 | #define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10) |
| 602 | #define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9) |
| 603 | #define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8) |
| 604 | #define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7) |
| 605 | #define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6) |
| 606 | #define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5) |
| 607 | #define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4) |
| 608 | #define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3) |
| 609 | #define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2) |
| 610 | #define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1) |
| 611 | |
| 612 | /* Sram structure |
| 613 | * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0). |
| 614 | */ |
| 615 | #define MVPP2_PRS_SRAM_RI_OFFS 0 |
| 616 | #define MVPP2_PRS_SRAM_RI_WORD 0 |
| 617 | #define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32 |
| 618 | #define MVPP2_PRS_SRAM_RI_CTRL_WORD 1 |
| 619 | #define MVPP2_PRS_SRAM_RI_CTRL_BITS 32 |
| 620 | #define MVPP2_PRS_SRAM_SHIFT_OFFS 64 |
| 621 | #define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72 |
| 622 | #define MVPP2_PRS_SRAM_UDF_OFFS 73 |
| 623 | #define MVPP2_PRS_SRAM_UDF_BITS 8 |
| 624 | #define MVPP2_PRS_SRAM_UDF_MASK 0xff |
| 625 | #define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81 |
| 626 | #define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82 |
| 627 | #define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7 |
| 628 | #define MVPP2_PRS_SRAM_UDF_TYPE_L3 1 |
| 629 | #define MVPP2_PRS_SRAM_UDF_TYPE_L4 4 |
| 630 | #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85 |
| 631 | #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3 |
| 632 | #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1 |
| 633 | #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2 |
| 634 | #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3 |
| 635 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87 |
| 636 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2 |
| 637 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3 |
| 638 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0 |
| 639 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2 |
| 640 | #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3 |
| 641 | #define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89 |
| 642 | #define MVPP2_PRS_SRAM_AI_OFFS 90 |
| 643 | #define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98 |
| 644 | #define MVPP2_PRS_SRAM_AI_CTRL_BITS 8 |
| 645 | #define MVPP2_PRS_SRAM_AI_MASK 0xff |
| 646 | #define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106 |
| 647 | #define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf |
| 648 | #define MVPP2_PRS_SRAM_LU_DONE_BIT 110 |
| 649 | #define MVPP2_PRS_SRAM_LU_GEN_BIT 111 |
| 650 | |
| 651 | /* Sram result info bits assignment */ |
| 652 | #define MVPP2_PRS_RI_MAC_ME_MASK 0x1 |
| 653 | #define MVPP2_PRS_RI_DSA_MASK 0x2 |
Thomas Petazzoni | 8138aff | 2017-02-21 11:28:11 +0100 | [diff] [blame] | 654 | #define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3)) |
| 655 | #define MVPP2_PRS_RI_VLAN_NONE 0x0 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 656 | #define MVPP2_PRS_RI_VLAN_SINGLE BIT(2) |
| 657 | #define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3) |
| 658 | #define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3)) |
| 659 | #define MVPP2_PRS_RI_CPU_CODE_MASK 0x70 |
| 660 | #define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4) |
Thomas Petazzoni | 8138aff | 2017-02-21 11:28:11 +0100 | [diff] [blame] | 661 | #define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10)) |
| 662 | #define MVPP2_PRS_RI_L2_UCAST 0x0 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 663 | #define MVPP2_PRS_RI_L2_MCAST BIT(9) |
| 664 | #define MVPP2_PRS_RI_L2_BCAST BIT(10) |
| 665 | #define MVPP2_PRS_RI_PPPOE_MASK 0x800 |
Thomas Petazzoni | 8138aff | 2017-02-21 11:28:11 +0100 | [diff] [blame] | 666 | #define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14)) |
| 667 | #define MVPP2_PRS_RI_L3_UN 0x0 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 668 | #define MVPP2_PRS_RI_L3_IP4 BIT(12) |
| 669 | #define MVPP2_PRS_RI_L3_IP4_OPT BIT(13) |
| 670 | #define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13)) |
| 671 | #define MVPP2_PRS_RI_L3_IP6 BIT(14) |
| 672 | #define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14)) |
| 673 | #define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14)) |
Thomas Petazzoni | 8138aff | 2017-02-21 11:28:11 +0100 | [diff] [blame] | 674 | #define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16)) |
| 675 | #define MVPP2_PRS_RI_L3_UCAST 0x0 |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 676 | #define MVPP2_PRS_RI_L3_MCAST BIT(15) |
| 677 | #define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16)) |
| 678 | #define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000 |
| 679 | #define MVPP2_PRS_RI_UDF3_MASK 0x300000 |
| 680 | #define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21) |
| 681 | #define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000 |
| 682 | #define MVPP2_PRS_RI_L4_TCP BIT(22) |
| 683 | #define MVPP2_PRS_RI_L4_UDP BIT(23) |
| 684 | #define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23)) |
| 685 | #define MVPP2_PRS_RI_UDF7_MASK 0x60000000 |
| 686 | #define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29) |
| 687 | #define MVPP2_PRS_RI_DROP_MASK 0x80000000 |
| 688 | |
| 689 | /* Sram additional info bits assignment */ |
| 690 | #define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0) |
| 691 | #define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0) |
| 692 | #define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1) |
| 693 | #define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2) |
| 694 | #define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3) |
| 695 | #define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4) |
| 696 | #define MVPP2_PRS_SINGLE_VLAN_AI 0 |
| 697 | #define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7) |
| 698 | |
| 699 | /* DSA/EDSA type */ |
| 700 | #define MVPP2_PRS_TAGGED true |
| 701 | #define MVPP2_PRS_UNTAGGED false |
| 702 | #define MVPP2_PRS_EDSA true |
| 703 | #define MVPP2_PRS_DSA false |
| 704 | |
| 705 | /* MAC entries, shadow udf */ |
| 706 | enum mvpp2_prs_udf { |
| 707 | MVPP2_PRS_UDF_MAC_DEF, |
| 708 | MVPP2_PRS_UDF_MAC_RANGE, |
| 709 | MVPP2_PRS_UDF_L2_DEF, |
| 710 | MVPP2_PRS_UDF_L2_DEF_COPY, |
| 711 | MVPP2_PRS_UDF_L2_USER, |
| 712 | }; |
| 713 | |
| 714 | /* Lookup ID */ |
| 715 | enum mvpp2_prs_lookup { |
| 716 | MVPP2_PRS_LU_MH, |
| 717 | MVPP2_PRS_LU_MAC, |
| 718 | MVPP2_PRS_LU_DSA, |
| 719 | MVPP2_PRS_LU_VLAN, |
| 720 | MVPP2_PRS_LU_L2, |
| 721 | MVPP2_PRS_LU_PPPOE, |
| 722 | MVPP2_PRS_LU_IP4, |
| 723 | MVPP2_PRS_LU_IP6, |
| 724 | MVPP2_PRS_LU_FLOWS, |
| 725 | MVPP2_PRS_LU_LAST, |
| 726 | }; |
| 727 | |
| 728 | /* L3 cast enum */ |
| 729 | enum mvpp2_prs_l3_cast { |
| 730 | MVPP2_PRS_L3_UNI_CAST, |
| 731 | MVPP2_PRS_L3_MULTI_CAST, |
| 732 | MVPP2_PRS_L3_BROAD_CAST |
| 733 | }; |
| 734 | |
| 735 | /* Classifier constants */ |
| 736 | #define MVPP2_CLS_FLOWS_TBL_SIZE 512 |
| 737 | #define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3 |
| 738 | #define MVPP2_CLS_LKP_TBL_SIZE 64 |
| 739 | |
| 740 | /* BM constants */ |
| 741 | #define MVPP2_BM_POOLS_NUM 8 |
| 742 | #define MVPP2_BM_LONG_BUF_NUM 1024 |
| 743 | #define MVPP2_BM_SHORT_BUF_NUM 2048 |
| 744 | #define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4) |
| 745 | #define MVPP2_BM_POOL_PTR_ALIGN 128 |
| 746 | #define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port) |
| 747 | #define MVPP2_BM_SWF_SHORT_POOL 3 |
| 748 | |
| 749 | /* BM cookie (32 bits) definition */ |
| 750 | #define MVPP2_BM_COOKIE_POOL_OFFS 8 |
| 751 | #define MVPP2_BM_COOKIE_CPU_OFFS 24 |
| 752 | |
| 753 | /* BM short pool packet size |
| 754 | * These value assure that for SWF the total number |
| 755 | * of bytes allocated for each buffer will be 512 |
| 756 | */ |
| 757 | #define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512) |
| 758 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 759 | #define MVPP21_ADDR_SPACE_SZ 0 |
| 760 | #define MVPP22_ADDR_SPACE_SZ SZ_64K |
| 761 | |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 762 | #define MVPP2_MAX_THREADS 8 |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 763 | #define MVPP2_MAX_QVECS MVPP2_MAX_THREADS |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 764 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 765 | enum mvpp2_bm_type { |
| 766 | MVPP2_BM_FREE, |
| 767 | MVPP2_BM_SWF_LONG, |
| 768 | MVPP2_BM_SWF_SHORT |
| 769 | }; |
| 770 | |
| 771 | /* Definitions */ |
| 772 | |
| 773 | /* Shared Packet Processor resources */ |
| 774 | struct mvpp2 { |
| 775 | /* Shared registers' base addresses */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 776 | void __iomem *lms_base; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 777 | void __iomem *iface_base; |
| 778 | |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 779 | /* On PPv2.2, each "software thread" can access the base |
| 780 | * register through a separate address space, each 64 KB apart |
| 781 | * from each other. Typically, such address spaces will be |
| 782 | * used per CPU. |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 783 | */ |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 784 | void __iomem *swth_base[MVPP2_MAX_THREADS]; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 785 | |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 786 | /* On PPv2.2, some port control registers are located into the system |
| 787 | * controller space. These registers are accessible through a regmap. |
| 788 | */ |
| 789 | struct regmap *sysctrl_base; |
| 790 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 791 | /* Common clocks */ |
| 792 | struct clk *pp_clk; |
| 793 | struct clk *gop_clk; |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 794 | struct clk *mg_clk; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 795 | |
| 796 | /* List of pointers to port structures */ |
| 797 | struct mvpp2_port **port_list; |
| 798 | |
| 799 | /* Aggregated TXQs */ |
| 800 | struct mvpp2_tx_queue *aggr_txqs; |
| 801 | |
| 802 | /* BM pools */ |
| 803 | struct mvpp2_bm_pool *bm_pools; |
| 804 | |
| 805 | /* PRS shadow table */ |
| 806 | struct mvpp2_prs_shadow *prs_shadow; |
| 807 | /* PRS auxiliary table for double vlan entries control */ |
| 808 | bool *prs_double_vlans; |
| 809 | |
| 810 | /* Tclk value */ |
| 811 | u32 tclk; |
Thomas Petazzoni | faca924 | 2017-03-07 16:53:06 +0100 | [diff] [blame] | 812 | |
| 813 | /* HW version */ |
| 814 | enum { MVPP21, MVPP22 } hw_version; |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 815 | |
| 816 | /* Maximum number of RXQs per port */ |
| 817 | unsigned int max_port_rxqs; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 818 | }; |
| 819 | |
| 820 | struct mvpp2_pcpu_stats { |
| 821 | struct u64_stats_sync syncp; |
| 822 | u64 rx_packets; |
| 823 | u64 rx_bytes; |
| 824 | u64 tx_packets; |
| 825 | u64 tx_bytes; |
| 826 | }; |
| 827 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 828 | /* Per-CPU port control */ |
| 829 | struct mvpp2_port_pcpu { |
| 830 | struct hrtimer tx_done_timer; |
| 831 | bool timer_scheduled; |
| 832 | /* Tasklet for egress finalization */ |
| 833 | struct tasklet_struct tx_done_tasklet; |
| 834 | }; |
| 835 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 836 | struct mvpp2_queue_vector { |
| 837 | int irq; |
| 838 | struct napi_struct napi; |
| 839 | enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type; |
| 840 | int sw_thread_id; |
| 841 | u16 sw_thread_mask; |
| 842 | int first_rxq; |
| 843 | int nrxqs; |
| 844 | u32 pending_cause_rx; |
| 845 | struct mvpp2_port *port; |
| 846 | }; |
| 847 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 848 | struct mvpp2_port { |
| 849 | u8 id; |
| 850 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 851 | /* Index of the port from the "group of ports" complex point |
| 852 | * of view |
| 853 | */ |
| 854 | int gop_id; |
| 855 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 856 | int link_irq; |
| 857 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 858 | struct mvpp2 *priv; |
| 859 | |
| 860 | /* Per-port registers' base address */ |
| 861 | void __iomem *base; |
| 862 | |
| 863 | struct mvpp2_rx_queue **rxqs; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 864 | unsigned int nrxqs; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 865 | struct mvpp2_tx_queue **txqs; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 866 | unsigned int ntxqs; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 867 | struct net_device *dev; |
| 868 | |
| 869 | int pkt_size; |
| 870 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 871 | /* Per-CPU port control */ |
| 872 | struct mvpp2_port_pcpu __percpu *pcpu; |
| 873 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 874 | /* Flags */ |
| 875 | unsigned long flags; |
| 876 | |
| 877 | u16 tx_ring_size; |
| 878 | u16 rx_ring_size; |
| 879 | struct mvpp2_pcpu_stats __percpu *stats; |
| 880 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 881 | phy_interface_t phy_interface; |
| 882 | struct device_node *phy_node; |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 883 | struct phy *comphy; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 884 | unsigned int link; |
| 885 | unsigned int duplex; |
| 886 | unsigned int speed; |
| 887 | |
| 888 | struct mvpp2_bm_pool *pool_long; |
| 889 | struct mvpp2_bm_pool *pool_short; |
| 890 | |
| 891 | /* Index of first port's physical RXQ */ |
| 892 | u8 first_rxq; |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 893 | |
| 894 | struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS]; |
| 895 | unsigned int nqvecs; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 896 | bool has_tx_irqs; |
| 897 | |
| 898 | u32 tx_time_coal; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 899 | }; |
| 900 | |
| 901 | /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the |
| 902 | * layout of the transmit and reception DMA descriptors, and their |
| 903 | * layout is therefore defined by the hardware design |
| 904 | */ |
| 905 | |
| 906 | #define MVPP2_TXD_L3_OFF_SHIFT 0 |
| 907 | #define MVPP2_TXD_IP_HLEN_SHIFT 8 |
| 908 | #define MVPP2_TXD_L4_CSUM_FRAG BIT(13) |
| 909 | #define MVPP2_TXD_L4_CSUM_NOT BIT(14) |
| 910 | #define MVPP2_TXD_IP_CSUM_DISABLE BIT(15) |
| 911 | #define MVPP2_TXD_PADDING_DISABLE BIT(23) |
| 912 | #define MVPP2_TXD_L4_UDP BIT(24) |
| 913 | #define MVPP2_TXD_L3_IP6 BIT(26) |
| 914 | #define MVPP2_TXD_L_DESC BIT(28) |
| 915 | #define MVPP2_TXD_F_DESC BIT(29) |
| 916 | |
| 917 | #define MVPP2_RXD_ERR_SUMMARY BIT(15) |
| 918 | #define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14)) |
| 919 | #define MVPP2_RXD_ERR_CRC 0x0 |
| 920 | #define MVPP2_RXD_ERR_OVERRUN BIT(13) |
| 921 | #define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14)) |
| 922 | #define MVPP2_RXD_BM_POOL_ID_OFFS 16 |
| 923 | #define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18)) |
| 924 | #define MVPP2_RXD_HWF_SYNC BIT(21) |
| 925 | #define MVPP2_RXD_L4_CSUM_OK BIT(22) |
| 926 | #define MVPP2_RXD_IP4_HEADER_ERR BIT(24) |
| 927 | #define MVPP2_RXD_L4_TCP BIT(25) |
| 928 | #define MVPP2_RXD_L4_UDP BIT(26) |
| 929 | #define MVPP2_RXD_L3_IP4 BIT(28) |
| 930 | #define MVPP2_RXD_L3_IP6 BIT(30) |
| 931 | #define MVPP2_RXD_BUF_HDR BIT(31) |
| 932 | |
Thomas Petazzoni | 054f637 | 2017-03-07 16:53:07 +0100 | [diff] [blame] | 933 | /* HW TX descriptor for PPv2.1 */ |
| 934 | struct mvpp21_tx_desc { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 935 | u32 command; /* Options used by HW for packet transmitting.*/ |
| 936 | u8 packet_offset; /* the offset from the buffer beginning */ |
| 937 | u8 phys_txq; /* destination queue ID */ |
| 938 | u16 data_size; /* data size of transmitted packet in bytes */ |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 939 | u32 buf_dma_addr; /* physical addr of transmitted buffer */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 940 | u32 buf_cookie; /* cookie for access to TX buffer in tx path */ |
| 941 | u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */ |
| 942 | u32 reserved2; /* reserved (for future use) */ |
| 943 | }; |
| 944 | |
Thomas Petazzoni | 054f637 | 2017-03-07 16:53:07 +0100 | [diff] [blame] | 945 | /* HW RX descriptor for PPv2.1 */ |
| 946 | struct mvpp21_rx_desc { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 947 | u32 status; /* info about received packet */ |
| 948 | u16 reserved1; /* parser_info (for future use, PnC) */ |
| 949 | u16 data_size; /* size of received packet in bytes */ |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 950 | u32 buf_dma_addr; /* physical address of the buffer */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 951 | u32 buf_cookie; /* cookie for access to RX buffer in rx path */ |
| 952 | u16 reserved2; /* gem_port_id (for future use, PON) */ |
| 953 | u16 reserved3; /* csum_l4 (for future use, PnC) */ |
| 954 | u8 reserved4; /* bm_qset (for future use, BM) */ |
| 955 | u8 reserved5; |
| 956 | u16 reserved6; /* classify_info (for future use, PnC) */ |
| 957 | u32 reserved7; /* flow_id (for future use, PnC) */ |
| 958 | u32 reserved8; |
| 959 | }; |
| 960 | |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 961 | /* HW TX descriptor for PPv2.2 */ |
| 962 | struct mvpp22_tx_desc { |
| 963 | u32 command; |
| 964 | u8 packet_offset; |
| 965 | u8 phys_txq; |
| 966 | u16 data_size; |
| 967 | u64 reserved1; |
| 968 | u64 buf_dma_addr_ptp; |
| 969 | u64 buf_cookie_misc; |
| 970 | }; |
| 971 | |
| 972 | /* HW RX descriptor for PPv2.2 */ |
| 973 | struct mvpp22_rx_desc { |
| 974 | u32 status; |
| 975 | u16 reserved1; |
| 976 | u16 data_size; |
| 977 | u32 reserved2; |
| 978 | u32 reserved3; |
| 979 | u64 buf_dma_addr_key_hash; |
| 980 | u64 buf_cookie_misc; |
| 981 | }; |
| 982 | |
Thomas Petazzoni | 054f637 | 2017-03-07 16:53:07 +0100 | [diff] [blame] | 983 | /* Opaque type used by the driver to manipulate the HW TX and RX |
| 984 | * descriptors |
| 985 | */ |
| 986 | struct mvpp2_tx_desc { |
| 987 | union { |
| 988 | struct mvpp21_tx_desc pp21; |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 989 | struct mvpp22_tx_desc pp22; |
Thomas Petazzoni | 054f637 | 2017-03-07 16:53:07 +0100 | [diff] [blame] | 990 | }; |
| 991 | }; |
| 992 | |
| 993 | struct mvpp2_rx_desc { |
| 994 | union { |
| 995 | struct mvpp21_rx_desc pp21; |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 996 | struct mvpp22_rx_desc pp22; |
Thomas Petazzoni | 054f637 | 2017-03-07 16:53:07 +0100 | [diff] [blame] | 997 | }; |
| 998 | }; |
| 999 | |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 1000 | struct mvpp2_txq_pcpu_buf { |
| 1001 | /* Transmitted SKB */ |
| 1002 | struct sk_buff *skb; |
| 1003 | |
| 1004 | /* Physical address of transmitted buffer */ |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 1005 | dma_addr_t dma; |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 1006 | |
| 1007 | /* Size transmitted */ |
| 1008 | size_t size; |
| 1009 | }; |
| 1010 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1011 | /* Per-CPU Tx queue control */ |
| 1012 | struct mvpp2_txq_pcpu { |
| 1013 | int cpu; |
| 1014 | |
| 1015 | /* Number of Tx DMA descriptors in the descriptor ring */ |
| 1016 | int size; |
| 1017 | |
| 1018 | /* Number of currently used Tx DMA descriptor in the |
| 1019 | * descriptor ring |
| 1020 | */ |
| 1021 | int count; |
| 1022 | |
| 1023 | /* Number of Tx DMA descriptors reserved for each CPU */ |
| 1024 | int reserved_num; |
| 1025 | |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 1026 | /* Infos about transmitted buffers */ |
| 1027 | struct mvpp2_txq_pcpu_buf *buffs; |
Marcin Wojtas | 71ce391 | 2015-08-06 19:00:29 +0200 | [diff] [blame] | 1028 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1029 | /* Index of last TX DMA descriptor that was inserted */ |
| 1030 | int txq_put_index; |
| 1031 | |
| 1032 | /* Index of the TX DMA descriptor to be cleaned up */ |
| 1033 | int txq_get_index; |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 1034 | |
| 1035 | /* DMA buffer for TSO headers */ |
| 1036 | char *tso_headers; |
| 1037 | dma_addr_t tso_headers_dma; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1038 | }; |
| 1039 | |
| 1040 | struct mvpp2_tx_queue { |
| 1041 | /* Physical number of this Tx queue */ |
| 1042 | u8 id; |
| 1043 | |
| 1044 | /* Logical number of this Tx queue */ |
| 1045 | u8 log_id; |
| 1046 | |
| 1047 | /* Number of Tx DMA descriptors in the descriptor ring */ |
| 1048 | int size; |
| 1049 | |
| 1050 | /* Number of currently used Tx DMA descriptor in the descriptor ring */ |
| 1051 | int count; |
| 1052 | |
| 1053 | /* Per-CPU control of physical Tx queues */ |
| 1054 | struct mvpp2_txq_pcpu __percpu *pcpu; |
| 1055 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1056 | u32 done_pkts_coal; |
| 1057 | |
| 1058 | /* Virtual address of thex Tx DMA descriptors array */ |
| 1059 | struct mvpp2_tx_desc *descs; |
| 1060 | |
| 1061 | /* DMA address of the Tx DMA descriptors array */ |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 1062 | dma_addr_t descs_dma; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1063 | |
| 1064 | /* Index of the last Tx DMA descriptor */ |
| 1065 | int last_desc; |
| 1066 | |
| 1067 | /* Index of the next Tx DMA descriptor to process */ |
| 1068 | int next_desc_to_proc; |
| 1069 | }; |
| 1070 | |
| 1071 | struct mvpp2_rx_queue { |
| 1072 | /* RX queue number, in the range 0-31 for physical RXQs */ |
| 1073 | u8 id; |
| 1074 | |
| 1075 | /* Num of rx descriptors in the rx descriptor ring */ |
| 1076 | int size; |
| 1077 | |
| 1078 | u32 pkts_coal; |
| 1079 | u32 time_coal; |
| 1080 | |
| 1081 | /* Virtual address of the RX DMA descriptors array */ |
| 1082 | struct mvpp2_rx_desc *descs; |
| 1083 | |
| 1084 | /* DMA address of the RX DMA descriptors array */ |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 1085 | dma_addr_t descs_dma; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1086 | |
| 1087 | /* Index of the last RX DMA descriptor */ |
| 1088 | int last_desc; |
| 1089 | |
| 1090 | /* Index of the next RX DMA descriptor to process */ |
| 1091 | int next_desc_to_proc; |
| 1092 | |
| 1093 | /* ID of port to which physical RXQ is mapped */ |
| 1094 | int port; |
| 1095 | |
| 1096 | /* Port's logic RXQ number to which physical RXQ is mapped */ |
| 1097 | int logic_rxq; |
| 1098 | }; |
| 1099 | |
| 1100 | union mvpp2_prs_tcam_entry { |
| 1101 | u32 word[MVPP2_PRS_TCAM_WORDS]; |
| 1102 | u8 byte[MVPP2_PRS_TCAM_WORDS * 4]; |
| 1103 | }; |
| 1104 | |
| 1105 | union mvpp2_prs_sram_entry { |
| 1106 | u32 word[MVPP2_PRS_SRAM_WORDS]; |
| 1107 | u8 byte[MVPP2_PRS_SRAM_WORDS * 4]; |
| 1108 | }; |
| 1109 | |
| 1110 | struct mvpp2_prs_entry { |
| 1111 | u32 index; |
| 1112 | union mvpp2_prs_tcam_entry tcam; |
| 1113 | union mvpp2_prs_sram_entry sram; |
| 1114 | }; |
| 1115 | |
| 1116 | struct mvpp2_prs_shadow { |
| 1117 | bool valid; |
| 1118 | bool finish; |
| 1119 | |
| 1120 | /* Lookup ID */ |
| 1121 | int lu; |
| 1122 | |
| 1123 | /* User defined offset */ |
| 1124 | int udf; |
| 1125 | |
| 1126 | /* Result info */ |
| 1127 | u32 ri; |
| 1128 | u32 ri_mask; |
| 1129 | }; |
| 1130 | |
| 1131 | struct mvpp2_cls_flow_entry { |
| 1132 | u32 index; |
| 1133 | u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS]; |
| 1134 | }; |
| 1135 | |
| 1136 | struct mvpp2_cls_lookup_entry { |
| 1137 | u32 lkpid; |
| 1138 | u32 way; |
| 1139 | u32 data; |
| 1140 | }; |
| 1141 | |
| 1142 | struct mvpp2_bm_pool { |
| 1143 | /* Pool number in the range 0-7 */ |
| 1144 | int id; |
| 1145 | enum mvpp2_bm_type type; |
| 1146 | |
| 1147 | /* Buffer Pointers Pool External (BPPE) size */ |
| 1148 | int size; |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 1149 | /* BPPE size in bytes */ |
| 1150 | int size_bytes; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1151 | /* Number of buffers for this pool */ |
| 1152 | int buf_num; |
| 1153 | /* Pool buffer size */ |
| 1154 | int buf_size; |
| 1155 | /* Packet size */ |
| 1156 | int pkt_size; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 1157 | int frag_size; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1158 | |
| 1159 | /* BPPE virtual base address */ |
| 1160 | u32 *virt_addr; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 1161 | /* BPPE DMA base address */ |
| 1162 | dma_addr_t dma_addr; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1163 | |
| 1164 | /* Ports using BM pool */ |
| 1165 | u32 port_map; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1166 | }; |
| 1167 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 1168 | /* Queue modes */ |
| 1169 | #define MVPP2_QDIST_SINGLE_MODE 0 |
| 1170 | #define MVPP2_QDIST_MULTI_MODE 1 |
| 1171 | |
| 1172 | static int queue_mode = MVPP2_QDIST_SINGLE_MODE; |
| 1173 | |
| 1174 | module_param(queue_mode, int, 0444); |
| 1175 | MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)"); |
| 1176 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1177 | #define MVPP2_DRIVER_NAME "mvpp2" |
| 1178 | #define MVPP2_DRIVER_VERSION "1.0" |
| 1179 | |
| 1180 | /* Utility/helper methods */ |
| 1181 | |
| 1182 | static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data) |
| 1183 | { |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 1184 | writel(data, priv->swth_base[0] + offset); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1185 | } |
| 1186 | |
| 1187 | static u32 mvpp2_read(struct mvpp2 *priv, u32 offset) |
| 1188 | { |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 1189 | return readl(priv->swth_base[0] + offset); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 1190 | } |
| 1191 | |
| 1192 | /* These accessors should be used to access: |
| 1193 | * |
| 1194 | * - per-CPU registers, where each CPU has its own copy of the |
| 1195 | * register. |
| 1196 | * |
| 1197 | * MVPP2_BM_VIRT_ALLOC_REG |
| 1198 | * MVPP2_BM_ADDR_HIGH_ALLOC |
| 1199 | * MVPP22_BM_ADDR_HIGH_RLS_REG |
| 1200 | * MVPP2_BM_VIRT_RLS_REG |
| 1201 | * MVPP2_ISR_RX_TX_CAUSE_REG |
| 1202 | * MVPP2_ISR_RX_TX_MASK_REG |
| 1203 | * MVPP2_TXQ_NUM_REG |
| 1204 | * MVPP2_AGGR_TXQ_UPDATE_REG |
| 1205 | * MVPP2_TXQ_RSVD_REQ_REG |
| 1206 | * MVPP2_TXQ_RSVD_RSLT_REG |
| 1207 | * MVPP2_TXQ_SENT_REG |
| 1208 | * MVPP2_RXQ_NUM_REG |
| 1209 | * |
| 1210 | * - global registers that must be accessed through a specific CPU |
| 1211 | * window, because they are related to an access to a per-CPU |
| 1212 | * register |
| 1213 | * |
| 1214 | * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG) |
| 1215 | * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG) |
| 1216 | * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG) |
| 1217 | * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG) |
| 1218 | * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG) |
| 1219 | * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG) |
| 1220 | * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG) |
| 1221 | * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG) |
| 1222 | * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG) |
| 1223 | * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG) |
| 1224 | * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG) |
| 1225 | * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG) |
| 1226 | * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG) |
| 1227 | */ |
| 1228 | static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu, |
| 1229 | u32 offset, u32 data) |
| 1230 | { |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 1231 | writel(data, priv->swth_base[cpu] + offset); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 1232 | } |
| 1233 | |
| 1234 | static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu, |
| 1235 | u32 offset) |
| 1236 | { |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 1237 | return readl(priv->swth_base[cpu] + offset); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1238 | } |
| 1239 | |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1240 | static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port, |
| 1241 | struct mvpp2_tx_desc *tx_desc) |
| 1242 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1243 | if (port->priv->hw_version == MVPP21) |
| 1244 | return tx_desc->pp21.buf_dma_addr; |
| 1245 | else |
| 1246 | return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0); |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1247 | } |
| 1248 | |
| 1249 | static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port, |
| 1250 | struct mvpp2_tx_desc *tx_desc, |
| 1251 | dma_addr_t dma_addr) |
| 1252 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1253 | if (port->priv->hw_version == MVPP21) { |
| 1254 | tx_desc->pp21.buf_dma_addr = dma_addr; |
| 1255 | } else { |
| 1256 | u64 val = (u64)dma_addr; |
| 1257 | |
| 1258 | tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0); |
| 1259 | tx_desc->pp22.buf_dma_addr_ptp |= val; |
| 1260 | } |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1261 | } |
| 1262 | |
| 1263 | static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port, |
| 1264 | struct mvpp2_tx_desc *tx_desc) |
| 1265 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1266 | if (port->priv->hw_version == MVPP21) |
| 1267 | return tx_desc->pp21.data_size; |
| 1268 | else |
| 1269 | return tx_desc->pp22.data_size; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1270 | } |
| 1271 | |
| 1272 | static void mvpp2_txdesc_size_set(struct mvpp2_port *port, |
| 1273 | struct mvpp2_tx_desc *tx_desc, |
| 1274 | size_t size) |
| 1275 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1276 | if (port->priv->hw_version == MVPP21) |
| 1277 | tx_desc->pp21.data_size = size; |
| 1278 | else |
| 1279 | tx_desc->pp22.data_size = size; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1280 | } |
| 1281 | |
| 1282 | static void mvpp2_txdesc_txq_set(struct mvpp2_port *port, |
| 1283 | struct mvpp2_tx_desc *tx_desc, |
| 1284 | unsigned int txq) |
| 1285 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1286 | if (port->priv->hw_version == MVPP21) |
| 1287 | tx_desc->pp21.phys_txq = txq; |
| 1288 | else |
| 1289 | tx_desc->pp22.phys_txq = txq; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1290 | } |
| 1291 | |
| 1292 | static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port, |
| 1293 | struct mvpp2_tx_desc *tx_desc, |
| 1294 | unsigned int command) |
| 1295 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1296 | if (port->priv->hw_version == MVPP21) |
| 1297 | tx_desc->pp21.command = command; |
| 1298 | else |
| 1299 | tx_desc->pp22.command = command; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1300 | } |
| 1301 | |
| 1302 | static void mvpp2_txdesc_offset_set(struct mvpp2_port *port, |
| 1303 | struct mvpp2_tx_desc *tx_desc, |
| 1304 | unsigned int offset) |
| 1305 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1306 | if (port->priv->hw_version == MVPP21) |
| 1307 | tx_desc->pp21.packet_offset = offset; |
| 1308 | else |
| 1309 | tx_desc->pp22.packet_offset = offset; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1310 | } |
| 1311 | |
| 1312 | static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port, |
| 1313 | struct mvpp2_tx_desc *tx_desc) |
| 1314 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1315 | if (port->priv->hw_version == MVPP21) |
| 1316 | return tx_desc->pp21.packet_offset; |
| 1317 | else |
| 1318 | return tx_desc->pp22.packet_offset; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1319 | } |
| 1320 | |
| 1321 | static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port, |
| 1322 | struct mvpp2_rx_desc *rx_desc) |
| 1323 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1324 | if (port->priv->hw_version == MVPP21) |
| 1325 | return rx_desc->pp21.buf_dma_addr; |
| 1326 | else |
| 1327 | return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0); |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1328 | } |
| 1329 | |
| 1330 | static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port, |
| 1331 | struct mvpp2_rx_desc *rx_desc) |
| 1332 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1333 | if (port->priv->hw_version == MVPP21) |
| 1334 | return rx_desc->pp21.buf_cookie; |
| 1335 | else |
| 1336 | return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0); |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1337 | } |
| 1338 | |
| 1339 | static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port, |
| 1340 | struct mvpp2_rx_desc *rx_desc) |
| 1341 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1342 | if (port->priv->hw_version == MVPP21) |
| 1343 | return rx_desc->pp21.data_size; |
| 1344 | else |
| 1345 | return rx_desc->pp22.data_size; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1346 | } |
| 1347 | |
| 1348 | static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port, |
| 1349 | struct mvpp2_rx_desc *rx_desc) |
| 1350 | { |
Thomas Petazzoni | e7c5359 | 2017-03-07 16:53:08 +0100 | [diff] [blame] | 1351 | if (port->priv->hw_version == MVPP21) |
| 1352 | return rx_desc->pp21.status; |
| 1353 | else |
| 1354 | return rx_desc->pp22.status; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1355 | } |
| 1356 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1357 | static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu) |
| 1358 | { |
| 1359 | txq_pcpu->txq_get_index++; |
| 1360 | if (txq_pcpu->txq_get_index == txq_pcpu->size) |
| 1361 | txq_pcpu->txq_get_index = 0; |
| 1362 | } |
| 1363 | |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1364 | static void mvpp2_txq_inc_put(struct mvpp2_port *port, |
| 1365 | struct mvpp2_txq_pcpu *txq_pcpu, |
Marcin Wojtas | 71ce391 | 2015-08-06 19:00:29 +0200 | [diff] [blame] | 1366 | struct sk_buff *skb, |
| 1367 | struct mvpp2_tx_desc *tx_desc) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1368 | { |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 1369 | struct mvpp2_txq_pcpu_buf *tx_buf = |
| 1370 | txq_pcpu->buffs + txq_pcpu->txq_put_index; |
| 1371 | tx_buf->skb = skb; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 1372 | tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc); |
| 1373 | tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) + |
| 1374 | mvpp2_txdesc_offset_get(port, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1375 | txq_pcpu->txq_put_index++; |
| 1376 | if (txq_pcpu->txq_put_index == txq_pcpu->size) |
| 1377 | txq_pcpu->txq_put_index = 0; |
| 1378 | } |
| 1379 | |
| 1380 | /* Get number of physical egress port */ |
| 1381 | static inline int mvpp2_egress_port(struct mvpp2_port *port) |
| 1382 | { |
| 1383 | return MVPP2_MAX_TCONT + port->id; |
| 1384 | } |
| 1385 | |
| 1386 | /* Get number of physical TXQ */ |
| 1387 | static inline int mvpp2_txq_phys(int port, int txq) |
| 1388 | { |
| 1389 | return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq; |
| 1390 | } |
| 1391 | |
| 1392 | /* Parser configuration routines */ |
| 1393 | |
| 1394 | /* Update parser tcam and sram hw entries */ |
| 1395 | static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe) |
| 1396 | { |
| 1397 | int i; |
| 1398 | |
| 1399 | if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1) |
| 1400 | return -EINVAL; |
| 1401 | |
| 1402 | /* Clear entry invalidation bit */ |
| 1403 | pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK; |
| 1404 | |
| 1405 | /* Write tcam index - indirect access */ |
| 1406 | mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index); |
| 1407 | for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) |
| 1408 | mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]); |
| 1409 | |
| 1410 | /* Write sram index - indirect access */ |
| 1411 | mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index); |
| 1412 | for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) |
| 1413 | mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]); |
| 1414 | |
| 1415 | return 0; |
| 1416 | } |
| 1417 | |
| 1418 | /* Read tcam entry from hw */ |
| 1419 | static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe) |
| 1420 | { |
| 1421 | int i; |
| 1422 | |
| 1423 | if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1) |
| 1424 | return -EINVAL; |
| 1425 | |
| 1426 | /* Write tcam index - indirect access */ |
| 1427 | mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index); |
| 1428 | |
| 1429 | pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv, |
| 1430 | MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD)); |
| 1431 | if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK) |
| 1432 | return MVPP2_PRS_TCAM_ENTRY_INVALID; |
| 1433 | |
| 1434 | for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) |
| 1435 | pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i)); |
| 1436 | |
| 1437 | /* Write sram index - indirect access */ |
| 1438 | mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index); |
| 1439 | for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) |
| 1440 | pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i)); |
| 1441 | |
| 1442 | return 0; |
| 1443 | } |
| 1444 | |
| 1445 | /* Invalidate tcam hw entry */ |
| 1446 | static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index) |
| 1447 | { |
| 1448 | /* Write index - indirect access */ |
| 1449 | mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index); |
| 1450 | mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD), |
| 1451 | MVPP2_PRS_TCAM_INV_MASK); |
| 1452 | } |
| 1453 | |
| 1454 | /* Enable shadow table entry and set its lookup ID */ |
| 1455 | static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu) |
| 1456 | { |
| 1457 | priv->prs_shadow[index].valid = true; |
| 1458 | priv->prs_shadow[index].lu = lu; |
| 1459 | } |
| 1460 | |
| 1461 | /* Update ri fields in shadow table entry */ |
| 1462 | static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index, |
| 1463 | unsigned int ri, unsigned int ri_mask) |
| 1464 | { |
| 1465 | priv->prs_shadow[index].ri_mask = ri_mask; |
| 1466 | priv->prs_shadow[index].ri = ri; |
| 1467 | } |
| 1468 | |
| 1469 | /* Update lookup field in tcam sw entry */ |
| 1470 | static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu) |
| 1471 | { |
| 1472 | int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE); |
| 1473 | |
| 1474 | pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu; |
| 1475 | pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK; |
| 1476 | } |
| 1477 | |
| 1478 | /* Update mask for single port in tcam sw entry */ |
| 1479 | static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe, |
| 1480 | unsigned int port, bool add) |
| 1481 | { |
| 1482 | int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); |
| 1483 | |
| 1484 | if (add) |
| 1485 | pe->tcam.byte[enable_off] &= ~(1 << port); |
| 1486 | else |
| 1487 | pe->tcam.byte[enable_off] |= 1 << port; |
| 1488 | } |
| 1489 | |
| 1490 | /* Update port map in tcam sw entry */ |
| 1491 | static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe, |
| 1492 | unsigned int ports) |
| 1493 | { |
| 1494 | unsigned char port_mask = MVPP2_PRS_PORT_MASK; |
| 1495 | int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); |
| 1496 | |
| 1497 | pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0; |
| 1498 | pe->tcam.byte[enable_off] &= ~port_mask; |
| 1499 | pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK; |
| 1500 | } |
| 1501 | |
| 1502 | /* Obtain port map from tcam sw entry */ |
| 1503 | static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe) |
| 1504 | { |
| 1505 | int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); |
| 1506 | |
| 1507 | return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK; |
| 1508 | } |
| 1509 | |
| 1510 | /* Set byte of data and its enable bits in tcam sw entry */ |
| 1511 | static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe, |
| 1512 | unsigned int offs, unsigned char byte, |
| 1513 | unsigned char enable) |
| 1514 | { |
| 1515 | pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte; |
| 1516 | pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable; |
| 1517 | } |
| 1518 | |
| 1519 | /* Get byte of data and its enable bits from tcam sw entry */ |
| 1520 | static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe, |
| 1521 | unsigned int offs, unsigned char *byte, |
| 1522 | unsigned char *enable) |
| 1523 | { |
| 1524 | *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)]; |
| 1525 | *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)]; |
| 1526 | } |
| 1527 | |
| 1528 | /* Compare tcam data bytes with a pattern */ |
| 1529 | static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs, |
| 1530 | u16 data) |
| 1531 | { |
| 1532 | int off = MVPP2_PRS_TCAM_DATA_BYTE(offs); |
| 1533 | u16 tcam_data; |
| 1534 | |
| 1535 | tcam_data = (8 << pe->tcam.byte[off + 1]) | pe->tcam.byte[off]; |
| 1536 | if (tcam_data != data) |
| 1537 | return false; |
| 1538 | return true; |
| 1539 | } |
| 1540 | |
| 1541 | /* Update ai bits in tcam sw entry */ |
| 1542 | static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe, |
| 1543 | unsigned int bits, unsigned int enable) |
| 1544 | { |
| 1545 | int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE; |
| 1546 | |
| 1547 | for (i = 0; i < MVPP2_PRS_AI_BITS; i++) { |
| 1548 | |
| 1549 | if (!(enable & BIT(i))) |
| 1550 | continue; |
| 1551 | |
| 1552 | if (bits & BIT(i)) |
| 1553 | pe->tcam.byte[ai_idx] |= 1 << i; |
| 1554 | else |
| 1555 | pe->tcam.byte[ai_idx] &= ~(1 << i); |
| 1556 | } |
| 1557 | |
| 1558 | pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable; |
| 1559 | } |
| 1560 | |
| 1561 | /* Get ai bits from tcam sw entry */ |
| 1562 | static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe) |
| 1563 | { |
| 1564 | return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE]; |
| 1565 | } |
| 1566 | |
| 1567 | /* Set ethertype in tcam sw entry */ |
| 1568 | static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset, |
| 1569 | unsigned short ethertype) |
| 1570 | { |
| 1571 | mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff); |
| 1572 | mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff); |
| 1573 | } |
| 1574 | |
| 1575 | /* Set bits in sram sw entry */ |
| 1576 | static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num, |
| 1577 | int val) |
| 1578 | { |
| 1579 | pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8)); |
| 1580 | } |
| 1581 | |
| 1582 | /* Clear bits in sram sw entry */ |
| 1583 | static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num, |
| 1584 | int val) |
| 1585 | { |
| 1586 | pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8)); |
| 1587 | } |
| 1588 | |
| 1589 | /* Update ri bits in sram sw entry */ |
| 1590 | static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe, |
| 1591 | unsigned int bits, unsigned int mask) |
| 1592 | { |
| 1593 | unsigned int i; |
| 1594 | |
| 1595 | for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) { |
| 1596 | int ri_off = MVPP2_PRS_SRAM_RI_OFFS; |
| 1597 | |
| 1598 | if (!(mask & BIT(i))) |
| 1599 | continue; |
| 1600 | |
| 1601 | if (bits & BIT(i)) |
| 1602 | mvpp2_prs_sram_bits_set(pe, ri_off + i, 1); |
| 1603 | else |
| 1604 | mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1); |
| 1605 | |
| 1606 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1); |
| 1607 | } |
| 1608 | } |
| 1609 | |
| 1610 | /* Obtain ri bits from sram sw entry */ |
| 1611 | static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe) |
| 1612 | { |
| 1613 | return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD]; |
| 1614 | } |
| 1615 | |
| 1616 | /* Update ai bits in sram sw entry */ |
| 1617 | static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe, |
| 1618 | unsigned int bits, unsigned int mask) |
| 1619 | { |
| 1620 | unsigned int i; |
| 1621 | int ai_off = MVPP2_PRS_SRAM_AI_OFFS; |
| 1622 | |
| 1623 | for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) { |
| 1624 | |
| 1625 | if (!(mask & BIT(i))) |
| 1626 | continue; |
| 1627 | |
| 1628 | if (bits & BIT(i)) |
| 1629 | mvpp2_prs_sram_bits_set(pe, ai_off + i, 1); |
| 1630 | else |
| 1631 | mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1); |
| 1632 | |
| 1633 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1); |
| 1634 | } |
| 1635 | } |
| 1636 | |
| 1637 | /* Read ai bits from sram sw entry */ |
| 1638 | static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe) |
| 1639 | { |
| 1640 | u8 bits; |
| 1641 | int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS); |
| 1642 | int ai_en_off = ai_off + 1; |
| 1643 | int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8; |
| 1644 | |
| 1645 | bits = (pe->sram.byte[ai_off] >> ai_shift) | |
| 1646 | (pe->sram.byte[ai_en_off] << (8 - ai_shift)); |
| 1647 | |
| 1648 | return bits; |
| 1649 | } |
| 1650 | |
| 1651 | /* In sram sw entry set lookup ID field of the tcam key to be used in the next |
| 1652 | * lookup interation |
| 1653 | */ |
| 1654 | static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe, |
| 1655 | unsigned int lu) |
| 1656 | { |
| 1657 | int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS; |
| 1658 | |
| 1659 | mvpp2_prs_sram_bits_clear(pe, sram_next_off, |
| 1660 | MVPP2_PRS_SRAM_NEXT_LU_MASK); |
| 1661 | mvpp2_prs_sram_bits_set(pe, sram_next_off, lu); |
| 1662 | } |
| 1663 | |
| 1664 | /* In the sram sw entry set sign and value of the next lookup offset |
| 1665 | * and the offset value generated to the classifier |
| 1666 | */ |
| 1667 | static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift, |
| 1668 | unsigned int op) |
| 1669 | { |
| 1670 | /* Set sign */ |
| 1671 | if (shift < 0) { |
| 1672 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1); |
| 1673 | shift = 0 - shift; |
| 1674 | } else { |
| 1675 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1); |
| 1676 | } |
| 1677 | |
| 1678 | /* Set value */ |
| 1679 | pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] = |
| 1680 | (unsigned char)shift; |
| 1681 | |
| 1682 | /* Reset and set operation */ |
| 1683 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, |
| 1684 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK); |
| 1685 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op); |
| 1686 | |
| 1687 | /* Set base offset as current */ |
| 1688 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1); |
| 1689 | } |
| 1690 | |
| 1691 | /* In the sram sw entry set sign and value of the user defined offset |
| 1692 | * generated to the classifier |
| 1693 | */ |
| 1694 | static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe, |
| 1695 | unsigned int type, int offset, |
| 1696 | unsigned int op) |
| 1697 | { |
| 1698 | /* Set sign */ |
| 1699 | if (offset < 0) { |
| 1700 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1); |
| 1701 | offset = 0 - offset; |
| 1702 | } else { |
| 1703 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1); |
| 1704 | } |
| 1705 | |
| 1706 | /* Set value */ |
| 1707 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS, |
| 1708 | MVPP2_PRS_SRAM_UDF_MASK); |
| 1709 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset); |
| 1710 | pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS + |
| 1711 | MVPP2_PRS_SRAM_UDF_BITS)] &= |
| 1712 | ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8))); |
| 1713 | pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS + |
| 1714 | MVPP2_PRS_SRAM_UDF_BITS)] |= |
| 1715 | (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8))); |
| 1716 | |
| 1717 | /* Set offset type */ |
| 1718 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, |
| 1719 | MVPP2_PRS_SRAM_UDF_TYPE_MASK); |
| 1720 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type); |
| 1721 | |
| 1722 | /* Set offset operation */ |
| 1723 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, |
| 1724 | MVPP2_PRS_SRAM_OP_SEL_UDF_MASK); |
| 1725 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op); |
| 1726 | |
| 1727 | pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS + |
| 1728 | MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &= |
| 1729 | ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >> |
| 1730 | (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8))); |
| 1731 | |
| 1732 | pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS + |
| 1733 | MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |= |
| 1734 | (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8))); |
| 1735 | |
| 1736 | /* Set base offset as current */ |
| 1737 | mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1); |
| 1738 | } |
| 1739 | |
| 1740 | /* Find parser flow entry */ |
| 1741 | static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow) |
| 1742 | { |
| 1743 | struct mvpp2_prs_entry *pe; |
| 1744 | int tid; |
| 1745 | |
| 1746 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 1747 | if (!pe) |
| 1748 | return NULL; |
| 1749 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS); |
| 1750 | |
| 1751 | /* Go through the all entires with MVPP2_PRS_LU_FLOWS */ |
| 1752 | for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) { |
| 1753 | u8 bits; |
| 1754 | |
| 1755 | if (!priv->prs_shadow[tid].valid || |
| 1756 | priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS) |
| 1757 | continue; |
| 1758 | |
| 1759 | pe->index = tid; |
| 1760 | mvpp2_prs_hw_read(priv, pe); |
| 1761 | bits = mvpp2_prs_sram_ai_get(pe); |
| 1762 | |
| 1763 | /* Sram store classification lookup ID in AI bits [5:0] */ |
| 1764 | if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow) |
| 1765 | return pe; |
| 1766 | } |
| 1767 | kfree(pe); |
| 1768 | |
| 1769 | return NULL; |
| 1770 | } |
| 1771 | |
| 1772 | /* Return first free tcam index, seeking from start to end */ |
| 1773 | static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start, |
| 1774 | unsigned char end) |
| 1775 | { |
| 1776 | int tid; |
| 1777 | |
| 1778 | if (start > end) |
| 1779 | swap(start, end); |
| 1780 | |
| 1781 | if (end >= MVPP2_PRS_TCAM_SRAM_SIZE) |
| 1782 | end = MVPP2_PRS_TCAM_SRAM_SIZE - 1; |
| 1783 | |
| 1784 | for (tid = start; tid <= end; tid++) { |
| 1785 | if (!priv->prs_shadow[tid].valid) |
| 1786 | return tid; |
| 1787 | } |
| 1788 | |
| 1789 | return -EINVAL; |
| 1790 | } |
| 1791 | |
| 1792 | /* Enable/disable dropping all mac da's */ |
| 1793 | static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add) |
| 1794 | { |
| 1795 | struct mvpp2_prs_entry pe; |
| 1796 | |
| 1797 | if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) { |
| 1798 | /* Entry exist - update port only */ |
| 1799 | pe.index = MVPP2_PE_DROP_ALL; |
| 1800 | mvpp2_prs_hw_read(priv, &pe); |
| 1801 | } else { |
| 1802 | /* Entry doesn't exist - create new */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 1803 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1804 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); |
| 1805 | pe.index = MVPP2_PE_DROP_ALL; |
| 1806 | |
| 1807 | /* Non-promiscuous mode for all ports - DROP unknown packets */ |
| 1808 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK, |
| 1809 | MVPP2_PRS_RI_DROP_MASK); |
| 1810 | |
| 1811 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 1812 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 1813 | |
| 1814 | /* Update shadow table */ |
| 1815 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); |
| 1816 | |
| 1817 | /* Mask all ports */ |
| 1818 | mvpp2_prs_tcam_port_map_set(&pe, 0); |
| 1819 | } |
| 1820 | |
| 1821 | /* Update port mask */ |
| 1822 | mvpp2_prs_tcam_port_set(&pe, port, add); |
| 1823 | |
| 1824 | mvpp2_prs_hw_write(priv, &pe); |
| 1825 | } |
| 1826 | |
| 1827 | /* Set port to promiscuous mode */ |
| 1828 | static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add) |
| 1829 | { |
| 1830 | struct mvpp2_prs_entry pe; |
| 1831 | |
Joe Perches | dbedd44 | 2015-03-06 20:49:12 -0800 | [diff] [blame] | 1832 | /* Promiscuous mode - Accept unknown packets */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1833 | |
| 1834 | if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) { |
| 1835 | /* Entry exist - update port only */ |
| 1836 | pe.index = MVPP2_PE_MAC_PROMISCUOUS; |
| 1837 | mvpp2_prs_hw_read(priv, &pe); |
| 1838 | } else { |
| 1839 | /* Entry doesn't exist - create new */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 1840 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1841 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); |
| 1842 | pe.index = MVPP2_PE_MAC_PROMISCUOUS; |
| 1843 | |
| 1844 | /* Continue - set next lookup */ |
| 1845 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA); |
| 1846 | |
| 1847 | /* Set result info bits */ |
| 1848 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST, |
| 1849 | MVPP2_PRS_RI_L2_CAST_MASK); |
| 1850 | |
| 1851 | /* Shift to ethertype */ |
| 1852 | mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN, |
| 1853 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 1854 | |
| 1855 | /* Mask all ports */ |
| 1856 | mvpp2_prs_tcam_port_map_set(&pe, 0); |
| 1857 | |
| 1858 | /* Update shadow table */ |
| 1859 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); |
| 1860 | } |
| 1861 | |
| 1862 | /* Update port mask */ |
| 1863 | mvpp2_prs_tcam_port_set(&pe, port, add); |
| 1864 | |
| 1865 | mvpp2_prs_hw_write(priv, &pe); |
| 1866 | } |
| 1867 | |
| 1868 | /* Accept multicast */ |
| 1869 | static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index, |
| 1870 | bool add) |
| 1871 | { |
| 1872 | struct mvpp2_prs_entry pe; |
| 1873 | unsigned char da_mc; |
| 1874 | |
| 1875 | /* Ethernet multicast address first byte is |
| 1876 | * 0x01 for IPv4 and 0x33 for IPv6 |
| 1877 | */ |
| 1878 | da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33; |
| 1879 | |
| 1880 | if (priv->prs_shadow[index].valid) { |
| 1881 | /* Entry exist - update port only */ |
| 1882 | pe.index = index; |
| 1883 | mvpp2_prs_hw_read(priv, &pe); |
| 1884 | } else { |
| 1885 | /* Entry doesn't exist - create new */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 1886 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1887 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); |
| 1888 | pe.index = index; |
| 1889 | |
| 1890 | /* Continue - set next lookup */ |
| 1891 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA); |
| 1892 | |
| 1893 | /* Set result info bits */ |
| 1894 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST, |
| 1895 | MVPP2_PRS_RI_L2_CAST_MASK); |
| 1896 | |
| 1897 | /* Update tcam entry data first byte */ |
| 1898 | mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff); |
| 1899 | |
| 1900 | /* Shift to ethertype */ |
| 1901 | mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN, |
| 1902 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 1903 | |
| 1904 | /* Mask all ports */ |
| 1905 | mvpp2_prs_tcam_port_map_set(&pe, 0); |
| 1906 | |
| 1907 | /* Update shadow table */ |
| 1908 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); |
| 1909 | } |
| 1910 | |
| 1911 | /* Update port mask */ |
| 1912 | mvpp2_prs_tcam_port_set(&pe, port, add); |
| 1913 | |
| 1914 | mvpp2_prs_hw_write(priv, &pe); |
| 1915 | } |
| 1916 | |
| 1917 | /* Set entry for dsa packets */ |
| 1918 | static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add, |
| 1919 | bool tagged, bool extend) |
| 1920 | { |
| 1921 | struct mvpp2_prs_entry pe; |
| 1922 | int tid, shift; |
| 1923 | |
| 1924 | if (extend) { |
| 1925 | tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED; |
| 1926 | shift = 8; |
| 1927 | } else { |
| 1928 | tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED; |
| 1929 | shift = 4; |
| 1930 | } |
| 1931 | |
| 1932 | if (priv->prs_shadow[tid].valid) { |
| 1933 | /* Entry exist - update port only */ |
| 1934 | pe.index = tid; |
| 1935 | mvpp2_prs_hw_read(priv, &pe); |
| 1936 | } else { |
| 1937 | /* Entry doesn't exist - create new */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 1938 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 1939 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA); |
| 1940 | pe.index = tid; |
| 1941 | |
| 1942 | /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/ |
| 1943 | mvpp2_prs_sram_shift_set(&pe, shift, |
| 1944 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 1945 | |
| 1946 | /* Update shadow table */ |
| 1947 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA); |
| 1948 | |
| 1949 | if (tagged) { |
| 1950 | /* Set tagged bit in DSA tag */ |
| 1951 | mvpp2_prs_tcam_data_byte_set(&pe, 0, |
| 1952 | MVPP2_PRS_TCAM_DSA_TAGGED_BIT, |
| 1953 | MVPP2_PRS_TCAM_DSA_TAGGED_BIT); |
| 1954 | /* Clear all ai bits for next iteration */ |
| 1955 | mvpp2_prs_sram_ai_update(&pe, 0, |
| 1956 | MVPP2_PRS_SRAM_AI_MASK); |
| 1957 | /* If packet is tagged continue check vlans */ |
| 1958 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN); |
| 1959 | } else { |
| 1960 | /* Set result info bits to 'no vlans' */ |
| 1961 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE, |
| 1962 | MVPP2_PRS_RI_VLAN_MASK); |
| 1963 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 1964 | } |
| 1965 | |
| 1966 | /* Mask all ports */ |
| 1967 | mvpp2_prs_tcam_port_map_set(&pe, 0); |
| 1968 | } |
| 1969 | |
| 1970 | /* Update port mask */ |
| 1971 | mvpp2_prs_tcam_port_set(&pe, port, add); |
| 1972 | |
| 1973 | mvpp2_prs_hw_write(priv, &pe); |
| 1974 | } |
| 1975 | |
| 1976 | /* Set entry for dsa ethertype */ |
| 1977 | static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port, |
| 1978 | bool add, bool tagged, bool extend) |
| 1979 | { |
| 1980 | struct mvpp2_prs_entry pe; |
| 1981 | int tid, shift, port_mask; |
| 1982 | |
| 1983 | if (extend) { |
| 1984 | tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED : |
| 1985 | MVPP2_PE_ETYPE_EDSA_UNTAGGED; |
| 1986 | port_mask = 0; |
| 1987 | shift = 8; |
| 1988 | } else { |
| 1989 | tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED : |
| 1990 | MVPP2_PE_ETYPE_DSA_UNTAGGED; |
| 1991 | port_mask = MVPP2_PRS_PORT_MASK; |
| 1992 | shift = 4; |
| 1993 | } |
| 1994 | |
| 1995 | if (priv->prs_shadow[tid].valid) { |
| 1996 | /* Entry exist - update port only */ |
| 1997 | pe.index = tid; |
| 1998 | mvpp2_prs_hw_read(priv, &pe); |
| 1999 | } else { |
| 2000 | /* Entry doesn't exist - create new */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2001 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2002 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA); |
| 2003 | pe.index = tid; |
| 2004 | |
| 2005 | /* Set ethertype */ |
| 2006 | mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA); |
| 2007 | mvpp2_prs_match_etype(&pe, 2, 0); |
| 2008 | |
| 2009 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK, |
| 2010 | MVPP2_PRS_RI_DSA_MASK); |
| 2011 | /* Shift ethertype + 2 byte reserved + tag*/ |
| 2012 | mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift, |
| 2013 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2014 | |
| 2015 | /* Update shadow table */ |
| 2016 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA); |
| 2017 | |
| 2018 | if (tagged) { |
| 2019 | /* Set tagged bit in DSA tag */ |
| 2020 | mvpp2_prs_tcam_data_byte_set(&pe, |
| 2021 | MVPP2_ETH_TYPE_LEN + 2 + 3, |
| 2022 | MVPP2_PRS_TCAM_DSA_TAGGED_BIT, |
| 2023 | MVPP2_PRS_TCAM_DSA_TAGGED_BIT); |
| 2024 | /* Clear all ai bits for next iteration */ |
| 2025 | mvpp2_prs_sram_ai_update(&pe, 0, |
| 2026 | MVPP2_PRS_SRAM_AI_MASK); |
| 2027 | /* If packet is tagged continue check vlans */ |
| 2028 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN); |
| 2029 | } else { |
| 2030 | /* Set result info bits to 'no vlans' */ |
| 2031 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE, |
| 2032 | MVPP2_PRS_RI_VLAN_MASK); |
| 2033 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2034 | } |
| 2035 | /* Mask/unmask all ports, depending on dsa type */ |
| 2036 | mvpp2_prs_tcam_port_map_set(&pe, port_mask); |
| 2037 | } |
| 2038 | |
| 2039 | /* Update port mask */ |
| 2040 | mvpp2_prs_tcam_port_set(&pe, port, add); |
| 2041 | |
| 2042 | mvpp2_prs_hw_write(priv, &pe); |
| 2043 | } |
| 2044 | |
| 2045 | /* Search for existing single/triple vlan entry */ |
| 2046 | static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv, |
| 2047 | unsigned short tpid, int ai) |
| 2048 | { |
| 2049 | struct mvpp2_prs_entry *pe; |
| 2050 | int tid; |
| 2051 | |
| 2052 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 2053 | if (!pe) |
| 2054 | return NULL; |
| 2055 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN); |
| 2056 | |
| 2057 | /* Go through the all entries with MVPP2_PRS_LU_VLAN */ |
| 2058 | for (tid = MVPP2_PE_FIRST_FREE_TID; |
| 2059 | tid <= MVPP2_PE_LAST_FREE_TID; tid++) { |
| 2060 | unsigned int ri_bits, ai_bits; |
| 2061 | bool match; |
| 2062 | |
| 2063 | if (!priv->prs_shadow[tid].valid || |
| 2064 | priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN) |
| 2065 | continue; |
| 2066 | |
| 2067 | pe->index = tid; |
| 2068 | |
| 2069 | mvpp2_prs_hw_read(priv, pe); |
| 2070 | match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid)); |
| 2071 | if (!match) |
| 2072 | continue; |
| 2073 | |
| 2074 | /* Get vlan type */ |
| 2075 | ri_bits = mvpp2_prs_sram_ri_get(pe); |
| 2076 | ri_bits &= MVPP2_PRS_RI_VLAN_MASK; |
| 2077 | |
| 2078 | /* Get current ai value from tcam */ |
| 2079 | ai_bits = mvpp2_prs_tcam_ai_get(pe); |
| 2080 | /* Clear double vlan bit */ |
| 2081 | ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT; |
| 2082 | |
| 2083 | if (ai != ai_bits) |
| 2084 | continue; |
| 2085 | |
| 2086 | if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE || |
| 2087 | ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE) |
| 2088 | return pe; |
| 2089 | } |
| 2090 | kfree(pe); |
| 2091 | |
| 2092 | return NULL; |
| 2093 | } |
| 2094 | |
| 2095 | /* Add/update single/triple vlan entry */ |
| 2096 | static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai, |
| 2097 | unsigned int port_map) |
| 2098 | { |
| 2099 | struct mvpp2_prs_entry *pe; |
| 2100 | int tid_aux, tid; |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2101 | int ret = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2102 | |
| 2103 | pe = mvpp2_prs_vlan_find(priv, tpid, ai); |
| 2104 | |
| 2105 | if (!pe) { |
| 2106 | /* Create new tcam entry */ |
| 2107 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID, |
| 2108 | MVPP2_PE_FIRST_FREE_TID); |
| 2109 | if (tid < 0) |
| 2110 | return tid; |
| 2111 | |
| 2112 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 2113 | if (!pe) |
| 2114 | return -ENOMEM; |
| 2115 | |
| 2116 | /* Get last double vlan tid */ |
| 2117 | for (tid_aux = MVPP2_PE_LAST_FREE_TID; |
| 2118 | tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) { |
| 2119 | unsigned int ri_bits; |
| 2120 | |
| 2121 | if (!priv->prs_shadow[tid_aux].valid || |
| 2122 | priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN) |
| 2123 | continue; |
| 2124 | |
| 2125 | pe->index = tid_aux; |
| 2126 | mvpp2_prs_hw_read(priv, pe); |
| 2127 | ri_bits = mvpp2_prs_sram_ri_get(pe); |
| 2128 | if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) == |
| 2129 | MVPP2_PRS_RI_VLAN_DOUBLE) |
| 2130 | break; |
| 2131 | } |
| 2132 | |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2133 | if (tid <= tid_aux) { |
| 2134 | ret = -EINVAL; |
Markus Elfring | f9fd0e3 | 2017-04-17 13:50:35 +0200 | [diff] [blame] | 2135 | goto free_pe; |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2136 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2137 | |
Markus Elfring | bd6aaf5 | 2017-04-17 10:40:32 +0200 | [diff] [blame] | 2138 | memset(pe, 0, sizeof(*pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2139 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN); |
| 2140 | pe->index = tid; |
| 2141 | |
| 2142 | mvpp2_prs_match_etype(pe, 0, tpid); |
| 2143 | |
| 2144 | mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2); |
| 2145 | /* Shift 4 bytes - skip 1 vlan tag */ |
| 2146 | mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN, |
| 2147 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2148 | /* Clear all ai bits for next iteration */ |
| 2149 | mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK); |
| 2150 | |
| 2151 | if (ai == MVPP2_PRS_SINGLE_VLAN_AI) { |
| 2152 | mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE, |
| 2153 | MVPP2_PRS_RI_VLAN_MASK); |
| 2154 | } else { |
| 2155 | ai |= MVPP2_PRS_DBL_VLAN_AI_BIT; |
| 2156 | mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE, |
| 2157 | MVPP2_PRS_RI_VLAN_MASK); |
| 2158 | } |
| 2159 | mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK); |
| 2160 | |
| 2161 | mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN); |
| 2162 | } |
| 2163 | /* Update ports' mask */ |
| 2164 | mvpp2_prs_tcam_port_map_set(pe, port_map); |
| 2165 | |
| 2166 | mvpp2_prs_hw_write(priv, pe); |
Markus Elfring | f9fd0e3 | 2017-04-17 13:50:35 +0200 | [diff] [blame] | 2167 | free_pe: |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2168 | kfree(pe); |
| 2169 | |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2170 | return ret; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2171 | } |
| 2172 | |
| 2173 | /* Get first free double vlan ai number */ |
| 2174 | static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv) |
| 2175 | { |
| 2176 | int i; |
| 2177 | |
| 2178 | for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) { |
| 2179 | if (!priv->prs_double_vlans[i]) |
| 2180 | return i; |
| 2181 | } |
| 2182 | |
| 2183 | return -EINVAL; |
| 2184 | } |
| 2185 | |
| 2186 | /* Search for existing double vlan entry */ |
| 2187 | static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv, |
| 2188 | unsigned short tpid1, |
| 2189 | unsigned short tpid2) |
| 2190 | { |
| 2191 | struct mvpp2_prs_entry *pe; |
| 2192 | int tid; |
| 2193 | |
| 2194 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 2195 | if (!pe) |
| 2196 | return NULL; |
| 2197 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN); |
| 2198 | |
| 2199 | /* Go through the all entries with MVPP2_PRS_LU_VLAN */ |
| 2200 | for (tid = MVPP2_PE_FIRST_FREE_TID; |
| 2201 | tid <= MVPP2_PE_LAST_FREE_TID; tid++) { |
| 2202 | unsigned int ri_mask; |
| 2203 | bool match; |
| 2204 | |
| 2205 | if (!priv->prs_shadow[tid].valid || |
| 2206 | priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN) |
| 2207 | continue; |
| 2208 | |
| 2209 | pe->index = tid; |
| 2210 | mvpp2_prs_hw_read(priv, pe); |
| 2211 | |
| 2212 | match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1)) |
| 2213 | && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2)); |
| 2214 | |
| 2215 | if (!match) |
| 2216 | continue; |
| 2217 | |
| 2218 | ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK; |
| 2219 | if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE) |
| 2220 | return pe; |
| 2221 | } |
| 2222 | kfree(pe); |
| 2223 | |
| 2224 | return NULL; |
| 2225 | } |
| 2226 | |
| 2227 | /* Add or update double vlan entry */ |
| 2228 | static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1, |
| 2229 | unsigned short tpid2, |
| 2230 | unsigned int port_map) |
| 2231 | { |
| 2232 | struct mvpp2_prs_entry *pe; |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2233 | int tid_aux, tid, ai, ret = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2234 | |
| 2235 | pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2); |
| 2236 | |
| 2237 | if (!pe) { |
| 2238 | /* Create new tcam entry */ |
| 2239 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2240 | MVPP2_PE_LAST_FREE_TID); |
| 2241 | if (tid < 0) |
| 2242 | return tid; |
| 2243 | |
| 2244 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 2245 | if (!pe) |
| 2246 | return -ENOMEM; |
| 2247 | |
| 2248 | /* Set ai value for new double vlan entry */ |
| 2249 | ai = mvpp2_prs_double_vlan_ai_free_get(priv); |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2250 | if (ai < 0) { |
| 2251 | ret = ai; |
Markus Elfring | c9a7e12 | 2017-04-17 13:03:49 +0200 | [diff] [blame] | 2252 | goto free_pe; |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2253 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2254 | |
| 2255 | /* Get first single/triple vlan tid */ |
| 2256 | for (tid_aux = MVPP2_PE_FIRST_FREE_TID; |
| 2257 | tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) { |
| 2258 | unsigned int ri_bits; |
| 2259 | |
| 2260 | if (!priv->prs_shadow[tid_aux].valid || |
| 2261 | priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN) |
| 2262 | continue; |
| 2263 | |
| 2264 | pe->index = tid_aux; |
| 2265 | mvpp2_prs_hw_read(priv, pe); |
| 2266 | ri_bits = mvpp2_prs_sram_ri_get(pe); |
| 2267 | ri_bits &= MVPP2_PRS_RI_VLAN_MASK; |
| 2268 | if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE || |
| 2269 | ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE) |
| 2270 | break; |
| 2271 | } |
| 2272 | |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2273 | if (tid >= tid_aux) { |
| 2274 | ret = -ERANGE; |
Markus Elfring | c9a7e12 | 2017-04-17 13:03:49 +0200 | [diff] [blame] | 2275 | goto free_pe; |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2276 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2277 | |
Markus Elfring | bd6aaf5 | 2017-04-17 10:40:32 +0200 | [diff] [blame] | 2278 | memset(pe, 0, sizeof(*pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2279 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN); |
| 2280 | pe->index = tid; |
| 2281 | |
| 2282 | priv->prs_double_vlans[ai] = true; |
| 2283 | |
| 2284 | mvpp2_prs_match_etype(pe, 0, tpid1); |
| 2285 | mvpp2_prs_match_etype(pe, 4, tpid2); |
| 2286 | |
| 2287 | mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN); |
| 2288 | /* Shift 8 bytes - skip 2 vlan tags */ |
| 2289 | mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN, |
| 2290 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2291 | mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE, |
| 2292 | MVPP2_PRS_RI_VLAN_MASK); |
| 2293 | mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT, |
| 2294 | MVPP2_PRS_SRAM_AI_MASK); |
| 2295 | |
| 2296 | mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN); |
| 2297 | } |
| 2298 | |
| 2299 | /* Update ports' mask */ |
| 2300 | mvpp2_prs_tcam_port_map_set(pe, port_map); |
| 2301 | mvpp2_prs_hw_write(priv, pe); |
Markus Elfring | c9a7e12 | 2017-04-17 13:03:49 +0200 | [diff] [blame] | 2302 | free_pe: |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2303 | kfree(pe); |
Sudip Mukherjee | 4373747 | 2014-11-01 16:59:34 +0530 | [diff] [blame] | 2304 | return ret; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2305 | } |
| 2306 | |
| 2307 | /* IPv4 header parsing for fragmentation and L4 offset */ |
| 2308 | static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto, |
| 2309 | unsigned int ri, unsigned int ri_mask) |
| 2310 | { |
| 2311 | struct mvpp2_prs_entry pe; |
| 2312 | int tid; |
| 2313 | |
| 2314 | if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) && |
| 2315 | (proto != IPPROTO_IGMP)) |
| 2316 | return -EINVAL; |
| 2317 | |
| 2318 | /* Fragmented packet */ |
| 2319 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2320 | MVPP2_PE_LAST_FREE_TID); |
| 2321 | if (tid < 0) |
| 2322 | return tid; |
| 2323 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2324 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2325 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 2326 | pe.index = tid; |
| 2327 | |
| 2328 | /* Set next lu to IPv4 */ |
| 2329 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 2330 | mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2331 | /* Set L4 offset */ |
| 2332 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4, |
| 2333 | sizeof(struct iphdr) - 4, |
| 2334 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2335 | mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT, |
| 2336 | MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 2337 | mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_MASK, |
| 2338 | ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK); |
| 2339 | |
| 2340 | mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK); |
| 2341 | mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 2342 | /* Unmask all ports */ |
| 2343 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2344 | |
| 2345 | /* Update shadow table and hw entry */ |
| 2346 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 2347 | mvpp2_prs_hw_write(priv, &pe); |
| 2348 | |
| 2349 | /* Not fragmented packet */ |
| 2350 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2351 | MVPP2_PE_LAST_FREE_TID); |
| 2352 | if (tid < 0) |
| 2353 | return tid; |
| 2354 | |
| 2355 | pe.index = tid; |
| 2356 | /* Clear ri before updating */ |
| 2357 | pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0; |
| 2358 | pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0; |
| 2359 | mvpp2_prs_sram_ri_update(&pe, ri, ri_mask); |
| 2360 | |
| 2361 | mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, MVPP2_PRS_TCAM_PROTO_MASK_L); |
| 2362 | mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, MVPP2_PRS_TCAM_PROTO_MASK); |
| 2363 | |
| 2364 | /* Update shadow table and hw entry */ |
| 2365 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 2366 | mvpp2_prs_hw_write(priv, &pe); |
| 2367 | |
| 2368 | return 0; |
| 2369 | } |
| 2370 | |
| 2371 | /* IPv4 L3 multicast or broadcast */ |
| 2372 | static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast) |
| 2373 | { |
| 2374 | struct mvpp2_prs_entry pe; |
| 2375 | int mask, tid; |
| 2376 | |
| 2377 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2378 | MVPP2_PE_LAST_FREE_TID); |
| 2379 | if (tid < 0) |
| 2380 | return tid; |
| 2381 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2382 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2383 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 2384 | pe.index = tid; |
| 2385 | |
| 2386 | switch (l3_cast) { |
| 2387 | case MVPP2_PRS_L3_MULTI_CAST: |
| 2388 | mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC, |
| 2389 | MVPP2_PRS_IPV4_MC_MASK); |
| 2390 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST, |
| 2391 | MVPP2_PRS_RI_L3_ADDR_MASK); |
| 2392 | break; |
| 2393 | case MVPP2_PRS_L3_BROAD_CAST: |
| 2394 | mask = MVPP2_PRS_IPV4_BC_MASK; |
| 2395 | mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask); |
| 2396 | mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask); |
| 2397 | mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask); |
| 2398 | mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask); |
| 2399 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST, |
| 2400 | MVPP2_PRS_RI_L3_ADDR_MASK); |
| 2401 | break; |
| 2402 | default: |
| 2403 | return -EINVAL; |
| 2404 | } |
| 2405 | |
| 2406 | /* Finished: go to flowid generation */ |
| 2407 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2408 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2409 | |
| 2410 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT, |
| 2411 | MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 2412 | /* Unmask all ports */ |
| 2413 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2414 | |
| 2415 | /* Update shadow table and hw entry */ |
| 2416 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 2417 | mvpp2_prs_hw_write(priv, &pe); |
| 2418 | |
| 2419 | return 0; |
| 2420 | } |
| 2421 | |
| 2422 | /* Set entries for protocols over IPv6 */ |
| 2423 | static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto, |
| 2424 | unsigned int ri, unsigned int ri_mask) |
| 2425 | { |
| 2426 | struct mvpp2_prs_entry pe; |
| 2427 | int tid; |
| 2428 | |
| 2429 | if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) && |
| 2430 | (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP)) |
| 2431 | return -EINVAL; |
| 2432 | |
| 2433 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2434 | MVPP2_PE_LAST_FREE_TID); |
| 2435 | if (tid < 0) |
| 2436 | return tid; |
| 2437 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2438 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2439 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 2440 | pe.index = tid; |
| 2441 | |
| 2442 | /* Finished: go to flowid generation */ |
| 2443 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2444 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2445 | mvpp2_prs_sram_ri_update(&pe, ri, ri_mask); |
| 2446 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4, |
| 2447 | sizeof(struct ipv6hdr) - 6, |
| 2448 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2449 | |
| 2450 | mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK); |
| 2451 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT, |
| 2452 | MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 2453 | /* Unmask all ports */ |
| 2454 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2455 | |
| 2456 | /* Write HW */ |
| 2457 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6); |
| 2458 | mvpp2_prs_hw_write(priv, &pe); |
| 2459 | |
| 2460 | return 0; |
| 2461 | } |
| 2462 | |
| 2463 | /* IPv6 L3 multicast entry */ |
| 2464 | static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast) |
| 2465 | { |
| 2466 | struct mvpp2_prs_entry pe; |
| 2467 | int tid; |
| 2468 | |
| 2469 | if (l3_cast != MVPP2_PRS_L3_MULTI_CAST) |
| 2470 | return -EINVAL; |
| 2471 | |
| 2472 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2473 | MVPP2_PE_LAST_FREE_TID); |
| 2474 | if (tid < 0) |
| 2475 | return tid; |
| 2476 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2477 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2478 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 2479 | pe.index = tid; |
| 2480 | |
| 2481 | /* Finished: go to flowid generation */ |
| 2482 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 2483 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST, |
| 2484 | MVPP2_PRS_RI_L3_ADDR_MASK); |
| 2485 | mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT, |
| 2486 | MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 2487 | /* Shift back to IPv6 NH */ |
| 2488 | mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2489 | |
| 2490 | mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC, |
| 2491 | MVPP2_PRS_IPV6_MC_MASK); |
| 2492 | mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 2493 | /* Unmask all ports */ |
| 2494 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2495 | |
| 2496 | /* Update shadow table and hw entry */ |
| 2497 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6); |
| 2498 | mvpp2_prs_hw_write(priv, &pe); |
| 2499 | |
| 2500 | return 0; |
| 2501 | } |
| 2502 | |
| 2503 | /* Parser per-port initialization */ |
| 2504 | static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first, |
| 2505 | int lu_max, int offset) |
| 2506 | { |
| 2507 | u32 val; |
| 2508 | |
| 2509 | /* Set lookup ID */ |
| 2510 | val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG); |
| 2511 | val &= ~MVPP2_PRS_PORT_LU_MASK(port); |
| 2512 | val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first); |
| 2513 | mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val); |
| 2514 | |
| 2515 | /* Set maximum number of loops for packet received from port */ |
| 2516 | val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port)); |
| 2517 | val &= ~MVPP2_PRS_MAX_LOOP_MASK(port); |
| 2518 | val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max); |
| 2519 | mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val); |
| 2520 | |
| 2521 | /* Set initial offset for packet header extraction for the first |
| 2522 | * searching loop |
| 2523 | */ |
| 2524 | val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port)); |
| 2525 | val &= ~MVPP2_PRS_INIT_OFF_MASK(port); |
| 2526 | val |= MVPP2_PRS_INIT_OFF_VAL(port, offset); |
| 2527 | mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val); |
| 2528 | } |
| 2529 | |
| 2530 | /* Default flow entries initialization for all ports */ |
| 2531 | static void mvpp2_prs_def_flow_init(struct mvpp2 *priv) |
| 2532 | { |
| 2533 | struct mvpp2_prs_entry pe; |
| 2534 | int port; |
| 2535 | |
| 2536 | for (port = 0; port < MVPP2_MAX_PORTS; port++) { |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2537 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2538 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2539 | pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port; |
| 2540 | |
| 2541 | /* Mask all ports */ |
| 2542 | mvpp2_prs_tcam_port_map_set(&pe, 0); |
| 2543 | |
| 2544 | /* Set flow ID*/ |
| 2545 | mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK); |
| 2546 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1); |
| 2547 | |
| 2548 | /* Update shadow table and hw entry */ |
| 2549 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS); |
| 2550 | mvpp2_prs_hw_write(priv, &pe); |
| 2551 | } |
| 2552 | } |
| 2553 | |
| 2554 | /* Set default entry for Marvell Header field */ |
| 2555 | static void mvpp2_prs_mh_init(struct mvpp2 *priv) |
| 2556 | { |
| 2557 | struct mvpp2_prs_entry pe; |
| 2558 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2559 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2560 | |
| 2561 | pe.index = MVPP2_PE_MH_DEFAULT; |
| 2562 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH); |
| 2563 | mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE, |
| 2564 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2565 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC); |
| 2566 | |
| 2567 | /* Unmask all ports */ |
| 2568 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2569 | |
| 2570 | /* Update shadow table and hw entry */ |
| 2571 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH); |
| 2572 | mvpp2_prs_hw_write(priv, &pe); |
| 2573 | } |
| 2574 | |
| 2575 | /* Set default entires (place holder) for promiscuous, non-promiscuous and |
| 2576 | * multicast MAC addresses |
| 2577 | */ |
| 2578 | static void mvpp2_prs_mac_init(struct mvpp2 *priv) |
| 2579 | { |
| 2580 | struct mvpp2_prs_entry pe; |
| 2581 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2582 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2583 | |
| 2584 | /* Non-promiscuous mode for all ports - DROP unknown packets */ |
| 2585 | pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS; |
| 2586 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); |
| 2587 | |
| 2588 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK, |
| 2589 | MVPP2_PRS_RI_DROP_MASK); |
| 2590 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2591 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2592 | |
| 2593 | /* Unmask all ports */ |
| 2594 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2595 | |
| 2596 | /* Update shadow table and hw entry */ |
| 2597 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); |
| 2598 | mvpp2_prs_hw_write(priv, &pe); |
| 2599 | |
| 2600 | /* place holders only - no ports */ |
| 2601 | mvpp2_prs_mac_drop_all_set(priv, 0, false); |
| 2602 | mvpp2_prs_mac_promisc_set(priv, 0, false); |
| 2603 | mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false); |
| 2604 | mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false); |
| 2605 | } |
| 2606 | |
| 2607 | /* Set default entries for various types of dsa packets */ |
| 2608 | static void mvpp2_prs_dsa_init(struct mvpp2 *priv) |
| 2609 | { |
| 2610 | struct mvpp2_prs_entry pe; |
| 2611 | |
| 2612 | /* None tagged EDSA entry - place holder */ |
| 2613 | mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED, |
| 2614 | MVPP2_PRS_EDSA); |
| 2615 | |
| 2616 | /* Tagged EDSA entry - place holder */ |
| 2617 | mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA); |
| 2618 | |
| 2619 | /* None tagged DSA entry - place holder */ |
| 2620 | mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED, |
| 2621 | MVPP2_PRS_DSA); |
| 2622 | |
| 2623 | /* Tagged DSA entry - place holder */ |
| 2624 | mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA); |
| 2625 | |
| 2626 | /* None tagged EDSA ethertype entry - place holder*/ |
| 2627 | mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false, |
| 2628 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA); |
| 2629 | |
| 2630 | /* Tagged EDSA ethertype entry - place holder*/ |
| 2631 | mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false, |
| 2632 | MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA); |
| 2633 | |
| 2634 | /* None tagged DSA ethertype entry */ |
| 2635 | mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true, |
| 2636 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA); |
| 2637 | |
| 2638 | /* Tagged DSA ethertype entry */ |
| 2639 | mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true, |
| 2640 | MVPP2_PRS_TAGGED, MVPP2_PRS_DSA); |
| 2641 | |
| 2642 | /* Set default entry, in case DSA or EDSA tag not found */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2643 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2644 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA); |
| 2645 | pe.index = MVPP2_PE_DSA_DEFAULT; |
| 2646 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN); |
| 2647 | |
| 2648 | /* Shift 0 bytes */ |
| 2649 | mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2650 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); |
| 2651 | |
| 2652 | /* Clear all sram ai bits for next iteration */ |
| 2653 | mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK); |
| 2654 | |
| 2655 | /* Unmask all ports */ |
| 2656 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2657 | |
| 2658 | mvpp2_prs_hw_write(priv, &pe); |
| 2659 | } |
| 2660 | |
| 2661 | /* Match basic ethertypes */ |
| 2662 | static int mvpp2_prs_etype_init(struct mvpp2 *priv) |
| 2663 | { |
| 2664 | struct mvpp2_prs_entry pe; |
| 2665 | int tid; |
| 2666 | |
| 2667 | /* Ethertype: PPPoE */ |
| 2668 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2669 | MVPP2_PE_LAST_FREE_TID); |
| 2670 | if (tid < 0) |
| 2671 | return tid; |
| 2672 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2673 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2674 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2675 | pe.index = tid; |
| 2676 | |
| 2677 | mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES); |
| 2678 | |
| 2679 | mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE, |
| 2680 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2681 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE); |
| 2682 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK, |
| 2683 | MVPP2_PRS_RI_PPPOE_MASK); |
| 2684 | |
| 2685 | /* Update shadow table and hw entry */ |
| 2686 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2687 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2688 | priv->prs_shadow[pe.index].finish = false; |
| 2689 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK, |
| 2690 | MVPP2_PRS_RI_PPPOE_MASK); |
| 2691 | mvpp2_prs_hw_write(priv, &pe); |
| 2692 | |
| 2693 | /* Ethertype: ARP */ |
| 2694 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2695 | MVPP2_PE_LAST_FREE_TID); |
| 2696 | if (tid < 0) |
| 2697 | return tid; |
| 2698 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2699 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2700 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2701 | pe.index = tid; |
| 2702 | |
| 2703 | mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP); |
| 2704 | |
| 2705 | /* Generate flow in the next iteration*/ |
| 2706 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2707 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2708 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP, |
| 2709 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2710 | /* Set L3 offset */ |
| 2711 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2712 | MVPP2_ETH_TYPE_LEN, |
| 2713 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2714 | |
| 2715 | /* Update shadow table and hw entry */ |
| 2716 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2717 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2718 | priv->prs_shadow[pe.index].finish = true; |
| 2719 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP, |
| 2720 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2721 | mvpp2_prs_hw_write(priv, &pe); |
| 2722 | |
| 2723 | /* Ethertype: LBTD */ |
| 2724 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2725 | MVPP2_PE_LAST_FREE_TID); |
| 2726 | if (tid < 0) |
| 2727 | return tid; |
| 2728 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2729 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2730 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2731 | pe.index = tid; |
| 2732 | |
| 2733 | mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE); |
| 2734 | |
| 2735 | /* Generate flow in the next iteration*/ |
| 2736 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2737 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2738 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC | |
| 2739 | MVPP2_PRS_RI_UDF3_RX_SPECIAL, |
| 2740 | MVPP2_PRS_RI_CPU_CODE_MASK | |
| 2741 | MVPP2_PRS_RI_UDF3_MASK); |
| 2742 | /* Set L3 offset */ |
| 2743 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2744 | MVPP2_ETH_TYPE_LEN, |
| 2745 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2746 | |
| 2747 | /* Update shadow table and hw entry */ |
| 2748 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2749 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2750 | priv->prs_shadow[pe.index].finish = true; |
| 2751 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC | |
| 2752 | MVPP2_PRS_RI_UDF3_RX_SPECIAL, |
| 2753 | MVPP2_PRS_RI_CPU_CODE_MASK | |
| 2754 | MVPP2_PRS_RI_UDF3_MASK); |
| 2755 | mvpp2_prs_hw_write(priv, &pe); |
| 2756 | |
| 2757 | /* Ethertype: IPv4 without options */ |
| 2758 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2759 | MVPP2_PE_LAST_FREE_TID); |
| 2760 | if (tid < 0) |
| 2761 | return tid; |
| 2762 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2763 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2764 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2765 | pe.index = tid; |
| 2766 | |
| 2767 | mvpp2_prs_match_etype(&pe, 0, ETH_P_IP); |
| 2768 | mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN, |
| 2769 | MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL, |
| 2770 | MVPP2_PRS_IPV4_HEAD_MASK | |
| 2771 | MVPP2_PRS_IPV4_IHL_MASK); |
| 2772 | |
| 2773 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 2774 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4, |
| 2775 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2776 | /* Skip eth_type + 4 bytes of IP header */ |
| 2777 | mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4, |
| 2778 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2779 | /* Set L3 offset */ |
| 2780 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2781 | MVPP2_ETH_TYPE_LEN, |
| 2782 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2783 | |
| 2784 | /* Update shadow table and hw entry */ |
| 2785 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2786 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2787 | priv->prs_shadow[pe.index].finish = false; |
| 2788 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4, |
| 2789 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2790 | mvpp2_prs_hw_write(priv, &pe); |
| 2791 | |
| 2792 | /* Ethertype: IPv4 with options */ |
| 2793 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2794 | MVPP2_PE_LAST_FREE_TID); |
| 2795 | if (tid < 0) |
| 2796 | return tid; |
| 2797 | |
| 2798 | pe.index = tid; |
| 2799 | |
| 2800 | /* Clear tcam data before updating */ |
| 2801 | pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0; |
| 2802 | pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0; |
| 2803 | |
| 2804 | mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN, |
| 2805 | MVPP2_PRS_IPV4_HEAD, |
| 2806 | MVPP2_PRS_IPV4_HEAD_MASK); |
| 2807 | |
| 2808 | /* Clear ri before updating */ |
| 2809 | pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0; |
| 2810 | pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0; |
| 2811 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT, |
| 2812 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2813 | |
| 2814 | /* Update shadow table and hw entry */ |
| 2815 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2816 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2817 | priv->prs_shadow[pe.index].finish = false; |
| 2818 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT, |
| 2819 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2820 | mvpp2_prs_hw_write(priv, &pe); |
| 2821 | |
| 2822 | /* Ethertype: IPv6 without options */ |
| 2823 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2824 | MVPP2_PE_LAST_FREE_TID); |
| 2825 | if (tid < 0) |
| 2826 | return tid; |
| 2827 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2828 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2829 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2830 | pe.index = tid; |
| 2831 | |
| 2832 | mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6); |
| 2833 | |
| 2834 | /* Skip DIP of IPV6 header */ |
| 2835 | mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 + |
| 2836 | MVPP2_MAX_L3_ADDR_SIZE, |
| 2837 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2838 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 2839 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6, |
| 2840 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2841 | /* Set L3 offset */ |
| 2842 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2843 | MVPP2_ETH_TYPE_LEN, |
| 2844 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2845 | |
| 2846 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2847 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2848 | priv->prs_shadow[pe.index].finish = false; |
| 2849 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6, |
| 2850 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2851 | mvpp2_prs_hw_write(priv, &pe); |
| 2852 | |
| 2853 | /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */ |
| 2854 | memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); |
| 2855 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2856 | pe.index = MVPP2_PE_ETH_TYPE_UN; |
| 2857 | |
| 2858 | /* Unmask all ports */ |
| 2859 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2860 | |
| 2861 | /* Generate flow in the next iteration*/ |
| 2862 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 2863 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 2864 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN, |
| 2865 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2866 | /* Set L3 offset even it's unknown L3 */ |
| 2867 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2868 | MVPP2_ETH_TYPE_LEN, |
| 2869 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2870 | |
| 2871 | /* Update shadow table and hw entry */ |
| 2872 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); |
| 2873 | priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; |
| 2874 | priv->prs_shadow[pe.index].finish = true; |
| 2875 | mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN, |
| 2876 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2877 | mvpp2_prs_hw_write(priv, &pe); |
| 2878 | |
| 2879 | return 0; |
| 2880 | } |
| 2881 | |
| 2882 | /* Configure vlan entries and detect up to 2 successive VLAN tags. |
| 2883 | * Possible options: |
| 2884 | * 0x8100, 0x88A8 |
| 2885 | * 0x8100, 0x8100 |
| 2886 | * 0x8100 |
| 2887 | * 0x88A8 |
| 2888 | */ |
| 2889 | static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv) |
| 2890 | { |
| 2891 | struct mvpp2_prs_entry pe; |
| 2892 | int err; |
| 2893 | |
| 2894 | priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool), |
| 2895 | MVPP2_PRS_DBL_VLANS_MAX, |
| 2896 | GFP_KERNEL); |
| 2897 | if (!priv->prs_double_vlans) |
| 2898 | return -ENOMEM; |
| 2899 | |
| 2900 | /* Double VLAN: 0x8100, 0x88A8 */ |
| 2901 | err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD, |
| 2902 | MVPP2_PRS_PORT_MASK); |
| 2903 | if (err) |
| 2904 | return err; |
| 2905 | |
| 2906 | /* Double VLAN: 0x8100, 0x8100 */ |
| 2907 | err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q, |
| 2908 | MVPP2_PRS_PORT_MASK); |
| 2909 | if (err) |
| 2910 | return err; |
| 2911 | |
| 2912 | /* Single VLAN: 0x88a8 */ |
| 2913 | err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI, |
| 2914 | MVPP2_PRS_PORT_MASK); |
| 2915 | if (err) |
| 2916 | return err; |
| 2917 | |
| 2918 | /* Single VLAN: 0x8100 */ |
| 2919 | err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI, |
| 2920 | MVPP2_PRS_PORT_MASK); |
| 2921 | if (err) |
| 2922 | return err; |
| 2923 | |
| 2924 | /* Set default double vlan entry */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2925 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2926 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN); |
| 2927 | pe.index = MVPP2_PE_VLAN_DBL; |
| 2928 | |
| 2929 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2930 | /* Clear ai for next iterations */ |
| 2931 | mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK); |
| 2932 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE, |
| 2933 | MVPP2_PRS_RI_VLAN_MASK); |
| 2934 | |
| 2935 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT, |
| 2936 | MVPP2_PRS_DBL_VLAN_AI_BIT); |
| 2937 | /* Unmask all ports */ |
| 2938 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2939 | |
| 2940 | /* Update shadow table and hw entry */ |
| 2941 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN); |
| 2942 | mvpp2_prs_hw_write(priv, &pe); |
| 2943 | |
| 2944 | /* Set default vlan none entry */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2945 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2946 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN); |
| 2947 | pe.index = MVPP2_PE_VLAN_NONE; |
| 2948 | |
| 2949 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2); |
| 2950 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE, |
| 2951 | MVPP2_PRS_RI_VLAN_MASK); |
| 2952 | |
| 2953 | /* Unmask all ports */ |
| 2954 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 2955 | |
| 2956 | /* Update shadow table and hw entry */ |
| 2957 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN); |
| 2958 | mvpp2_prs_hw_write(priv, &pe); |
| 2959 | |
| 2960 | return 0; |
| 2961 | } |
| 2962 | |
| 2963 | /* Set entries for PPPoE ethertype */ |
| 2964 | static int mvpp2_prs_pppoe_init(struct mvpp2 *priv) |
| 2965 | { |
| 2966 | struct mvpp2_prs_entry pe; |
| 2967 | int tid; |
| 2968 | |
| 2969 | /* IPv4 over PPPoE with options */ |
| 2970 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2971 | MVPP2_PE_LAST_FREE_TID); |
| 2972 | if (tid < 0) |
| 2973 | return tid; |
| 2974 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 2975 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 2976 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE); |
| 2977 | pe.index = tid; |
| 2978 | |
| 2979 | mvpp2_prs_match_etype(&pe, 0, PPP_IP); |
| 2980 | |
| 2981 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 2982 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT, |
| 2983 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 2984 | /* Skip eth_type + 4 bytes of IP header */ |
| 2985 | mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4, |
| 2986 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 2987 | /* Set L3 offset */ |
| 2988 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 2989 | MVPP2_ETH_TYPE_LEN, |
| 2990 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 2991 | |
| 2992 | /* Update shadow table and hw entry */ |
| 2993 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE); |
| 2994 | mvpp2_prs_hw_write(priv, &pe); |
| 2995 | |
| 2996 | /* IPv4 over PPPoE without options */ |
| 2997 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 2998 | MVPP2_PE_LAST_FREE_TID); |
| 2999 | if (tid < 0) |
| 3000 | return tid; |
| 3001 | |
| 3002 | pe.index = tid; |
| 3003 | |
| 3004 | mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN, |
| 3005 | MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL, |
| 3006 | MVPP2_PRS_IPV4_HEAD_MASK | |
| 3007 | MVPP2_PRS_IPV4_IHL_MASK); |
| 3008 | |
| 3009 | /* Clear ri before updating */ |
| 3010 | pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0; |
| 3011 | pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0; |
| 3012 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4, |
| 3013 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 3014 | |
| 3015 | /* Update shadow table and hw entry */ |
| 3016 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE); |
| 3017 | mvpp2_prs_hw_write(priv, &pe); |
| 3018 | |
| 3019 | /* IPv6 over PPPoE */ |
| 3020 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 3021 | MVPP2_PE_LAST_FREE_TID); |
| 3022 | if (tid < 0) |
| 3023 | return tid; |
| 3024 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3025 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3026 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE); |
| 3027 | pe.index = tid; |
| 3028 | |
| 3029 | mvpp2_prs_match_etype(&pe, 0, PPP_IPV6); |
| 3030 | |
| 3031 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3032 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6, |
| 3033 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 3034 | /* Skip eth_type + 4 bytes of IPv6 header */ |
| 3035 | mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4, |
| 3036 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 3037 | /* Set L3 offset */ |
| 3038 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 3039 | MVPP2_ETH_TYPE_LEN, |
| 3040 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 3041 | |
| 3042 | /* Update shadow table and hw entry */ |
| 3043 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE); |
| 3044 | mvpp2_prs_hw_write(priv, &pe); |
| 3045 | |
| 3046 | /* Non-IP over PPPoE */ |
| 3047 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 3048 | MVPP2_PE_LAST_FREE_TID); |
| 3049 | if (tid < 0) |
| 3050 | return tid; |
| 3051 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3052 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3053 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE); |
| 3054 | pe.index = tid; |
| 3055 | |
| 3056 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN, |
| 3057 | MVPP2_PRS_RI_L3_PROTO_MASK); |
| 3058 | |
| 3059 | /* Finished: go to flowid generation */ |
| 3060 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 3061 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 3062 | /* Set L3 offset even if it's unknown L3 */ |
| 3063 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, |
| 3064 | MVPP2_ETH_TYPE_LEN, |
| 3065 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 3066 | |
| 3067 | /* Update shadow table and hw entry */ |
| 3068 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE); |
| 3069 | mvpp2_prs_hw_write(priv, &pe); |
| 3070 | |
| 3071 | return 0; |
| 3072 | } |
| 3073 | |
| 3074 | /* Initialize entries for IPv4 */ |
| 3075 | static int mvpp2_prs_ip4_init(struct mvpp2 *priv) |
| 3076 | { |
| 3077 | struct mvpp2_prs_entry pe; |
| 3078 | int err; |
| 3079 | |
| 3080 | /* Set entries for TCP, UDP and IGMP over IPv4 */ |
| 3081 | err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP, |
| 3082 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3083 | if (err) |
| 3084 | return err; |
| 3085 | |
| 3086 | err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP, |
| 3087 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3088 | if (err) |
| 3089 | return err; |
| 3090 | |
| 3091 | err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP, |
| 3092 | MVPP2_PRS_RI_CPU_CODE_RX_SPEC | |
| 3093 | MVPP2_PRS_RI_UDF3_RX_SPECIAL, |
| 3094 | MVPP2_PRS_RI_CPU_CODE_MASK | |
| 3095 | MVPP2_PRS_RI_UDF3_MASK); |
| 3096 | if (err) |
| 3097 | return err; |
| 3098 | |
| 3099 | /* IPv4 Broadcast */ |
| 3100 | err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST); |
| 3101 | if (err) |
| 3102 | return err; |
| 3103 | |
| 3104 | /* IPv4 Multicast */ |
| 3105 | err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST); |
| 3106 | if (err) |
| 3107 | return err; |
| 3108 | |
| 3109 | /* Default IPv4 entry for unknown protocols */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3110 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3111 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 3112 | pe.index = MVPP2_PE_IP4_PROTO_UN; |
| 3113 | |
| 3114 | /* Set next lu to IPv4 */ |
| 3115 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 3116 | mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 3117 | /* Set L4 offset */ |
| 3118 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4, |
| 3119 | sizeof(struct iphdr) - 4, |
| 3120 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 3121 | mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT, |
| 3122 | MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 3123 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER, |
| 3124 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3125 | |
| 3126 | mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 3127 | /* Unmask all ports */ |
| 3128 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 3129 | |
| 3130 | /* Update shadow table and hw entry */ |
| 3131 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 3132 | mvpp2_prs_hw_write(priv, &pe); |
| 3133 | |
| 3134 | /* Default IPv4 entry for unicast address */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3135 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3136 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4); |
| 3137 | pe.index = MVPP2_PE_IP4_ADDR_UN; |
| 3138 | |
| 3139 | /* Finished: go to flowid generation */ |
| 3140 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 3141 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 3142 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST, |
| 3143 | MVPP2_PRS_RI_L3_ADDR_MASK); |
| 3144 | |
| 3145 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT, |
| 3146 | MVPP2_PRS_IPV4_DIP_AI_BIT); |
| 3147 | /* Unmask all ports */ |
| 3148 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 3149 | |
| 3150 | /* Update shadow table and hw entry */ |
| 3151 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 3152 | mvpp2_prs_hw_write(priv, &pe); |
| 3153 | |
| 3154 | return 0; |
| 3155 | } |
| 3156 | |
| 3157 | /* Initialize entries for IPv6 */ |
| 3158 | static int mvpp2_prs_ip6_init(struct mvpp2 *priv) |
| 3159 | { |
| 3160 | struct mvpp2_prs_entry pe; |
| 3161 | int tid, err; |
| 3162 | |
| 3163 | /* Set entries for TCP, UDP and ICMP over IPv6 */ |
| 3164 | err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP, |
| 3165 | MVPP2_PRS_RI_L4_TCP, |
| 3166 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3167 | if (err) |
| 3168 | return err; |
| 3169 | |
| 3170 | err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP, |
| 3171 | MVPP2_PRS_RI_L4_UDP, |
| 3172 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3173 | if (err) |
| 3174 | return err; |
| 3175 | |
| 3176 | err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6, |
| 3177 | MVPP2_PRS_RI_CPU_CODE_RX_SPEC | |
| 3178 | MVPP2_PRS_RI_UDF3_RX_SPECIAL, |
| 3179 | MVPP2_PRS_RI_CPU_CODE_MASK | |
| 3180 | MVPP2_PRS_RI_UDF3_MASK); |
| 3181 | if (err) |
| 3182 | return err; |
| 3183 | |
| 3184 | /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */ |
| 3185 | /* Result Info: UDF7=1, DS lite */ |
| 3186 | err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP, |
| 3187 | MVPP2_PRS_RI_UDF7_IP6_LITE, |
| 3188 | MVPP2_PRS_RI_UDF7_MASK); |
| 3189 | if (err) |
| 3190 | return err; |
| 3191 | |
| 3192 | /* IPv6 multicast */ |
| 3193 | err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST); |
| 3194 | if (err) |
| 3195 | return err; |
| 3196 | |
| 3197 | /* Entry for checking hop limit */ |
| 3198 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 3199 | MVPP2_PE_LAST_FREE_TID); |
| 3200 | if (tid < 0) |
| 3201 | return tid; |
| 3202 | |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3203 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3204 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3205 | pe.index = tid; |
| 3206 | |
| 3207 | /* Finished: go to flowid generation */ |
| 3208 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 3209 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 3210 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN | |
| 3211 | MVPP2_PRS_RI_DROP_MASK, |
| 3212 | MVPP2_PRS_RI_L3_PROTO_MASK | |
| 3213 | MVPP2_PRS_RI_DROP_MASK); |
| 3214 | |
| 3215 | mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK); |
| 3216 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT, |
| 3217 | MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 3218 | |
| 3219 | /* Update shadow table and hw entry */ |
| 3220 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 3221 | mvpp2_prs_hw_write(priv, &pe); |
| 3222 | |
| 3223 | /* Default IPv6 entry for unknown protocols */ |
Markus Elfring | c5b2ce2 | 2017-04-17 10:30:29 +0200 | [diff] [blame] | 3224 | memset(&pe, 0, sizeof(pe)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3225 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3226 | pe.index = MVPP2_PE_IP6_PROTO_UN; |
| 3227 | |
| 3228 | /* Finished: go to flowid generation */ |
| 3229 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 3230 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 3231 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER, |
| 3232 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3233 | /* Set L4 offset relatively to our current place */ |
| 3234 | mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4, |
| 3235 | sizeof(struct ipv6hdr) - 4, |
| 3236 | MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); |
| 3237 | |
| 3238 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT, |
| 3239 | MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 3240 | /* Unmask all ports */ |
| 3241 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 3242 | |
| 3243 | /* Update shadow table and hw entry */ |
| 3244 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 3245 | mvpp2_prs_hw_write(priv, &pe); |
| 3246 | |
| 3247 | /* Default IPv6 entry for unknown ext protocols */ |
| 3248 | memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); |
| 3249 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3250 | pe.index = MVPP2_PE_IP6_EXT_PROTO_UN; |
| 3251 | |
| 3252 | /* Finished: go to flowid generation */ |
| 3253 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); |
| 3254 | mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); |
| 3255 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER, |
| 3256 | MVPP2_PRS_RI_L4_PROTO_MASK); |
| 3257 | |
| 3258 | mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT, |
| 3259 | MVPP2_PRS_IPV6_EXT_AI_BIT); |
| 3260 | /* Unmask all ports */ |
| 3261 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 3262 | |
| 3263 | /* Update shadow table and hw entry */ |
| 3264 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4); |
| 3265 | mvpp2_prs_hw_write(priv, &pe); |
| 3266 | |
| 3267 | /* Default IPv6 entry for unicast address */ |
| 3268 | memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); |
| 3269 | mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3270 | pe.index = MVPP2_PE_IP6_ADDR_UN; |
| 3271 | |
| 3272 | /* Finished: go to IPv6 again */ |
| 3273 | mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6); |
| 3274 | mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST, |
| 3275 | MVPP2_PRS_RI_L3_ADDR_MASK); |
| 3276 | mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT, |
| 3277 | MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 3278 | /* Shift back to IPV6 NH */ |
| 3279 | mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 3280 | |
| 3281 | mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT); |
| 3282 | /* Unmask all ports */ |
| 3283 | mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); |
| 3284 | |
| 3285 | /* Update shadow table and hw entry */ |
| 3286 | mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6); |
| 3287 | mvpp2_prs_hw_write(priv, &pe); |
| 3288 | |
| 3289 | return 0; |
| 3290 | } |
| 3291 | |
| 3292 | /* Parser default initialization */ |
| 3293 | static int mvpp2_prs_default_init(struct platform_device *pdev, |
| 3294 | struct mvpp2 *priv) |
| 3295 | { |
| 3296 | int err, index, i; |
| 3297 | |
| 3298 | /* Enable tcam table */ |
| 3299 | mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK); |
| 3300 | |
| 3301 | /* Clear all tcam and sram entries */ |
| 3302 | for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) { |
| 3303 | mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index); |
| 3304 | for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) |
| 3305 | mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0); |
| 3306 | |
| 3307 | mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index); |
| 3308 | for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) |
| 3309 | mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0); |
| 3310 | } |
| 3311 | |
| 3312 | /* Invalidate all tcam entries */ |
| 3313 | for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) |
| 3314 | mvpp2_prs_hw_inv(priv, index); |
| 3315 | |
| 3316 | priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE, |
Markus Elfring | 37df25e | 2017-04-17 09:12:34 +0200 | [diff] [blame] | 3317 | sizeof(*priv->prs_shadow), |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3318 | GFP_KERNEL); |
| 3319 | if (!priv->prs_shadow) |
| 3320 | return -ENOMEM; |
| 3321 | |
| 3322 | /* Always start from lookup = 0 */ |
| 3323 | for (index = 0; index < MVPP2_MAX_PORTS; index++) |
| 3324 | mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH, |
| 3325 | MVPP2_PRS_PORT_LU_MAX, 0); |
| 3326 | |
| 3327 | mvpp2_prs_def_flow_init(priv); |
| 3328 | |
| 3329 | mvpp2_prs_mh_init(priv); |
| 3330 | |
| 3331 | mvpp2_prs_mac_init(priv); |
| 3332 | |
| 3333 | mvpp2_prs_dsa_init(priv); |
| 3334 | |
| 3335 | err = mvpp2_prs_etype_init(priv); |
| 3336 | if (err) |
| 3337 | return err; |
| 3338 | |
| 3339 | err = mvpp2_prs_vlan_init(pdev, priv); |
| 3340 | if (err) |
| 3341 | return err; |
| 3342 | |
| 3343 | err = mvpp2_prs_pppoe_init(priv); |
| 3344 | if (err) |
| 3345 | return err; |
| 3346 | |
| 3347 | err = mvpp2_prs_ip6_init(priv); |
| 3348 | if (err) |
| 3349 | return err; |
| 3350 | |
| 3351 | err = mvpp2_prs_ip4_init(priv); |
| 3352 | if (err) |
| 3353 | return err; |
| 3354 | |
| 3355 | return 0; |
| 3356 | } |
| 3357 | |
| 3358 | /* Compare MAC DA with tcam entry data */ |
| 3359 | static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe, |
| 3360 | const u8 *da, unsigned char *mask) |
| 3361 | { |
| 3362 | unsigned char tcam_byte, tcam_mask; |
| 3363 | int index; |
| 3364 | |
| 3365 | for (index = 0; index < ETH_ALEN; index++) { |
| 3366 | mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask); |
| 3367 | if (tcam_mask != mask[index]) |
| 3368 | return false; |
| 3369 | |
| 3370 | if ((tcam_mask & tcam_byte) != (da[index] & mask[index])) |
| 3371 | return false; |
| 3372 | } |
| 3373 | |
| 3374 | return true; |
| 3375 | } |
| 3376 | |
| 3377 | /* Find tcam entry with matched pair <MAC DA, port> */ |
| 3378 | static struct mvpp2_prs_entry * |
| 3379 | mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da, |
| 3380 | unsigned char *mask, int udf_type) |
| 3381 | { |
| 3382 | struct mvpp2_prs_entry *pe; |
| 3383 | int tid; |
| 3384 | |
| 3385 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 3386 | if (!pe) |
| 3387 | return NULL; |
| 3388 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC); |
| 3389 | |
| 3390 | /* Go through the all entires with MVPP2_PRS_LU_MAC */ |
| 3391 | for (tid = MVPP2_PE_FIRST_FREE_TID; |
| 3392 | tid <= MVPP2_PE_LAST_FREE_TID; tid++) { |
| 3393 | unsigned int entry_pmap; |
| 3394 | |
| 3395 | if (!priv->prs_shadow[tid].valid || |
| 3396 | (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) || |
| 3397 | (priv->prs_shadow[tid].udf != udf_type)) |
| 3398 | continue; |
| 3399 | |
| 3400 | pe->index = tid; |
| 3401 | mvpp2_prs_hw_read(priv, pe); |
| 3402 | entry_pmap = mvpp2_prs_tcam_port_map_get(pe); |
| 3403 | |
| 3404 | if (mvpp2_prs_mac_range_equals(pe, da, mask) && |
| 3405 | entry_pmap == pmap) |
| 3406 | return pe; |
| 3407 | } |
| 3408 | kfree(pe); |
| 3409 | |
| 3410 | return NULL; |
| 3411 | } |
| 3412 | |
| 3413 | /* Update parser's mac da entry */ |
| 3414 | static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port, |
| 3415 | const u8 *da, bool add) |
| 3416 | { |
| 3417 | struct mvpp2_prs_entry *pe; |
| 3418 | unsigned int pmap, len, ri; |
| 3419 | unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; |
| 3420 | int tid; |
| 3421 | |
| 3422 | /* Scan TCAM and see if entry with this <MAC DA, port> already exist */ |
| 3423 | pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask, |
| 3424 | MVPP2_PRS_UDF_MAC_DEF); |
| 3425 | |
| 3426 | /* No such entry */ |
| 3427 | if (!pe) { |
| 3428 | if (!add) |
| 3429 | return 0; |
| 3430 | |
| 3431 | /* Create new TCAM entry */ |
| 3432 | /* Find first range mac entry*/ |
| 3433 | for (tid = MVPP2_PE_FIRST_FREE_TID; |
| 3434 | tid <= MVPP2_PE_LAST_FREE_TID; tid++) |
| 3435 | if (priv->prs_shadow[tid].valid && |
| 3436 | (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) && |
| 3437 | (priv->prs_shadow[tid].udf == |
| 3438 | MVPP2_PRS_UDF_MAC_RANGE)) |
| 3439 | break; |
| 3440 | |
| 3441 | /* Go through the all entries from first to last */ |
| 3442 | tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, |
| 3443 | tid - 1); |
| 3444 | if (tid < 0) |
| 3445 | return tid; |
| 3446 | |
| 3447 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 3448 | if (!pe) |
Amitoj Kaur Chawla | c2bb7bc | 2016-02-04 19:25:26 +0530 | [diff] [blame] | 3449 | return -ENOMEM; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3450 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC); |
| 3451 | pe->index = tid; |
| 3452 | |
| 3453 | /* Mask all ports */ |
| 3454 | mvpp2_prs_tcam_port_map_set(pe, 0); |
| 3455 | } |
| 3456 | |
| 3457 | /* Update port mask */ |
| 3458 | mvpp2_prs_tcam_port_set(pe, port, add); |
| 3459 | |
| 3460 | /* Invalidate the entry if no ports are left enabled */ |
| 3461 | pmap = mvpp2_prs_tcam_port_map_get(pe); |
| 3462 | if (pmap == 0) { |
| 3463 | if (add) { |
| 3464 | kfree(pe); |
Amitoj Kaur Chawla | c2bb7bc | 2016-02-04 19:25:26 +0530 | [diff] [blame] | 3465 | return -EINVAL; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3466 | } |
| 3467 | mvpp2_prs_hw_inv(priv, pe->index); |
| 3468 | priv->prs_shadow[pe->index].valid = false; |
| 3469 | kfree(pe); |
| 3470 | return 0; |
| 3471 | } |
| 3472 | |
| 3473 | /* Continue - set next lookup */ |
| 3474 | mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA); |
| 3475 | |
| 3476 | /* Set match on DA */ |
| 3477 | len = ETH_ALEN; |
| 3478 | while (len--) |
| 3479 | mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff); |
| 3480 | |
| 3481 | /* Set result info bits */ |
| 3482 | if (is_broadcast_ether_addr(da)) |
| 3483 | ri = MVPP2_PRS_RI_L2_BCAST; |
| 3484 | else if (is_multicast_ether_addr(da)) |
| 3485 | ri = MVPP2_PRS_RI_L2_MCAST; |
| 3486 | else |
| 3487 | ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK; |
| 3488 | |
| 3489 | mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK | |
| 3490 | MVPP2_PRS_RI_MAC_ME_MASK); |
| 3491 | mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK | |
| 3492 | MVPP2_PRS_RI_MAC_ME_MASK); |
| 3493 | |
| 3494 | /* Shift to ethertype */ |
| 3495 | mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN, |
| 3496 | MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); |
| 3497 | |
| 3498 | /* Update shadow table and hw entry */ |
| 3499 | priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF; |
| 3500 | mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC); |
| 3501 | mvpp2_prs_hw_write(priv, pe); |
| 3502 | |
| 3503 | kfree(pe); |
| 3504 | |
| 3505 | return 0; |
| 3506 | } |
| 3507 | |
| 3508 | static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da) |
| 3509 | { |
| 3510 | struct mvpp2_port *port = netdev_priv(dev); |
| 3511 | int err; |
| 3512 | |
| 3513 | /* Remove old parser entry */ |
| 3514 | err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr, |
| 3515 | false); |
| 3516 | if (err) |
| 3517 | return err; |
| 3518 | |
| 3519 | /* Add new parser entry */ |
| 3520 | err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true); |
| 3521 | if (err) |
| 3522 | return err; |
| 3523 | |
| 3524 | /* Set addr in the device */ |
| 3525 | ether_addr_copy(dev->dev_addr, da); |
| 3526 | |
| 3527 | return 0; |
| 3528 | } |
| 3529 | |
| 3530 | /* Delete all port's multicast simple (not range) entries */ |
| 3531 | static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port) |
| 3532 | { |
| 3533 | struct mvpp2_prs_entry pe; |
| 3534 | int index, tid; |
| 3535 | |
| 3536 | for (tid = MVPP2_PE_FIRST_FREE_TID; |
| 3537 | tid <= MVPP2_PE_LAST_FREE_TID; tid++) { |
| 3538 | unsigned char da[ETH_ALEN], da_mask[ETH_ALEN]; |
| 3539 | |
| 3540 | if (!priv->prs_shadow[tid].valid || |
| 3541 | (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) || |
| 3542 | (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF)) |
| 3543 | continue; |
| 3544 | |
| 3545 | /* Only simple mac entries */ |
| 3546 | pe.index = tid; |
| 3547 | mvpp2_prs_hw_read(priv, &pe); |
| 3548 | |
| 3549 | /* Read mac addr from entry */ |
| 3550 | for (index = 0; index < ETH_ALEN; index++) |
| 3551 | mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index], |
| 3552 | &da_mask[index]); |
| 3553 | |
| 3554 | if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da)) |
| 3555 | /* Delete this entry */ |
| 3556 | mvpp2_prs_mac_da_accept(priv, port, da, false); |
| 3557 | } |
| 3558 | } |
| 3559 | |
| 3560 | static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type) |
| 3561 | { |
| 3562 | switch (type) { |
| 3563 | case MVPP2_TAG_TYPE_EDSA: |
| 3564 | /* Add port to EDSA entries */ |
| 3565 | mvpp2_prs_dsa_tag_set(priv, port, true, |
| 3566 | MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA); |
| 3567 | mvpp2_prs_dsa_tag_set(priv, port, true, |
| 3568 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA); |
| 3569 | /* Remove port from DSA entries */ |
| 3570 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3571 | MVPP2_PRS_TAGGED, MVPP2_PRS_DSA); |
| 3572 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3573 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA); |
| 3574 | break; |
| 3575 | |
| 3576 | case MVPP2_TAG_TYPE_DSA: |
| 3577 | /* Add port to DSA entries */ |
| 3578 | mvpp2_prs_dsa_tag_set(priv, port, true, |
| 3579 | MVPP2_PRS_TAGGED, MVPP2_PRS_DSA); |
| 3580 | mvpp2_prs_dsa_tag_set(priv, port, true, |
| 3581 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA); |
| 3582 | /* Remove port from EDSA entries */ |
| 3583 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3584 | MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA); |
| 3585 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3586 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA); |
| 3587 | break; |
| 3588 | |
| 3589 | case MVPP2_TAG_TYPE_MH: |
| 3590 | case MVPP2_TAG_TYPE_NONE: |
| 3591 | /* Remove port form EDSA and DSA entries */ |
| 3592 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3593 | MVPP2_PRS_TAGGED, MVPP2_PRS_DSA); |
| 3594 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3595 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA); |
| 3596 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3597 | MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA); |
| 3598 | mvpp2_prs_dsa_tag_set(priv, port, false, |
| 3599 | MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA); |
| 3600 | break; |
| 3601 | |
| 3602 | default: |
| 3603 | if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA)) |
| 3604 | return -EINVAL; |
| 3605 | } |
| 3606 | |
| 3607 | return 0; |
| 3608 | } |
| 3609 | |
| 3610 | /* Set prs flow for the port */ |
| 3611 | static int mvpp2_prs_def_flow(struct mvpp2_port *port) |
| 3612 | { |
| 3613 | struct mvpp2_prs_entry *pe; |
| 3614 | int tid; |
| 3615 | |
| 3616 | pe = mvpp2_prs_flow_find(port->priv, port->id); |
| 3617 | |
| 3618 | /* Such entry not exist */ |
| 3619 | if (!pe) { |
| 3620 | /* Go through the all entires from last to first */ |
| 3621 | tid = mvpp2_prs_tcam_first_free(port->priv, |
| 3622 | MVPP2_PE_LAST_FREE_TID, |
| 3623 | MVPP2_PE_FIRST_FREE_TID); |
| 3624 | if (tid < 0) |
| 3625 | return tid; |
| 3626 | |
| 3627 | pe = kzalloc(sizeof(*pe), GFP_KERNEL); |
| 3628 | if (!pe) |
| 3629 | return -ENOMEM; |
| 3630 | |
| 3631 | mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS); |
| 3632 | pe->index = tid; |
| 3633 | |
| 3634 | /* Set flow ID*/ |
| 3635 | mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK); |
| 3636 | mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1); |
| 3637 | |
| 3638 | /* Update shadow table */ |
| 3639 | mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS); |
| 3640 | } |
| 3641 | |
| 3642 | mvpp2_prs_tcam_port_map_set(pe, (1 << port->id)); |
| 3643 | mvpp2_prs_hw_write(port->priv, pe); |
| 3644 | kfree(pe); |
| 3645 | |
| 3646 | return 0; |
| 3647 | } |
| 3648 | |
| 3649 | /* Classifier configuration routines */ |
| 3650 | |
| 3651 | /* Update classification flow table registers */ |
| 3652 | static void mvpp2_cls_flow_write(struct mvpp2 *priv, |
| 3653 | struct mvpp2_cls_flow_entry *fe) |
| 3654 | { |
| 3655 | mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index); |
| 3656 | mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]); |
| 3657 | mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]); |
| 3658 | mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]); |
| 3659 | } |
| 3660 | |
| 3661 | /* Update classification lookup table register */ |
| 3662 | static void mvpp2_cls_lookup_write(struct mvpp2 *priv, |
| 3663 | struct mvpp2_cls_lookup_entry *le) |
| 3664 | { |
| 3665 | u32 val; |
| 3666 | |
| 3667 | val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid; |
| 3668 | mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val); |
| 3669 | mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data); |
| 3670 | } |
| 3671 | |
| 3672 | /* Classifier default initialization */ |
| 3673 | static void mvpp2_cls_init(struct mvpp2 *priv) |
| 3674 | { |
| 3675 | struct mvpp2_cls_lookup_entry le; |
| 3676 | struct mvpp2_cls_flow_entry fe; |
| 3677 | int index; |
| 3678 | |
| 3679 | /* Enable classifier */ |
| 3680 | mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK); |
| 3681 | |
| 3682 | /* Clear classifier flow table */ |
Arnd Bergmann | e8f967c | 2016-11-24 17:28:12 +0100 | [diff] [blame] | 3683 | memset(&fe.data, 0, sizeof(fe.data)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3684 | for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) { |
| 3685 | fe.index = index; |
| 3686 | mvpp2_cls_flow_write(priv, &fe); |
| 3687 | } |
| 3688 | |
| 3689 | /* Clear classifier lookup table */ |
| 3690 | le.data = 0; |
| 3691 | for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) { |
| 3692 | le.lkpid = index; |
| 3693 | le.way = 0; |
| 3694 | mvpp2_cls_lookup_write(priv, &le); |
| 3695 | |
| 3696 | le.way = 1; |
| 3697 | mvpp2_cls_lookup_write(priv, &le); |
| 3698 | } |
| 3699 | } |
| 3700 | |
| 3701 | static void mvpp2_cls_port_config(struct mvpp2_port *port) |
| 3702 | { |
| 3703 | struct mvpp2_cls_lookup_entry le; |
| 3704 | u32 val; |
| 3705 | |
| 3706 | /* Set way for the port */ |
| 3707 | val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG); |
| 3708 | val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id); |
| 3709 | mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val); |
| 3710 | |
| 3711 | /* Pick the entry to be accessed in lookup ID decoding table |
| 3712 | * according to the way and lkpid. |
| 3713 | */ |
| 3714 | le.lkpid = port->id; |
| 3715 | le.way = 0; |
| 3716 | le.data = 0; |
| 3717 | |
| 3718 | /* Set initial CPU queue for receiving packets */ |
| 3719 | le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK; |
| 3720 | le.data |= port->first_rxq; |
| 3721 | |
| 3722 | /* Disable classification engines */ |
| 3723 | le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK; |
| 3724 | |
| 3725 | /* Update lookup ID table entry */ |
| 3726 | mvpp2_cls_lookup_write(port->priv, &le); |
| 3727 | } |
| 3728 | |
| 3729 | /* Set CPU queue number for oversize packets */ |
| 3730 | static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port) |
| 3731 | { |
| 3732 | u32 val; |
| 3733 | |
| 3734 | mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id), |
| 3735 | port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK); |
| 3736 | |
| 3737 | mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id), |
| 3738 | (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS)); |
| 3739 | |
| 3740 | val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG); |
| 3741 | val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id); |
| 3742 | mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val); |
| 3743 | } |
| 3744 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 3745 | static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool) |
| 3746 | { |
| 3747 | if (likely(pool->frag_size <= PAGE_SIZE)) |
| 3748 | return netdev_alloc_frag(pool->frag_size); |
| 3749 | else |
| 3750 | return kmalloc(pool->frag_size, GFP_ATOMIC); |
| 3751 | } |
| 3752 | |
| 3753 | static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data) |
| 3754 | { |
| 3755 | if (likely(pool->frag_size <= PAGE_SIZE)) |
| 3756 | skb_free_frag(data); |
| 3757 | else |
| 3758 | kfree(data); |
| 3759 | } |
| 3760 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3761 | /* Buffer Manager configuration routines */ |
| 3762 | |
| 3763 | /* Create pool */ |
| 3764 | static int mvpp2_bm_pool_create(struct platform_device *pdev, |
| 3765 | struct mvpp2 *priv, |
| 3766 | struct mvpp2_bm_pool *bm_pool, int size) |
| 3767 | { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3768 | u32 val; |
| 3769 | |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3770 | /* Number of buffer pointers must be a multiple of 16, as per |
| 3771 | * hardware constraints |
| 3772 | */ |
| 3773 | if (!IS_ALIGNED(size, 16)) |
| 3774 | return -EINVAL; |
| 3775 | |
| 3776 | /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16 |
| 3777 | * bytes per buffer pointer |
| 3778 | */ |
| 3779 | if (priv->hw_version == MVPP21) |
| 3780 | bm_pool->size_bytes = 2 * sizeof(u32) * size; |
| 3781 | else |
| 3782 | bm_pool->size_bytes = 2 * sizeof(u64) * size; |
| 3783 | |
| 3784 | bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 3785 | &bm_pool->dma_addr, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3786 | GFP_KERNEL); |
| 3787 | if (!bm_pool->virt_addr) |
| 3788 | return -ENOMEM; |
| 3789 | |
Thomas Petazzoni | d315880 | 2017-02-21 11:28:13 +0100 | [diff] [blame] | 3790 | if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr, |
| 3791 | MVPP2_BM_POOL_PTR_ALIGN)) { |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3792 | dma_free_coherent(&pdev->dev, bm_pool->size_bytes, |
| 3793 | bm_pool->virt_addr, bm_pool->dma_addr); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3794 | dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n", |
| 3795 | bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN); |
| 3796 | return -ENOMEM; |
| 3797 | } |
| 3798 | |
| 3799 | mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id), |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3800 | lower_32_bits(bm_pool->dma_addr)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3801 | mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size); |
| 3802 | |
| 3803 | val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id)); |
| 3804 | val |= MVPP2_BM_START_MASK; |
| 3805 | mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val); |
| 3806 | |
| 3807 | bm_pool->type = MVPP2_BM_FREE; |
| 3808 | bm_pool->size = size; |
| 3809 | bm_pool->pkt_size = 0; |
| 3810 | bm_pool->buf_num = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3811 | |
| 3812 | return 0; |
| 3813 | } |
| 3814 | |
| 3815 | /* Set pool buffer size */ |
| 3816 | static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv, |
| 3817 | struct mvpp2_bm_pool *bm_pool, |
| 3818 | int buf_size) |
| 3819 | { |
| 3820 | u32 val; |
| 3821 | |
| 3822 | bm_pool->buf_size = buf_size; |
| 3823 | |
| 3824 | val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET); |
| 3825 | mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val); |
| 3826 | } |
| 3827 | |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3828 | static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv, |
| 3829 | struct mvpp2_bm_pool *bm_pool, |
| 3830 | dma_addr_t *dma_addr, |
| 3831 | phys_addr_t *phys_addr) |
| 3832 | { |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 3833 | int cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 3834 | |
| 3835 | *dma_addr = mvpp2_percpu_read(priv, cpu, |
| 3836 | MVPP2_BM_PHY_ALLOC_REG(bm_pool->id)); |
| 3837 | *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG); |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3838 | |
| 3839 | if (priv->hw_version == MVPP22) { |
| 3840 | u32 val; |
| 3841 | u32 dma_addr_highbits, phys_addr_highbits; |
| 3842 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 3843 | val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC); |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3844 | dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK); |
| 3845 | phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >> |
| 3846 | MVPP22_BM_ADDR_HIGH_VIRT_SHIFT; |
| 3847 | |
| 3848 | if (sizeof(dma_addr_t) == 8) |
| 3849 | *dma_addr |= (u64)dma_addr_highbits << 32; |
| 3850 | |
| 3851 | if (sizeof(phys_addr_t) == 8) |
| 3852 | *phys_addr |= (u64)phys_addr_highbits << 32; |
| 3853 | } |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 3854 | |
| 3855 | put_cpu(); |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3856 | } |
| 3857 | |
Ezequiel Garcia | 7861f12 | 2014-07-21 13:48:14 -0300 | [diff] [blame] | 3858 | /* Free all buffers from the pool */ |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 3859 | static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv, |
| 3860 | struct mvpp2_bm_pool *bm_pool) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3861 | { |
| 3862 | int i; |
| 3863 | |
Ezequiel Garcia | 7861f12 | 2014-07-21 13:48:14 -0300 | [diff] [blame] | 3864 | for (i = 0; i < bm_pool->buf_num; i++) { |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 3865 | dma_addr_t buf_dma_addr; |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 3866 | phys_addr_t buf_phys_addr; |
| 3867 | void *data; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3868 | |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3869 | mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool, |
| 3870 | &buf_dma_addr, &buf_phys_addr); |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 3871 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 3872 | dma_unmap_single(dev, buf_dma_addr, |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 3873 | bm_pool->buf_size, DMA_FROM_DEVICE); |
| 3874 | |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 3875 | data = (void *)phys_to_virt(buf_phys_addr); |
| 3876 | if (!data) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3877 | break; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 3878 | |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 3879 | mvpp2_frag_free(bm_pool, data); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3880 | } |
| 3881 | |
| 3882 | /* Update BM driver with number of buffers removed from pool */ |
| 3883 | bm_pool->buf_num -= i; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3884 | } |
| 3885 | |
| 3886 | /* Cleanup pool */ |
| 3887 | static int mvpp2_bm_pool_destroy(struct platform_device *pdev, |
| 3888 | struct mvpp2 *priv, |
| 3889 | struct mvpp2_bm_pool *bm_pool) |
| 3890 | { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3891 | u32 val; |
| 3892 | |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 3893 | mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool); |
Ezequiel Garcia | d74c96c | 2014-07-21 13:48:13 -0300 | [diff] [blame] | 3894 | if (bm_pool->buf_num) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3895 | WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id); |
| 3896 | return 0; |
| 3897 | } |
| 3898 | |
| 3899 | val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id)); |
| 3900 | val |= MVPP2_BM_STOP_MASK; |
| 3901 | mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val); |
| 3902 | |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 3903 | dma_free_coherent(&pdev->dev, bm_pool->size_bytes, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3904 | bm_pool->virt_addr, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 3905 | bm_pool->dma_addr); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3906 | return 0; |
| 3907 | } |
| 3908 | |
| 3909 | static int mvpp2_bm_pools_init(struct platform_device *pdev, |
| 3910 | struct mvpp2 *priv) |
| 3911 | { |
| 3912 | int i, err, size; |
| 3913 | struct mvpp2_bm_pool *bm_pool; |
| 3914 | |
| 3915 | /* Create all pools with maximum size */ |
| 3916 | size = MVPP2_BM_POOL_SIZE_MAX; |
| 3917 | for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { |
| 3918 | bm_pool = &priv->bm_pools[i]; |
| 3919 | bm_pool->id = i; |
| 3920 | err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size); |
| 3921 | if (err) |
| 3922 | goto err_unroll_pools; |
| 3923 | mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0); |
| 3924 | } |
| 3925 | return 0; |
| 3926 | |
| 3927 | err_unroll_pools: |
| 3928 | dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size); |
| 3929 | for (i = i - 1; i >= 0; i--) |
| 3930 | mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]); |
| 3931 | return err; |
| 3932 | } |
| 3933 | |
| 3934 | static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv) |
| 3935 | { |
| 3936 | int i, err; |
| 3937 | |
| 3938 | for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { |
| 3939 | /* Mask BM all interrupts */ |
| 3940 | mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0); |
| 3941 | /* Clear BM cause register */ |
| 3942 | mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0); |
| 3943 | } |
| 3944 | |
| 3945 | /* Allocate and initialize BM pools */ |
| 3946 | priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM, |
Markus Elfring | 81f915e | 2017-04-17 09:06:33 +0200 | [diff] [blame] | 3947 | sizeof(*priv->bm_pools), GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3948 | if (!priv->bm_pools) |
| 3949 | return -ENOMEM; |
| 3950 | |
| 3951 | err = mvpp2_bm_pools_init(pdev, priv); |
| 3952 | if (err < 0) |
| 3953 | return err; |
| 3954 | return 0; |
| 3955 | } |
| 3956 | |
| 3957 | /* Attach long pool to rxq */ |
| 3958 | static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port, |
| 3959 | int lrxq, int long_pool) |
| 3960 | { |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3961 | u32 val, mask; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3962 | int prxq; |
| 3963 | |
| 3964 | /* Get queue physical ID */ |
| 3965 | prxq = port->rxqs[lrxq]->id; |
| 3966 | |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3967 | if (port->priv->hw_version == MVPP21) |
| 3968 | mask = MVPP21_RXQ_POOL_LONG_MASK; |
| 3969 | else |
| 3970 | mask = MVPP22_RXQ_POOL_LONG_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3971 | |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3972 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq)); |
| 3973 | val &= ~mask; |
| 3974 | val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3975 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val); |
| 3976 | } |
| 3977 | |
| 3978 | /* Attach short pool to rxq */ |
| 3979 | static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port, |
| 3980 | int lrxq, int short_pool) |
| 3981 | { |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3982 | u32 val, mask; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3983 | int prxq; |
| 3984 | |
| 3985 | /* Get queue physical ID */ |
| 3986 | prxq = port->rxqs[lrxq]->id; |
| 3987 | |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3988 | if (port->priv->hw_version == MVPP21) |
| 3989 | mask = MVPP21_RXQ_POOL_SHORT_MASK; |
| 3990 | else |
| 3991 | mask = MVPP22_RXQ_POOL_SHORT_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3992 | |
Thomas Petazzoni | 5eac892 | 2017-03-07 16:53:10 +0100 | [diff] [blame] | 3993 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq)); |
| 3994 | val &= ~mask; |
| 3995 | val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 3996 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val); |
| 3997 | } |
| 3998 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 3999 | static void *mvpp2_buf_alloc(struct mvpp2_port *port, |
| 4000 | struct mvpp2_bm_pool *bm_pool, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4001 | dma_addr_t *buf_dma_addr, |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4002 | phys_addr_t *buf_phys_addr, |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4003 | gfp_t gfp_mask) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4004 | { |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4005 | dma_addr_t dma_addr; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4006 | void *data; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4007 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4008 | data = mvpp2_frag_alloc(bm_pool); |
| 4009 | if (!data) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4010 | return NULL; |
| 4011 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4012 | dma_addr = dma_map_single(port->dev->dev.parent, data, |
| 4013 | MVPP2_RX_BUF_SIZE(bm_pool->pkt_size), |
| 4014 | DMA_FROM_DEVICE); |
| 4015 | if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) { |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4016 | mvpp2_frag_free(bm_pool, data); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4017 | return NULL; |
| 4018 | } |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4019 | *buf_dma_addr = dma_addr; |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4020 | *buf_phys_addr = virt_to_phys(data); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4021 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4022 | return data; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4023 | } |
| 4024 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4025 | /* Release buffer to BM */ |
| 4026 | static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4027 | dma_addr_t buf_dma_addr, |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4028 | phys_addr_t buf_phys_addr) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4029 | { |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 4030 | int cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4031 | |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 4032 | if (port->priv->hw_version == MVPP22) { |
| 4033 | u32 val = 0; |
| 4034 | |
| 4035 | if (sizeof(dma_addr_t) == 8) |
| 4036 | val |= upper_32_bits(buf_dma_addr) & |
| 4037 | MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK; |
| 4038 | |
| 4039 | if (sizeof(phys_addr_t) == 8) |
| 4040 | val |= (upper_32_bits(buf_phys_addr) |
| 4041 | << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) & |
| 4042 | MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK; |
| 4043 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4044 | mvpp2_percpu_write(port->priv, cpu, |
| 4045 | MVPP22_BM_ADDR_HIGH_RLS_REG, val); |
Thomas Petazzoni | d01524d | 2017-03-07 16:53:09 +0100 | [diff] [blame] | 4046 | } |
| 4047 | |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4048 | /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply |
| 4049 | * returned in the "cookie" field of the RX |
| 4050 | * descriptor. Instead of storing the virtual address, we |
| 4051 | * store the physical address |
| 4052 | */ |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4053 | mvpp2_percpu_write(port->priv, cpu, |
| 4054 | MVPP2_BM_VIRT_RLS_REG, buf_phys_addr); |
| 4055 | mvpp2_percpu_write(port->priv, cpu, |
| 4056 | MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 4057 | |
| 4058 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4059 | } |
| 4060 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4061 | /* Allocate buffers for the pool */ |
| 4062 | static int mvpp2_bm_bufs_add(struct mvpp2_port *port, |
| 4063 | struct mvpp2_bm_pool *bm_pool, int buf_num) |
| 4064 | { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4065 | int i, buf_size, total_size; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4066 | dma_addr_t dma_addr; |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4067 | phys_addr_t phys_addr; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4068 | void *buf; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4069 | |
| 4070 | buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size); |
| 4071 | total_size = MVPP2_RX_TOTAL_SIZE(buf_size); |
| 4072 | |
| 4073 | if (buf_num < 0 || |
| 4074 | (buf_num + bm_pool->buf_num > bm_pool->size)) { |
| 4075 | netdev_err(port->dev, |
| 4076 | "cannot allocate %d buffers for pool %d\n", |
| 4077 | buf_num, bm_pool->id); |
| 4078 | return 0; |
| 4079 | } |
| 4080 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4081 | for (i = 0; i < buf_num; i++) { |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4082 | buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, |
| 4083 | &phys_addr, GFP_KERNEL); |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4084 | if (!buf) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4085 | break; |
| 4086 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 4087 | mvpp2_bm_pool_put(port, bm_pool->id, dma_addr, |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 4088 | phys_addr); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4089 | } |
| 4090 | |
| 4091 | /* Update BM driver with number of buffers added to pool */ |
| 4092 | bm_pool->buf_num += i; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4093 | |
| 4094 | netdev_dbg(port->dev, |
| 4095 | "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n", |
| 4096 | bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long", |
| 4097 | bm_pool->id, bm_pool->pkt_size, buf_size, total_size); |
| 4098 | |
| 4099 | netdev_dbg(port->dev, |
| 4100 | "%s pool %d: %d of %d buffers added\n", |
| 4101 | bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long", |
| 4102 | bm_pool->id, i, buf_num); |
| 4103 | return i; |
| 4104 | } |
| 4105 | |
| 4106 | /* Notify the driver that BM pool is being used as specific type and return the |
| 4107 | * pool pointer on success |
| 4108 | */ |
| 4109 | static struct mvpp2_bm_pool * |
| 4110 | mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type, |
| 4111 | int pkt_size) |
| 4112 | { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4113 | struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool]; |
| 4114 | int num; |
| 4115 | |
| 4116 | if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) { |
| 4117 | netdev_err(port->dev, "mixing pool types is forbidden\n"); |
| 4118 | return NULL; |
| 4119 | } |
| 4120 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4121 | if (new_pool->type == MVPP2_BM_FREE) |
| 4122 | new_pool->type = type; |
| 4123 | |
| 4124 | /* Allocate buffers in case BM pool is used as long pool, but packet |
| 4125 | * size doesn't match MTU or BM pool hasn't being used yet |
| 4126 | */ |
| 4127 | if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) || |
| 4128 | (new_pool->pkt_size == 0)) { |
| 4129 | int pkts_num; |
| 4130 | |
| 4131 | /* Set default buffer number or free all the buffers in case |
| 4132 | * the pool is not empty |
| 4133 | */ |
| 4134 | pkts_num = new_pool->buf_num; |
| 4135 | if (pkts_num == 0) |
| 4136 | pkts_num = type == MVPP2_BM_SWF_LONG ? |
| 4137 | MVPP2_BM_LONG_BUF_NUM : |
| 4138 | MVPP2_BM_SHORT_BUF_NUM; |
| 4139 | else |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 4140 | mvpp2_bm_bufs_free(port->dev->dev.parent, |
| 4141 | port->priv, new_pool); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4142 | |
| 4143 | new_pool->pkt_size = pkt_size; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4144 | new_pool->frag_size = |
| 4145 | SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) + |
| 4146 | MVPP2_SKB_SHINFO_SIZE; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4147 | |
| 4148 | /* Allocate buffers for this pool */ |
| 4149 | num = mvpp2_bm_bufs_add(port, new_pool, pkts_num); |
| 4150 | if (num != pkts_num) { |
| 4151 | WARN(1, "pool %d: %d of %d allocated\n", |
| 4152 | new_pool->id, num, pkts_num); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4153 | return NULL; |
| 4154 | } |
| 4155 | } |
| 4156 | |
| 4157 | mvpp2_bm_pool_bufsize_set(port->priv, new_pool, |
| 4158 | MVPP2_RX_BUF_SIZE(new_pool->pkt_size)); |
| 4159 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4160 | return new_pool; |
| 4161 | } |
| 4162 | |
| 4163 | /* Initialize pools for swf */ |
| 4164 | static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port) |
| 4165 | { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4166 | int rxq; |
| 4167 | |
| 4168 | if (!port->pool_long) { |
| 4169 | port->pool_long = |
| 4170 | mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id), |
| 4171 | MVPP2_BM_SWF_LONG, |
| 4172 | port->pkt_size); |
| 4173 | if (!port->pool_long) |
| 4174 | return -ENOMEM; |
| 4175 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4176 | port->pool_long->port_map |= (1 << port->id); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4177 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4178 | for (rxq = 0; rxq < port->nrxqs; rxq++) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4179 | mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id); |
| 4180 | } |
| 4181 | |
| 4182 | if (!port->pool_short) { |
| 4183 | port->pool_short = |
| 4184 | mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL, |
| 4185 | MVPP2_BM_SWF_SHORT, |
| 4186 | MVPP2_BM_SHORT_PKT_SIZE); |
| 4187 | if (!port->pool_short) |
| 4188 | return -ENOMEM; |
| 4189 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4190 | port->pool_short->port_map |= (1 << port->id); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4191 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4192 | for (rxq = 0; rxq < port->nrxqs; rxq++) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4193 | mvpp2_rxq_short_pool_set(port, rxq, |
| 4194 | port->pool_short->id); |
| 4195 | } |
| 4196 | |
| 4197 | return 0; |
| 4198 | } |
| 4199 | |
| 4200 | static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu) |
| 4201 | { |
| 4202 | struct mvpp2_port *port = netdev_priv(dev); |
| 4203 | struct mvpp2_bm_pool *port_pool = port->pool_long; |
| 4204 | int num, pkts_num = port_pool->buf_num; |
| 4205 | int pkt_size = MVPP2_RX_PKT_SIZE(mtu); |
| 4206 | |
| 4207 | /* Update BM pool with new buffer size */ |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 4208 | mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool); |
Ezequiel Garcia | d74c96c | 2014-07-21 13:48:13 -0300 | [diff] [blame] | 4209 | if (port_pool->buf_num) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4210 | WARN(1, "cannot free all buffers in pool %d\n", port_pool->id); |
| 4211 | return -EIO; |
| 4212 | } |
| 4213 | |
| 4214 | port_pool->pkt_size = pkt_size; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 4215 | port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) + |
| 4216 | MVPP2_SKB_SHINFO_SIZE; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4217 | num = mvpp2_bm_bufs_add(port, port_pool, pkts_num); |
| 4218 | if (num != pkts_num) { |
| 4219 | WARN(1, "pool %d: %d of %d allocated\n", |
| 4220 | port_pool->id, num, pkts_num); |
| 4221 | return -EIO; |
| 4222 | } |
| 4223 | |
| 4224 | mvpp2_bm_pool_bufsize_set(port->priv, port_pool, |
| 4225 | MVPP2_RX_BUF_SIZE(port_pool->pkt_size)); |
| 4226 | dev->mtu = mtu; |
| 4227 | netdev_update_features(dev); |
| 4228 | return 0; |
| 4229 | } |
| 4230 | |
| 4231 | static inline void mvpp2_interrupts_enable(struct mvpp2_port *port) |
| 4232 | { |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4233 | int i, sw_thread_mask = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4234 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4235 | for (i = 0; i < port->nqvecs; i++) |
| 4236 | sw_thread_mask |= port->qvecs[i].sw_thread_mask; |
| 4237 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4238 | mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id), |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4239 | MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4240 | } |
| 4241 | |
| 4242 | static inline void mvpp2_interrupts_disable(struct mvpp2_port *port) |
| 4243 | { |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4244 | int i, sw_thread_mask = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4245 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4246 | for (i = 0; i < port->nqvecs; i++) |
| 4247 | sw_thread_mask |= port->qvecs[i].sw_thread_mask; |
| 4248 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4249 | mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id), |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 4250 | MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask)); |
| 4251 | } |
| 4252 | |
| 4253 | static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec) |
| 4254 | { |
| 4255 | struct mvpp2_port *port = qvec->port; |
| 4256 | |
| 4257 | mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id), |
| 4258 | MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask)); |
| 4259 | } |
| 4260 | |
| 4261 | static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec) |
| 4262 | { |
| 4263 | struct mvpp2_port *port = qvec->port; |
| 4264 | |
| 4265 | mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id), |
| 4266 | MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4267 | } |
| 4268 | |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 4269 | /* Mask the current CPU's Rx/Tx interrupts |
| 4270 | * Called by on_each_cpu(), guaranteed to run with migration disabled, |
| 4271 | * using smp_processor_id() is OK. |
| 4272 | */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4273 | static void mvpp2_interrupts_mask(void *arg) |
| 4274 | { |
| 4275 | struct mvpp2_port *port = arg; |
| 4276 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4277 | mvpp2_percpu_write(port->priv, smp_processor_id(), |
| 4278 | MVPP2_ISR_RX_TX_MASK_REG(port->id), 0); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4279 | } |
| 4280 | |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 4281 | /* Unmask the current CPU's Rx/Tx interrupts. |
| 4282 | * Called by on_each_cpu(), guaranteed to run with migration disabled, |
| 4283 | * using smp_processor_id() is OK. |
| 4284 | */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4285 | static void mvpp2_interrupts_unmask(void *arg) |
| 4286 | { |
| 4287 | struct mvpp2_port *port = arg; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 4288 | u32 val; |
| 4289 | |
| 4290 | val = MVPP2_CAUSE_MISC_SUM_MASK | |
| 4291 | MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK; |
| 4292 | if (port->has_tx_irqs) |
| 4293 | val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4294 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4295 | mvpp2_percpu_write(port->priv, smp_processor_id(), |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 4296 | MVPP2_ISR_RX_TX_MASK_REG(port->id), val); |
| 4297 | } |
| 4298 | |
| 4299 | static void |
| 4300 | mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask) |
| 4301 | { |
| 4302 | u32 val; |
| 4303 | int i; |
| 4304 | |
| 4305 | if (port->priv->hw_version != MVPP22) |
| 4306 | return; |
| 4307 | |
| 4308 | if (mask) |
| 4309 | val = 0; |
| 4310 | else |
| 4311 | val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK; |
| 4312 | |
| 4313 | for (i = 0; i < port->nqvecs; i++) { |
| 4314 | struct mvpp2_queue_vector *v = port->qvecs + i; |
| 4315 | |
| 4316 | if (v->type != MVPP2_QUEUE_VECTOR_SHARED) |
| 4317 | continue; |
| 4318 | |
| 4319 | mvpp2_percpu_write(port->priv, v->sw_thread_id, |
| 4320 | MVPP2_ISR_RX_TX_MASK_REG(port->id), val); |
| 4321 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4322 | } |
| 4323 | |
| 4324 | /* Port configuration routines */ |
| 4325 | |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 4326 | static void mvpp22_gop_init_rgmii(struct mvpp2_port *port) |
| 4327 | { |
| 4328 | struct mvpp2 *priv = port->priv; |
| 4329 | u32 val; |
| 4330 | |
| 4331 | regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val); |
| 4332 | val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT; |
| 4333 | regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val); |
| 4334 | |
| 4335 | regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val); |
| 4336 | if (port->gop_id == 2) |
| 4337 | val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII; |
| 4338 | else if (port->gop_id == 3) |
| 4339 | val |= GENCONF_CTRL0_PORT1_RGMII_MII; |
| 4340 | regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val); |
| 4341 | } |
| 4342 | |
| 4343 | static void mvpp22_gop_init_sgmii(struct mvpp2_port *port) |
| 4344 | { |
| 4345 | struct mvpp2 *priv = port->priv; |
| 4346 | u32 val; |
| 4347 | |
| 4348 | regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val); |
| 4349 | val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT | |
| 4350 | GENCONF_PORT_CTRL0_RX_DATA_SAMPLE; |
| 4351 | regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val); |
| 4352 | |
| 4353 | if (port->gop_id > 1) { |
| 4354 | regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val); |
| 4355 | if (port->gop_id == 2) |
| 4356 | val &= ~GENCONF_CTRL0_PORT0_RGMII; |
| 4357 | else if (port->gop_id == 3) |
| 4358 | val &= ~GENCONF_CTRL0_PORT1_RGMII_MII; |
| 4359 | regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val); |
| 4360 | } |
| 4361 | } |
| 4362 | |
| 4363 | static void mvpp22_gop_init_10gkr(struct mvpp2_port *port) |
| 4364 | { |
| 4365 | struct mvpp2 *priv = port->priv; |
| 4366 | void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id); |
| 4367 | void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id); |
| 4368 | u32 val; |
| 4369 | |
| 4370 | /* XPCS */ |
| 4371 | val = readl(xpcs + MVPP22_XPCS_CFG0); |
| 4372 | val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) | |
| 4373 | MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3)); |
| 4374 | val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2); |
| 4375 | writel(val, xpcs + MVPP22_XPCS_CFG0); |
| 4376 | |
| 4377 | /* MPCS */ |
| 4378 | val = readl(mpcs + MVPP22_MPCS_CTRL); |
| 4379 | val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN; |
| 4380 | writel(val, mpcs + MVPP22_MPCS_CTRL); |
| 4381 | |
| 4382 | val = readl(mpcs + MVPP22_MPCS_CLK_RESET); |
| 4383 | val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC | |
| 4384 | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX); |
| 4385 | val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1); |
| 4386 | writel(val, mpcs + MVPP22_MPCS_CLK_RESET); |
| 4387 | |
| 4388 | val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET; |
| 4389 | val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX; |
| 4390 | writel(val, mpcs + MVPP22_MPCS_CLK_RESET); |
| 4391 | } |
| 4392 | |
| 4393 | static int mvpp22_gop_init(struct mvpp2_port *port) |
| 4394 | { |
| 4395 | struct mvpp2 *priv = port->priv; |
| 4396 | u32 val; |
| 4397 | |
| 4398 | if (!priv->sysctrl_base) |
| 4399 | return 0; |
| 4400 | |
| 4401 | switch (port->phy_interface) { |
| 4402 | case PHY_INTERFACE_MODE_RGMII: |
| 4403 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 4404 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 4405 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 4406 | if (port->gop_id == 0) |
| 4407 | goto invalid_conf; |
| 4408 | mvpp22_gop_init_rgmii(port); |
| 4409 | break; |
| 4410 | case PHY_INTERFACE_MODE_SGMII: |
| 4411 | mvpp22_gop_init_sgmii(port); |
| 4412 | break; |
| 4413 | case PHY_INTERFACE_MODE_10GKR: |
| 4414 | if (port->gop_id != 0) |
| 4415 | goto invalid_conf; |
| 4416 | mvpp22_gop_init_10gkr(port); |
| 4417 | break; |
| 4418 | default: |
| 4419 | goto unsupported_conf; |
| 4420 | } |
| 4421 | |
| 4422 | regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val); |
| 4423 | val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) | |
| 4424 | GENCONF_PORT_CTRL1_EN(port->gop_id); |
| 4425 | regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val); |
| 4426 | |
| 4427 | regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val); |
| 4428 | val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR; |
| 4429 | regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val); |
| 4430 | |
| 4431 | regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val); |
| 4432 | val |= GENCONF_SOFT_RESET1_GOP; |
| 4433 | regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val); |
| 4434 | |
| 4435 | unsupported_conf: |
| 4436 | return 0; |
| 4437 | |
| 4438 | invalid_conf: |
| 4439 | netdev_err(port->dev, "Invalid port configuration\n"); |
| 4440 | return -EINVAL; |
| 4441 | } |
| 4442 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 4443 | static void mvpp22_gop_unmask_irq(struct mvpp2_port *port) |
| 4444 | { |
| 4445 | u32 val; |
| 4446 | |
| 4447 | if (phy_interface_mode_is_rgmii(port->phy_interface) || |
| 4448 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 4449 | /* Enable the GMAC link status irq for this port */ |
| 4450 | val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK); |
| 4451 | val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT; |
| 4452 | writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK); |
| 4453 | } |
| 4454 | |
| 4455 | if (port->gop_id == 0) { |
| 4456 | /* Enable the XLG/GIG irqs for this port */ |
| 4457 | val = readl(port->base + MVPP22_XLG_EXT_INT_MASK); |
| 4458 | if (port->phy_interface == PHY_INTERFACE_MODE_10GKR) |
| 4459 | val |= MVPP22_XLG_EXT_INT_MASK_XLG; |
| 4460 | else |
| 4461 | val |= MVPP22_XLG_EXT_INT_MASK_GIG; |
| 4462 | writel(val, port->base + MVPP22_XLG_EXT_INT_MASK); |
| 4463 | } |
| 4464 | } |
| 4465 | |
| 4466 | static void mvpp22_gop_mask_irq(struct mvpp2_port *port) |
| 4467 | { |
| 4468 | u32 val; |
| 4469 | |
| 4470 | if (port->gop_id == 0) { |
| 4471 | val = readl(port->base + MVPP22_XLG_EXT_INT_MASK); |
| 4472 | val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG | |
| 4473 | MVPP22_XLG_EXT_INT_MASK_GIG); |
| 4474 | writel(val, port->base + MVPP22_XLG_EXT_INT_MASK); |
| 4475 | } |
| 4476 | |
| 4477 | if (phy_interface_mode_is_rgmii(port->phy_interface) || |
| 4478 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 4479 | val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK); |
| 4480 | val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT; |
| 4481 | writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK); |
| 4482 | } |
| 4483 | } |
| 4484 | |
| 4485 | static void mvpp22_gop_setup_irq(struct mvpp2_port *port) |
| 4486 | { |
| 4487 | u32 val; |
| 4488 | |
| 4489 | if (phy_interface_mode_is_rgmii(port->phy_interface) || |
| 4490 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 4491 | val = readl(port->base + MVPP22_GMAC_INT_MASK); |
| 4492 | val |= MVPP22_GMAC_INT_MASK_LINK_STAT; |
| 4493 | writel(val, port->base + MVPP22_GMAC_INT_MASK); |
| 4494 | } |
| 4495 | |
| 4496 | if (port->gop_id == 0) { |
| 4497 | val = readl(port->base + MVPP22_XLG_INT_MASK); |
| 4498 | val |= MVPP22_XLG_INT_MASK_LINK; |
| 4499 | writel(val, port->base + MVPP22_XLG_INT_MASK); |
| 4500 | } |
| 4501 | |
| 4502 | mvpp22_gop_unmask_irq(port); |
| 4503 | } |
| 4504 | |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 4505 | static int mvpp22_comphy_init(struct mvpp2_port *port) |
| 4506 | { |
| 4507 | enum phy_mode mode; |
| 4508 | int ret; |
| 4509 | |
| 4510 | if (!port->comphy) |
| 4511 | return 0; |
| 4512 | |
| 4513 | switch (port->phy_interface) { |
| 4514 | case PHY_INTERFACE_MODE_SGMII: |
| 4515 | mode = PHY_MODE_SGMII; |
| 4516 | break; |
| 4517 | case PHY_INTERFACE_MODE_10GKR: |
| 4518 | mode = PHY_MODE_10GKR; |
| 4519 | break; |
| 4520 | default: |
| 4521 | return -EINVAL; |
| 4522 | } |
| 4523 | |
| 4524 | ret = phy_set_mode(port->comphy, mode); |
| 4525 | if (ret) |
| 4526 | return ret; |
| 4527 | |
| 4528 | return phy_power_on(port->comphy); |
| 4529 | } |
| 4530 | |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 4531 | static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port) |
| 4532 | { |
| 4533 | u32 val; |
| 4534 | |
| 4535 | if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 4536 | val = readl(port->base + MVPP22_GMAC_CTRL_4_REG); |
| 4537 | val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL | |
| 4538 | MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE; |
| 4539 | val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL; |
| 4540 | writel(val, port->base + MVPP22_GMAC_CTRL_4_REG); |
| 4541 | |
| 4542 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4543 | val |= MVPP2_GMAC_DISABLE_PADDING; |
| 4544 | val &= ~MVPP2_GMAC_FLOW_CTRL_MASK; |
| 4545 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
Antoine Tenart | 1df2270 | 2017-09-01 11:04:52 +0200 | [diff] [blame] | 4546 | } else if (phy_interface_mode_is_rgmii(port->phy_interface)) { |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 4547 | val = readl(port->base + MVPP22_GMAC_CTRL_4_REG); |
| 4548 | val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL | |
| 4549 | MVPP22_CTRL4_SYNC_BYPASS_DIS | |
| 4550 | MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE; |
| 4551 | val &= ~MVPP22_CTRL4_DP_CLK_SEL; |
| 4552 | writel(val, port->base + MVPP22_GMAC_CTRL_4_REG); |
| 4553 | |
| 4554 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4555 | val &= ~MVPP2_GMAC_DISABLE_PADDING; |
| 4556 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4557 | } |
| 4558 | |
| 4559 | /* The port is connected to a copper PHY */ |
| 4560 | val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4561 | val &= ~MVPP2_GMAC_PORT_TYPE_MASK; |
| 4562 | writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4563 | |
| 4564 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4565 | val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS | |
| 4566 | MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG | |
| 4567 | MVPP2_GMAC_AN_DUPLEX_EN; |
| 4568 | if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) |
| 4569 | val |= MVPP2_GMAC_IN_BAND_AUTONEG; |
| 4570 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4571 | } |
| 4572 | |
| 4573 | static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port) |
| 4574 | { |
| 4575 | u32 val; |
| 4576 | |
| 4577 | /* Force link down */ |
| 4578 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4579 | val &= ~MVPP2_GMAC_FORCE_LINK_PASS; |
| 4580 | val |= MVPP2_GMAC_FORCE_LINK_DOWN; |
| 4581 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4582 | |
| 4583 | /* Set the GMAC in a reset state */ |
| 4584 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4585 | val |= MVPP2_GMAC_PORT_RESET_MASK; |
| 4586 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4587 | |
| 4588 | /* Configure the PCS and in-band AN */ |
| 4589 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4590 | if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 4591 | val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK; |
Antoine Tenart | 1df2270 | 2017-09-01 11:04:52 +0200 | [diff] [blame] | 4592 | } else if (phy_interface_mode_is_rgmii(port->phy_interface)) { |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 4593 | val &= ~MVPP2_GMAC_PCS_ENABLE_MASK; |
| 4594 | val |= MVPP2_GMAC_PORT_RGMII_MASK; |
| 4595 | } |
| 4596 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4597 | |
| 4598 | mvpp2_port_mii_gmac_configure_mode(port); |
| 4599 | |
| 4600 | /* Unset the GMAC reset state */ |
| 4601 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4602 | val &= ~MVPP2_GMAC_PORT_RESET_MASK; |
| 4603 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4604 | |
| 4605 | /* Stop forcing link down */ |
| 4606 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4607 | val &= ~MVPP2_GMAC_FORCE_LINK_DOWN; |
| 4608 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4609 | } |
| 4610 | |
Antoine Ténart | 7732195 | 2017-08-22 19:08:25 +0200 | [diff] [blame] | 4611 | static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port) |
| 4612 | { |
| 4613 | u32 val; |
| 4614 | |
| 4615 | if (port->gop_id != 0) |
| 4616 | return; |
| 4617 | |
| 4618 | val = readl(port->base + MVPP22_XLG_CTRL0_REG); |
| 4619 | val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN; |
| 4620 | writel(val, port->base + MVPP22_XLG_CTRL0_REG); |
| 4621 | |
| 4622 | val = readl(port->base + MVPP22_XLG_CTRL4_REG); |
| 4623 | val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC; |
| 4624 | val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC; |
| 4625 | writel(val, port->base + MVPP22_XLG_CTRL4_REG); |
| 4626 | } |
| 4627 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 4628 | static void mvpp22_port_mii_set(struct mvpp2_port *port) |
| 4629 | { |
| 4630 | u32 val; |
| 4631 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 4632 | /* Only GOP port 0 has an XLG MAC */ |
| 4633 | if (port->gop_id == 0) { |
| 4634 | val = readl(port->base + MVPP22_XLG_CTRL3_REG); |
| 4635 | val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK; |
Antoine Ténart | 725757a | 2017-06-12 16:01:39 +0200 | [diff] [blame] | 4636 | |
| 4637 | if (port->phy_interface == PHY_INTERFACE_MODE_XAUI || |
| 4638 | port->phy_interface == PHY_INTERFACE_MODE_10GKR) |
| 4639 | val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G; |
| 4640 | else |
| 4641 | val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC; |
| 4642 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 4643 | writel(val, port->base + MVPP22_XLG_CTRL3_REG); |
| 4644 | } |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 4645 | } |
| 4646 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4647 | static void mvpp2_port_mii_set(struct mvpp2_port *port) |
| 4648 | { |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 4649 | if (port->priv->hw_version == MVPP22) |
| 4650 | mvpp22_port_mii_set(port); |
| 4651 | |
Antoine Tenart | 1df2270 | 2017-09-01 11:04:52 +0200 | [diff] [blame] | 4652 | if (phy_interface_mode_is_rgmii(port->phy_interface) || |
Antoine Ténart | 3919357 | 2017-08-22 19:08:24 +0200 | [diff] [blame] | 4653 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) |
| 4654 | mvpp2_port_mii_gmac_configure(port); |
Antoine Ténart | 7732195 | 2017-08-22 19:08:25 +0200 | [diff] [blame] | 4655 | else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR) |
| 4656 | mvpp2_port_mii_xlg_configure(port); |
Marcin Wojtas | 08a2375 | 2014-07-21 13:48:12 -0300 | [diff] [blame] | 4657 | } |
| 4658 | |
| 4659 | static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port) |
| 4660 | { |
| 4661 | u32 val; |
| 4662 | |
| 4663 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 4664 | val |= MVPP2_GMAC_FC_ADV_EN; |
| 4665 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4666 | } |
| 4667 | |
| 4668 | static void mvpp2_port_enable(struct mvpp2_port *port) |
| 4669 | { |
| 4670 | u32 val; |
| 4671 | |
Antoine Ténart | 725757a | 2017-06-12 16:01:39 +0200 | [diff] [blame] | 4672 | /* Only GOP port 0 has an XLG MAC */ |
| 4673 | if (port->gop_id == 0 && |
| 4674 | (port->phy_interface == PHY_INTERFACE_MODE_XAUI || |
| 4675 | port->phy_interface == PHY_INTERFACE_MODE_10GKR)) { |
| 4676 | val = readl(port->base + MVPP22_XLG_CTRL0_REG); |
| 4677 | val |= MVPP22_XLG_CTRL0_PORT_EN | |
| 4678 | MVPP22_XLG_CTRL0_MAC_RESET_DIS; |
| 4679 | val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS; |
| 4680 | writel(val, port->base + MVPP22_XLG_CTRL0_REG); |
| 4681 | } else { |
| 4682 | val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4683 | val |= MVPP2_GMAC_PORT_EN_MASK; |
| 4684 | val |= MVPP2_GMAC_MIB_CNTR_EN_MASK; |
| 4685 | writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4686 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4687 | } |
| 4688 | |
| 4689 | static void mvpp2_port_disable(struct mvpp2_port *port) |
| 4690 | { |
| 4691 | u32 val; |
| 4692 | |
Antoine Ténart | 725757a | 2017-06-12 16:01:39 +0200 | [diff] [blame] | 4693 | /* Only GOP port 0 has an XLG MAC */ |
| 4694 | if (port->gop_id == 0 && |
| 4695 | (port->phy_interface == PHY_INTERFACE_MODE_XAUI || |
| 4696 | port->phy_interface == PHY_INTERFACE_MODE_10GKR)) { |
| 4697 | val = readl(port->base + MVPP22_XLG_CTRL0_REG); |
| 4698 | val &= ~(MVPP22_XLG_CTRL0_PORT_EN | |
| 4699 | MVPP22_XLG_CTRL0_MAC_RESET_DIS); |
| 4700 | writel(val, port->base + MVPP22_XLG_CTRL0_REG); |
| 4701 | } else { |
| 4702 | val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4703 | val &= ~(MVPP2_GMAC_PORT_EN_MASK); |
| 4704 | writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4705 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4706 | } |
| 4707 | |
| 4708 | /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */ |
| 4709 | static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port) |
| 4710 | { |
| 4711 | u32 val; |
| 4712 | |
| 4713 | val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) & |
| 4714 | ~MVPP2_GMAC_PERIODIC_XON_EN_MASK; |
| 4715 | writel(val, port->base + MVPP2_GMAC_CTRL_1_REG); |
| 4716 | } |
| 4717 | |
| 4718 | /* Configure loopback port */ |
| 4719 | static void mvpp2_port_loopback_set(struct mvpp2_port *port) |
| 4720 | { |
| 4721 | u32 val; |
| 4722 | |
| 4723 | val = readl(port->base + MVPP2_GMAC_CTRL_1_REG); |
| 4724 | |
| 4725 | if (port->speed == 1000) |
| 4726 | val |= MVPP2_GMAC_GMII_LB_EN_MASK; |
| 4727 | else |
| 4728 | val &= ~MVPP2_GMAC_GMII_LB_EN_MASK; |
| 4729 | |
| 4730 | if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) |
| 4731 | val |= MVPP2_GMAC_PCS_LB_EN_MASK; |
| 4732 | else |
| 4733 | val &= ~MVPP2_GMAC_PCS_LB_EN_MASK; |
| 4734 | |
| 4735 | writel(val, port->base + MVPP2_GMAC_CTRL_1_REG); |
| 4736 | } |
| 4737 | |
| 4738 | static void mvpp2_port_reset(struct mvpp2_port *port) |
| 4739 | { |
| 4740 | u32 val; |
| 4741 | |
| 4742 | val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) & |
| 4743 | ~MVPP2_GMAC_PORT_RESET_MASK; |
| 4744 | writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); |
| 4745 | |
| 4746 | while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) & |
| 4747 | MVPP2_GMAC_PORT_RESET_MASK) |
| 4748 | continue; |
| 4749 | } |
| 4750 | |
| 4751 | /* Change maximum receive size of the port */ |
| 4752 | static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port) |
| 4753 | { |
| 4754 | u32 val; |
| 4755 | |
| 4756 | val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4757 | val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK; |
| 4758 | val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) << |
| 4759 | MVPP2_GMAC_MAX_RX_SIZE_OFFS); |
| 4760 | writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); |
| 4761 | } |
| 4762 | |
Stefan Chulski | 76eb1b1 | 2017-08-22 19:08:26 +0200 | [diff] [blame] | 4763 | /* Change maximum receive size of the port */ |
| 4764 | static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port) |
| 4765 | { |
| 4766 | u32 val; |
| 4767 | |
| 4768 | val = readl(port->base + MVPP22_XLG_CTRL1_REG); |
| 4769 | val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK; |
| 4770 | val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) << |
Antoine Ténart | ec15ecd | 2017-08-25 15:24:46 +0200 | [diff] [blame] | 4771 | MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS; |
Stefan Chulski | 76eb1b1 | 2017-08-22 19:08:26 +0200 | [diff] [blame] | 4772 | writel(val, port->base + MVPP22_XLG_CTRL1_REG); |
| 4773 | } |
| 4774 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4775 | /* Set defaults to the MVPP2 port */ |
| 4776 | static void mvpp2_defaults_set(struct mvpp2_port *port) |
| 4777 | { |
| 4778 | int tx_port_num, val, queue, ptxq, lrxq; |
| 4779 | |
Thomas Petazzoni | 3d9017d | 2017-03-07 16:53:11 +0100 | [diff] [blame] | 4780 | if (port->priv->hw_version == MVPP21) { |
| 4781 | /* Configure port to loopback if needed */ |
| 4782 | if (port->flags & MVPP2_F_LOOPBACK) |
| 4783 | mvpp2_port_loopback_set(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4784 | |
Thomas Petazzoni | 3d9017d | 2017-03-07 16:53:11 +0100 | [diff] [blame] | 4785 | /* Update TX FIFO MIN Threshold */ |
| 4786 | val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); |
| 4787 | val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK; |
| 4788 | /* Min. TX threshold must be less than minimal packet length */ |
| 4789 | val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2); |
| 4790 | writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); |
| 4791 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4792 | |
| 4793 | /* Disable Legacy WRR, Disable EJP, Release from reset */ |
| 4794 | tx_port_num = mvpp2_egress_port(port); |
| 4795 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, |
| 4796 | tx_port_num); |
| 4797 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0); |
| 4798 | |
| 4799 | /* Close bandwidth for all queues */ |
| 4800 | for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) { |
| 4801 | ptxq = mvpp2_txq_phys(port->id, queue); |
| 4802 | mvpp2_write(port->priv, |
| 4803 | MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0); |
| 4804 | } |
| 4805 | |
| 4806 | /* Set refill period to 1 usec, refill tokens |
| 4807 | * and bucket size to maximum |
| 4808 | */ |
| 4809 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG, |
| 4810 | port->priv->tclk / USEC_PER_SEC); |
| 4811 | val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG); |
| 4812 | val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK; |
| 4813 | val |= MVPP2_TXP_REFILL_PERIOD_MASK(1); |
| 4814 | val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK; |
| 4815 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val); |
| 4816 | val = MVPP2_TXP_TOKEN_SIZE_MAX; |
| 4817 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val); |
| 4818 | |
| 4819 | /* Set MaximumLowLatencyPacketSize value to 256 */ |
| 4820 | mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id), |
| 4821 | MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK | |
| 4822 | MVPP2_RX_LOW_LATENCY_PKT_SIZE(256)); |
| 4823 | |
| 4824 | /* Enable Rx cache snoop */ |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4825 | for (lrxq = 0; lrxq < port->nrxqs; lrxq++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4826 | queue = port->rxqs[lrxq]->id; |
| 4827 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); |
| 4828 | val |= MVPP2_SNOOP_PKT_SIZE_MASK | |
| 4829 | MVPP2_SNOOP_BUF_HDR_MASK; |
| 4830 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); |
| 4831 | } |
| 4832 | |
| 4833 | /* At default, mask all interrupts to all present cpus */ |
| 4834 | mvpp2_interrupts_disable(port); |
| 4835 | } |
| 4836 | |
| 4837 | /* Enable/disable receiving packets */ |
| 4838 | static void mvpp2_ingress_enable(struct mvpp2_port *port) |
| 4839 | { |
| 4840 | u32 val; |
| 4841 | int lrxq, queue; |
| 4842 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4843 | for (lrxq = 0; lrxq < port->nrxqs; lrxq++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4844 | queue = port->rxqs[lrxq]->id; |
| 4845 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); |
| 4846 | val &= ~MVPP2_RXQ_DISABLE_MASK; |
| 4847 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); |
| 4848 | } |
| 4849 | } |
| 4850 | |
| 4851 | static void mvpp2_ingress_disable(struct mvpp2_port *port) |
| 4852 | { |
| 4853 | u32 val; |
| 4854 | int lrxq, queue; |
| 4855 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4856 | for (lrxq = 0; lrxq < port->nrxqs; lrxq++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4857 | queue = port->rxqs[lrxq]->id; |
| 4858 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); |
| 4859 | val |= MVPP2_RXQ_DISABLE_MASK; |
| 4860 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); |
| 4861 | } |
| 4862 | } |
| 4863 | |
| 4864 | /* Enable transmit via physical egress queue |
| 4865 | * - HW starts take descriptors from DRAM |
| 4866 | */ |
| 4867 | static void mvpp2_egress_enable(struct mvpp2_port *port) |
| 4868 | { |
| 4869 | u32 qmap; |
| 4870 | int queue; |
| 4871 | int tx_port_num = mvpp2_egress_port(port); |
| 4872 | |
| 4873 | /* Enable all initialized TXs. */ |
| 4874 | qmap = 0; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 4875 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4876 | struct mvpp2_tx_queue *txq = port->txqs[queue]; |
| 4877 | |
Markus Elfring | dbbb2f0 | 2017-04-17 14:07:52 +0200 | [diff] [blame] | 4878 | if (txq->descs) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4879 | qmap |= (1 << queue); |
| 4880 | } |
| 4881 | |
| 4882 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); |
| 4883 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap); |
| 4884 | } |
| 4885 | |
| 4886 | /* Disable transmit via physical egress queue |
| 4887 | * - HW doesn't take descriptors from DRAM |
| 4888 | */ |
| 4889 | static void mvpp2_egress_disable(struct mvpp2_port *port) |
| 4890 | { |
| 4891 | u32 reg_data; |
| 4892 | int delay; |
| 4893 | int tx_port_num = mvpp2_egress_port(port); |
| 4894 | |
| 4895 | /* Issue stop command for active channels only */ |
| 4896 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); |
| 4897 | reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) & |
| 4898 | MVPP2_TXP_SCHED_ENQ_MASK; |
| 4899 | if (reg_data != 0) |
| 4900 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, |
| 4901 | (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET)); |
| 4902 | |
| 4903 | /* Wait for all Tx activity to terminate. */ |
| 4904 | delay = 0; |
| 4905 | do { |
| 4906 | if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) { |
| 4907 | netdev_warn(port->dev, |
| 4908 | "Tx stop timed out, status=0x%08x\n", |
| 4909 | reg_data); |
| 4910 | break; |
| 4911 | } |
| 4912 | mdelay(1); |
| 4913 | delay++; |
| 4914 | |
| 4915 | /* Check port TX Command register that all |
| 4916 | * Tx queues are stopped |
| 4917 | */ |
| 4918 | reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG); |
| 4919 | } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK); |
| 4920 | } |
| 4921 | |
| 4922 | /* Rx descriptors helper methods */ |
| 4923 | |
| 4924 | /* Get number of Rx descriptors occupied by received packets */ |
| 4925 | static inline int |
| 4926 | mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id) |
| 4927 | { |
| 4928 | u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id)); |
| 4929 | |
| 4930 | return val & MVPP2_RXQ_OCCUPIED_MASK; |
| 4931 | } |
| 4932 | |
| 4933 | /* Update Rx queue status with the number of occupied and available |
| 4934 | * Rx descriptor slots. |
| 4935 | */ |
| 4936 | static inline void |
| 4937 | mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id, |
| 4938 | int used_count, int free_count) |
| 4939 | { |
| 4940 | /* Decrement the number of used descriptors and increment count |
| 4941 | * increment the number of free descriptors. |
| 4942 | */ |
| 4943 | u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET); |
| 4944 | |
| 4945 | mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val); |
| 4946 | } |
| 4947 | |
| 4948 | /* Get pointer to next RX descriptor to be processed by SW */ |
| 4949 | static inline struct mvpp2_rx_desc * |
| 4950 | mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq) |
| 4951 | { |
| 4952 | int rx_desc = rxq->next_desc_to_proc; |
| 4953 | |
| 4954 | rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc); |
| 4955 | prefetch(rxq->descs + rxq->next_desc_to_proc); |
| 4956 | return rxq->descs + rx_desc; |
| 4957 | } |
| 4958 | |
| 4959 | /* Set rx queue offset */ |
| 4960 | static void mvpp2_rxq_offset_set(struct mvpp2_port *port, |
| 4961 | int prxq, int offset) |
| 4962 | { |
| 4963 | u32 val; |
| 4964 | |
| 4965 | /* Convert offset from bytes to units of 32 bytes */ |
| 4966 | offset = offset >> 5; |
| 4967 | |
| 4968 | val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq)); |
| 4969 | val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK; |
| 4970 | |
| 4971 | /* Offset is in */ |
| 4972 | val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) & |
| 4973 | MVPP2_RXQ_PACKET_OFFSET_MASK); |
| 4974 | |
| 4975 | mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val); |
| 4976 | } |
| 4977 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4978 | /* Tx descriptors helper methods */ |
| 4979 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4980 | /* Get pointer to next Tx descriptor to be processed (send) by HW */ |
| 4981 | static struct mvpp2_tx_desc * |
| 4982 | mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq) |
| 4983 | { |
| 4984 | int tx_desc = txq->next_desc_to_proc; |
| 4985 | |
| 4986 | txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc); |
| 4987 | return txq->descs + tx_desc; |
| 4988 | } |
| 4989 | |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 4990 | /* Update HW with number of aggregated Tx descriptors to be sent |
| 4991 | * |
| 4992 | * Called only from mvpp2_tx(), so migration is disabled, using |
| 4993 | * smp_processor_id() is OK. |
| 4994 | */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 4995 | static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending) |
| 4996 | { |
| 4997 | /* aggregated access - relevant TXQ number is written in TX desc */ |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 4998 | mvpp2_percpu_write(port->priv, smp_processor_id(), |
| 4999 | MVPP2_AGGR_TXQ_UPDATE_REG, pending); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5000 | } |
| 5001 | |
| 5002 | |
| 5003 | /* Check if there are enough free descriptors in aggregated txq. |
| 5004 | * If not, update the number of occupied descriptors and repeat the check. |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 5005 | * |
| 5006 | * Called only from mvpp2_tx(), so migration is disabled, using |
| 5007 | * smp_processor_id() is OK. |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5008 | */ |
| 5009 | static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv, |
| 5010 | struct mvpp2_tx_queue *aggr_txq, int num) |
| 5011 | { |
| 5012 | if ((aggr_txq->count + num) > aggr_txq->size) { |
| 5013 | /* Update number of occupied aggregated Tx descriptors */ |
| 5014 | int cpu = smp_processor_id(); |
| 5015 | u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu)); |
| 5016 | |
| 5017 | aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK; |
| 5018 | } |
| 5019 | |
| 5020 | if ((aggr_txq->count + num) > aggr_txq->size) |
| 5021 | return -ENOMEM; |
| 5022 | |
| 5023 | return 0; |
| 5024 | } |
| 5025 | |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 5026 | /* Reserved Tx descriptors allocation request |
| 5027 | * |
| 5028 | * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called |
| 5029 | * only by mvpp2_tx(), so migration is disabled, using |
| 5030 | * smp_processor_id() is OK. |
| 5031 | */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5032 | static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv, |
| 5033 | struct mvpp2_tx_queue *txq, int num) |
| 5034 | { |
| 5035 | u32 val; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5036 | int cpu = smp_processor_id(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5037 | |
| 5038 | val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5039 | mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5040 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5041 | val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5042 | |
| 5043 | return val & MVPP2_TXQ_RSVD_RSLT_MASK; |
| 5044 | } |
| 5045 | |
| 5046 | /* Check if there are enough reserved descriptors for transmission. |
| 5047 | * If not, request chunk of reserved descriptors and check again. |
| 5048 | */ |
| 5049 | static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv, |
| 5050 | struct mvpp2_tx_queue *txq, |
| 5051 | struct mvpp2_txq_pcpu *txq_pcpu, |
| 5052 | int num) |
| 5053 | { |
| 5054 | int req, cpu, desc_count; |
| 5055 | |
| 5056 | if (txq_pcpu->reserved_num >= num) |
| 5057 | return 0; |
| 5058 | |
| 5059 | /* Not enough descriptors reserved! Update the reserved descriptor |
| 5060 | * count and check again. |
| 5061 | */ |
| 5062 | |
| 5063 | desc_count = 0; |
| 5064 | /* Compute total of used descriptors */ |
| 5065 | for_each_present_cpu(cpu) { |
| 5066 | struct mvpp2_txq_pcpu *txq_pcpu_aux; |
| 5067 | |
| 5068 | txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu); |
| 5069 | desc_count += txq_pcpu_aux->count; |
| 5070 | desc_count += txq_pcpu_aux->reserved_num; |
| 5071 | } |
| 5072 | |
| 5073 | req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num); |
| 5074 | desc_count += req; |
| 5075 | |
| 5076 | if (desc_count > |
| 5077 | (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK))) |
| 5078 | return -ENOMEM; |
| 5079 | |
| 5080 | txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req); |
| 5081 | |
| 5082 | /* OK, the descriptor cound has been updated: check again. */ |
| 5083 | if (txq_pcpu->reserved_num < num) |
| 5084 | return -ENOMEM; |
| 5085 | return 0; |
| 5086 | } |
| 5087 | |
| 5088 | /* Release the last allocated Tx descriptor. Useful to handle DMA |
| 5089 | * mapping failures in the Tx path. |
| 5090 | */ |
| 5091 | static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq) |
| 5092 | { |
| 5093 | if (txq->next_desc_to_proc == 0) |
| 5094 | txq->next_desc_to_proc = txq->last_desc - 1; |
| 5095 | else |
| 5096 | txq->next_desc_to_proc--; |
| 5097 | } |
| 5098 | |
| 5099 | /* Set Tx descriptors fields relevant for CSUM calculation */ |
| 5100 | static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto, |
| 5101 | int ip_hdr_len, int l4_proto) |
| 5102 | { |
| 5103 | u32 command; |
| 5104 | |
| 5105 | /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk, |
| 5106 | * G_L4_chk, L4_type required only for checksum calculation |
| 5107 | */ |
| 5108 | command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT); |
| 5109 | command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT); |
| 5110 | command |= MVPP2_TXD_IP_CSUM_DISABLE; |
| 5111 | |
| 5112 | if (l3_proto == swab16(ETH_P_IP)) { |
| 5113 | command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */ |
| 5114 | command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */ |
| 5115 | } else { |
| 5116 | command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */ |
| 5117 | } |
| 5118 | |
| 5119 | if (l4_proto == IPPROTO_TCP) { |
| 5120 | command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */ |
| 5121 | command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */ |
| 5122 | } else if (l4_proto == IPPROTO_UDP) { |
| 5123 | command |= MVPP2_TXD_L4_UDP; /* enable UDP */ |
| 5124 | command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */ |
| 5125 | } else { |
| 5126 | command |= MVPP2_TXD_L4_CSUM_NOT; |
| 5127 | } |
| 5128 | |
| 5129 | return command; |
| 5130 | } |
| 5131 | |
| 5132 | /* Get number of sent descriptors and decrement counter. |
| 5133 | * The number of sent descriptors is returned. |
| 5134 | * Per-CPU access |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 5135 | * |
| 5136 | * Called only from mvpp2_txq_done(), called from mvpp2_tx() |
| 5137 | * (migration disabled) and from the TX completion tasklet (migration |
| 5138 | * disabled) so using smp_processor_id() is OK. |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5139 | */ |
| 5140 | static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port, |
| 5141 | struct mvpp2_tx_queue *txq) |
| 5142 | { |
| 5143 | u32 val; |
| 5144 | |
| 5145 | /* Reading status reg resets transmitted descriptor counter */ |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5146 | val = mvpp2_percpu_read(port->priv, smp_processor_id(), |
| 5147 | MVPP2_TXQ_SENT_REG(txq->id)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5148 | |
| 5149 | return (val & MVPP2_TRANSMITTED_COUNT_MASK) >> |
| 5150 | MVPP2_TRANSMITTED_COUNT_OFFSET; |
| 5151 | } |
| 5152 | |
Thomas Petazzoni | e0af22d | 2017-06-22 14:23:18 +0200 | [diff] [blame] | 5153 | /* Called through on_each_cpu(), so runs on all CPUs, with migration |
| 5154 | * disabled, therefore using smp_processor_id() is OK. |
| 5155 | */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5156 | static void mvpp2_txq_sent_counter_clear(void *arg) |
| 5157 | { |
| 5158 | struct mvpp2_port *port = arg; |
| 5159 | int queue; |
| 5160 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5161 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5162 | int id = port->txqs[queue]->id; |
| 5163 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5164 | mvpp2_percpu_read(port->priv, smp_processor_id(), |
| 5165 | MVPP2_TXQ_SENT_REG(id)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5166 | } |
| 5167 | } |
| 5168 | |
| 5169 | /* Set max sizes for Tx queues */ |
| 5170 | static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port) |
| 5171 | { |
| 5172 | u32 val, size, mtu; |
| 5173 | int txq, tx_port_num; |
| 5174 | |
| 5175 | mtu = port->pkt_size * 8; |
| 5176 | if (mtu > MVPP2_TXP_MTU_MAX) |
| 5177 | mtu = MVPP2_TXP_MTU_MAX; |
| 5178 | |
| 5179 | /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */ |
| 5180 | mtu = 3 * mtu; |
| 5181 | |
| 5182 | /* Indirect access to registers */ |
| 5183 | tx_port_num = mvpp2_egress_port(port); |
| 5184 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); |
| 5185 | |
| 5186 | /* Set MTU */ |
| 5187 | val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG); |
| 5188 | val &= ~MVPP2_TXP_MTU_MAX; |
| 5189 | val |= mtu; |
| 5190 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val); |
| 5191 | |
| 5192 | /* TXP token size and all TXQs token size must be larger that MTU */ |
| 5193 | val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG); |
| 5194 | size = val & MVPP2_TXP_TOKEN_SIZE_MAX; |
| 5195 | if (size < mtu) { |
| 5196 | size = mtu; |
| 5197 | val &= ~MVPP2_TXP_TOKEN_SIZE_MAX; |
| 5198 | val |= size; |
| 5199 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val); |
| 5200 | } |
| 5201 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5202 | for (txq = 0; txq < port->ntxqs; txq++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5203 | val = mvpp2_read(port->priv, |
| 5204 | MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq)); |
| 5205 | size = val & MVPP2_TXQ_TOKEN_SIZE_MAX; |
| 5206 | |
| 5207 | if (size < mtu) { |
| 5208 | size = mtu; |
| 5209 | val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX; |
| 5210 | val |= size; |
| 5211 | mvpp2_write(port->priv, |
| 5212 | MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq), |
| 5213 | val); |
| 5214 | } |
| 5215 | } |
| 5216 | } |
| 5217 | |
| 5218 | /* Set the number of packets that will be received before Rx interrupt |
| 5219 | * will be generated by HW. |
| 5220 | */ |
| 5221 | static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port, |
Thomas Petazzoni | d63f9e4 | 2017-02-21 11:28:02 +0100 | [diff] [blame] | 5222 | struct mvpp2_rx_queue *rxq) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5223 | { |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5224 | int cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5225 | |
Thomas Petazzoni | f8b0d5f | 2017-02-21 11:28:03 +0100 | [diff] [blame] | 5226 | if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK) |
| 5227 | rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5228 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5229 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id); |
| 5230 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG, |
| 5231 | rxq->pkts_coal); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5232 | |
| 5233 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5234 | } |
| 5235 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5236 | /* For some reason in the LSP this is done on each CPU. Why ? */ |
| 5237 | static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port, |
| 5238 | struct mvpp2_tx_queue *txq) |
| 5239 | { |
| 5240 | int cpu = get_cpu(); |
| 5241 | u32 val; |
| 5242 | |
| 5243 | if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK) |
| 5244 | txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK; |
| 5245 | |
| 5246 | val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET); |
| 5247 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id); |
| 5248 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val); |
| 5249 | |
| 5250 | put_cpu(); |
| 5251 | } |
| 5252 | |
Thomas Petazzoni | ab42676 | 2017-02-21 11:28:04 +0100 | [diff] [blame] | 5253 | static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz) |
| 5254 | { |
| 5255 | u64 tmp = (u64)clk_hz * usec; |
| 5256 | |
| 5257 | do_div(tmp, USEC_PER_SEC); |
| 5258 | |
| 5259 | return tmp > U32_MAX ? U32_MAX : tmp; |
| 5260 | } |
| 5261 | |
| 5262 | static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz) |
| 5263 | { |
| 5264 | u64 tmp = (u64)cycles * USEC_PER_SEC; |
| 5265 | |
| 5266 | do_div(tmp, clk_hz); |
| 5267 | |
| 5268 | return tmp > U32_MAX ? U32_MAX : tmp; |
| 5269 | } |
| 5270 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5271 | /* Set the time delay in usec before Rx interrupt */ |
| 5272 | static void mvpp2_rx_time_coal_set(struct mvpp2_port *port, |
Thomas Petazzoni | d63f9e4 | 2017-02-21 11:28:02 +0100 | [diff] [blame] | 5273 | struct mvpp2_rx_queue *rxq) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5274 | { |
Thomas Petazzoni | ab42676 | 2017-02-21 11:28:04 +0100 | [diff] [blame] | 5275 | unsigned long freq = port->priv->tclk; |
| 5276 | u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5277 | |
Thomas Petazzoni | ab42676 | 2017-02-21 11:28:04 +0100 | [diff] [blame] | 5278 | if (val > MVPP2_MAX_ISR_RX_THRESHOLD) { |
| 5279 | rxq->time_coal = |
| 5280 | mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq); |
| 5281 | |
| 5282 | /* re-evaluate to get actual register value */ |
| 5283 | val = mvpp2_usec_to_cycles(rxq->time_coal, freq); |
| 5284 | } |
| 5285 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5286 | mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5287 | } |
| 5288 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5289 | static void mvpp2_tx_time_coal_set(struct mvpp2_port *port) |
| 5290 | { |
| 5291 | unsigned long freq = port->priv->tclk; |
| 5292 | u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq); |
| 5293 | |
| 5294 | if (val > MVPP2_MAX_ISR_TX_THRESHOLD) { |
| 5295 | port->tx_time_coal = |
| 5296 | mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq); |
| 5297 | |
| 5298 | /* re-evaluate to get actual register value */ |
| 5299 | val = mvpp2_usec_to_cycles(port->tx_time_coal, freq); |
| 5300 | } |
| 5301 | |
| 5302 | mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val); |
| 5303 | } |
| 5304 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5305 | /* Free Tx queue skbuffs */ |
| 5306 | static void mvpp2_txq_bufs_free(struct mvpp2_port *port, |
| 5307 | struct mvpp2_tx_queue *txq, |
| 5308 | struct mvpp2_txq_pcpu *txq_pcpu, int num) |
| 5309 | { |
| 5310 | int i; |
| 5311 | |
| 5312 | for (i = 0; i < num; i++) { |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 5313 | struct mvpp2_txq_pcpu_buf *tx_buf = |
| 5314 | txq_pcpu->buffs + txq_pcpu->txq_get_index; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5315 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5316 | dma_unmap_single(port->dev->dev.parent, tx_buf->dma, |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 5317 | tx_buf->size, DMA_TO_DEVICE); |
Thomas Petazzoni | 36fb743 | 2017-02-21 11:28:05 +0100 | [diff] [blame] | 5318 | if (tx_buf->skb) |
| 5319 | dev_kfree_skb_any(tx_buf->skb); |
| 5320 | |
| 5321 | mvpp2_txq_inc_get(txq_pcpu); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5322 | } |
| 5323 | } |
| 5324 | |
| 5325 | static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port, |
| 5326 | u32 cause) |
| 5327 | { |
| 5328 | int queue = fls(cause) - 1; |
| 5329 | |
| 5330 | return port->rxqs[queue]; |
| 5331 | } |
| 5332 | |
| 5333 | static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port, |
| 5334 | u32 cause) |
| 5335 | { |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5336 | int queue = fls(cause) - 1; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5337 | |
| 5338 | return port->txqs[queue]; |
| 5339 | } |
| 5340 | |
| 5341 | /* Handle end of transmission */ |
| 5342 | static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq, |
| 5343 | struct mvpp2_txq_pcpu *txq_pcpu) |
| 5344 | { |
| 5345 | struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id); |
| 5346 | int tx_done; |
| 5347 | |
| 5348 | if (txq_pcpu->cpu != smp_processor_id()) |
| 5349 | netdev_err(port->dev, "wrong cpu on the end of Tx processing\n"); |
| 5350 | |
| 5351 | tx_done = mvpp2_txq_sent_desc_proc(port, txq); |
| 5352 | if (!tx_done) |
| 5353 | return; |
| 5354 | mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done); |
| 5355 | |
| 5356 | txq_pcpu->count -= tx_done; |
| 5357 | |
| 5358 | if (netif_tx_queue_stopped(nq)) |
| 5359 | if (txq_pcpu->size - txq_pcpu->count >= MAX_SKB_FRAGS + 1) |
| 5360 | netif_tx_wake_queue(nq); |
| 5361 | } |
| 5362 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5363 | static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause, |
| 5364 | int cpu) |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5365 | { |
| 5366 | struct mvpp2_tx_queue *txq; |
| 5367 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 5368 | unsigned int tx_todo = 0; |
| 5369 | |
| 5370 | while (cause) { |
| 5371 | txq = mvpp2_get_tx_queue(port, cause); |
| 5372 | if (!txq) |
| 5373 | break; |
| 5374 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5375 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5376 | |
| 5377 | if (txq_pcpu->count) { |
| 5378 | mvpp2_txq_done(port, txq, txq_pcpu); |
| 5379 | tx_todo += txq_pcpu->count; |
| 5380 | } |
| 5381 | |
| 5382 | cause &= ~(1 << txq->log_id); |
| 5383 | } |
| 5384 | return tx_todo; |
| 5385 | } |
| 5386 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5387 | /* Rx/Tx queue initialization/cleanup methods */ |
| 5388 | |
| 5389 | /* Allocate and initialize descriptors for aggr TXQ */ |
| 5390 | static int mvpp2_aggr_txq_init(struct platform_device *pdev, |
Antoine Ténart | 85affd7 | 2017-08-23 09:46:55 +0200 | [diff] [blame] | 5391 | struct mvpp2_tx_queue *aggr_txq, int cpu, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5392 | struct mvpp2 *priv) |
| 5393 | { |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 5394 | u32 txq_dma; |
| 5395 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5396 | /* Allocate memory for TX descriptors */ |
| 5397 | aggr_txq->descs = dma_alloc_coherent(&pdev->dev, |
Antoine Ténart | 85affd7 | 2017-08-23 09:46:55 +0200 | [diff] [blame] | 5398 | MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5399 | &aggr_txq->descs_dma, GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5400 | if (!aggr_txq->descs) |
| 5401 | return -ENOMEM; |
| 5402 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5403 | aggr_txq->last_desc = aggr_txq->size - 1; |
| 5404 | |
| 5405 | /* Aggr TXQ no reset WA */ |
| 5406 | aggr_txq->next_desc_to_proc = mvpp2_read(priv, |
| 5407 | MVPP2_AGGR_TXQ_INDEX_REG(cpu)); |
| 5408 | |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 5409 | /* Set Tx descriptors queue starting address indirect |
| 5410 | * access |
| 5411 | */ |
| 5412 | if (priv->hw_version == MVPP21) |
| 5413 | txq_dma = aggr_txq->descs_dma; |
| 5414 | else |
| 5415 | txq_dma = aggr_txq->descs_dma >> |
| 5416 | MVPP22_AGGR_TXQ_DESC_ADDR_OFFS; |
| 5417 | |
| 5418 | mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma); |
Antoine Ténart | 85affd7 | 2017-08-23 09:46:55 +0200 | [diff] [blame] | 5419 | mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), |
| 5420 | MVPP2_AGGR_TXQ_SIZE); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5421 | |
| 5422 | return 0; |
| 5423 | } |
| 5424 | |
| 5425 | /* Create a specified Rx queue */ |
| 5426 | static int mvpp2_rxq_init(struct mvpp2_port *port, |
| 5427 | struct mvpp2_rx_queue *rxq) |
| 5428 | |
| 5429 | { |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 5430 | u32 rxq_dma; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5431 | int cpu; |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 5432 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5433 | rxq->size = port->rx_ring_size; |
| 5434 | |
| 5435 | /* Allocate memory for RX descriptors */ |
| 5436 | rxq->descs = dma_alloc_coherent(port->dev->dev.parent, |
| 5437 | rxq->size * MVPP2_DESC_ALIGNED_SIZE, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5438 | &rxq->descs_dma, GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5439 | if (!rxq->descs) |
| 5440 | return -ENOMEM; |
| 5441 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5442 | rxq->last_desc = rxq->size - 1; |
| 5443 | |
| 5444 | /* Zero occupied and non-occupied counters - direct access */ |
| 5445 | mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0); |
| 5446 | |
| 5447 | /* Set Rx descriptors queue starting address - indirect access */ |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5448 | cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5449 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id); |
Thomas Petazzoni | b02f31f | 2017-03-07 16:53:12 +0100 | [diff] [blame] | 5450 | if (port->priv->hw_version == MVPP21) |
| 5451 | rxq_dma = rxq->descs_dma; |
| 5452 | else |
| 5453 | rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5454 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma); |
| 5455 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size); |
| 5456 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5457 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5458 | |
| 5459 | /* Set Offset */ |
| 5460 | mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD); |
| 5461 | |
| 5462 | /* Set coalescing pkts and time */ |
Thomas Petazzoni | d63f9e4 | 2017-02-21 11:28:02 +0100 | [diff] [blame] | 5463 | mvpp2_rx_pkts_coal_set(port, rxq); |
| 5464 | mvpp2_rx_time_coal_set(port, rxq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5465 | |
| 5466 | /* Add number of descriptors ready for receiving packets */ |
| 5467 | mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size); |
| 5468 | |
| 5469 | return 0; |
| 5470 | } |
| 5471 | |
| 5472 | /* Push packets received by the RXQ to BM pool */ |
| 5473 | static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port, |
| 5474 | struct mvpp2_rx_queue *rxq) |
| 5475 | { |
| 5476 | int rx_received, i; |
| 5477 | |
| 5478 | rx_received = mvpp2_rxq_received(port, rxq->id); |
| 5479 | if (!rx_received) |
| 5480 | return; |
| 5481 | |
| 5482 | for (i = 0; i < rx_received; i++) { |
| 5483 | struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq); |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 5484 | u32 status = mvpp2_rxdesc_status_get(port, rx_desc); |
| 5485 | int pool; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5486 | |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 5487 | pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >> |
| 5488 | MVPP2_RXD_BM_POOL_ID_OFFS; |
| 5489 | |
Thomas Petazzoni | 7d7627b | 2017-06-22 14:23:20 +0200 | [diff] [blame] | 5490 | mvpp2_bm_pool_put(port, pool, |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 5491 | mvpp2_rxdesc_dma_addr_get(port, rx_desc), |
| 5492 | mvpp2_rxdesc_cookie_get(port, rx_desc)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5493 | } |
| 5494 | mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received); |
| 5495 | } |
| 5496 | |
| 5497 | /* Cleanup Rx queue */ |
| 5498 | static void mvpp2_rxq_deinit(struct mvpp2_port *port, |
| 5499 | struct mvpp2_rx_queue *rxq) |
| 5500 | { |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5501 | int cpu; |
| 5502 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5503 | mvpp2_rxq_drop_pkts(port, rxq); |
| 5504 | |
| 5505 | if (rxq->descs) |
| 5506 | dma_free_coherent(port->dev->dev.parent, |
| 5507 | rxq->size * MVPP2_DESC_ALIGNED_SIZE, |
| 5508 | rxq->descs, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5509 | rxq->descs_dma); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5510 | |
| 5511 | rxq->descs = NULL; |
| 5512 | rxq->last_desc = 0; |
| 5513 | rxq->next_desc_to_proc = 0; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5514 | rxq->descs_dma = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5515 | |
| 5516 | /* Clear Rx descriptors queue starting address and size; |
| 5517 | * free descriptor number |
| 5518 | */ |
| 5519 | mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5520 | cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5521 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id); |
| 5522 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0); |
| 5523 | mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5524 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5525 | } |
| 5526 | |
| 5527 | /* Create and initialize a Tx queue */ |
| 5528 | static int mvpp2_txq_init(struct mvpp2_port *port, |
| 5529 | struct mvpp2_tx_queue *txq) |
| 5530 | { |
| 5531 | u32 val; |
| 5532 | int cpu, desc, desc_per_txq, tx_port_num; |
| 5533 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 5534 | |
| 5535 | txq->size = port->tx_ring_size; |
| 5536 | |
| 5537 | /* Allocate memory for Tx descriptors */ |
| 5538 | txq->descs = dma_alloc_coherent(port->dev->dev.parent, |
| 5539 | txq->size * MVPP2_DESC_ALIGNED_SIZE, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5540 | &txq->descs_dma, GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5541 | if (!txq->descs) |
| 5542 | return -ENOMEM; |
| 5543 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5544 | txq->last_desc = txq->size - 1; |
| 5545 | |
| 5546 | /* Set Tx descriptors queue starting address - indirect access */ |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5547 | cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5548 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id); |
| 5549 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, |
| 5550 | txq->descs_dma); |
| 5551 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, |
| 5552 | txq->size & MVPP2_TXQ_DESC_SIZE_MASK); |
| 5553 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0); |
| 5554 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG, |
| 5555 | txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET); |
| 5556 | val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5557 | val &= ~MVPP2_TXQ_PENDING_MASK; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5558 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5559 | |
| 5560 | /* Calculate base address in prefetch buffer. We reserve 16 descriptors |
| 5561 | * for each existing TXQ. |
| 5562 | * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT |
| 5563 | * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS |
| 5564 | */ |
| 5565 | desc_per_txq = 16; |
| 5566 | desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) + |
| 5567 | (txq->log_id * desc_per_txq); |
| 5568 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5569 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, |
| 5570 | MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 | |
| 5571 | MVPP2_PREF_BUF_THRESH(desc_per_txq / 2)); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5572 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5573 | |
| 5574 | /* WRR / EJP configuration - indirect access */ |
| 5575 | tx_port_num = mvpp2_egress_port(port); |
| 5576 | mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); |
| 5577 | |
| 5578 | val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id)); |
| 5579 | val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK; |
| 5580 | val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1); |
| 5581 | val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK; |
| 5582 | mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val); |
| 5583 | |
| 5584 | val = MVPP2_TXQ_TOKEN_SIZE_MAX; |
| 5585 | mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id), |
| 5586 | val); |
| 5587 | |
| 5588 | for_each_present_cpu(cpu) { |
| 5589 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
| 5590 | txq_pcpu->size = txq->size; |
Markus Elfring | 02c91ec | 2017-04-17 08:09:07 +0200 | [diff] [blame] | 5591 | txq_pcpu->buffs = kmalloc_array(txq_pcpu->size, |
| 5592 | sizeof(*txq_pcpu->buffs), |
| 5593 | GFP_KERNEL); |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 5594 | if (!txq_pcpu->buffs) |
Markus Elfring | 20b1e16 | 2017-04-17 12:58:33 +0200 | [diff] [blame] | 5595 | goto cleanup; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5596 | |
| 5597 | txq_pcpu->count = 0; |
| 5598 | txq_pcpu->reserved_num = 0; |
| 5599 | txq_pcpu->txq_put_index = 0; |
| 5600 | txq_pcpu->txq_get_index = 0; |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 5601 | |
| 5602 | txq_pcpu->tso_headers = |
| 5603 | dma_alloc_coherent(port->dev->dev.parent, |
| 5604 | MVPP2_AGGR_TXQ_SIZE * TSO_HEADER_SIZE, |
| 5605 | &txq_pcpu->tso_headers_dma, |
| 5606 | GFP_KERNEL); |
| 5607 | if (!txq_pcpu->tso_headers) |
| 5608 | goto cleanup; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5609 | } |
| 5610 | |
| 5611 | return 0; |
Markus Elfring | 20b1e16 | 2017-04-17 12:58:33 +0200 | [diff] [blame] | 5612 | cleanup: |
Marcin Wojtas | 71ce391 | 2015-08-06 19:00:29 +0200 | [diff] [blame] | 5613 | for_each_present_cpu(cpu) { |
| 5614 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 5615 | kfree(txq_pcpu->buffs); |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 5616 | |
| 5617 | dma_free_coherent(port->dev->dev.parent, |
| 5618 | MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE, |
| 5619 | txq_pcpu->tso_headers, |
| 5620 | txq_pcpu->tso_headers_dma); |
Marcin Wojtas | 71ce391 | 2015-08-06 19:00:29 +0200 | [diff] [blame] | 5621 | } |
| 5622 | |
| 5623 | dma_free_coherent(port->dev->dev.parent, |
| 5624 | txq->size * MVPP2_DESC_ALIGNED_SIZE, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5625 | txq->descs, txq->descs_dma); |
Marcin Wojtas | 71ce391 | 2015-08-06 19:00:29 +0200 | [diff] [blame] | 5626 | |
| 5627 | return -ENOMEM; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5628 | } |
| 5629 | |
| 5630 | /* Free allocated TXQ resources */ |
| 5631 | static void mvpp2_txq_deinit(struct mvpp2_port *port, |
| 5632 | struct mvpp2_tx_queue *txq) |
| 5633 | { |
| 5634 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 5635 | int cpu; |
| 5636 | |
| 5637 | for_each_present_cpu(cpu) { |
| 5638 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
Thomas Petazzoni | 8354491 | 2016-12-21 11:28:49 +0100 | [diff] [blame] | 5639 | kfree(txq_pcpu->buffs); |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 5640 | |
| 5641 | dma_free_coherent(port->dev->dev.parent, |
| 5642 | MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE, |
| 5643 | txq_pcpu->tso_headers, |
| 5644 | txq_pcpu->tso_headers_dma); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5645 | } |
| 5646 | |
| 5647 | if (txq->descs) |
| 5648 | dma_free_coherent(port->dev->dev.parent, |
| 5649 | txq->size * MVPP2_DESC_ALIGNED_SIZE, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5650 | txq->descs, txq->descs_dma); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5651 | |
| 5652 | txq->descs = NULL; |
| 5653 | txq->last_desc = 0; |
| 5654 | txq->next_desc_to_proc = 0; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 5655 | txq->descs_dma = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5656 | |
| 5657 | /* Set minimum bandwidth for disabled TXQs */ |
| 5658 | mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0); |
| 5659 | |
| 5660 | /* Set Tx descriptors queue starting address and size */ |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5661 | cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5662 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id); |
| 5663 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0); |
| 5664 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5665 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5666 | } |
| 5667 | |
| 5668 | /* Cleanup Tx ports */ |
| 5669 | static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq) |
| 5670 | { |
| 5671 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 5672 | int delay, pending, cpu; |
| 5673 | u32 val; |
| 5674 | |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5675 | cpu = get_cpu(); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5676 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id); |
| 5677 | val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5678 | val |= MVPP2_TXQ_DRAIN_EN_MASK; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5679 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5680 | |
| 5681 | /* The napi queue has been stopped so wait for all packets |
| 5682 | * to be transmitted. |
| 5683 | */ |
| 5684 | delay = 0; |
| 5685 | do { |
| 5686 | if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) { |
| 5687 | netdev_warn(port->dev, |
| 5688 | "port %d: cleaning queue %d timed out\n", |
| 5689 | port->id, txq->log_id); |
| 5690 | break; |
| 5691 | } |
| 5692 | mdelay(1); |
| 5693 | delay++; |
| 5694 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5695 | pending = mvpp2_percpu_read(port->priv, cpu, |
| 5696 | MVPP2_TXQ_PENDING_REG); |
| 5697 | pending &= MVPP2_TXQ_PENDING_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5698 | } while (pending); |
| 5699 | |
| 5700 | val &= ~MVPP2_TXQ_DRAIN_EN_MASK; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 5701 | mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val); |
Thomas Petazzoni | a704bb5 | 2017-06-10 23:18:22 +0200 | [diff] [blame] | 5702 | put_cpu(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5703 | |
| 5704 | for_each_present_cpu(cpu) { |
| 5705 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
| 5706 | |
| 5707 | /* Release all packets */ |
| 5708 | mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count); |
| 5709 | |
| 5710 | /* Reset queue */ |
| 5711 | txq_pcpu->count = 0; |
| 5712 | txq_pcpu->txq_put_index = 0; |
| 5713 | txq_pcpu->txq_get_index = 0; |
| 5714 | } |
| 5715 | } |
| 5716 | |
| 5717 | /* Cleanup all Tx queues */ |
| 5718 | static void mvpp2_cleanup_txqs(struct mvpp2_port *port) |
| 5719 | { |
| 5720 | struct mvpp2_tx_queue *txq; |
| 5721 | int queue; |
| 5722 | u32 val; |
| 5723 | |
| 5724 | val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG); |
| 5725 | |
| 5726 | /* Reset Tx ports and delete Tx queues */ |
| 5727 | val |= MVPP2_TX_PORT_FLUSH_MASK(port->id); |
| 5728 | mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val); |
| 5729 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5730 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5731 | txq = port->txqs[queue]; |
| 5732 | mvpp2_txq_clean(port, txq); |
| 5733 | mvpp2_txq_deinit(port, txq); |
| 5734 | } |
| 5735 | |
| 5736 | on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1); |
| 5737 | |
| 5738 | val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id); |
| 5739 | mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val); |
| 5740 | } |
| 5741 | |
| 5742 | /* Cleanup all Rx queues */ |
| 5743 | static void mvpp2_cleanup_rxqs(struct mvpp2_port *port) |
| 5744 | { |
| 5745 | int queue; |
| 5746 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5747 | for (queue = 0; queue < port->nrxqs; queue++) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5748 | mvpp2_rxq_deinit(port, port->rxqs[queue]); |
| 5749 | } |
| 5750 | |
| 5751 | /* Init all Rx queues for port */ |
| 5752 | static int mvpp2_setup_rxqs(struct mvpp2_port *port) |
| 5753 | { |
| 5754 | int queue, err; |
| 5755 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5756 | for (queue = 0; queue < port->nrxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5757 | err = mvpp2_rxq_init(port, port->rxqs[queue]); |
| 5758 | if (err) |
| 5759 | goto err_cleanup; |
| 5760 | } |
| 5761 | return 0; |
| 5762 | |
| 5763 | err_cleanup: |
| 5764 | mvpp2_cleanup_rxqs(port); |
| 5765 | return err; |
| 5766 | } |
| 5767 | |
| 5768 | /* Init all tx queues for port */ |
| 5769 | static int mvpp2_setup_txqs(struct mvpp2_port *port) |
| 5770 | { |
| 5771 | struct mvpp2_tx_queue *txq; |
| 5772 | int queue, err; |
| 5773 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5774 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5775 | txq = port->txqs[queue]; |
| 5776 | err = mvpp2_txq_init(port, txq); |
| 5777 | if (err) |
| 5778 | goto err_cleanup; |
| 5779 | } |
| 5780 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5781 | if (port->has_tx_irqs) { |
| 5782 | mvpp2_tx_time_coal_set(port); |
| 5783 | for (queue = 0; queue < port->ntxqs; queue++) { |
| 5784 | txq = port->txqs[queue]; |
| 5785 | mvpp2_tx_pkts_coal_set(port, txq); |
| 5786 | } |
| 5787 | } |
| 5788 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5789 | on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1); |
| 5790 | return 0; |
| 5791 | |
| 5792 | err_cleanup: |
| 5793 | mvpp2_cleanup_txqs(port); |
| 5794 | return err; |
| 5795 | } |
| 5796 | |
| 5797 | /* The callback for per-port interrupt */ |
| 5798 | static irqreturn_t mvpp2_isr(int irq, void *dev_id) |
| 5799 | { |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 5800 | struct mvpp2_queue_vector *qv = dev_id; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5801 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 5802 | mvpp2_qvec_interrupt_disable(qv); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5803 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 5804 | napi_schedule(&qv->napi); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5805 | |
| 5806 | return IRQ_HANDLED; |
| 5807 | } |
| 5808 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 5809 | /* Per-port interrupt for link status changes */ |
| 5810 | static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id) |
| 5811 | { |
| 5812 | struct mvpp2_port *port = (struct mvpp2_port *)dev_id; |
| 5813 | struct net_device *dev = port->dev; |
| 5814 | bool event = false, link = false; |
| 5815 | u32 val; |
| 5816 | |
| 5817 | mvpp22_gop_mask_irq(port); |
| 5818 | |
| 5819 | if (port->gop_id == 0 && |
| 5820 | port->phy_interface == PHY_INTERFACE_MODE_10GKR) { |
| 5821 | val = readl(port->base + MVPP22_XLG_INT_STAT); |
| 5822 | if (val & MVPP22_XLG_INT_STAT_LINK) { |
| 5823 | event = true; |
| 5824 | val = readl(port->base + MVPP22_XLG_STATUS); |
| 5825 | if (val & MVPP22_XLG_STATUS_LINK_UP) |
| 5826 | link = true; |
| 5827 | } |
| 5828 | } else if (phy_interface_mode_is_rgmii(port->phy_interface) || |
| 5829 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 5830 | val = readl(port->base + MVPP22_GMAC_INT_STAT); |
| 5831 | if (val & MVPP22_GMAC_INT_STAT_LINK) { |
| 5832 | event = true; |
| 5833 | val = readl(port->base + MVPP2_GMAC_STATUS0); |
| 5834 | if (val & MVPP2_GMAC_STATUS0_LINK_UP) |
| 5835 | link = true; |
| 5836 | } |
| 5837 | } |
| 5838 | |
| 5839 | if (!netif_running(dev) || !event) |
| 5840 | goto handled; |
| 5841 | |
| 5842 | if (link) { |
| 5843 | mvpp2_interrupts_enable(port); |
| 5844 | |
| 5845 | mvpp2_egress_enable(port); |
| 5846 | mvpp2_ingress_enable(port); |
| 5847 | netif_carrier_on(dev); |
| 5848 | netif_tx_wake_all_queues(dev); |
| 5849 | } else { |
| 5850 | netif_tx_stop_all_queues(dev); |
| 5851 | netif_carrier_off(dev); |
| 5852 | mvpp2_ingress_disable(port); |
| 5853 | mvpp2_egress_disable(port); |
| 5854 | |
| 5855 | mvpp2_interrupts_disable(port); |
| 5856 | } |
| 5857 | |
| 5858 | handled: |
| 5859 | mvpp22_gop_unmask_irq(port); |
| 5860 | return IRQ_HANDLED; |
| 5861 | } |
| 5862 | |
Antoine Tenart | 65a2c09 | 2017-08-30 10:29:18 +0200 | [diff] [blame] | 5863 | static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port, |
| 5864 | struct phy_device *phydev) |
| 5865 | { |
| 5866 | u32 val; |
| 5867 | |
| 5868 | if (port->phy_interface != PHY_INTERFACE_MODE_RGMII && |
| 5869 | port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID && |
| 5870 | port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID && |
| 5871 | port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID && |
| 5872 | port->phy_interface != PHY_INTERFACE_MODE_SGMII) |
| 5873 | return; |
| 5874 | |
| 5875 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 5876 | val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED | |
| 5877 | MVPP2_GMAC_CONFIG_GMII_SPEED | |
| 5878 | MVPP2_GMAC_CONFIG_FULL_DUPLEX | |
| 5879 | MVPP2_GMAC_AN_SPEED_EN | |
| 5880 | MVPP2_GMAC_AN_DUPLEX_EN); |
| 5881 | |
| 5882 | if (phydev->duplex) |
| 5883 | val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX; |
| 5884 | |
| 5885 | if (phydev->speed == SPEED_1000) |
| 5886 | val |= MVPP2_GMAC_CONFIG_GMII_SPEED; |
| 5887 | else if (phydev->speed == SPEED_100) |
| 5888 | val |= MVPP2_GMAC_CONFIG_MII_SPEED; |
| 5889 | |
| 5890 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
Antoine Tenart | 65a2c09 | 2017-08-30 10:29:18 +0200 | [diff] [blame] | 5891 | } |
| 5892 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5893 | /* Adjust link */ |
| 5894 | static void mvpp2_link_event(struct net_device *dev) |
| 5895 | { |
| 5896 | struct mvpp2_port *port = netdev_priv(dev); |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 5897 | struct phy_device *phydev = dev->phydev; |
Antoine Tenart | 89273bc | 2017-08-30 10:29:19 +0200 | [diff] [blame] | 5898 | bool link_reconfigured = false; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5899 | u32 val; |
| 5900 | |
| 5901 | if (phydev->link) { |
Antoine Tenart | 89273bc | 2017-08-30 10:29:19 +0200 | [diff] [blame] | 5902 | if (port->phy_interface != phydev->interface && port->comphy) { |
| 5903 | /* disable current port for reconfiguration */ |
| 5904 | mvpp2_interrupts_disable(port); |
| 5905 | netif_carrier_off(port->dev); |
| 5906 | mvpp2_port_disable(port); |
| 5907 | phy_power_off(port->comphy); |
| 5908 | |
| 5909 | /* comphy reconfiguration */ |
| 5910 | port->phy_interface = phydev->interface; |
| 5911 | mvpp22_comphy_init(port); |
| 5912 | |
| 5913 | /* gop/mac reconfiguration */ |
| 5914 | mvpp22_gop_init(port); |
| 5915 | mvpp2_port_mii_set(port); |
| 5916 | |
| 5917 | link_reconfigured = true; |
| 5918 | } |
| 5919 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5920 | if ((port->speed != phydev->speed) || |
| 5921 | (port->duplex != phydev->duplex)) { |
Antoine Tenart | 65a2c09 | 2017-08-30 10:29:18 +0200 | [diff] [blame] | 5922 | mvpp2_gmac_set_autoneg(port, phydev); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5923 | |
| 5924 | port->duplex = phydev->duplex; |
| 5925 | port->speed = phydev->speed; |
| 5926 | } |
| 5927 | } |
| 5928 | |
Antoine Tenart | 89273bc | 2017-08-30 10:29:19 +0200 | [diff] [blame] | 5929 | if (phydev->link != port->link || link_reconfigured) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5930 | port->link = phydev->link; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5931 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5932 | if (phydev->link) { |
Antoine Tenart | 65a2c09 | 2017-08-30 10:29:18 +0200 | [diff] [blame] | 5933 | if (port->phy_interface == PHY_INTERFACE_MODE_RGMII || |
| 5934 | port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID || |
| 5935 | port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID || |
| 5936 | port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID || |
| 5937 | port->phy_interface == PHY_INTERFACE_MODE_SGMII) { |
| 5938 | val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 5939 | val |= (MVPP2_GMAC_FORCE_LINK_PASS | |
| 5940 | MVPP2_GMAC_FORCE_LINK_DOWN); |
| 5941 | writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); |
| 5942 | } |
Antoine Tenart | f55744a | 2017-08-30 10:29:17 +0200 | [diff] [blame] | 5943 | |
| 5944 | mvpp2_interrupts_enable(port); |
| 5945 | mvpp2_port_enable(port); |
| 5946 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5947 | mvpp2_egress_enable(port); |
| 5948 | mvpp2_ingress_enable(port); |
Antoine Tenart | f55744a | 2017-08-30 10:29:17 +0200 | [diff] [blame] | 5949 | netif_carrier_on(dev); |
| 5950 | netif_tx_wake_all_queues(dev); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5951 | } else { |
Antoine Tenart | 968b211 | 2017-08-30 10:29:16 +0200 | [diff] [blame] | 5952 | port->duplex = -1; |
| 5953 | port->speed = 0; |
| 5954 | |
Antoine Tenart | f55744a | 2017-08-30 10:29:17 +0200 | [diff] [blame] | 5955 | netif_tx_stop_all_queues(dev); |
| 5956 | netif_carrier_off(dev); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5957 | mvpp2_ingress_disable(port); |
| 5958 | mvpp2_egress_disable(port); |
Antoine Tenart | f55744a | 2017-08-30 10:29:17 +0200 | [diff] [blame] | 5959 | |
| 5960 | mvpp2_port_disable(port); |
| 5961 | mvpp2_interrupts_disable(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5962 | } |
Antoine Tenart | 968b211 | 2017-08-30 10:29:16 +0200 | [diff] [blame] | 5963 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 5964 | phy_print_status(phydev); |
| 5965 | } |
| 5966 | } |
| 5967 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5968 | static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu) |
| 5969 | { |
| 5970 | ktime_t interval; |
| 5971 | |
| 5972 | if (!port_pcpu->timer_scheduled) { |
| 5973 | port_pcpu->timer_scheduled = true; |
Thomas Gleixner | 8b0e195 | 2016-12-25 12:30:41 +0100 | [diff] [blame] | 5974 | interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5975 | hrtimer_start(&port_pcpu->tx_done_timer, interval, |
| 5976 | HRTIMER_MODE_REL_PINNED); |
| 5977 | } |
| 5978 | } |
| 5979 | |
| 5980 | static void mvpp2_tx_proc_cb(unsigned long data) |
| 5981 | { |
| 5982 | struct net_device *dev = (struct net_device *)data; |
| 5983 | struct mvpp2_port *port = netdev_priv(dev); |
| 5984 | struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu); |
| 5985 | unsigned int tx_todo, cause; |
| 5986 | |
| 5987 | if (!netif_running(dev)) |
| 5988 | return; |
| 5989 | port_pcpu->timer_scheduled = false; |
| 5990 | |
| 5991 | /* Process all the Tx queues */ |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 5992 | cause = (1 << port->ntxqs) - 1; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 5993 | tx_todo = mvpp2_tx_done(port, cause, smp_processor_id()); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 5994 | |
| 5995 | /* Set the timer in case not all the packets were processed */ |
| 5996 | if (tx_todo) |
| 5997 | mvpp2_timer_set(port_pcpu); |
| 5998 | } |
| 5999 | |
| 6000 | static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer) |
| 6001 | { |
| 6002 | struct mvpp2_port_pcpu *port_pcpu = container_of(timer, |
| 6003 | struct mvpp2_port_pcpu, |
| 6004 | tx_done_timer); |
| 6005 | |
| 6006 | tasklet_schedule(&port_pcpu->tx_done_tasklet); |
| 6007 | |
| 6008 | return HRTIMER_NORESTART; |
| 6009 | } |
| 6010 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6011 | /* Main RX/TX processing routines */ |
| 6012 | |
| 6013 | /* Display more error info */ |
| 6014 | static void mvpp2_rx_error(struct mvpp2_port *port, |
| 6015 | struct mvpp2_rx_desc *rx_desc) |
| 6016 | { |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6017 | u32 status = mvpp2_rxdesc_status_get(port, rx_desc); |
| 6018 | size_t sz = mvpp2_rxdesc_size_get(port, rx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6019 | |
| 6020 | switch (status & MVPP2_RXD_ERR_CODE_MASK) { |
| 6021 | case MVPP2_RXD_ERR_CRC: |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6022 | netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n", |
| 6023 | status, sz); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6024 | break; |
| 6025 | case MVPP2_RXD_ERR_OVERRUN: |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6026 | netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n", |
| 6027 | status, sz); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6028 | break; |
| 6029 | case MVPP2_RXD_ERR_RESOURCE: |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6030 | netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n", |
| 6031 | status, sz); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6032 | break; |
| 6033 | } |
| 6034 | } |
| 6035 | |
| 6036 | /* Handle RX checksum offload */ |
| 6037 | static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status, |
| 6038 | struct sk_buff *skb) |
| 6039 | { |
| 6040 | if (((status & MVPP2_RXD_L3_IP4) && |
| 6041 | !(status & MVPP2_RXD_IP4_HEADER_ERR)) || |
| 6042 | (status & MVPP2_RXD_L3_IP6)) |
| 6043 | if (((status & MVPP2_RXD_L4_UDP) || |
| 6044 | (status & MVPP2_RXD_L4_TCP)) && |
| 6045 | (status & MVPP2_RXD_L4_CSUM_OK)) { |
| 6046 | skb->csum = 0; |
| 6047 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 6048 | return; |
| 6049 | } |
| 6050 | |
| 6051 | skb->ip_summed = CHECKSUM_NONE; |
| 6052 | } |
| 6053 | |
| 6054 | /* Reuse skb if possible, or allocate a new skb and add it to BM pool */ |
| 6055 | static int mvpp2_rx_refill(struct mvpp2_port *port, |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 6056 | struct mvpp2_bm_pool *bm_pool, int pool) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6057 | { |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6058 | dma_addr_t dma_addr; |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 6059 | phys_addr_t phys_addr; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6060 | void *buf; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6061 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6062 | /* No recycle or too many buffers are in use, so allocate a new skb */ |
Thomas Petazzoni | 4e4a105 | 2017-03-07 16:53:04 +0100 | [diff] [blame] | 6063 | buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr, |
| 6064 | GFP_ATOMIC); |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6065 | if (!buf) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6066 | return -ENOMEM; |
| 6067 | |
Thomas Petazzoni | 7d7627b | 2017-06-22 14:23:20 +0200 | [diff] [blame] | 6068 | mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr); |
Thomas Petazzoni | 7ef7e1d | 2017-02-21 11:28:07 +0100 | [diff] [blame] | 6069 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6070 | return 0; |
| 6071 | } |
| 6072 | |
| 6073 | /* Handle tx checksum */ |
| 6074 | static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb) |
| 6075 | { |
| 6076 | if (skb->ip_summed == CHECKSUM_PARTIAL) { |
| 6077 | int ip_hdr_len = 0; |
| 6078 | u8 l4_proto; |
| 6079 | |
| 6080 | if (skb->protocol == htons(ETH_P_IP)) { |
| 6081 | struct iphdr *ip4h = ip_hdr(skb); |
| 6082 | |
| 6083 | /* Calculate IPv4 checksum and L4 checksum */ |
| 6084 | ip_hdr_len = ip4h->ihl; |
| 6085 | l4_proto = ip4h->protocol; |
| 6086 | } else if (skb->protocol == htons(ETH_P_IPV6)) { |
| 6087 | struct ipv6hdr *ip6h = ipv6_hdr(skb); |
| 6088 | |
| 6089 | /* Read l4_protocol from one of IPv6 extra headers */ |
| 6090 | if (skb_network_header_len(skb) > 0) |
| 6091 | ip_hdr_len = (skb_network_header_len(skb) >> 2); |
| 6092 | l4_proto = ip6h->nexthdr; |
| 6093 | } else { |
| 6094 | return MVPP2_TXD_L4_CSUM_NOT; |
| 6095 | } |
| 6096 | |
| 6097 | return mvpp2_txq_desc_csum(skb_network_offset(skb), |
| 6098 | skb->protocol, ip_hdr_len, l4_proto); |
| 6099 | } |
| 6100 | |
| 6101 | return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE; |
| 6102 | } |
| 6103 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6104 | /* Main rx processing */ |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6105 | static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi, |
| 6106 | int rx_todo, struct mvpp2_rx_queue *rxq) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6107 | { |
| 6108 | struct net_device *dev = port->dev; |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6109 | int rx_received; |
| 6110 | int rx_done = 0; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6111 | u32 rcvd_pkts = 0; |
| 6112 | u32 rcvd_bytes = 0; |
| 6113 | |
| 6114 | /* Get number of received packets and clamp the to-do */ |
| 6115 | rx_received = mvpp2_rxq_received(port, rxq->id); |
| 6116 | if (rx_todo > rx_received) |
| 6117 | rx_todo = rx_received; |
| 6118 | |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6119 | while (rx_done < rx_todo) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6120 | struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq); |
| 6121 | struct mvpp2_bm_pool *bm_pool; |
| 6122 | struct sk_buff *skb; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6123 | unsigned int frag_size; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6124 | dma_addr_t dma_addr; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6125 | phys_addr_t phys_addr; |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 6126 | u32 rx_status; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6127 | int pool, rx_bytes, err; |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6128 | void *data; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6129 | |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6130 | rx_done++; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6131 | rx_status = mvpp2_rxdesc_status_get(port, rx_desc); |
| 6132 | rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc); |
| 6133 | rx_bytes -= MVPP2_MH_SIZE; |
| 6134 | dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc); |
| 6135 | phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc); |
| 6136 | data = (void *)phys_to_virt(phys_addr); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6137 | |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 6138 | pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >> |
| 6139 | MVPP2_RXD_BM_POOL_ID_OFFS; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6140 | bm_pool = &port->priv->bm_pools[pool]; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6141 | |
| 6142 | /* In case of an error, release the requested buffer pointer |
| 6143 | * to the Buffer Manager. This request process is controlled |
| 6144 | * by the hardware, and the information about the buffer is |
| 6145 | * comprised by the RX descriptor. |
| 6146 | */ |
| 6147 | if (rx_status & MVPP2_RXD_ERR_SUMMARY) { |
Markus Elfring | 8a52488 | 2017-04-17 10:52:02 +0200 | [diff] [blame] | 6148 | err_drop_frame: |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6149 | dev->stats.rx_errors++; |
| 6150 | mvpp2_rx_error(port, rx_desc); |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6151 | /* Return the buffer to the pool */ |
Thomas Petazzoni | 7d7627b | 2017-06-22 14:23:20 +0200 | [diff] [blame] | 6152 | mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6153 | continue; |
| 6154 | } |
| 6155 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6156 | if (bm_pool->frag_size > PAGE_SIZE) |
| 6157 | frag_size = 0; |
| 6158 | else |
| 6159 | frag_size = bm_pool->frag_size; |
| 6160 | |
| 6161 | skb = build_skb(data, frag_size); |
| 6162 | if (!skb) { |
| 6163 | netdev_warn(port->dev, "skb build failed\n"); |
| 6164 | goto err_drop_frame; |
| 6165 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6166 | |
Thomas Petazzoni | 56b8aae | 2017-06-10 23:18:21 +0200 | [diff] [blame] | 6167 | err = mvpp2_rx_refill(port, bm_pool, pool); |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6168 | if (err) { |
| 6169 | netdev_err(port->dev, "failed to refill BM pools\n"); |
| 6170 | goto err_drop_frame; |
| 6171 | } |
| 6172 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6173 | dma_unmap_single(dev->dev.parent, dma_addr, |
Marcin Wojtas | 4229d50 | 2015-12-03 15:20:50 +0100 | [diff] [blame] | 6174 | bm_pool->buf_size, DMA_FROM_DEVICE); |
| 6175 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6176 | rcvd_pkts++; |
| 6177 | rcvd_bytes += rx_bytes; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6178 | |
Thomas Petazzoni | 0e03728 | 2017-02-21 11:28:12 +0100 | [diff] [blame] | 6179 | skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6180 | skb_put(skb, rx_bytes); |
| 6181 | skb->protocol = eth_type_trans(skb, dev); |
| 6182 | mvpp2_rx_csum(port, rx_status, skb); |
| 6183 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6184 | napi_gro_receive(napi, skb); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6185 | } |
| 6186 | |
| 6187 | if (rcvd_pkts) { |
| 6188 | struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats); |
| 6189 | |
| 6190 | u64_stats_update_begin(&stats->syncp); |
| 6191 | stats->rx_packets += rcvd_pkts; |
| 6192 | stats->rx_bytes += rcvd_bytes; |
| 6193 | u64_stats_update_end(&stats->syncp); |
| 6194 | } |
| 6195 | |
| 6196 | /* Update Rx queue management counters */ |
| 6197 | wmb(); |
Marcin Wojtas | b501585 | 2015-12-03 15:20:51 +0100 | [diff] [blame] | 6198 | mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6199 | |
| 6200 | return rx_todo; |
| 6201 | } |
| 6202 | |
| 6203 | static inline void |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6204 | tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6205 | struct mvpp2_tx_desc *desc) |
| 6206 | { |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6207 | dma_addr_t buf_dma_addr = |
| 6208 | mvpp2_txdesc_dma_addr_get(port, desc); |
| 6209 | size_t buf_sz = |
| 6210 | mvpp2_txdesc_size_get(port, desc); |
| 6211 | dma_unmap_single(port->dev->dev.parent, buf_dma_addr, |
| 6212 | buf_sz, DMA_TO_DEVICE); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6213 | mvpp2_txq_desc_put(txq); |
| 6214 | } |
| 6215 | |
| 6216 | /* Handle tx fragmentation processing */ |
| 6217 | static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb, |
| 6218 | struct mvpp2_tx_queue *aggr_txq, |
| 6219 | struct mvpp2_tx_queue *txq) |
| 6220 | { |
| 6221 | struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu); |
| 6222 | struct mvpp2_tx_desc *tx_desc; |
| 6223 | int i; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6224 | dma_addr_t buf_dma_addr; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6225 | |
| 6226 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { |
| 6227 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 6228 | void *addr = page_address(frag->page.p) + frag->page_offset; |
| 6229 | |
| 6230 | tx_desc = mvpp2_txq_next_desc_get(aggr_txq); |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6231 | mvpp2_txdesc_txq_set(port, tx_desc, txq->id); |
| 6232 | mvpp2_txdesc_size_set(port, tx_desc, frag->size); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6233 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6234 | buf_dma_addr = dma_map_single(port->dev->dev.parent, addr, |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6235 | frag->size, |
| 6236 | DMA_TO_DEVICE); |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6237 | if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6238 | mvpp2_txq_desc_put(txq); |
Markus Elfring | 32bae63 | 2017-04-17 11:36:34 +0200 | [diff] [blame] | 6239 | goto cleanup; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6240 | } |
| 6241 | |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6242 | mvpp2_txdesc_offset_set(port, tx_desc, |
| 6243 | buf_dma_addr & MVPP2_TX_DESC_ALIGN); |
| 6244 | mvpp2_txdesc_dma_addr_set(port, tx_desc, |
| 6245 | buf_dma_addr & ~MVPP2_TX_DESC_ALIGN); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6246 | |
| 6247 | if (i == (skb_shinfo(skb)->nr_frags - 1)) { |
| 6248 | /* Last descriptor */ |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6249 | mvpp2_txdesc_cmd_set(port, tx_desc, |
| 6250 | MVPP2_TXD_L_DESC); |
| 6251 | mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6252 | } else { |
| 6253 | /* Descriptor in the middle: Not First, Not Last */ |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6254 | mvpp2_txdesc_cmd_set(port, tx_desc, 0); |
| 6255 | mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6256 | } |
| 6257 | } |
| 6258 | |
| 6259 | return 0; |
Markus Elfring | 32bae63 | 2017-04-17 11:36:34 +0200 | [diff] [blame] | 6260 | cleanup: |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6261 | /* Release all descriptors that were used to map fragments of |
| 6262 | * this packet, as well as the corresponding DMA mappings |
| 6263 | */ |
| 6264 | for (i = i - 1; i >= 0; i--) { |
| 6265 | tx_desc = txq->descs + i; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6266 | tx_desc_unmap_put(port, txq, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6267 | } |
| 6268 | |
| 6269 | return -ENOMEM; |
| 6270 | } |
| 6271 | |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 6272 | static inline void mvpp2_tso_put_hdr(struct sk_buff *skb, |
| 6273 | struct net_device *dev, |
| 6274 | struct mvpp2_tx_queue *txq, |
| 6275 | struct mvpp2_tx_queue *aggr_txq, |
| 6276 | struct mvpp2_txq_pcpu *txq_pcpu, |
| 6277 | int hdr_sz) |
| 6278 | { |
| 6279 | struct mvpp2_port *port = netdev_priv(dev); |
| 6280 | struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq); |
| 6281 | dma_addr_t addr; |
| 6282 | |
| 6283 | mvpp2_txdesc_txq_set(port, tx_desc, txq->id); |
| 6284 | mvpp2_txdesc_size_set(port, tx_desc, hdr_sz); |
| 6285 | |
| 6286 | addr = txq_pcpu->tso_headers_dma + |
| 6287 | txq_pcpu->txq_put_index * TSO_HEADER_SIZE; |
| 6288 | mvpp2_txdesc_offset_set(port, tx_desc, addr & MVPP2_TX_DESC_ALIGN); |
| 6289 | mvpp2_txdesc_dma_addr_set(port, tx_desc, addr & ~MVPP2_TX_DESC_ALIGN); |
| 6290 | |
| 6291 | mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) | |
| 6292 | MVPP2_TXD_F_DESC | |
| 6293 | MVPP2_TXD_PADDING_DISABLE); |
| 6294 | mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc); |
| 6295 | } |
| 6296 | |
| 6297 | static inline int mvpp2_tso_put_data(struct sk_buff *skb, |
| 6298 | struct net_device *dev, struct tso_t *tso, |
| 6299 | struct mvpp2_tx_queue *txq, |
| 6300 | struct mvpp2_tx_queue *aggr_txq, |
| 6301 | struct mvpp2_txq_pcpu *txq_pcpu, |
| 6302 | int sz, bool left, bool last) |
| 6303 | { |
| 6304 | struct mvpp2_port *port = netdev_priv(dev); |
| 6305 | struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq); |
| 6306 | dma_addr_t buf_dma_addr; |
| 6307 | |
| 6308 | mvpp2_txdesc_txq_set(port, tx_desc, txq->id); |
| 6309 | mvpp2_txdesc_size_set(port, tx_desc, sz); |
| 6310 | |
| 6311 | buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz, |
| 6312 | DMA_TO_DEVICE); |
| 6313 | if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) { |
| 6314 | mvpp2_txq_desc_put(txq); |
| 6315 | return -ENOMEM; |
| 6316 | } |
| 6317 | |
| 6318 | mvpp2_txdesc_offset_set(port, tx_desc, |
| 6319 | buf_dma_addr & MVPP2_TX_DESC_ALIGN); |
| 6320 | mvpp2_txdesc_dma_addr_set(port, tx_desc, |
| 6321 | buf_dma_addr & ~MVPP2_TX_DESC_ALIGN); |
| 6322 | |
| 6323 | if (!left) { |
| 6324 | mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC); |
| 6325 | if (last) { |
| 6326 | mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc); |
| 6327 | return 0; |
| 6328 | } |
| 6329 | } else { |
| 6330 | mvpp2_txdesc_cmd_set(port, tx_desc, 0); |
| 6331 | } |
| 6332 | |
| 6333 | mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc); |
| 6334 | return 0; |
| 6335 | } |
| 6336 | |
| 6337 | static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev, |
| 6338 | struct mvpp2_tx_queue *txq, |
| 6339 | struct mvpp2_tx_queue *aggr_txq, |
| 6340 | struct mvpp2_txq_pcpu *txq_pcpu) |
| 6341 | { |
| 6342 | struct mvpp2_port *port = netdev_priv(dev); |
| 6343 | struct tso_t tso; |
| 6344 | int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 6345 | int i, len, descs = 0; |
| 6346 | |
| 6347 | /* Check number of available descriptors */ |
| 6348 | if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, |
| 6349 | tso_count_descs(skb)) || |
| 6350 | mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu, |
| 6351 | tso_count_descs(skb))) |
| 6352 | return 0; |
| 6353 | |
| 6354 | tso_start(skb, &tso); |
| 6355 | len = skb->len - hdr_sz; |
| 6356 | while (len > 0) { |
| 6357 | int left = min_t(int, skb_shinfo(skb)->gso_size, len); |
| 6358 | char *hdr = txq_pcpu->tso_headers + |
| 6359 | txq_pcpu->txq_put_index * TSO_HEADER_SIZE; |
| 6360 | |
| 6361 | len -= left; |
| 6362 | descs++; |
| 6363 | |
| 6364 | tso_build_hdr(skb, hdr, &tso, left, len == 0); |
| 6365 | mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz); |
| 6366 | |
| 6367 | while (left > 0) { |
| 6368 | int sz = min_t(int, tso.size, left); |
| 6369 | left -= sz; |
| 6370 | descs++; |
| 6371 | |
| 6372 | if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq, |
| 6373 | txq_pcpu, sz, left, len == 0)) |
| 6374 | goto release; |
| 6375 | tso_build_data(skb, &tso, sz); |
| 6376 | } |
| 6377 | } |
| 6378 | |
| 6379 | return descs; |
| 6380 | |
| 6381 | release: |
| 6382 | for (i = descs - 1; i >= 0; i--) { |
| 6383 | struct mvpp2_tx_desc *tx_desc = txq->descs + i; |
| 6384 | tx_desc_unmap_put(port, txq, tx_desc); |
| 6385 | } |
| 6386 | return 0; |
| 6387 | } |
| 6388 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6389 | /* Main tx processing */ |
| 6390 | static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev) |
| 6391 | { |
| 6392 | struct mvpp2_port *port = netdev_priv(dev); |
| 6393 | struct mvpp2_tx_queue *txq, *aggr_txq; |
| 6394 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 6395 | struct mvpp2_tx_desc *tx_desc; |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6396 | dma_addr_t buf_dma_addr; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6397 | int frags = 0; |
| 6398 | u16 txq_id; |
| 6399 | u32 tx_cmd; |
| 6400 | |
| 6401 | txq_id = skb_get_queue_mapping(skb); |
| 6402 | txq = port->txqs[txq_id]; |
| 6403 | txq_pcpu = this_cpu_ptr(txq->pcpu); |
| 6404 | aggr_txq = &port->priv->aggr_txqs[smp_processor_id()]; |
| 6405 | |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 6406 | if (skb_is_gso(skb)) { |
| 6407 | frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu); |
| 6408 | goto out; |
| 6409 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6410 | frags = skb_shinfo(skb)->nr_frags + 1; |
| 6411 | |
| 6412 | /* Check number of available descriptors */ |
| 6413 | if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) || |
| 6414 | mvpp2_txq_reserved_desc_num_proc(port->priv, txq, |
| 6415 | txq_pcpu, frags)) { |
| 6416 | frags = 0; |
| 6417 | goto out; |
| 6418 | } |
| 6419 | |
| 6420 | /* Get a descriptor for the first part of the packet */ |
| 6421 | tx_desc = mvpp2_txq_next_desc_get(aggr_txq); |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6422 | mvpp2_txdesc_txq_set(port, tx_desc, txq->id); |
| 6423 | mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6424 | |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6425 | buf_dma_addr = dma_map_single(dev->dev.parent, skb->data, |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6426 | skb_headlen(skb), DMA_TO_DEVICE); |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 6427 | if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6428 | mvpp2_txq_desc_put(txq); |
| 6429 | frags = 0; |
| 6430 | goto out; |
| 6431 | } |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6432 | |
| 6433 | mvpp2_txdesc_offset_set(port, tx_desc, |
| 6434 | buf_dma_addr & MVPP2_TX_DESC_ALIGN); |
| 6435 | mvpp2_txdesc_dma_addr_set(port, tx_desc, |
| 6436 | buf_dma_addr & ~MVPP2_TX_DESC_ALIGN); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6437 | |
| 6438 | tx_cmd = mvpp2_skb_tx_csum(port, skb); |
| 6439 | |
| 6440 | if (frags == 1) { |
| 6441 | /* First and Last descriptor */ |
| 6442 | tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6443 | mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd); |
| 6444 | mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6445 | } else { |
| 6446 | /* First but not Last */ |
| 6447 | tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE; |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6448 | mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd); |
| 6449 | mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6450 | |
| 6451 | /* Continue with other skb fragments */ |
| 6452 | if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) { |
Thomas Petazzoni | ac3dd277 | 2017-03-07 16:53:05 +0100 | [diff] [blame] | 6453 | tx_desc_unmap_put(port, txq, tx_desc); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6454 | frags = 0; |
| 6455 | goto out; |
| 6456 | } |
| 6457 | } |
| 6458 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6459 | out: |
| 6460 | if (frags > 0) { |
| 6461 | struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats); |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 6462 | struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id); |
| 6463 | |
| 6464 | txq_pcpu->reserved_num -= frags; |
| 6465 | txq_pcpu->count += frags; |
| 6466 | aggr_txq->count += frags; |
| 6467 | |
| 6468 | /* Enable transmit */ |
| 6469 | wmb(); |
| 6470 | mvpp2_aggr_txq_pend_desc_add(port, frags); |
| 6471 | |
| 6472 | if (txq_pcpu->size - txq_pcpu->count < MAX_SKB_FRAGS + 1) |
| 6473 | netif_tx_stop_queue(nq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6474 | |
| 6475 | u64_stats_update_begin(&stats->syncp); |
| 6476 | stats->tx_packets++; |
| 6477 | stats->tx_bytes += skb->len; |
| 6478 | u64_stats_update_end(&stats->syncp); |
| 6479 | } else { |
| 6480 | dev->stats.tx_dropped++; |
| 6481 | dev_kfree_skb_any(skb); |
| 6482 | } |
| 6483 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6484 | /* Finalize TX processing */ |
| 6485 | if (txq_pcpu->count >= txq->done_pkts_coal) |
| 6486 | mvpp2_txq_done(port, txq, txq_pcpu); |
| 6487 | |
| 6488 | /* Set the timer in case not all frags were processed */ |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6489 | if (!port->has_tx_irqs && txq_pcpu->count <= frags && |
| 6490 | txq_pcpu->count > 0) { |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6491 | struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu); |
| 6492 | |
| 6493 | mvpp2_timer_set(port_pcpu); |
| 6494 | } |
| 6495 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6496 | return NETDEV_TX_OK; |
| 6497 | } |
| 6498 | |
| 6499 | static inline void mvpp2_cause_error(struct net_device *dev, int cause) |
| 6500 | { |
| 6501 | if (cause & MVPP2_CAUSE_FCS_ERR_MASK) |
| 6502 | netdev_err(dev, "FCS error\n"); |
| 6503 | if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK) |
| 6504 | netdev_err(dev, "rx fifo overrun error\n"); |
| 6505 | if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK) |
| 6506 | netdev_err(dev, "tx fifo underrun error\n"); |
| 6507 | } |
| 6508 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6509 | static int mvpp2_poll(struct napi_struct *napi, int budget) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6510 | { |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6511 | u32 cause_rx_tx, cause_rx, cause_tx, cause_misc; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6512 | int rx_done = 0; |
| 6513 | struct mvpp2_port *port = netdev_priv(napi->dev); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6514 | struct mvpp2_queue_vector *qv; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 6515 | int cpu = smp_processor_id(); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6516 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6517 | qv = container_of(napi, struct mvpp2_queue_vector, napi); |
| 6518 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6519 | /* Rx/Tx cause register |
| 6520 | * |
| 6521 | * Bits 0-15: each bit indicates received packets on the Rx queue |
| 6522 | * (bit 0 is for Rx queue 0). |
| 6523 | * |
| 6524 | * Bits 16-23: each bit indicates transmitted packets on the Tx queue |
| 6525 | * (bit 16 is for Tx queue 0). |
| 6526 | * |
| 6527 | * Each CPU has its own Rx/Tx cause register |
| 6528 | */ |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6529 | cause_rx_tx = mvpp2_percpu_read(port->priv, qv->sw_thread_id, |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 6530 | MVPP2_ISR_RX_TX_CAUSE_REG(port->id)); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6531 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6532 | cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6533 | if (cause_misc) { |
| 6534 | mvpp2_cause_error(port->dev, cause_misc); |
| 6535 | |
| 6536 | /* Clear the cause register */ |
| 6537 | mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 6538 | mvpp2_percpu_write(port->priv, cpu, |
| 6539 | MVPP2_ISR_RX_TX_CAUSE_REG(port->id), |
| 6540 | cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6541 | } |
| 6542 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6543 | cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK; |
| 6544 | if (cause_tx) { |
| 6545 | cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET; |
| 6546 | mvpp2_tx_done(port, cause_tx, qv->sw_thread_id); |
| 6547 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6548 | |
| 6549 | /* Process RX packets */ |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6550 | cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK; |
| 6551 | cause_rx <<= qv->first_rxq; |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6552 | cause_rx |= qv->pending_cause_rx; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6553 | while (cause_rx && budget > 0) { |
| 6554 | int count; |
| 6555 | struct mvpp2_rx_queue *rxq; |
| 6556 | |
| 6557 | rxq = mvpp2_get_rx_queue(port, cause_rx); |
| 6558 | if (!rxq) |
| 6559 | break; |
| 6560 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6561 | count = mvpp2_rx(port, napi, budget, rxq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6562 | rx_done += count; |
| 6563 | budget -= count; |
| 6564 | if (budget > 0) { |
| 6565 | /* Clear the bit associated to this Rx queue |
| 6566 | * so that next iteration will continue from |
| 6567 | * the next Rx queue. |
| 6568 | */ |
| 6569 | cause_rx &= ~(1 << rxq->logic_rxq); |
| 6570 | } |
| 6571 | } |
| 6572 | |
| 6573 | if (budget > 0) { |
| 6574 | cause_rx = 0; |
Eric Dumazet | 6ad2016 | 2017-01-30 08:22:01 -0800 | [diff] [blame] | 6575 | napi_complete_done(napi, rx_done); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6576 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6577 | mvpp2_qvec_interrupt_enable(qv); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6578 | } |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6579 | qv->pending_cause_rx = cause_rx; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6580 | return rx_done; |
| 6581 | } |
| 6582 | |
| 6583 | /* Set hw internals when starting port */ |
| 6584 | static void mvpp2_start_dev(struct mvpp2_port *port) |
| 6585 | { |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6586 | struct net_device *ndev = port->dev; |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6587 | int i; |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6588 | |
Stefan Chulski | 76eb1b1 | 2017-08-22 19:08:26 +0200 | [diff] [blame] | 6589 | if (port->gop_id == 0 && |
| 6590 | (port->phy_interface == PHY_INTERFACE_MODE_XAUI || |
| 6591 | port->phy_interface == PHY_INTERFACE_MODE_10GKR)) |
| 6592 | mvpp2_xlg_max_rx_size_set(port); |
| 6593 | else |
| 6594 | mvpp2_gmac_max_rx_size_set(port); |
| 6595 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6596 | mvpp2_txp_max_tx_size_set(port); |
| 6597 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6598 | for (i = 0; i < port->nqvecs; i++) |
| 6599 | napi_enable(&port->qvecs[i].napi); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6600 | |
| 6601 | /* Enable interrupts on all CPUs */ |
| 6602 | mvpp2_interrupts_enable(port); |
| 6603 | |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 6604 | if (port->priv->hw_version == MVPP22) { |
| 6605 | mvpp22_comphy_init(port); |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 6606 | mvpp22_gop_init(port); |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 6607 | } |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 6608 | |
Antoine Ténart | 2055d62 | 2017-08-22 19:08:23 +0200 | [diff] [blame] | 6609 | mvpp2_port_mii_set(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6610 | mvpp2_port_enable(port); |
Antoine Tenart | 5997c86 | 2017-09-01 11:04:53 +0200 | [diff] [blame] | 6611 | if (ndev->phydev) |
| 6612 | phy_start(ndev->phydev); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6613 | netif_tx_start_all_queues(port->dev); |
| 6614 | } |
| 6615 | |
| 6616 | /* Set hw internals when stopping port */ |
| 6617 | static void mvpp2_stop_dev(struct mvpp2_port *port) |
| 6618 | { |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6619 | struct net_device *ndev = port->dev; |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6620 | int i; |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6621 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6622 | /* Stop new packets from arriving to RXQs */ |
| 6623 | mvpp2_ingress_disable(port); |
| 6624 | |
| 6625 | mdelay(10); |
| 6626 | |
| 6627 | /* Disable interrupts on all CPUs */ |
| 6628 | mvpp2_interrupts_disable(port); |
| 6629 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6630 | for (i = 0; i < port->nqvecs; i++) |
| 6631 | napi_disable(&port->qvecs[i].napi); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6632 | |
| 6633 | netif_carrier_off(port->dev); |
| 6634 | netif_tx_stop_all_queues(port->dev); |
| 6635 | |
| 6636 | mvpp2_egress_disable(port); |
| 6637 | mvpp2_port_disable(port); |
Antoine Tenart | 5997c86 | 2017-09-01 11:04:53 +0200 | [diff] [blame] | 6638 | if (ndev->phydev) |
| 6639 | phy_stop(ndev->phydev); |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 6640 | phy_power_off(port->comphy); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6641 | } |
| 6642 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6643 | static int mvpp2_check_ringparam_valid(struct net_device *dev, |
| 6644 | struct ethtool_ringparam *ring) |
| 6645 | { |
| 6646 | u16 new_rx_pending = ring->rx_pending; |
| 6647 | u16 new_tx_pending = ring->tx_pending; |
| 6648 | |
| 6649 | if (ring->rx_pending == 0 || ring->tx_pending == 0) |
| 6650 | return -EINVAL; |
| 6651 | |
| 6652 | if (ring->rx_pending > MVPP2_MAX_RXD) |
| 6653 | new_rx_pending = MVPP2_MAX_RXD; |
| 6654 | else if (!IS_ALIGNED(ring->rx_pending, 16)) |
| 6655 | new_rx_pending = ALIGN(ring->rx_pending, 16); |
| 6656 | |
| 6657 | if (ring->tx_pending > MVPP2_MAX_TXD) |
| 6658 | new_tx_pending = MVPP2_MAX_TXD; |
| 6659 | else if (!IS_ALIGNED(ring->tx_pending, 32)) |
| 6660 | new_tx_pending = ALIGN(ring->tx_pending, 32); |
| 6661 | |
| 6662 | if (ring->rx_pending != new_rx_pending) { |
| 6663 | netdev_info(dev, "illegal Rx ring size value %d, round to %d\n", |
| 6664 | ring->rx_pending, new_rx_pending); |
| 6665 | ring->rx_pending = new_rx_pending; |
| 6666 | } |
| 6667 | |
| 6668 | if (ring->tx_pending != new_tx_pending) { |
| 6669 | netdev_info(dev, "illegal Tx ring size value %d, round to %d\n", |
| 6670 | ring->tx_pending, new_tx_pending); |
| 6671 | ring->tx_pending = new_tx_pending; |
| 6672 | } |
| 6673 | |
| 6674 | return 0; |
| 6675 | } |
| 6676 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 6677 | static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6678 | { |
| 6679 | u32 mac_addr_l, mac_addr_m, mac_addr_h; |
| 6680 | |
| 6681 | mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG); |
| 6682 | mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE); |
| 6683 | mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH); |
| 6684 | addr[0] = (mac_addr_h >> 24) & 0xFF; |
| 6685 | addr[1] = (mac_addr_h >> 16) & 0xFF; |
| 6686 | addr[2] = (mac_addr_h >> 8) & 0xFF; |
| 6687 | addr[3] = mac_addr_h & 0xFF; |
| 6688 | addr[4] = mac_addr_m & 0xFF; |
| 6689 | addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF; |
| 6690 | } |
| 6691 | |
| 6692 | static int mvpp2_phy_connect(struct mvpp2_port *port) |
| 6693 | { |
| 6694 | struct phy_device *phy_dev; |
| 6695 | |
Antoine Tenart | 5997c86 | 2017-09-01 11:04:53 +0200 | [diff] [blame] | 6696 | /* No PHY is attached */ |
| 6697 | if (!port->phy_node) |
| 6698 | return 0; |
| 6699 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6700 | phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0, |
| 6701 | port->phy_interface); |
| 6702 | if (!phy_dev) { |
| 6703 | netdev_err(port->dev, "cannot connect to phy\n"); |
| 6704 | return -ENODEV; |
| 6705 | } |
| 6706 | phy_dev->supported &= PHY_GBIT_FEATURES; |
| 6707 | phy_dev->advertising = phy_dev->supported; |
| 6708 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6709 | port->link = 0; |
| 6710 | port->duplex = 0; |
| 6711 | port->speed = 0; |
| 6712 | |
| 6713 | return 0; |
| 6714 | } |
| 6715 | |
| 6716 | static void mvpp2_phy_disconnect(struct mvpp2_port *port) |
| 6717 | { |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6718 | struct net_device *ndev = port->dev; |
| 6719 | |
Antoine Tenart | 5997c86 | 2017-09-01 11:04:53 +0200 | [diff] [blame] | 6720 | if (!ndev->phydev) |
| 6721 | return; |
| 6722 | |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 6723 | phy_disconnect(ndev->phydev); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6724 | } |
| 6725 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6726 | static int mvpp2_irqs_init(struct mvpp2_port *port) |
| 6727 | { |
| 6728 | int err, i; |
| 6729 | |
| 6730 | for (i = 0; i < port->nqvecs; i++) { |
| 6731 | struct mvpp2_queue_vector *qv = port->qvecs + i; |
| 6732 | |
| 6733 | err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv); |
| 6734 | if (err) |
| 6735 | goto err; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6736 | |
| 6737 | if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE) |
| 6738 | irq_set_affinity_hint(qv->irq, |
| 6739 | cpumask_of(qv->sw_thread_id)); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6740 | } |
| 6741 | |
| 6742 | return 0; |
| 6743 | err: |
| 6744 | for (i = 0; i < port->nqvecs; i++) { |
| 6745 | struct mvpp2_queue_vector *qv = port->qvecs + i; |
| 6746 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6747 | irq_set_affinity_hint(qv->irq, NULL); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6748 | free_irq(qv->irq, qv); |
| 6749 | } |
| 6750 | |
| 6751 | return err; |
| 6752 | } |
| 6753 | |
| 6754 | static void mvpp2_irqs_deinit(struct mvpp2_port *port) |
| 6755 | { |
| 6756 | int i; |
| 6757 | |
| 6758 | for (i = 0; i < port->nqvecs; i++) { |
| 6759 | struct mvpp2_queue_vector *qv = port->qvecs + i; |
| 6760 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6761 | irq_set_affinity_hint(qv->irq, NULL); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6762 | free_irq(qv->irq, qv); |
| 6763 | } |
| 6764 | } |
| 6765 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6766 | static int mvpp2_open(struct net_device *dev) |
| 6767 | { |
| 6768 | struct mvpp2_port *port = netdev_priv(dev); |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6769 | struct mvpp2 *priv = port->priv; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6770 | unsigned char mac_bcast[ETH_ALEN] = { |
| 6771 | 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; |
| 6772 | int err; |
| 6773 | |
| 6774 | err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true); |
| 6775 | if (err) { |
| 6776 | netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n"); |
| 6777 | return err; |
| 6778 | } |
| 6779 | err = mvpp2_prs_mac_da_accept(port->priv, port->id, |
| 6780 | dev->dev_addr, true); |
| 6781 | if (err) { |
| 6782 | netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n"); |
| 6783 | return err; |
| 6784 | } |
| 6785 | err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH); |
| 6786 | if (err) { |
| 6787 | netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n"); |
| 6788 | return err; |
| 6789 | } |
| 6790 | err = mvpp2_prs_def_flow(port); |
| 6791 | if (err) { |
| 6792 | netdev_err(dev, "mvpp2_prs_def_flow failed\n"); |
| 6793 | return err; |
| 6794 | } |
| 6795 | |
| 6796 | /* Allocate the Rx/Tx queues */ |
| 6797 | err = mvpp2_setup_rxqs(port); |
| 6798 | if (err) { |
| 6799 | netdev_err(port->dev, "cannot allocate Rx queues\n"); |
| 6800 | return err; |
| 6801 | } |
| 6802 | |
| 6803 | err = mvpp2_setup_txqs(port); |
| 6804 | if (err) { |
| 6805 | netdev_err(port->dev, "cannot allocate Tx queues\n"); |
| 6806 | goto err_cleanup_rxqs; |
| 6807 | } |
| 6808 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6809 | err = mvpp2_irqs_init(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6810 | if (err) { |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6811 | netdev_err(port->dev, "cannot init IRQs\n"); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6812 | goto err_cleanup_txqs; |
| 6813 | } |
| 6814 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6815 | if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) { |
| 6816 | err = request_irq(port->link_irq, mvpp2_link_status_isr, 0, |
| 6817 | dev->name, port); |
| 6818 | if (err) { |
| 6819 | netdev_err(port->dev, "cannot request link IRQ %d\n", |
| 6820 | port->link_irq); |
| 6821 | goto err_free_irq; |
| 6822 | } |
| 6823 | |
| 6824 | mvpp22_gop_setup_irq(port); |
| 6825 | } |
| 6826 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6827 | /* In default link is down */ |
| 6828 | netif_carrier_off(port->dev); |
| 6829 | |
| 6830 | err = mvpp2_phy_connect(port); |
| 6831 | if (err < 0) |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6832 | goto err_free_link_irq; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6833 | |
| 6834 | /* Unmask interrupts on all CPUs */ |
| 6835 | on_each_cpu(mvpp2_interrupts_unmask, port, 1); |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6836 | mvpp2_shared_interrupt_mask_unmask(port, false); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6837 | |
| 6838 | mvpp2_start_dev(port); |
| 6839 | |
| 6840 | return 0; |
| 6841 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6842 | err_free_link_irq: |
| 6843 | if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) |
| 6844 | free_irq(port->link_irq, port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6845 | err_free_irq: |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6846 | mvpp2_irqs_deinit(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6847 | err_cleanup_txqs: |
| 6848 | mvpp2_cleanup_txqs(port); |
| 6849 | err_cleanup_rxqs: |
| 6850 | mvpp2_cleanup_rxqs(port); |
| 6851 | return err; |
| 6852 | } |
| 6853 | |
| 6854 | static int mvpp2_stop(struct net_device *dev) |
| 6855 | { |
| 6856 | struct mvpp2_port *port = netdev_priv(dev); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6857 | struct mvpp2_port_pcpu *port_pcpu; |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6858 | struct mvpp2 *priv = port->priv; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6859 | int cpu; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6860 | |
| 6861 | mvpp2_stop_dev(port); |
| 6862 | mvpp2_phy_disconnect(port); |
| 6863 | |
| 6864 | /* Mask interrupts on all CPUs */ |
| 6865 | on_each_cpu(mvpp2_interrupts_mask, port, 1); |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6866 | mvpp2_shared_interrupt_mask_unmask(port, true); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6867 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 6868 | if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) |
| 6869 | free_irq(port->link_irq, port); |
| 6870 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 6871 | mvpp2_irqs_deinit(port); |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6872 | if (!port->has_tx_irqs) { |
| 6873 | for_each_present_cpu(cpu) { |
| 6874 | port_pcpu = per_cpu_ptr(port->pcpu, cpu); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6875 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 6876 | hrtimer_cancel(&port_pcpu->tx_done_timer); |
| 6877 | port_pcpu->timer_scheduled = false; |
| 6878 | tasklet_kill(&port_pcpu->tx_done_tasklet); |
| 6879 | } |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 6880 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6881 | mvpp2_cleanup_rxqs(port); |
| 6882 | mvpp2_cleanup_txqs(port); |
| 6883 | |
| 6884 | return 0; |
| 6885 | } |
| 6886 | |
| 6887 | static void mvpp2_set_rx_mode(struct net_device *dev) |
| 6888 | { |
| 6889 | struct mvpp2_port *port = netdev_priv(dev); |
| 6890 | struct mvpp2 *priv = port->priv; |
| 6891 | struct netdev_hw_addr *ha; |
| 6892 | int id = port->id; |
| 6893 | bool allmulti = dev->flags & IFF_ALLMULTI; |
| 6894 | |
| 6895 | mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC); |
| 6896 | mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti); |
| 6897 | mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti); |
| 6898 | |
| 6899 | /* Remove all port->id's mcast enries */ |
| 6900 | mvpp2_prs_mcast_del_all(priv, id); |
| 6901 | |
| 6902 | if (allmulti && !netdev_mc_empty(dev)) { |
| 6903 | netdev_for_each_mc_addr(ha, dev) |
| 6904 | mvpp2_prs_mac_da_accept(priv, id, ha->addr, true); |
| 6905 | } |
| 6906 | } |
| 6907 | |
| 6908 | static int mvpp2_set_mac_address(struct net_device *dev, void *p) |
| 6909 | { |
| 6910 | struct mvpp2_port *port = netdev_priv(dev); |
| 6911 | const struct sockaddr *addr = p; |
| 6912 | int err; |
| 6913 | |
| 6914 | if (!is_valid_ether_addr(addr->sa_data)) { |
| 6915 | err = -EADDRNOTAVAIL; |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6916 | goto log_error; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6917 | } |
| 6918 | |
| 6919 | if (!netif_running(dev)) { |
| 6920 | err = mvpp2_prs_update_mac_da(dev, addr->sa_data); |
| 6921 | if (!err) |
| 6922 | return 0; |
| 6923 | /* Reconfigure parser to accept the original MAC address */ |
| 6924 | err = mvpp2_prs_update_mac_da(dev, dev->dev_addr); |
| 6925 | if (err) |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6926 | goto log_error; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6927 | } |
| 6928 | |
| 6929 | mvpp2_stop_dev(port); |
| 6930 | |
| 6931 | err = mvpp2_prs_update_mac_da(dev, addr->sa_data); |
| 6932 | if (!err) |
| 6933 | goto out_start; |
| 6934 | |
| 6935 | /* Reconfigure parser accept the original MAC address */ |
| 6936 | err = mvpp2_prs_update_mac_da(dev, dev->dev_addr); |
| 6937 | if (err) |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6938 | goto log_error; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6939 | out_start: |
| 6940 | mvpp2_start_dev(port); |
| 6941 | mvpp2_egress_enable(port); |
| 6942 | mvpp2_ingress_enable(port); |
| 6943 | return 0; |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6944 | log_error: |
Markus Elfring | dfd4240 | 2017-04-17 11:20:41 +0200 | [diff] [blame] | 6945 | netdev_err(dev, "failed to change MAC address\n"); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6946 | return err; |
| 6947 | } |
| 6948 | |
| 6949 | static int mvpp2_change_mtu(struct net_device *dev, int mtu) |
| 6950 | { |
| 6951 | struct mvpp2_port *port = netdev_priv(dev); |
| 6952 | int err; |
| 6953 | |
Jarod Wilson | 5777987 | 2016-10-17 15:54:06 -0400 | [diff] [blame] | 6954 | if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) { |
| 6955 | netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu, |
| 6956 | ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8)); |
| 6957 | mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6958 | } |
| 6959 | |
| 6960 | if (!netif_running(dev)) { |
| 6961 | err = mvpp2_bm_update_mtu(dev, mtu); |
| 6962 | if (!err) { |
| 6963 | port->pkt_size = MVPP2_RX_PKT_SIZE(mtu); |
| 6964 | return 0; |
| 6965 | } |
| 6966 | |
| 6967 | /* Reconfigure BM to the original MTU */ |
| 6968 | err = mvpp2_bm_update_mtu(dev, dev->mtu); |
| 6969 | if (err) |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6970 | goto log_error; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6971 | } |
| 6972 | |
| 6973 | mvpp2_stop_dev(port); |
| 6974 | |
| 6975 | err = mvpp2_bm_update_mtu(dev, mtu); |
| 6976 | if (!err) { |
| 6977 | port->pkt_size = MVPP2_RX_PKT_SIZE(mtu); |
| 6978 | goto out_start; |
| 6979 | } |
| 6980 | |
| 6981 | /* Reconfigure BM to the original MTU */ |
| 6982 | err = mvpp2_bm_update_mtu(dev, dev->mtu); |
| 6983 | if (err) |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6984 | goto log_error; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6985 | |
| 6986 | out_start: |
| 6987 | mvpp2_start_dev(port); |
| 6988 | mvpp2_egress_enable(port); |
| 6989 | mvpp2_ingress_enable(port); |
| 6990 | |
| 6991 | return 0; |
Markus Elfring | c117554 | 2017-04-17 11:10:47 +0200 | [diff] [blame] | 6992 | log_error: |
Markus Elfring | dfd4240 | 2017-04-17 11:20:41 +0200 | [diff] [blame] | 6993 | netdev_err(dev, "failed to change MTU\n"); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6994 | return err; |
| 6995 | } |
| 6996 | |
stephen hemminger | bc1f447 | 2017-01-06 19:12:52 -0800 | [diff] [blame] | 6997 | static void |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 6998 | mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats) |
| 6999 | { |
| 7000 | struct mvpp2_port *port = netdev_priv(dev); |
| 7001 | unsigned int start; |
| 7002 | int cpu; |
| 7003 | |
| 7004 | for_each_possible_cpu(cpu) { |
| 7005 | struct mvpp2_pcpu_stats *cpu_stats; |
| 7006 | u64 rx_packets; |
| 7007 | u64 rx_bytes; |
| 7008 | u64 tx_packets; |
| 7009 | u64 tx_bytes; |
| 7010 | |
| 7011 | cpu_stats = per_cpu_ptr(port->stats, cpu); |
| 7012 | do { |
| 7013 | start = u64_stats_fetch_begin_irq(&cpu_stats->syncp); |
| 7014 | rx_packets = cpu_stats->rx_packets; |
| 7015 | rx_bytes = cpu_stats->rx_bytes; |
| 7016 | tx_packets = cpu_stats->tx_packets; |
| 7017 | tx_bytes = cpu_stats->tx_bytes; |
| 7018 | } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start)); |
| 7019 | |
| 7020 | stats->rx_packets += rx_packets; |
| 7021 | stats->rx_bytes += rx_bytes; |
| 7022 | stats->tx_packets += tx_packets; |
| 7023 | stats->tx_bytes += tx_bytes; |
| 7024 | } |
| 7025 | |
| 7026 | stats->rx_errors = dev->stats.rx_errors; |
| 7027 | stats->rx_dropped = dev->stats.rx_dropped; |
| 7028 | stats->tx_dropped = dev->stats.tx_dropped; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7029 | } |
| 7030 | |
Thomas Petazzoni | bd695a5 | 2014-07-27 23:21:36 +0200 | [diff] [blame] | 7031 | static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 7032 | { |
Thomas Petazzoni | bd695a5 | 2014-07-27 23:21:36 +0200 | [diff] [blame] | 7033 | int ret; |
| 7034 | |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 7035 | if (!dev->phydev) |
Thomas Petazzoni | bd695a5 | 2014-07-27 23:21:36 +0200 | [diff] [blame] | 7036 | return -ENOTSUPP; |
| 7037 | |
Philippe Reynes | 8e07269 | 2016-06-28 00:08:11 +0200 | [diff] [blame] | 7038 | ret = phy_mii_ioctl(dev->phydev, ifr, cmd); |
Thomas Petazzoni | bd695a5 | 2014-07-27 23:21:36 +0200 | [diff] [blame] | 7039 | if (!ret) |
| 7040 | mvpp2_link_event(dev); |
| 7041 | |
| 7042 | return ret; |
| 7043 | } |
| 7044 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7045 | /* Ethtool methods */ |
| 7046 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7047 | /* Set interrupt coalescing for ethtools */ |
| 7048 | static int mvpp2_ethtool_set_coalesce(struct net_device *dev, |
| 7049 | struct ethtool_coalesce *c) |
| 7050 | { |
| 7051 | struct mvpp2_port *port = netdev_priv(dev); |
| 7052 | int queue; |
| 7053 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7054 | for (queue = 0; queue < port->nrxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7055 | struct mvpp2_rx_queue *rxq = port->rxqs[queue]; |
| 7056 | |
| 7057 | rxq->time_coal = c->rx_coalesce_usecs; |
| 7058 | rxq->pkts_coal = c->rx_max_coalesced_frames; |
Thomas Petazzoni | d63f9e4 | 2017-02-21 11:28:02 +0100 | [diff] [blame] | 7059 | mvpp2_rx_pkts_coal_set(port, rxq); |
| 7060 | mvpp2_rx_time_coal_set(port, rxq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7061 | } |
| 7062 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7063 | if (port->has_tx_irqs) { |
| 7064 | port->tx_time_coal = c->tx_coalesce_usecs; |
| 7065 | mvpp2_tx_time_coal_set(port); |
| 7066 | } |
| 7067 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7068 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7069 | struct mvpp2_tx_queue *txq = port->txqs[queue]; |
| 7070 | |
| 7071 | txq->done_pkts_coal = c->tx_max_coalesced_frames; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7072 | |
| 7073 | if (port->has_tx_irqs) |
| 7074 | mvpp2_tx_pkts_coal_set(port, txq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7075 | } |
| 7076 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7077 | return 0; |
| 7078 | } |
| 7079 | |
| 7080 | /* get coalescing for ethtools */ |
| 7081 | static int mvpp2_ethtool_get_coalesce(struct net_device *dev, |
| 7082 | struct ethtool_coalesce *c) |
| 7083 | { |
| 7084 | struct mvpp2_port *port = netdev_priv(dev); |
| 7085 | |
| 7086 | c->rx_coalesce_usecs = port->rxqs[0]->time_coal; |
| 7087 | c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal; |
| 7088 | c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal; |
| 7089 | return 0; |
| 7090 | } |
| 7091 | |
| 7092 | static void mvpp2_ethtool_get_drvinfo(struct net_device *dev, |
| 7093 | struct ethtool_drvinfo *drvinfo) |
| 7094 | { |
| 7095 | strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME, |
| 7096 | sizeof(drvinfo->driver)); |
| 7097 | strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION, |
| 7098 | sizeof(drvinfo->version)); |
| 7099 | strlcpy(drvinfo->bus_info, dev_name(&dev->dev), |
| 7100 | sizeof(drvinfo->bus_info)); |
| 7101 | } |
| 7102 | |
| 7103 | static void mvpp2_ethtool_get_ringparam(struct net_device *dev, |
| 7104 | struct ethtool_ringparam *ring) |
| 7105 | { |
| 7106 | struct mvpp2_port *port = netdev_priv(dev); |
| 7107 | |
| 7108 | ring->rx_max_pending = MVPP2_MAX_RXD; |
| 7109 | ring->tx_max_pending = MVPP2_MAX_TXD; |
| 7110 | ring->rx_pending = port->rx_ring_size; |
| 7111 | ring->tx_pending = port->tx_ring_size; |
| 7112 | } |
| 7113 | |
| 7114 | static int mvpp2_ethtool_set_ringparam(struct net_device *dev, |
| 7115 | struct ethtool_ringparam *ring) |
| 7116 | { |
| 7117 | struct mvpp2_port *port = netdev_priv(dev); |
| 7118 | u16 prev_rx_ring_size = port->rx_ring_size; |
| 7119 | u16 prev_tx_ring_size = port->tx_ring_size; |
| 7120 | int err; |
| 7121 | |
| 7122 | err = mvpp2_check_ringparam_valid(dev, ring); |
| 7123 | if (err) |
| 7124 | return err; |
| 7125 | |
| 7126 | if (!netif_running(dev)) { |
| 7127 | port->rx_ring_size = ring->rx_pending; |
| 7128 | port->tx_ring_size = ring->tx_pending; |
| 7129 | return 0; |
| 7130 | } |
| 7131 | |
| 7132 | /* The interface is running, so we have to force a |
| 7133 | * reallocation of the queues |
| 7134 | */ |
| 7135 | mvpp2_stop_dev(port); |
| 7136 | mvpp2_cleanup_rxqs(port); |
| 7137 | mvpp2_cleanup_txqs(port); |
| 7138 | |
| 7139 | port->rx_ring_size = ring->rx_pending; |
| 7140 | port->tx_ring_size = ring->tx_pending; |
| 7141 | |
| 7142 | err = mvpp2_setup_rxqs(port); |
| 7143 | if (err) { |
| 7144 | /* Reallocate Rx queues with the original ring size */ |
| 7145 | port->rx_ring_size = prev_rx_ring_size; |
| 7146 | ring->rx_pending = prev_rx_ring_size; |
| 7147 | err = mvpp2_setup_rxqs(port); |
| 7148 | if (err) |
| 7149 | goto err_out; |
| 7150 | } |
| 7151 | err = mvpp2_setup_txqs(port); |
| 7152 | if (err) { |
| 7153 | /* Reallocate Tx queues with the original ring size */ |
| 7154 | port->tx_ring_size = prev_tx_ring_size; |
| 7155 | ring->tx_pending = prev_tx_ring_size; |
| 7156 | err = mvpp2_setup_txqs(port); |
| 7157 | if (err) |
| 7158 | goto err_clean_rxqs; |
| 7159 | } |
| 7160 | |
| 7161 | mvpp2_start_dev(port); |
| 7162 | mvpp2_egress_enable(port); |
| 7163 | mvpp2_ingress_enable(port); |
| 7164 | |
| 7165 | return 0; |
| 7166 | |
| 7167 | err_clean_rxqs: |
| 7168 | mvpp2_cleanup_rxqs(port); |
| 7169 | err_out: |
Markus Elfring | dfd4240 | 2017-04-17 11:20:41 +0200 | [diff] [blame] | 7170 | netdev_err(dev, "failed to change ring parameters"); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7171 | return err; |
| 7172 | } |
| 7173 | |
| 7174 | /* Device ops */ |
| 7175 | |
| 7176 | static const struct net_device_ops mvpp2_netdev_ops = { |
| 7177 | .ndo_open = mvpp2_open, |
| 7178 | .ndo_stop = mvpp2_stop, |
| 7179 | .ndo_start_xmit = mvpp2_tx, |
| 7180 | .ndo_set_rx_mode = mvpp2_set_rx_mode, |
| 7181 | .ndo_set_mac_address = mvpp2_set_mac_address, |
| 7182 | .ndo_change_mtu = mvpp2_change_mtu, |
| 7183 | .ndo_get_stats64 = mvpp2_get_stats64, |
Thomas Petazzoni | bd695a5 | 2014-07-27 23:21:36 +0200 | [diff] [blame] | 7184 | .ndo_do_ioctl = mvpp2_ioctl, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7185 | }; |
| 7186 | |
| 7187 | static const struct ethtool_ops mvpp2_eth_tool_ops = { |
Florian Fainelli | 00606c4 | 2016-11-15 11:19:48 -0800 | [diff] [blame] | 7188 | .nway_reset = phy_ethtool_nway_reset, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7189 | .get_link = ethtool_op_get_link, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7190 | .set_coalesce = mvpp2_ethtool_set_coalesce, |
| 7191 | .get_coalesce = mvpp2_ethtool_get_coalesce, |
| 7192 | .get_drvinfo = mvpp2_ethtool_get_drvinfo, |
| 7193 | .get_ringparam = mvpp2_ethtool_get_ringparam, |
| 7194 | .set_ringparam = mvpp2_ethtool_set_ringparam, |
Philippe Reynes | fb773e9 | 2016-06-28 00:08:12 +0200 | [diff] [blame] | 7195 | .get_link_ksettings = phy_ethtool_get_link_ksettings, |
| 7196 | .set_link_ksettings = phy_ethtool_set_link_ksettings, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7197 | }; |
| 7198 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7199 | /* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that |
| 7200 | * had a single IRQ defined per-port. |
| 7201 | */ |
| 7202 | static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port, |
| 7203 | struct device_node *port_node) |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7204 | { |
| 7205 | struct mvpp2_queue_vector *v = &port->qvecs[0]; |
| 7206 | |
| 7207 | v->first_rxq = 0; |
| 7208 | v->nrxqs = port->nrxqs; |
| 7209 | v->type = MVPP2_QUEUE_VECTOR_SHARED; |
| 7210 | v->sw_thread_id = 0; |
| 7211 | v->sw_thread_mask = *cpumask_bits(cpu_online_mask); |
| 7212 | v->port = port; |
| 7213 | v->irq = irq_of_parse_and_map(port_node, 0); |
| 7214 | if (v->irq <= 0) |
| 7215 | return -EINVAL; |
| 7216 | netif_napi_add(port->dev, &v->napi, mvpp2_poll, |
| 7217 | NAPI_POLL_WEIGHT); |
| 7218 | |
| 7219 | port->nqvecs = 1; |
| 7220 | |
| 7221 | return 0; |
| 7222 | } |
| 7223 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7224 | static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port, |
| 7225 | struct device_node *port_node) |
| 7226 | { |
| 7227 | struct mvpp2_queue_vector *v; |
| 7228 | int i, ret; |
| 7229 | |
| 7230 | port->nqvecs = num_possible_cpus(); |
| 7231 | if (queue_mode == MVPP2_QDIST_SINGLE_MODE) |
| 7232 | port->nqvecs += 1; |
| 7233 | |
| 7234 | for (i = 0; i < port->nqvecs; i++) { |
| 7235 | char irqname[16]; |
| 7236 | |
| 7237 | v = port->qvecs + i; |
| 7238 | |
| 7239 | v->port = port; |
| 7240 | v->type = MVPP2_QUEUE_VECTOR_PRIVATE; |
| 7241 | v->sw_thread_id = i; |
| 7242 | v->sw_thread_mask = BIT(i); |
| 7243 | |
| 7244 | snprintf(irqname, sizeof(irqname), "tx-cpu%d", i); |
| 7245 | |
| 7246 | if (queue_mode == MVPP2_QDIST_MULTI_MODE) { |
| 7247 | v->first_rxq = i * MVPP2_DEFAULT_RXQ; |
| 7248 | v->nrxqs = MVPP2_DEFAULT_RXQ; |
| 7249 | } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE && |
| 7250 | i == (port->nqvecs - 1)) { |
| 7251 | v->first_rxq = 0; |
| 7252 | v->nrxqs = port->nrxqs; |
| 7253 | v->type = MVPP2_QUEUE_VECTOR_SHARED; |
| 7254 | strncpy(irqname, "rx-shared", sizeof(irqname)); |
| 7255 | } |
| 7256 | |
| 7257 | v->irq = of_irq_get_byname(port_node, irqname); |
| 7258 | if (v->irq <= 0) { |
| 7259 | ret = -EINVAL; |
| 7260 | goto err; |
| 7261 | } |
| 7262 | |
| 7263 | netif_napi_add(port->dev, &v->napi, mvpp2_poll, |
| 7264 | NAPI_POLL_WEIGHT); |
| 7265 | } |
| 7266 | |
| 7267 | return 0; |
| 7268 | |
| 7269 | err: |
| 7270 | for (i = 0; i < port->nqvecs; i++) |
| 7271 | irq_dispose_mapping(port->qvecs[i].irq); |
| 7272 | return ret; |
| 7273 | } |
| 7274 | |
| 7275 | static int mvpp2_queue_vectors_init(struct mvpp2_port *port, |
| 7276 | struct device_node *port_node) |
| 7277 | { |
| 7278 | if (port->has_tx_irqs) |
| 7279 | return mvpp2_multi_queue_vectors_init(port, port_node); |
| 7280 | else |
| 7281 | return mvpp2_simple_queue_vectors_init(port, port_node); |
| 7282 | } |
| 7283 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7284 | static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port) |
| 7285 | { |
| 7286 | int i; |
| 7287 | |
| 7288 | for (i = 0; i < port->nqvecs; i++) |
| 7289 | irq_dispose_mapping(port->qvecs[i].irq); |
| 7290 | } |
| 7291 | |
| 7292 | /* Configure Rx queue group interrupt for this port */ |
| 7293 | static void mvpp2_rx_irqs_setup(struct mvpp2_port *port) |
| 7294 | { |
| 7295 | struct mvpp2 *priv = port->priv; |
| 7296 | u32 val; |
| 7297 | int i; |
| 7298 | |
| 7299 | if (priv->hw_version == MVPP21) { |
| 7300 | mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id), |
| 7301 | port->nrxqs); |
| 7302 | return; |
| 7303 | } |
| 7304 | |
| 7305 | /* Handle the more complicated PPv2.2 case */ |
| 7306 | for (i = 0; i < port->nqvecs; i++) { |
| 7307 | struct mvpp2_queue_vector *qv = port->qvecs + i; |
| 7308 | |
| 7309 | if (!qv->nrxqs) |
| 7310 | continue; |
| 7311 | |
| 7312 | val = qv->sw_thread_id; |
| 7313 | val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET; |
| 7314 | mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val); |
| 7315 | |
| 7316 | val = qv->first_rxq; |
| 7317 | val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET; |
| 7318 | mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val); |
| 7319 | } |
| 7320 | } |
| 7321 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7322 | /* Initialize port HW */ |
| 7323 | static int mvpp2_port_init(struct mvpp2_port *port) |
| 7324 | { |
| 7325 | struct device *dev = port->dev->dev.parent; |
| 7326 | struct mvpp2 *priv = port->priv; |
| 7327 | struct mvpp2_txq_pcpu *txq_pcpu; |
| 7328 | int queue, cpu, err; |
| 7329 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7330 | /* Checks for hardware constraints */ |
| 7331 | if (port->first_rxq + port->nrxqs > |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 7332 | MVPP2_MAX_PORTS * priv->max_port_rxqs) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7333 | return -EINVAL; |
| 7334 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7335 | if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) || |
| 7336 | (port->ntxqs > MVPP2_MAX_TXQ)) |
| 7337 | return -EINVAL; |
| 7338 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7339 | /* Disable port */ |
| 7340 | mvpp2_egress_disable(port); |
| 7341 | mvpp2_port_disable(port); |
| 7342 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7343 | port->tx_time_coal = MVPP2_TXDONE_COAL_USEC; |
| 7344 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7345 | port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs), |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7346 | GFP_KERNEL); |
| 7347 | if (!port->txqs) |
| 7348 | return -ENOMEM; |
| 7349 | |
| 7350 | /* Associate physical Tx queues to this port and initialize. |
| 7351 | * The mapping is predefined. |
| 7352 | */ |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7353 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7354 | int queue_phy_id = mvpp2_txq_phys(port->id, queue); |
| 7355 | struct mvpp2_tx_queue *txq; |
| 7356 | |
| 7357 | txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL); |
Christophe Jaillet | 177c8d1 | 2017-02-19 10:19:57 +0100 | [diff] [blame] | 7358 | if (!txq) { |
| 7359 | err = -ENOMEM; |
| 7360 | goto err_free_percpu; |
| 7361 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7362 | |
| 7363 | txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu); |
| 7364 | if (!txq->pcpu) { |
| 7365 | err = -ENOMEM; |
| 7366 | goto err_free_percpu; |
| 7367 | } |
| 7368 | |
| 7369 | txq->id = queue_phy_id; |
| 7370 | txq->log_id = queue; |
| 7371 | txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH; |
| 7372 | for_each_present_cpu(cpu) { |
| 7373 | txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); |
| 7374 | txq_pcpu->cpu = cpu; |
| 7375 | } |
| 7376 | |
| 7377 | port->txqs[queue] = txq; |
| 7378 | } |
| 7379 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7380 | port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs), |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7381 | GFP_KERNEL); |
| 7382 | if (!port->rxqs) { |
| 7383 | err = -ENOMEM; |
| 7384 | goto err_free_percpu; |
| 7385 | } |
| 7386 | |
| 7387 | /* Allocate and initialize Rx queue for this port */ |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7388 | for (queue = 0; queue < port->nrxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7389 | struct mvpp2_rx_queue *rxq; |
| 7390 | |
| 7391 | /* Map physical Rx queue to port's logical Rx queue */ |
| 7392 | rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL); |
Jisheng Zhang | d82b0c2 | 2016-03-31 17:01:23 +0800 | [diff] [blame] | 7393 | if (!rxq) { |
| 7394 | err = -ENOMEM; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7395 | goto err_free_percpu; |
Jisheng Zhang | d82b0c2 | 2016-03-31 17:01:23 +0800 | [diff] [blame] | 7396 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7397 | /* Map this Rx queue to a physical queue */ |
| 7398 | rxq->id = port->first_rxq + queue; |
| 7399 | rxq->port = port->id; |
| 7400 | rxq->logic_rxq = queue; |
| 7401 | |
| 7402 | port->rxqs[queue] = rxq; |
| 7403 | } |
| 7404 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7405 | mvpp2_rx_irqs_setup(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7406 | |
| 7407 | /* Create Rx descriptor rings */ |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7408 | for (queue = 0; queue < port->nrxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7409 | struct mvpp2_rx_queue *rxq = port->rxqs[queue]; |
| 7410 | |
| 7411 | rxq->size = port->rx_ring_size; |
| 7412 | rxq->pkts_coal = MVPP2_RX_COAL_PKTS; |
| 7413 | rxq->time_coal = MVPP2_RX_COAL_USEC; |
| 7414 | } |
| 7415 | |
| 7416 | mvpp2_ingress_disable(port); |
| 7417 | |
| 7418 | /* Port default configuration */ |
| 7419 | mvpp2_defaults_set(port); |
| 7420 | |
| 7421 | /* Port's classifier configuration */ |
| 7422 | mvpp2_cls_oversize_rxq_set(port); |
| 7423 | mvpp2_cls_port_config(port); |
| 7424 | |
| 7425 | /* Provide an initial Rx packet size */ |
| 7426 | port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu); |
| 7427 | |
| 7428 | /* Initialize pools for swf */ |
| 7429 | err = mvpp2_swf_bm_pool_init(port); |
| 7430 | if (err) |
| 7431 | goto err_free_percpu; |
| 7432 | |
| 7433 | return 0; |
| 7434 | |
| 7435 | err_free_percpu: |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7436 | for (queue = 0; queue < port->ntxqs; queue++) { |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7437 | if (!port->txqs[queue]) |
| 7438 | continue; |
| 7439 | free_percpu(port->txqs[queue]->pcpu); |
| 7440 | } |
| 7441 | return err; |
| 7442 | } |
| 7443 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7444 | /* Checks if the port DT description has the TX interrupts |
| 7445 | * described. On PPv2.1, there are no such interrupts. On PPv2.2, |
| 7446 | * there are available, but we need to keep support for old DTs. |
| 7447 | */ |
| 7448 | static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv, |
| 7449 | struct device_node *port_node) |
| 7450 | { |
| 7451 | char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1", |
| 7452 | "tx-cpu2", "tx-cpu3" }; |
| 7453 | int ret, i; |
| 7454 | |
| 7455 | if (priv->hw_version == MVPP21) |
| 7456 | return false; |
| 7457 | |
| 7458 | for (i = 0; i < 5; i++) { |
| 7459 | ret = of_property_match_string(port_node, "interrupt-names", |
| 7460 | irqs[i]); |
| 7461 | if (ret < 0) |
| 7462 | return false; |
| 7463 | } |
| 7464 | |
| 7465 | return true; |
| 7466 | } |
| 7467 | |
Antoine Tenart | 3ba8c81 | 2017-09-02 11:06:47 +0200 | [diff] [blame] | 7468 | static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv, |
| 7469 | struct device_node *port_node, |
| 7470 | char **mac_from) |
| 7471 | { |
| 7472 | struct mvpp2_port *port = netdev_priv(dev); |
| 7473 | char hw_mac_addr[ETH_ALEN] = {0}; |
| 7474 | const char *dt_mac_addr; |
| 7475 | |
| 7476 | dt_mac_addr = of_get_mac_address(port_node); |
| 7477 | if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) { |
| 7478 | *mac_from = "device tree"; |
| 7479 | ether_addr_copy(dev->dev_addr, dt_mac_addr); |
Antoine Tenart | 688cbaf | 2017-09-02 11:06:49 +0200 | [diff] [blame^] | 7480 | return; |
Antoine Tenart | 3ba8c81 | 2017-09-02 11:06:47 +0200 | [diff] [blame] | 7481 | } |
Antoine Tenart | 688cbaf | 2017-09-02 11:06:49 +0200 | [diff] [blame^] | 7482 | |
| 7483 | if (priv->hw_version == MVPP21) { |
| 7484 | mvpp21_get_mac_address(port, hw_mac_addr); |
| 7485 | if (is_valid_ether_addr(hw_mac_addr)) { |
| 7486 | *mac_from = "hardware"; |
| 7487 | ether_addr_copy(dev->dev_addr, hw_mac_addr); |
| 7488 | return; |
| 7489 | } |
| 7490 | } |
| 7491 | |
| 7492 | *mac_from = "random"; |
| 7493 | eth_hw_addr_random(dev); |
Antoine Tenart | 3ba8c81 | 2017-09-02 11:06:47 +0200 | [diff] [blame] | 7494 | } |
| 7495 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7496 | /* Ports initialization */ |
| 7497 | static int mvpp2_port_probe(struct platform_device *pdev, |
| 7498 | struct device_node *port_node, |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 7499 | struct mvpp2 *priv) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7500 | { |
| 7501 | struct device_node *phy_node; |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 7502 | struct phy *comphy; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7503 | struct mvpp2_port *port; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7504 | struct mvpp2_port_pcpu *port_pcpu; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7505 | struct net_device *dev; |
| 7506 | struct resource *res; |
Antoine Tenart | 3ba8c81 | 2017-09-02 11:06:47 +0200 | [diff] [blame] | 7507 | char *mac_from = ""; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7508 | unsigned int ntxqs, nrxqs; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7509 | bool has_tx_irqs; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7510 | u32 id; |
| 7511 | int features; |
| 7512 | int phy_mode; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7513 | int err, i, cpu; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7514 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7515 | has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node); |
| 7516 | |
| 7517 | if (!has_tx_irqs) |
| 7518 | queue_mode = MVPP2_QDIST_SINGLE_MODE; |
| 7519 | |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7520 | ntxqs = MVPP2_MAX_TXQ; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7521 | if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE) |
| 7522 | nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus(); |
| 7523 | else |
| 7524 | nrxqs = MVPP2_DEFAULT_RXQ; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7525 | |
| 7526 | dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7527 | if (!dev) |
| 7528 | return -ENOMEM; |
| 7529 | |
| 7530 | phy_node = of_parse_phandle(port_node, "phy", 0); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7531 | phy_mode = of_get_phy_mode(port_node); |
| 7532 | if (phy_mode < 0) { |
| 7533 | dev_err(&pdev->dev, "incorrect phy mode\n"); |
| 7534 | err = phy_mode; |
| 7535 | goto err_free_netdev; |
| 7536 | } |
| 7537 | |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 7538 | comphy = devm_of_phy_get(&pdev->dev, port_node, NULL); |
| 7539 | if (IS_ERR(comphy)) { |
| 7540 | if (PTR_ERR(comphy) == -EPROBE_DEFER) { |
| 7541 | err = -EPROBE_DEFER; |
| 7542 | goto err_free_netdev; |
| 7543 | } |
| 7544 | comphy = NULL; |
| 7545 | } |
| 7546 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7547 | if (of_property_read_u32(port_node, "port-id", &id)) { |
| 7548 | err = -EINVAL; |
| 7549 | dev_err(&pdev->dev, "missing port-id value\n"); |
| 7550 | goto err_free_netdev; |
| 7551 | } |
| 7552 | |
| 7553 | dev->tx_queue_len = MVPP2_MAX_TXD; |
| 7554 | dev->watchdog_timeo = 5 * HZ; |
| 7555 | dev->netdev_ops = &mvpp2_netdev_ops; |
| 7556 | dev->ethtool_ops = &mvpp2_eth_tool_ops; |
| 7557 | |
| 7558 | port = netdev_priv(dev); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7559 | port->dev = dev; |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7560 | port->ntxqs = ntxqs; |
| 7561 | port->nrxqs = nrxqs; |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7562 | port->priv = priv; |
| 7563 | port->has_tx_irqs = has_tx_irqs; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7564 | |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7565 | err = mvpp2_queue_vectors_init(port, port_node); |
| 7566 | if (err) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7567 | goto err_free_netdev; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7568 | |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 7569 | port->link_irq = of_irq_get_byname(port_node, "link"); |
| 7570 | if (port->link_irq == -EPROBE_DEFER) { |
| 7571 | err = -EPROBE_DEFER; |
| 7572 | goto err_deinit_qvecs; |
| 7573 | } |
| 7574 | if (port->link_irq <= 0) |
| 7575 | /* the link irq is optional */ |
| 7576 | port->link_irq = 0; |
| 7577 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7578 | if (of_property_read_bool(port_node, "marvell,loopback")) |
| 7579 | port->flags |= MVPP2_F_LOOPBACK; |
| 7580 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7581 | port->id = id; |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 7582 | if (priv->hw_version == MVPP21) |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7583 | port->first_rxq = port->id * port->nrxqs; |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 7584 | else |
| 7585 | port->first_rxq = port->id * priv->max_port_rxqs; |
| 7586 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7587 | port->phy_node = phy_node; |
| 7588 | port->phy_interface = phy_mode; |
Antoine Tenart | 542897d | 2017-08-30 10:29:15 +0200 | [diff] [blame] | 7589 | port->comphy = comphy; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7590 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7591 | if (priv->hw_version == MVPP21) { |
| 7592 | res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id); |
| 7593 | port->base = devm_ioremap_resource(&pdev->dev, res); |
| 7594 | if (IS_ERR(port->base)) { |
| 7595 | err = PTR_ERR(port->base); |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 7596 | goto err_free_irq; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7597 | } |
| 7598 | } else { |
| 7599 | if (of_property_read_u32(port_node, "gop-port-id", |
| 7600 | &port->gop_id)) { |
| 7601 | err = -EINVAL; |
| 7602 | dev_err(&pdev->dev, "missing gop-port-id value\n"); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7603 | goto err_deinit_qvecs; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7604 | } |
| 7605 | |
| 7606 | port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7607 | } |
| 7608 | |
| 7609 | /* Alloc per-cpu stats */ |
| 7610 | port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats); |
| 7611 | if (!port->stats) { |
| 7612 | err = -ENOMEM; |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 7613 | goto err_free_irq; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7614 | } |
| 7615 | |
Antoine Tenart | 3ba8c81 | 2017-09-02 11:06:47 +0200 | [diff] [blame] | 7616 | mvpp2_port_copy_mac_addr(dev, priv, port_node, &mac_from); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7617 | |
| 7618 | port->tx_ring_size = MVPP2_MAX_TXD; |
| 7619 | port->rx_ring_size = MVPP2_MAX_RXD; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7620 | SET_NETDEV_DEV(dev, &pdev->dev); |
| 7621 | |
| 7622 | err = mvpp2_port_init(port); |
| 7623 | if (err < 0) { |
| 7624 | dev_err(&pdev->dev, "failed to init port %d\n", id); |
| 7625 | goto err_free_stats; |
| 7626 | } |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 7627 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 7628 | mvpp2_port_periodic_xon_disable(port); |
| 7629 | |
| 7630 | if (priv->hw_version == MVPP21) |
| 7631 | mvpp2_port_fc_adv_enable(port); |
| 7632 | |
| 7633 | mvpp2_port_reset(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7634 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7635 | port->pcpu = alloc_percpu(struct mvpp2_port_pcpu); |
| 7636 | if (!port->pcpu) { |
| 7637 | err = -ENOMEM; |
| 7638 | goto err_free_txq_pcpu; |
| 7639 | } |
| 7640 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7641 | if (!port->has_tx_irqs) { |
| 7642 | for_each_present_cpu(cpu) { |
| 7643 | port_pcpu = per_cpu_ptr(port->pcpu, cpu); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7644 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7645 | hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC, |
| 7646 | HRTIMER_MODE_REL_PINNED); |
| 7647 | port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb; |
| 7648 | port_pcpu->timer_scheduled = false; |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7649 | |
Thomas Petazzoni | 213f428 | 2017-08-03 10:42:00 +0200 | [diff] [blame] | 7650 | tasklet_init(&port_pcpu->tx_done_tasklet, |
| 7651 | mvpp2_tx_proc_cb, |
| 7652 | (unsigned long)dev); |
| 7653 | } |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7654 | } |
| 7655 | |
Antoine Ténart | 186cd4d | 2017-08-23 09:46:56 +0200 | [diff] [blame] | 7656 | features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7657 | dev->features = features | NETIF_F_RXCSUM; |
| 7658 | dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO; |
| 7659 | dev->vlan_features |= features; |
| 7660 | |
Jarod Wilson | 5777987 | 2016-10-17 15:54:06 -0400 | [diff] [blame] | 7661 | /* MTU range: 68 - 9676 */ |
| 7662 | dev->min_mtu = ETH_MIN_MTU; |
| 7663 | /* 9676 == 9700 - 20 and rounding to 8 */ |
| 7664 | dev->max_mtu = 9676; |
| 7665 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7666 | err = register_netdev(dev); |
| 7667 | if (err < 0) { |
| 7668 | dev_err(&pdev->dev, "failed to register netdev\n"); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7669 | goto err_free_port_pcpu; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7670 | } |
| 7671 | netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr); |
| 7672 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7673 | priv->port_list[id] = port; |
| 7674 | return 0; |
| 7675 | |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7676 | err_free_port_pcpu: |
| 7677 | free_percpu(port->pcpu); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7678 | err_free_txq_pcpu: |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7679 | for (i = 0; i < port->ntxqs; i++) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7680 | free_percpu(port->txqs[i]->pcpu); |
| 7681 | err_free_stats: |
| 7682 | free_percpu(port->stats); |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 7683 | err_free_irq: |
| 7684 | if (port->link_irq) |
| 7685 | irq_dispose_mapping(port->link_irq); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7686 | err_deinit_qvecs: |
| 7687 | mvpp2_queue_vectors_deinit(port); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7688 | err_free_netdev: |
Peter Chen | ccb8039 | 2016-08-01 15:02:37 +0800 | [diff] [blame] | 7689 | of_node_put(phy_node); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7690 | free_netdev(dev); |
| 7691 | return err; |
| 7692 | } |
| 7693 | |
| 7694 | /* Ports removal routine */ |
| 7695 | static void mvpp2_port_remove(struct mvpp2_port *port) |
| 7696 | { |
| 7697 | int i; |
| 7698 | |
| 7699 | unregister_netdev(port->dev); |
Peter Chen | ccb8039 | 2016-08-01 15:02:37 +0800 | [diff] [blame] | 7700 | of_node_put(port->phy_node); |
Marcin Wojtas | edc660f | 2015-08-06 19:00:30 +0200 | [diff] [blame] | 7701 | free_percpu(port->pcpu); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7702 | free_percpu(port->stats); |
Thomas Petazzoni | 09f8397 | 2017-08-03 10:41:57 +0200 | [diff] [blame] | 7703 | for (i = 0; i < port->ntxqs; i++) |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7704 | free_percpu(port->txqs[i]->pcpu); |
Thomas Petazzoni | 591f4cf | 2017-08-03 10:41:59 +0200 | [diff] [blame] | 7705 | mvpp2_queue_vectors_deinit(port); |
Antoine Tenart | fd3651b | 2017-09-01 11:04:54 +0200 | [diff] [blame] | 7706 | if (port->link_irq) |
| 7707 | irq_dispose_mapping(port->link_irq); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7708 | free_netdev(port->dev); |
| 7709 | } |
| 7710 | |
| 7711 | /* Initialize decoding windows */ |
| 7712 | static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram, |
| 7713 | struct mvpp2 *priv) |
| 7714 | { |
| 7715 | u32 win_enable; |
| 7716 | int i; |
| 7717 | |
| 7718 | for (i = 0; i < 6; i++) { |
| 7719 | mvpp2_write(priv, MVPP2_WIN_BASE(i), 0); |
| 7720 | mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0); |
| 7721 | |
| 7722 | if (i < 4) |
| 7723 | mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0); |
| 7724 | } |
| 7725 | |
| 7726 | win_enable = 0; |
| 7727 | |
| 7728 | for (i = 0; i < dram->num_cs; i++) { |
| 7729 | const struct mbus_dram_window *cs = dram->cs + i; |
| 7730 | |
| 7731 | mvpp2_write(priv, MVPP2_WIN_BASE(i), |
| 7732 | (cs->base & 0xffff0000) | (cs->mbus_attr << 8) | |
| 7733 | dram->mbus_dram_target_id); |
| 7734 | |
| 7735 | mvpp2_write(priv, MVPP2_WIN_SIZE(i), |
| 7736 | (cs->size - 1) & 0xffff0000); |
| 7737 | |
| 7738 | win_enable |= (1 << i); |
| 7739 | } |
| 7740 | |
| 7741 | mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable); |
| 7742 | } |
| 7743 | |
| 7744 | /* Initialize Rx FIFO's */ |
| 7745 | static void mvpp2_rx_fifo_init(struct mvpp2 *priv) |
| 7746 | { |
| 7747 | int port; |
| 7748 | |
| 7749 | for (port = 0; port < MVPP2_MAX_PORTS; port++) { |
| 7750 | mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port), |
| 7751 | MVPP2_RX_FIFO_PORT_DATA_SIZE); |
| 7752 | mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port), |
| 7753 | MVPP2_RX_FIFO_PORT_ATTR_SIZE); |
| 7754 | } |
| 7755 | |
| 7756 | mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG, |
| 7757 | MVPP2_RX_FIFO_PORT_MIN_PKT); |
| 7758 | mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1); |
| 7759 | } |
| 7760 | |
Thomas Petazzoni | 6763ce3 | 2017-03-07 16:53:15 +0100 | [diff] [blame] | 7761 | static void mvpp2_axi_init(struct mvpp2 *priv) |
| 7762 | { |
| 7763 | u32 val, rdval, wrval; |
| 7764 | |
| 7765 | mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0); |
| 7766 | |
| 7767 | /* AXI Bridge Configuration */ |
| 7768 | |
| 7769 | rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE |
| 7770 | << MVPP22_AXI_ATTR_CACHE_OFFS; |
| 7771 | rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM |
| 7772 | << MVPP22_AXI_ATTR_DOMAIN_OFFS; |
| 7773 | |
| 7774 | wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE |
| 7775 | << MVPP22_AXI_ATTR_CACHE_OFFS; |
| 7776 | wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM |
| 7777 | << MVPP22_AXI_ATTR_DOMAIN_OFFS; |
| 7778 | |
| 7779 | /* BM */ |
| 7780 | mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval); |
| 7781 | mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval); |
| 7782 | |
| 7783 | /* Descriptors */ |
| 7784 | mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval); |
| 7785 | mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval); |
| 7786 | mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval); |
| 7787 | mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval); |
| 7788 | |
| 7789 | /* Buffer Data */ |
| 7790 | mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval); |
| 7791 | mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval); |
| 7792 | |
| 7793 | val = MVPP22_AXI_CODE_CACHE_NON_CACHE |
| 7794 | << MVPP22_AXI_CODE_CACHE_OFFS; |
| 7795 | val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM |
| 7796 | << MVPP22_AXI_CODE_DOMAIN_OFFS; |
| 7797 | mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val); |
| 7798 | mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val); |
| 7799 | |
| 7800 | val = MVPP22_AXI_CODE_CACHE_RD_CACHE |
| 7801 | << MVPP22_AXI_CODE_CACHE_OFFS; |
| 7802 | val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM |
| 7803 | << MVPP22_AXI_CODE_DOMAIN_OFFS; |
| 7804 | |
| 7805 | mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val); |
| 7806 | |
| 7807 | val = MVPP22_AXI_CODE_CACHE_WR_CACHE |
| 7808 | << MVPP22_AXI_CODE_CACHE_OFFS; |
| 7809 | val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM |
| 7810 | << MVPP22_AXI_CODE_DOMAIN_OFFS; |
| 7811 | |
| 7812 | mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val); |
| 7813 | } |
| 7814 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7815 | /* Initialize network controller common part HW */ |
| 7816 | static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv) |
| 7817 | { |
| 7818 | const struct mbus_dram_target_info *dram_target_info; |
| 7819 | int err, i; |
Marcin Wojtas | 08a2375 | 2014-07-21 13:48:12 -0300 | [diff] [blame] | 7820 | u32 val; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7821 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7822 | /* MBUS windows configuration */ |
| 7823 | dram_target_info = mv_mbus_dram_info(); |
| 7824 | if (dram_target_info) |
| 7825 | mvpp2_conf_mbus_windows(dram_target_info, priv); |
| 7826 | |
Thomas Petazzoni | 6763ce3 | 2017-03-07 16:53:15 +0100 | [diff] [blame] | 7827 | if (priv->hw_version == MVPP22) |
| 7828 | mvpp2_axi_init(priv); |
| 7829 | |
Marcin Wojtas | 08a2375 | 2014-07-21 13:48:12 -0300 | [diff] [blame] | 7830 | /* Disable HW PHY polling */ |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 7831 | if (priv->hw_version == MVPP21) { |
| 7832 | val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG); |
| 7833 | val |= MVPP2_PHY_AN_STOP_SMI0_MASK; |
| 7834 | writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG); |
| 7835 | } else { |
| 7836 | val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG); |
| 7837 | val &= ~MVPP22_SMI_POLLING_EN; |
| 7838 | writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG); |
| 7839 | } |
Marcin Wojtas | 08a2375 | 2014-07-21 13:48:12 -0300 | [diff] [blame] | 7840 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7841 | /* Allocate and initialize aggregated TXQs */ |
| 7842 | priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(), |
Markus Elfring | d7ce3ce | 2017-04-17 08:48:23 +0200 | [diff] [blame] | 7843 | sizeof(*priv->aggr_txqs), |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7844 | GFP_KERNEL); |
| 7845 | if (!priv->aggr_txqs) |
| 7846 | return -ENOMEM; |
| 7847 | |
| 7848 | for_each_present_cpu(i) { |
| 7849 | priv->aggr_txqs[i].id = i; |
| 7850 | priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE; |
Antoine Ténart | 85affd7 | 2017-08-23 09:46:55 +0200 | [diff] [blame] | 7851 | err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7852 | if (err < 0) |
| 7853 | return err; |
| 7854 | } |
| 7855 | |
| 7856 | /* Rx Fifo Init */ |
| 7857 | mvpp2_rx_fifo_init(priv); |
| 7858 | |
Thomas Petazzoni | 2697582 | 2017-03-07 16:53:14 +0100 | [diff] [blame] | 7859 | if (priv->hw_version == MVPP21) |
| 7860 | writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT, |
| 7861 | priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7862 | |
| 7863 | /* Allow cache snoop when transmiting packets */ |
| 7864 | mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1); |
| 7865 | |
| 7866 | /* Buffer Manager initialization */ |
| 7867 | err = mvpp2_bm_init(pdev, priv); |
| 7868 | if (err < 0) |
| 7869 | return err; |
| 7870 | |
| 7871 | /* Parser default initialization */ |
| 7872 | err = mvpp2_prs_default_init(pdev, priv); |
| 7873 | if (err < 0) |
| 7874 | return err; |
| 7875 | |
| 7876 | /* Classifier default initialization */ |
| 7877 | mvpp2_cls_init(priv); |
| 7878 | |
| 7879 | return 0; |
| 7880 | } |
| 7881 | |
| 7882 | static int mvpp2_probe(struct platform_device *pdev) |
| 7883 | { |
| 7884 | struct device_node *dn = pdev->dev.of_node; |
| 7885 | struct device_node *port_node; |
| 7886 | struct mvpp2 *priv; |
| 7887 | struct resource *res; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7888 | void __iomem *base; |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 7889 | int port_count, i; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7890 | int err; |
| 7891 | |
Markus Elfring | 0b92e59 | 2017-04-17 08:38:32 +0200 | [diff] [blame] | 7892 | priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7893 | if (!priv) |
| 7894 | return -ENOMEM; |
| 7895 | |
Thomas Petazzoni | faca924 | 2017-03-07 16:53:06 +0100 | [diff] [blame] | 7896 | priv->hw_version = |
| 7897 | (unsigned long)of_device_get_match_data(&pdev->dev); |
| 7898 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7899 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7900 | base = devm_ioremap_resource(&pdev->dev, res); |
| 7901 | if (IS_ERR(base)) |
| 7902 | return PTR_ERR(base); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7903 | |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7904 | if (priv->hw_version == MVPP21) { |
| 7905 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 7906 | priv->lms_base = devm_ioremap_resource(&pdev->dev, res); |
| 7907 | if (IS_ERR(priv->lms_base)) |
| 7908 | return PTR_ERR(priv->lms_base); |
| 7909 | } else { |
| 7910 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 7911 | priv->iface_base = devm_ioremap_resource(&pdev->dev, res); |
| 7912 | if (IS_ERR(priv->iface_base)) |
| 7913 | return PTR_ERR(priv->iface_base); |
Antoine Ténart | f84bf38 | 2017-08-22 19:08:27 +0200 | [diff] [blame] | 7914 | |
| 7915 | priv->sysctrl_base = |
| 7916 | syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 7917 | "marvell,system-controller"); |
| 7918 | if (IS_ERR(priv->sysctrl_base)) |
| 7919 | /* The system controller regmap is optional for dt |
| 7920 | * compatibility reasons. When not provided, the |
| 7921 | * configuration of the GoP relies on the |
| 7922 | * firmware/bootloader. |
| 7923 | */ |
| 7924 | priv->sysctrl_base = NULL; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7925 | } |
| 7926 | |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 7927 | for (i = 0; i < MVPP2_MAX_THREADS; i++) { |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7928 | u32 addr_space_sz; |
| 7929 | |
| 7930 | addr_space_sz = (priv->hw_version == MVPP21 ? |
| 7931 | MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ); |
Thomas Petazzoni | df089aa | 2017-08-03 10:41:58 +0200 | [diff] [blame] | 7932 | priv->swth_base[i] = base + i * addr_space_sz; |
Thomas Petazzoni | a786841 | 2017-03-07 16:53:13 +0100 | [diff] [blame] | 7933 | } |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7934 | |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 7935 | if (priv->hw_version == MVPP21) |
| 7936 | priv->max_port_rxqs = 8; |
| 7937 | else |
| 7938 | priv->max_port_rxqs = 32; |
| 7939 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7940 | priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk"); |
| 7941 | if (IS_ERR(priv->pp_clk)) |
| 7942 | return PTR_ERR(priv->pp_clk); |
| 7943 | err = clk_prepare_enable(priv->pp_clk); |
| 7944 | if (err < 0) |
| 7945 | return err; |
| 7946 | |
| 7947 | priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk"); |
| 7948 | if (IS_ERR(priv->gop_clk)) { |
| 7949 | err = PTR_ERR(priv->gop_clk); |
| 7950 | goto err_pp_clk; |
| 7951 | } |
| 7952 | err = clk_prepare_enable(priv->gop_clk); |
| 7953 | if (err < 0) |
| 7954 | goto err_pp_clk; |
| 7955 | |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 7956 | if (priv->hw_version == MVPP22) { |
| 7957 | priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk"); |
| 7958 | if (IS_ERR(priv->mg_clk)) { |
| 7959 | err = PTR_ERR(priv->mg_clk); |
| 7960 | goto err_gop_clk; |
| 7961 | } |
| 7962 | |
| 7963 | err = clk_prepare_enable(priv->mg_clk); |
| 7964 | if (err < 0) |
| 7965 | goto err_gop_clk; |
| 7966 | } |
| 7967 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7968 | /* Get system's tclk rate */ |
| 7969 | priv->tclk = clk_get_rate(priv->pp_clk); |
| 7970 | |
Thomas Petazzoni | 2067e0a | 2017-03-07 16:53:19 +0100 | [diff] [blame] | 7971 | if (priv->hw_version == MVPP22) { |
| 7972 | err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40)); |
| 7973 | if (err) |
| 7974 | goto err_mg_clk; |
| 7975 | /* Sadly, the BM pools all share the same register to |
| 7976 | * store the high 32 bits of their address. So they |
| 7977 | * must all have the same high 32 bits, which forces |
| 7978 | * us to restrict coherent memory to DMA_BIT_MASK(32). |
| 7979 | */ |
| 7980 | err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32)); |
| 7981 | if (err) |
| 7982 | goto err_mg_clk; |
| 7983 | } |
| 7984 | |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7985 | /* Initialize network controller */ |
| 7986 | err = mvpp2_init(pdev, priv); |
| 7987 | if (err < 0) { |
| 7988 | dev_err(&pdev->dev, "failed to initialize controller\n"); |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 7989 | goto err_mg_clk; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7990 | } |
| 7991 | |
| 7992 | port_count = of_get_available_child_count(dn); |
| 7993 | if (port_count == 0) { |
| 7994 | dev_err(&pdev->dev, "no ports enabled\n"); |
Wei Yongjun | 575a193 | 2014-07-20 22:02:43 +0800 | [diff] [blame] | 7995 | err = -ENODEV; |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 7996 | goto err_mg_clk; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 7997 | } |
| 7998 | |
| 7999 | priv->port_list = devm_kcalloc(&pdev->dev, port_count, |
Markus Elfring | 0b92e59 | 2017-04-17 08:38:32 +0200 | [diff] [blame] | 8000 | sizeof(*priv->port_list), |
| 8001 | GFP_KERNEL); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8002 | if (!priv->port_list) { |
| 8003 | err = -ENOMEM; |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 8004 | goto err_mg_clk; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8005 | } |
| 8006 | |
| 8007 | /* Initialize ports */ |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8008 | for_each_available_child_of_node(dn, port_node) { |
Thomas Petazzoni | 59b9a31 | 2017-03-07 16:53:17 +0100 | [diff] [blame] | 8009 | err = mvpp2_port_probe(pdev, port_node, priv); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8010 | if (err < 0) |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 8011 | goto err_mg_clk; |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8012 | } |
| 8013 | |
| 8014 | platform_set_drvdata(pdev, priv); |
| 8015 | return 0; |
| 8016 | |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 8017 | err_mg_clk: |
| 8018 | if (priv->hw_version == MVPP22) |
| 8019 | clk_disable_unprepare(priv->mg_clk); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8020 | err_gop_clk: |
| 8021 | clk_disable_unprepare(priv->gop_clk); |
| 8022 | err_pp_clk: |
| 8023 | clk_disable_unprepare(priv->pp_clk); |
| 8024 | return err; |
| 8025 | } |
| 8026 | |
| 8027 | static int mvpp2_remove(struct platform_device *pdev) |
| 8028 | { |
| 8029 | struct mvpp2 *priv = platform_get_drvdata(pdev); |
| 8030 | struct device_node *dn = pdev->dev.of_node; |
| 8031 | struct device_node *port_node; |
| 8032 | int i = 0; |
| 8033 | |
| 8034 | for_each_available_child_of_node(dn, port_node) { |
| 8035 | if (priv->port_list[i]) |
| 8036 | mvpp2_port_remove(priv->port_list[i]); |
| 8037 | i++; |
| 8038 | } |
| 8039 | |
| 8040 | for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { |
| 8041 | struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i]; |
| 8042 | |
| 8043 | mvpp2_bm_pool_destroy(pdev, priv, bm_pool); |
| 8044 | } |
| 8045 | |
| 8046 | for_each_present_cpu(i) { |
| 8047 | struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i]; |
| 8048 | |
| 8049 | dma_free_coherent(&pdev->dev, |
| 8050 | MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE, |
| 8051 | aggr_txq->descs, |
Thomas Petazzoni | 2039613 | 2017-03-07 16:53:00 +0100 | [diff] [blame] | 8052 | aggr_txq->descs_dma); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8053 | } |
| 8054 | |
Thomas Petazzoni | fceb55d | 2017-03-07 16:53:18 +0100 | [diff] [blame] | 8055 | clk_disable_unprepare(priv->mg_clk); |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8056 | clk_disable_unprepare(priv->pp_clk); |
| 8057 | clk_disable_unprepare(priv->gop_clk); |
| 8058 | |
| 8059 | return 0; |
| 8060 | } |
| 8061 | |
| 8062 | static const struct of_device_id mvpp2_match[] = { |
Thomas Petazzoni | faca924 | 2017-03-07 16:53:06 +0100 | [diff] [blame] | 8063 | { |
| 8064 | .compatible = "marvell,armada-375-pp2", |
| 8065 | .data = (void *)MVPP21, |
| 8066 | }, |
Thomas Petazzoni | fc5e155 | 2017-03-07 16:53:20 +0100 | [diff] [blame] | 8067 | { |
| 8068 | .compatible = "marvell,armada-7k-pp22", |
| 8069 | .data = (void *)MVPP22, |
| 8070 | }, |
Marcin Wojtas | 3f51850 | 2014-07-10 16:52:13 -0300 | [diff] [blame] | 8071 | { } |
| 8072 | }; |
| 8073 | MODULE_DEVICE_TABLE(of, mvpp2_match); |
| 8074 | |
| 8075 | static struct platform_driver mvpp2_driver = { |
| 8076 | .probe = mvpp2_probe, |
| 8077 | .remove = mvpp2_remove, |
| 8078 | .driver = { |
| 8079 | .name = MVPP2_DRIVER_NAME, |
| 8080 | .of_match_table = mvpp2_match, |
| 8081 | }, |
| 8082 | }; |
| 8083 | |
| 8084 | module_platform_driver(mvpp2_driver); |
| 8085 | |
| 8086 | MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com"); |
| 8087 | MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>"); |
Ezequiel Garcia | c634099 | 2014-07-14 10:34:47 -0300 | [diff] [blame] | 8088 | MODULE_LICENSE("GPL v2"); |