blob: 5c055b62966d0553110a2bf9ad43fd06016387ce [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01007#include "i915_gem_timeline.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +00008#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07009
10#define I915_CMD_HASH_ORDER 9
11
Oscar Mateo47122742014-07-24 17:04:28 +010012/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
13 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
14 * to give some inclination as to some of the magic values used in the various
15 * workarounds!
16 */
17#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010018#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010019
Chris Wilson57e88532016-08-15 10:48:57 +010020struct intel_hw_status_page {
21 struct i915_vma *vma;
22 u32 *page_addr;
23 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080024};
25
Dave Gordonbbdc070a2016-07-20 18:16:05 +010026#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
27#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080028
Dave Gordonbbdc070a2016-07-20 18:16:05 +010029#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
30#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080031
Dave Gordonbbdc070a2016-07-20 18:16:05 +010032#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
33#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080034
Dave Gordonbbdc070a2016-07-20 18:16:05 +010035#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
36#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080037
Dave Gordonbbdc070a2016-07-20 18:16:05 +010038#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
39#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020040
Dave Gordonbbdc070a2016-07-20 18:16:05 +010041#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
42#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053043
Ben Widawsky3e789982014-06-30 09:53:37 -070044/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
45 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
46 */
Chris Wilson8c126722016-04-07 07:29:14 +010047#define gen8_semaphore_seqno_size sizeof(uint64_t)
48#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
49 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070050#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010051 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010052 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070053#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010054 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010055 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070056
Chris Wilson7e37f882016-08-02 22:50:21 +010057enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020058 ENGINE_IDLE = 0,
59 ENGINE_WAIT,
60 ENGINE_ACTIVE_SEQNO,
61 ENGINE_ACTIVE_HEAD,
62 ENGINE_ACTIVE_SUBUNITS,
63 ENGINE_WAIT_KICK,
64 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030065};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030066
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020067static inline const char *
68hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
69{
70 switch (a) {
71 case ENGINE_IDLE:
72 return "idle";
73 case ENGINE_WAIT:
74 return "wait";
75 case ENGINE_ACTIVE_SEQNO:
76 return "active seqno";
77 case ENGINE_ACTIVE_HEAD:
78 return "active head";
79 case ENGINE_ACTIVE_SUBUNITS:
80 return "active subunits";
81 case ENGINE_WAIT_KICK:
82 return "wait kick";
83 case ENGINE_DEAD:
84 return "dead";
85 }
86
87 return "unknown";
88}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020089
Ben Widawskyf9e61372016-09-20 16:54:33 +030090#define I915_MAX_SLICES 3
91#define I915_MAX_SUBSLICES 3
92
93#define instdone_slice_mask(dev_priv__) \
94 (INTEL_GEN(dev_priv__) == 7 ? \
95 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
96
97#define instdone_subslice_mask(dev_priv__) \
98 (INTEL_GEN(dev_priv__) == 7 ? \
99 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
100
101#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
102 for ((slice__) = 0, (subslice__) = 0; \
103 (slice__) < I915_MAX_SLICES; \
104 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
105 (slice__) += ((subslice__) == 0)) \
106 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
107 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
108
Ben Widawskyd6369512016-09-20 16:54:32 +0300109struct intel_instdone {
110 u32 instdone;
111 /* The following exist only in the RCS engine */
112 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300113 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
114 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300115};
116
Chris Wilson7e37f882016-08-02 22:50:21 +0100117struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000118 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300119 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100120 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200121 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100122 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300123 struct intel_instdone instdone;
Michel Thierryc64992e2017-06-20 10:57:44 +0100124 struct drm_i915_gem_request *active_request;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200125 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300126};
127
Chris Wilson7e37f882016-08-02 22:50:21 +0100128struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000129 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100130 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100131
Chris Wilson675d9ad2016-08-04 07:52:36 +0100132 struct list_head request_list;
133
Oscar Mateo8ee14972014-05-22 14:13:34 +0100134 u32 head;
135 u32 tail;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100136 u32 emit;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000137
Chris Wilson605d5b32017-05-04 14:08:44 +0100138 u32 space;
139 u32 size;
140 u32 effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100141};
142
Chris Wilsone2efd132016-05-24 14:53:34 +0100143struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800144struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000145
Arun Siluvery17ee9502015-06-19 19:07:01 +0100146/*
147 * we use a single page to load ctx workarounds so all of these
148 * values are referred in terms of dwords
149 *
150 * struct i915_wa_ctx_bb:
151 * offset: specifies batch starting position, also helpful in case
152 * if we want to have multiple batches at different offsets based on
153 * some criteria. It is not a requirement at the moment but provides
154 * an option for future use.
155 * size: size of the batch in DWORDS
156 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100157struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100158 struct i915_wa_ctx_bb {
159 u32 offset;
160 u32 size;
161 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100162 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100163};
164
Chris Wilsonc81d4612016-07-01 17:23:25 +0100165struct drm_i915_gem_request;
Chris Wilson4e50f082016-10-28 13:58:31 +0100166struct intel_render_state;
Chris Wilsonc81d4612016-07-01 17:23:25 +0100167
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000168/*
169 * Engine IDs definitions.
170 * Keep instances of the same type engine together.
171 */
172enum intel_engine_id {
173 RCS = 0,
174 BCS,
175 VCS,
176 VCS2,
177#define _VCS(n) (VCS + (n))
178 VECS
179};
180
Chris Wilson6c067572017-05-17 13:10:03 +0100181struct i915_priolist {
182 struct rb_node node;
183 struct list_head requests;
184 int priority;
185};
186
Oscar Mateo6e516142017-04-10 07:34:31 -0700187#define INTEL_ENGINE_CS_MAX_NAME 8
188
Chris Wilsonc0336662016-05-06 15:40:21 +0100189struct intel_engine_cs {
190 struct drm_i915_private *i915;
Oscar Mateo6e516142017-04-10 07:34:31 -0700191 char name[INTEL_ENGINE_CS_MAX_NAME];
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000192 enum intel_engine_id id;
Chris Wilson1d39f282017-04-11 13:43:06 +0100193 unsigned int uabi_id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000194 unsigned int hw_id;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300195 unsigned int guc_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700196
197 u8 class;
198 u8 instance;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300199 u32 context_size;
200 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100201 unsigned int irq_shift;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300202
Chris Wilson7e37f882016-08-02 22:50:21 +0100203 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100204 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800205
Chris Wilson4e50f082016-10-28 13:58:31 +0100206 struct intel_render_state *render_state;
207
Chris Wilson2246bea2017-02-17 15:13:00 +0000208 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000209 unsigned long irq_posted;
210#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000211#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000212
Chris Wilson688e6c72016-07-01 17:23:15 +0100213 /* Rather than have every client wait upon all user interrupts,
214 * with the herd waking after every interrupt and each doing the
215 * heavyweight seqno dance, we delegate the task (of being the
216 * bottom-half of the user interrupt) to the first client. After
217 * every interrupt, we wake up one client, who does the heavyweight
218 * coherent seqno read and either goes back to sleep (if incomplete),
219 * or wakes up all the completed clients in parallel, before then
220 * transferring the bottom-half status to the next client in the queue.
221 *
222 * Compared to walking the entire list of waiters in a single dedicated
223 * bottom-half, we reduce the latency of the first waiter by avoiding
224 * a context switch, but incur additional coherent seqno reads when
225 * following the chain of request breadcrumbs. Since it is most likely
226 * that we have a single client waiting on each seqno, then reducing
227 * the overhead of waking that client is much preferred.
228 */
229 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000230 spinlock_t irq_lock; /* protects irq_*; irqsafe */
231 struct intel_wait *irq_wait; /* oldest waiter by retirement */
232
233 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100234 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100235 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100236 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000237 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100238 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100239 struct timer_list hangcheck; /* detect missed interrupts */
240
Chris Wilson2246bea2017-02-17 15:13:00 +0000241 unsigned int hangcheck_interrupts;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100242
Chris Wilson67b807a82017-02-27 20:58:50 +0000243 bool irq_armed : 1;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100244 bool irq_enabled : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000245 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100246 } breadcrumbs;
247
Chris Wilson06fbca72015-04-07 16:20:36 +0100248 /*
249 * A pool of objects to use as shadow copies of client batch buffers
250 * when the command parser is enabled. Prevents the client from
251 * modifying the batch contents after software parsing.
252 */
253 struct i915_gem_batch_pool batch_pool;
254
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100256 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100257 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800258
Chris Wilson61ff75a2016-07-01 17:23:28 +0100259 u32 irq_keep_mask; /* always keep these interrupts */
260 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100261 void (*irq_enable)(struct intel_engine_cs *engine);
262 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800263
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100264 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100265 void (*reset_hw)(struct intel_engine_cs *engine,
266 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800267
Chris Wilsonff44ad52017-03-16 17:13:03 +0000268 void (*set_default_submission)(struct intel_engine_cs *engine);
269
Chris Wilson266a2402017-05-04 10:33:08 +0100270 struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
271 struct i915_gem_context *ctx);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000272 void (*context_unpin)(struct intel_engine_cs *engine,
273 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000274 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100275 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100276
Chris Wilsonddd66c52016-08-02 22:50:31 +0100277 int (*emit_flush)(struct drm_i915_gem_request *request,
278 u32 mode);
279#define EMIT_INVALIDATE BIT(0)
280#define EMIT_FLUSH BIT(1)
281#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
282 int (*emit_bb_start)(struct drm_i915_gem_request *req,
283 u64 offset, u32 length,
284 unsigned int dispatch_flags);
285#define I915_DISPATCH_SECURE BIT(0)
286#define I915_DISPATCH_PINNED BIT(1)
287#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100288 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000289 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100290 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100291
292 /* Pass the request to the hardware queue (e.g. directly into
293 * the legacy ringbuffer or to the end of an execlist).
294 *
295 * This is called from an atomic context with irqs disabled; must
296 * be irq safe.
297 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100298 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100299
Chris Wilson0de91362016-11-14 20:41:01 +0000300 /* Call when the priority on a request has changed and it and its
301 * dependencies may need rescheduling. Note the request itself may
302 * not be ready to run!
303 *
304 * Called under the struct_mutex.
305 */
306 void (*schedule)(struct drm_i915_gem_request *request,
307 int priority);
308
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100309 /* Some chipsets are not quite as coherent as advertised and need
310 * an expensive kick to force a true read of the up-to-date seqno.
311 * However, the up-to-date seqno is not always required and the last
312 * seen value is good enough. Note that the seqno will always be
313 * monotonic, even if not coherent.
314 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100315 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100316 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700317
Ben Widawsky3e789982014-06-30 09:53:37 -0700318 /* GEN8 signal/wait table - never trust comments!
319 * signal to signal to signal to signal to signal to
320 * RCS VCS BCS VECS VCS2
321 * --------------------------------------------------------------------
322 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
323 * |-------------------------------------------------------------------
324 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
325 * |-------------------------------------------------------------------
326 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
327 * |-------------------------------------------------------------------
328 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
329 * |-------------------------------------------------------------------
330 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
331 * |-------------------------------------------------------------------
332 *
333 * Generalization:
334 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
335 * ie. transpose of g(x, y)
336 *
337 * sync from sync from sync from sync from sync from
338 * RCS VCS BCS VECS VCS2
339 * --------------------------------------------------------------------
340 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
341 * |-------------------------------------------------------------------
342 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
343 * |-------------------------------------------------------------------
344 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
345 * |-------------------------------------------------------------------
346 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
347 * |-------------------------------------------------------------------
348 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
349 * |-------------------------------------------------------------------
350 *
351 * Generalization:
352 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
353 * ie. transpose of f(x, y)
354 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700355 struct {
Ben Widawsky3e789982014-06-30 09:53:37 -0700356 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100357#define GEN6_SEMAPHORE_LAST VECS_HW
358#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
359#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700360 struct {
361 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100362 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700363 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100364 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700365 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000366 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700367 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700368
369 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100370 int (*sync_to)(struct drm_i915_gem_request *req,
371 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000372 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700373 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700374
Oscar Mateo4da46e12014-07-24 17:04:27 +0100375 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100376 struct tasklet_struct irq_tasklet;
Chris Wilson6c067572017-05-17 13:10:03 +0100377 struct i915_priolist default_priolist;
378 bool no_priolist;
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 struct execlist_port {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100380 struct drm_i915_gem_request *request_count;
381#define EXECLIST_COUNT_BITS 2
382#define port_request(p) ptr_mask_bits((p)->request_count, EXECLIST_COUNT_BITS)
383#define port_count(p) ptr_unmask_bits((p)->request_count, EXECLIST_COUNT_BITS)
384#define port_pack(rq, count) ptr_pack_bits(rq, count, EXECLIST_COUNT_BITS)
385#define port_unpack(p, count) ptr_unpack_bits((p)->request_count, count, EXECLIST_COUNT_BITS)
386#define port_set(p, packed) ((p)->request_count = (packed))
387#define port_isset(p) ((p)->request_count)
388#define port_index(p, e) ((p) - (e)->execlist_port)
Chris Wilsonae9a0432017-02-07 10:23:19 +0000389 GEM_DEBUG_DECL(u32 context_id);
Chris Wilson70c2a242016-09-09 14:11:46 +0100390 } execlist_port[2];
Chris Wilson20311bd2016-11-14 20:41:03 +0000391 struct rb_root execlist_queue;
392 struct rb_node *execlist_first;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100393 unsigned int fw_domains;
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100394 bool csb_use_mmio;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100395
Chris Wilsone8a9c582016-12-18 15:37:20 +0000396 /* Contexts are pinned whilst they are active on the GPU. The last
397 * context executed remains active whilst the GPU is idle - the
398 * switch away and write to the context object only occurs on the
399 * next execution. Contexts are only unpinned on retirement of the
400 * following request ensuring that we can always write to the object
401 * on the context switch even after idling. Across suspend, we switch
402 * to the kernel context and trash it as the save may not happen
403 * before the hardware is powered down.
404 */
405 struct i915_gem_context *last_retired_context;
406
407 /* We track the current MI_SET_CONTEXT in order to eliminate
408 * redudant context switches. This presumes that requests are not
409 * reordered! Or when they are the tracking is updated along with
410 * the emission of individual requests into the legacy command
411 * stream (ring).
412 */
413 struct i915_gem_context *legacy_active_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700414
Changbin Du3fc03062017-03-13 10:47:11 +0800415 /* status_notifier: list of callbacks for context-switch changes */
416 struct atomic_notifier_head context_status_notifier;
417
Chris Wilson7e37f882016-08-02 22:50:21 +0100418 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300419
Brad Volkin44e895a2014-05-10 14:10:43 -0700420 bool needs_cmd_parser;
421
Brad Volkin351e3db2014-02-18 10:15:46 -0800422 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700423 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100424 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800425 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700426 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800427
428 /*
429 * Table of registers allowed in commands that read/write registers.
430 */
Jordan Justen361b0272016-03-06 23:30:27 -0800431 const struct drm_i915_reg_table *reg_tables;
432 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800433
434 /*
435 * Returns the bitmask for the length field of the specified command.
436 * Return 0 for an unrecognized/invalid command.
437 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100438 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800439 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100440 * If not, it calls this function to determine the per-engine length
441 * field encoding for the command (i.e. different opcode ranges use
442 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800443 */
444 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445};
446
Chris Wilson59ce1312017-03-24 16:35:40 +0000447static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100448intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100449{
Chris Wilson59ce1312017-03-24 16:35:40 +0000450 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100451}
452
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000453static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100454intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200456 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100457 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800458}
459
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200460static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000461intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200462{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000463 /* Writing into the status page should be done sparingly. Since
464 * we do when we are uncertain of the device state, we take a bit
465 * of extra paranoia to try and ensure that the HWS takes the value
466 * we give and that it doesn't end up trapped inside the CPU!
467 */
468 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
469 mb();
470 clflush(&engine->status_page.page_addr[reg]);
471 engine->status_page.page_addr[reg] = value;
472 clflush(&engine->status_page.page_addr[reg]);
473 mb();
474 } else {
475 WRITE_ONCE(engine->status_page.page_addr[reg], value);
476 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200477}
478
Jani Nikulae2828912016-01-18 09:19:47 +0200479/*
Chris Wilson311bd682011-01-13 19:06:50 +0000480 * Reads a dword out of the status page, which is written to from the command
481 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
482 * MI_STORE_DATA_IMM.
483 *
484 * The following dwords have a reserved meaning:
485 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
486 * 0x04: ring 0 head pointer
487 * 0x05: ring 1 head pointer (915-class)
488 * 0x06: ring 2 head pointer (915-class)
489 * 0x10-0x1b: Context status DWords (GM45)
490 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000491 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000492 *
Thomas Danielb07da532015-02-18 11:48:21 +0000493 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000494 */
Thomas Danielb07da532015-02-18 11:48:21 +0000495#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200496#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000497#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700498#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000499
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100500#define I915_HWS_CSB_BUF0_INDEX 0x10
501
Chris Wilson7e37f882016-08-02 22:50:21 +0100502struct intel_ring *
503intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsond822bb12017-04-03 12:34:25 +0100504int intel_ring_pin(struct intel_ring *ring,
505 struct drm_i915_private *i915,
506 unsigned int offset_bias);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100507void intel_ring_reset(struct intel_ring *ring, u32 tail);
Chris Wilson95aebcb2017-05-04 14:08:45 +0100508unsigned int intel_ring_update_space(struct intel_ring *ring);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100509void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100510void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100511
Chris Wilson7e37f882016-08-02 22:50:21 +0100512void intel_engine_stop(struct intel_engine_cs *engine);
513void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700514
Chris Wilson821ed7d2016-09-09 14:11:53 +0100515void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
516
John Harrisonbba09b12015-05-29 17:44:06 +0100517int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100518
Chris Wilson5e5655c2017-05-04 14:08:46 +0100519u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
520 unsigned int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100521
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000522static inline void
523intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100524{
Chris Wilson8f942012016-08-02 22:50:30 +0100525 /* Dummy function.
526 *
527 * This serves as a placeholder in the code so that the reader
528 * can compare against the preceding intel_ring_begin() and
529 * check that the number of dwords emitted matches the space
530 * reserved for the command packet (i.e. the value passed to
531 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100532 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100533 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100534}
535
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000536static inline u32
Chris Wilson450362d2017-03-27 14:00:07 +0100537intel_ring_wrap(const struct intel_ring *ring, u32 pos)
538{
539 return pos & (ring->size - 1);
540}
541
542static inline u32
543intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100544{
545 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000546 u32 offset = addr - req->ring->vaddr;
547 GEM_BUG_ON(offset > req->ring->size);
Chris Wilson450362d2017-03-27 14:00:07 +0100548 return intel_ring_wrap(req->ring, offset);
Chris Wilson09246732013-08-10 22:16:32 +0100549}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100550
Chris Wilsoned1501d2017-03-27 14:14:12 +0100551static inline void
552assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
553{
554 /* We could combine these into a single tail operation, but keeping
555 * them as seperate tests will help identify the cause should one
556 * ever fire.
557 */
558 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
559 GEM_BUG_ON(tail >= ring->size);
Chris Wilson605d5b32017-05-04 14:08:44 +0100560
561 /*
562 * "Ring Buffer Use"
563 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
564 * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
565 * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
566 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
567 * same cacheline, the Head Pointer must not be greater than the Tail
568 * Pointer."
569 *
570 * We use ring->head as the last known location of the actual RING_HEAD,
571 * it may have advanced but in the worst case it is equally the same
572 * as ring->head and so we should never program RING_TAIL to advance
573 * into the same cacheline as ring->head.
574 */
575#define cacheline(a) round_down(a, CACHELINE_BYTES)
576 GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
577 tail < ring->head);
578#undef cacheline
Chris Wilsoned1501d2017-03-27 14:14:12 +0100579}
580
Chris Wilsone6ba9992017-04-25 14:00:49 +0100581static inline unsigned int
582intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
583{
584 /* Whilst writes to the tail are strictly order, there is no
585 * serialisation between readers and the writers. The tail may be
586 * read by i915_gem_request_retire() just as it is being updated
587 * by execlists, as although the breadcrumb is complete, the context
588 * switch hasn't been seen.
589 */
590 assert_ring_tail_valid(ring, tail);
591 ring->tail = tail;
592 return tail;
593}
Chris Wilson09246732013-08-10 22:16:32 +0100594
Chris Wilson73cb9702016-10-28 13:58:46 +0100595void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800596
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100597void intel_engine_setup_common(struct intel_engine_cs *engine);
598int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100599int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100600void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100601
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100602int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
603int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100604int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
605int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800606
Chris Wilson7e37f882016-08-02 22:50:21 +0100607u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100608u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
609
Chris Wilson1b7744e2016-07-01 17:23:17 +0100610static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
611{
612 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
613}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200614
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000615static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
616{
617 /* We are only peeking at the tail of the submit queue (and not the
618 * queue itself) in order to gain a hint as to the current active
619 * state of the engine. Callers are not expected to be taking
620 * engine->timeline->lock, nor are they expected to be concerned
621 * wtih serialising this hint with anything, so document it as
622 * a hint and nothing more.
623 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000624 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000625}
626
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000627int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000628int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000629
Chris Wilson0e704472016-10-12 10:05:17 +0100630void intel_engine_get_instdone(struct intel_engine_cs *engine,
631 struct intel_instdone *instdone);
632
John Harrison29b1b412015-06-18 13:10:09 +0100633/*
634 * Arbitrary size for largest possible 'add request' sequence. The code paths
635 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100636 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
637 * we need to allocate double the largest single packet within that emission
638 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100639 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100640#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100641
Chris Wilsona58c01a2016-04-29 13:18:21 +0100642static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
643{
Chris Wilson57e88532016-08-15 10:48:57 +0100644 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100645}
646
Chris Wilson688e6c72016-07-01 17:23:15 +0100647/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100648int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
649
Chris Wilson56299fb2017-02-27 20:58:48 +0000650static inline void intel_wait_init(struct intel_wait *wait,
651 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000652{
653 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000654 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000655}
656
657static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100658{
659 wait->tsk = current;
660 wait->seqno = seqno;
661}
662
Chris Wilson754c9fd2017-02-23 07:44:14 +0000663static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
664{
665 return wait->seqno;
666}
667
668static inline bool
669intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
670{
671 wait->seqno = seqno;
672 return intel_wait_has_seqno(wait);
673}
674
675static inline bool
676intel_wait_update_request(struct intel_wait *wait,
677 const struct drm_i915_gem_request *rq)
678{
679 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
680}
681
682static inline bool
683intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
684{
685 return wait->seqno == seqno;
686}
687
688static inline bool
689intel_wait_check_request(const struct intel_wait *wait,
690 const struct drm_i915_gem_request *rq)
691{
692 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
693}
694
Chris Wilson688e6c72016-07-01 17:23:15 +0100695static inline bool intel_wait_complete(const struct intel_wait *wait)
696{
697 return RB_EMPTY_NODE(&wait->node);
698}
699
700bool intel_engine_add_wait(struct intel_engine_cs *engine,
701 struct intel_wait *wait);
702void intel_engine_remove_wait(struct intel_engine_cs *engine,
703 struct intel_wait *wait);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100704void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
705 bool wakeup);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000706void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100707
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100708static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100709{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000710 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100711}
712
Chris Wilson8d769ea2017-02-27 20:58:47 +0000713unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
714#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000715#define ENGINE_WAKEUP_ASLEEP BIT(1)
716
717void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
718void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100719
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100720void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100721void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000722bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100723
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000724static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
725{
726 memset(batch, 0, 6 * sizeof(u32));
727
728 batch[0] = GFX_OP_PIPE_CONTROL(6);
729 batch[1] = flags;
730 batch[2] = offset;
731
732 return batch + 6;
733}
734
Chris Wilson54003672017-03-03 12:19:46 +0000735bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +0000736bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +0000737
Chris Wilson6c067572017-05-17 13:10:03 +0100738void intel_engines_mark_idle(struct drm_i915_private *i915);
Chris Wilsonff44ad52017-03-16 17:13:03 +0000739void intel_engines_reset_default_submission(struct drm_i915_private *i915);
740
Chris Wilson90cad092017-09-06 16:28:59 +0100741bool intel_engine_can_store_dword(struct intel_engine_cs *engine);
Chris Wilsonf2f5c062017-08-16 09:52:04 +0100742
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800743#endif /* _INTEL_RINGBUFFER_H_ */