blob: 5f3c8dbf360f52e6788692dd3556694703a12dc4 [file] [log] [blame]
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01001/*
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01002 * Copyright (C) 2008 STMicroelectronics
Alessandro Rubinib102c012010-03-05 12:38:51 +01003 * Copyright (C) 2010 Alessandro Rubini
Linus Walleij8fbb97a22010-11-19 10:16:05 +01004 * Copyright (C) 2010 Linus Walleij for ST-Ericsson
Alessandro Rubini28ad94e2009-07-02 19:06:47 +01005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2, as
8 * published by the Free Software Foundation.
9 */
10#include <linux/init.h>
11#include <linux/interrupt.h>
12#include <linux/irq.h>
13#include <linux/io.h>
14#include <linux/clockchips.h>
Linus Walleij694e33a2012-10-18 14:01:25 +020015#include <linux/clocksource.h>
Linus Walleijba327b12010-05-26 07:38:54 +010016#include <linux/clk.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010017#include <linux/jiffies.h>
Fabio Baltieri6f179b72012-12-04 11:10:44 +010018#include <linux/delay.h>
Linus Walleijba327b12010-05-26 07:38:54 +010019#include <linux/err.h>
Linus Walleij694e33a2012-10-18 14:01:25 +020020#include <linux/platform_data/clocksource-nomadik-mtu.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010021#include <asm/mach/time.h>
Russell Kingec05aa12010-12-15 21:53:02 +000022#include <asm/sched_clock.h>
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010023
Jonas Aaberg05387a92011-09-20 11:18:27 +020024/*
Jonas Aaberg05387a92011-09-20 11:18:27 +020025 * The MTU device hosts four different counters, with 4 set of
26 * registers. These are register names.
27 */
28
29#define MTU_IMSC 0x00 /* Interrupt mask set/clear */
30#define MTU_RIS 0x04 /* Raw interrupt status */
31#define MTU_MIS 0x08 /* Masked interrupt status */
32#define MTU_ICR 0x0C /* Interrupt clear register */
33
34/* per-timer registers take 0..3 as argument */
35#define MTU_LR(x) (0x10 + 0x10 * (x) + 0x00) /* Load value */
36#define MTU_VAL(x) (0x10 + 0x10 * (x) + 0x04) /* Current value */
37#define MTU_CR(x) (0x10 + 0x10 * (x) + 0x08) /* Control reg */
38#define MTU_BGLR(x) (0x10 + 0x10 * (x) + 0x0c) /* At next overflow */
39
40/* bits for the control register */
41#define MTU_CRn_ENA 0x80
42#define MTU_CRn_PERIODIC 0x40 /* if 0 = free-running */
43#define MTU_CRn_PRESCALE_MASK 0x0c
44#define MTU_CRn_PRESCALE_1 0x00
45#define MTU_CRn_PRESCALE_16 0x04
46#define MTU_CRn_PRESCALE_256 0x08
47#define MTU_CRn_32BITS 0x02
48#define MTU_CRn_ONESHOT 0x01 /* if 0 = wraps reloading from BGLR*/
49
50/* Other registers are usual amba/primecell registers, currently not used */
51#define MTU_ITCR 0xff0
52#define MTU_ITOP 0xff4
53
54#define MTU_PERIPH_ID0 0xfe0
55#define MTU_PERIPH_ID1 0xfe4
56#define MTU_PERIPH_ID2 0xfe8
57#define MTU_PERIPH_ID3 0xfeC
58
59#define MTU_PCELL0 0xff0
60#define MTU_PCELL1 0xff4
61#define MTU_PCELL2 0xff8
62#define MTU_PCELL3 0xffC
Alessandro Rubini28ad94e2009-07-02 19:06:47 +010063
Linus Walleijb9576622012-01-11 09:46:59 +010064static void __iomem *mtu_base;
Jonas Aaberg2f73a062011-09-14 10:32:51 +020065static bool clkevt_periodic;
66static u32 clk_prescale;
67static u32 nmdk_cycle; /* write-once */
Fabio Baltieri6f179b72012-12-04 11:10:44 +010068static struct delay_timer mtu_delay_timer;
Jonas Aaberg2f73a062011-09-14 10:32:51 +020069
Mattias Wallincba13832011-05-27 10:29:25 +020070#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Linus Walleij2a847512010-05-07 10:03:02 +010071/*
Linus Walleij2a847512010-05-07 10:03:02 +010072 * Override the global weak sched_clock symbol with this
73 * local implementation which uses the clocksource to get some
Linus Walleij8fbb97a22010-11-19 10:16:05 +010074 * better resolution when scheduling the kernel.
Linus Walleij2a847512010-05-07 10:03:02 +010075 */
Marc Zyngier2f0778af2011-12-15 12:19:23 +010076static u32 notrace nomadik_read_sched_clock(void)
Linus Walleij2a847512010-05-07 10:03:02 +010077{
Linus Walleij8fbb97a22010-11-19 10:16:05 +010078 if (unlikely(!mtu_base))
79 return 0;
80
Marc Zyngier2f0778af2011-12-15 12:19:23 +010081 return -readl(mtu_base + MTU_VAL(0));
Linus Walleij2a847512010-05-07 10:03:02 +010082}
Mattias Wallincba13832011-05-27 10:29:25 +020083#endif
Jonas Aaberg2f73a062011-09-14 10:32:51 +020084
Fabio Baltieri6f179b72012-12-04 11:10:44 +010085static unsigned long nmdk_timer_read_current_timer(void)
86{
87 return ~readl_relaxed(mtu_base + MTU_VAL(0));
88}
89
Alessandro Rubinib102c012010-03-05 12:38:51 +010090/* Clockevent device: use one-shot mode */
Jonas Aaberg2f73a062011-09-14 10:32:51 +020091static int nmdk_clkevt_next(unsigned long evt, struct clock_event_device *ev)
92{
93 writel(1 << 1, mtu_base + MTU_IMSC);
94 writel(evt, mtu_base + MTU_LR(1));
95 /* Load highest value, enable device, enable interrupts */
96 writel(MTU_CRn_ONESHOT | clk_prescale |
97 MTU_CRn_32BITS | MTU_CRn_ENA,
98 mtu_base + MTU_CR(1));
99
100 return 0;
101}
102
Jonas Aaberg05387a92011-09-20 11:18:27 +0200103void nmdk_clkevt_reset(void)
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200104{
105 if (clkevt_periodic) {
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200106 /* Timer: configure load and background-load, and fire it up */
107 writel(nmdk_cycle, mtu_base + MTU_LR(1));
108 writel(nmdk_cycle, mtu_base + MTU_BGLR(1));
109
110 writel(MTU_CRn_PERIODIC | clk_prescale |
111 MTU_CRn_32BITS | MTU_CRn_ENA,
112 mtu_base + MTU_CR(1));
113 writel(1 << 1, mtu_base + MTU_IMSC);
114 } else {
115 /* Generate an interrupt to start the clockevent again */
116 (void) nmdk_clkevt_next(nmdk_cycle, NULL);
117 }
118}
119
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100120static void nmdk_clkevt_mode(enum clock_event_mode mode,
121 struct clock_event_device *dev)
122{
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100123 switch (mode) {
124 case CLOCK_EVT_MODE_PERIODIC:
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200125 clkevt_periodic = true;
126 nmdk_clkevt_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100127 break;
128 case CLOCK_EVT_MODE_ONESHOT:
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200129 clkevt_periodic = false;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100130 break;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100131 case CLOCK_EVT_MODE_SHUTDOWN:
132 case CLOCK_EVT_MODE_UNUSED:
Alessandro Rubinib102c012010-03-05 12:38:51 +0100133 writel(0, mtu_base + MTU_IMSC);
Linus Walleij29179472010-06-01 08:26:49 +0100134 /* disable timer */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200135 writel(0, mtu_base + MTU_CR(1));
Linus Walleij29179472010-06-01 08:26:49 +0100136 /* load some high default value */
137 writel(0xffffffff, mtu_base + MTU_LR(1));
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100138 break;
139 case CLOCK_EVT_MODE_RESUME:
140 break;
141 }
142}
143
144static struct clock_event_device nmdk_clkevt = {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100145 .name = "mtu_1",
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200146 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100147 .rating = 200,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100148 .set_mode = nmdk_clkevt_mode,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100149 .set_next_event = nmdk_clkevt_next,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100150};
151
152/*
Alessandro Rubinib102c012010-03-05 12:38:51 +0100153 * IRQ Handler for timer 1 of the MTU block.
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100154 */
155static irqreturn_t nmdk_timer_interrupt(int irq, void *dev_id)
156{
Alessandro Rubinib102c012010-03-05 12:38:51 +0100157 struct clock_event_device *evdev = dev_id;
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100158
Alessandro Rubinib102c012010-03-05 12:38:51 +0100159 writel(1 << 1, mtu_base + MTU_ICR); /* Interrupt clear reg */
160 evdev->event_handler(evdev);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100161 return IRQ_HANDLED;
162}
163
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100164static struct irqaction nmdk_timer_irq = {
165 .name = "Nomadik Timer Tick",
166 .flags = IRQF_DISABLED | IRQF_TIMER,
167 .handler = nmdk_timer_interrupt,
Alessandro Rubinib102c012010-03-05 12:38:51 +0100168 .dev_id = &nmdk_clkevt,
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100169};
170
Jonas Aaberg05387a92011-09-20 11:18:27 +0200171void nmdk_clksrc_reset(void)
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200172{
173 /* Disable */
174 writel(0, mtu_base + MTU_CR(0));
175
176 /* ClockSource: configure load and background-load, and fire it up */
177 writel(nmdk_cycle, mtu_base + MTU_LR(0));
178 writel(nmdk_cycle, mtu_base + MTU_BGLR(0));
179
180 writel(clk_prescale | MTU_CRn_32BITS | MTU_CRn_ENA,
181 mtu_base + MTU_CR(0));
182}
183
Linus Walleij08130692012-10-18 11:06:02 +0200184void __init nmdk_timer_init(void __iomem *base, int irq)
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100185{
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100186 unsigned long rate;
Ulf Hansson16defa62012-10-24 14:13:41 +0200187 struct clk *clk0, *pclk0;
Linus Walleijba327b12010-05-26 07:38:54 +0100188
Linus Walleijb9576622012-01-11 09:46:59 +0100189 mtu_base = base;
Ulf Hansson16defa62012-10-24 14:13:41 +0200190
191 pclk0 = clk_get_sys("mtu0", "apb_pclk");
192 BUG_ON(IS_ERR(pclk0));
193 BUG_ON(clk_prepare(pclk0) < 0);
194 BUG_ON(clk_enable(pclk0) < 0);
195
Linus Walleijba327b12010-05-26 07:38:54 +0100196 clk0 = clk_get_sys("mtu0", NULL);
197 BUG_ON(IS_ERR(clk0));
Linus Walleijd3e8b752012-01-11 09:51:14 +0100198 BUG_ON(clk_prepare(clk0) < 0);
199 BUG_ON(clk_enable(clk0) < 0);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100200
Alessandro Rubinib102c012010-03-05 12:38:51 +0100201 /*
Linus Walleija0719f52010-09-13 13:40:04 +0100202 * Tick rate is 2.4MHz for Nomadik and 2.4Mhz, 100MHz or 133 MHz
203 * for ux500.
204 * Use a divide-by-16 counter if the tick rate is more than 32MHz.
205 * At 32 MHz, the timer (with 32 bit counter) can be programmed
206 * to wake-up at a max 127s a head in time. Dividing a 2.4 MHz timer
207 * with 16 gives too low timer resolution.
Alessandro Rubinib102c012010-03-05 12:38:51 +0100208 */
Linus Walleijba327b12010-05-26 07:38:54 +0100209 rate = clk_get_rate(clk0);
Linus Walleija0719f52010-09-13 13:40:04 +0100210 if (rate > 32000000) {
Alessandro Rubinib102c012010-03-05 12:38:51 +0100211 rate /= 16;
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200212 clk_prescale = MTU_CRn_PRESCALE_16;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100213 } else {
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200214 clk_prescale = MTU_CRn_PRESCALE_1;
Alessandro Rubinib102c012010-03-05 12:38:51 +0100215 }
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100216
Linus Walleij21366832012-10-18 11:12:31 +0200217 /* Cycles for periodic mode */
218 nmdk_cycle = DIV_ROUND_CLOSEST(rate, HZ);
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200219
220
Alessandro Rubinib102c012010-03-05 12:38:51 +0100221 /* Timer 0 is the free running clocksource */
Jonas Aaberg2f73a062011-09-14 10:32:51 +0200222 nmdk_clksrc_reset();
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100223
Russell Kingbfe45e02011-05-08 15:33:30 +0100224 if (clocksource_mmio_init(mtu_base + MTU_VAL(0), "mtu_0",
225 rate, 200, 32, clocksource_mmio_readl_down))
Alessandro Rubinib102c012010-03-05 12:38:51 +0100226 pr_err("timer: failed to initialize clock source %s\n",
Russell Kingbfe45e02011-05-08 15:33:30 +0100227 "mtu_0");
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100228
Mattias Wallincba13832011-05-27 10:29:25 +0200229#ifdef CONFIG_NOMADIK_MTU_SCHED_CLOCK
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100230 setup_sched_clock(nomadik_read_sched_clock, 32, rate);
Mattias Wallincba13832011-05-27 10:29:25 +0200231#endif
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100232
Linus Walleija3b86a62012-01-11 09:57:56 +0100233 /* Timer 1 is used for events, register irq and clockevents */
Linus Walleij08130692012-10-18 11:06:02 +0200234 setup_irq(irq, &nmdk_timer_irq);
Linus Walleija3b86a62012-01-11 09:57:56 +0100235 nmdk_clkevt.cpumask = cpumask_of(0);
236 clockevents_config_and_register(&nmdk_clkevt, rate, 2, 0xffffffffU);
Fabio Baltieri6f179b72012-12-04 11:10:44 +0100237
238 mtu_delay_timer.read_current_timer = &nmdk_timer_read_current_timer;
239 mtu_delay_timer.freq = rate;
240 register_current_timer_delay(&mtu_delay_timer);
Alessandro Rubini28ad94e2009-07-02 19:06:47 +0100241}