blob: 236a4414173a7c4c3be4642990d2c3d84f9310f6 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00003 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03004 * Copyright (C) 2008-2014 Renesas Solutions Corp.
5 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00006 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070016 *
17 * The full GNU General Public License is included in this distribution in
18 * the file called "COPYING".
19 */
20
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000021#include <linux/module.h>
22#include <linux/kernel.h>
23#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070024#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070025#include <linux/dma-mapping.h>
26#include <linux/etherdevice.h>
27#include <linux/delay.h>
28#include <linux/platform_device.h>
29#include <linux/mdio-bitbang.h>
30#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030031#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/of_irq.h>
34#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070035#include <linux/phy.h>
36#include <linux/cache.h>
37#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000038#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000040#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000041#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000042#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000054static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
55 [EDSR] = 0x0000,
56 [EDMR] = 0x0400,
57 [EDTRR] = 0x0408,
58 [EDRRR] = 0x0410,
59 [EESR] = 0x0428,
60 [EESIPR] = 0x0430,
61 [TDLAR] = 0x0010,
62 [TDFAR] = 0x0014,
63 [TDFXR] = 0x0018,
64 [TDFFR] = 0x001c,
65 [RDLAR] = 0x0030,
66 [RDFAR] = 0x0034,
67 [RDFXR] = 0x0038,
68 [RDFFR] = 0x003c,
69 [TRSCER] = 0x0438,
70 [RMFCR] = 0x0440,
71 [TFTR] = 0x0448,
72 [FDR] = 0x0450,
73 [RMCR] = 0x0458,
74 [RPADIR] = 0x0460,
75 [FCFTR] = 0x0468,
76 [CSMR] = 0x04E4,
77
78 [ECMR] = 0x0500,
79 [ECSR] = 0x0510,
80 [ECSIPR] = 0x0518,
81 [PIR] = 0x0520,
82 [PSR] = 0x0528,
83 [PIPR] = 0x052c,
84 [RFLR] = 0x0508,
85 [APR] = 0x0554,
86 [MPR] = 0x0558,
87 [PFTCR] = 0x055c,
88 [PFRCR] = 0x0560,
89 [TPAUSER] = 0x0564,
90 [GECMR] = 0x05b0,
91 [BCULR] = 0x05b4,
92 [MAHR] = 0x05c0,
93 [MALR] = 0x05c8,
94 [TROCR] = 0x0700,
95 [CDCR] = 0x0708,
96 [LCCR] = 0x0710,
97 [CEFCR] = 0x0740,
98 [FRECR] = 0x0748,
99 [TSFRCR] = 0x0750,
100 [TLFRCR] = 0x0758,
101 [RFCR] = 0x0760,
102 [CERCR] = 0x0768,
103 [CEECR] = 0x0770,
104 [MAFCR] = 0x0778,
105 [RMII_MII] = 0x0790,
106
107 [ARSTR] = 0x0000,
108 [TSU_CTRST] = 0x0004,
109 [TSU_FWEN0] = 0x0010,
110 [TSU_FWEN1] = 0x0014,
111 [TSU_FCM] = 0x0018,
112 [TSU_BSYSL0] = 0x0020,
113 [TSU_BSYSL1] = 0x0024,
114 [TSU_PRISL0] = 0x0028,
115 [TSU_PRISL1] = 0x002c,
116 [TSU_FWSL0] = 0x0030,
117 [TSU_FWSL1] = 0x0034,
118 [TSU_FWSLC] = 0x0038,
119 [TSU_QTAG0] = 0x0040,
120 [TSU_QTAG1] = 0x0044,
121 [TSU_FWSR] = 0x0050,
122 [TSU_FWINMK] = 0x0054,
123 [TSU_ADQT0] = 0x0048,
124 [TSU_ADQT1] = 0x004c,
125 [TSU_VTAG0] = 0x0058,
126 [TSU_VTAG1] = 0x005c,
127 [TSU_ADSBSY] = 0x0060,
128 [TSU_TEN] = 0x0064,
129 [TSU_POST1] = 0x0070,
130 [TSU_POST2] = 0x0074,
131 [TSU_POST3] = 0x0078,
132 [TSU_POST4] = 0x007c,
133 [TSU_ADRH0] = 0x0100,
134 [TSU_ADRL0] = 0x0104,
135 [TSU_ADRH31] = 0x01f8,
136 [TSU_ADRL31] = 0x01fc,
137
138 [TXNLCR0] = 0x0080,
139 [TXALCR0] = 0x0084,
140 [RXNLCR0] = 0x0088,
141 [RXALCR0] = 0x008c,
142 [FWNLCR0] = 0x0090,
143 [FWALCR0] = 0x0094,
144 [TXNLCR1] = 0x00a0,
145 [TXALCR1] = 0x00a0,
146 [RXNLCR1] = 0x00a8,
147 [RXALCR1] = 0x00ac,
148 [FWNLCR1] = 0x00b0,
149 [FWALCR1] = 0x00b4,
150};
151
Simon Hormandb893472014-01-17 09:22:28 +0900152static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
153 [EDSR] = 0x0000,
154 [EDMR] = 0x0400,
155 [EDTRR] = 0x0408,
156 [EDRRR] = 0x0410,
157 [EESR] = 0x0428,
158 [EESIPR] = 0x0430,
159 [TDLAR] = 0x0010,
160 [TDFAR] = 0x0014,
161 [TDFXR] = 0x0018,
162 [TDFFR] = 0x001c,
163 [RDLAR] = 0x0030,
164 [RDFAR] = 0x0034,
165 [RDFXR] = 0x0038,
166 [RDFFR] = 0x003c,
167 [TRSCER] = 0x0438,
168 [RMFCR] = 0x0440,
169 [TFTR] = 0x0448,
170 [FDR] = 0x0450,
171 [RMCR] = 0x0458,
172 [RPADIR] = 0x0460,
173 [FCFTR] = 0x0468,
174 [CSMR] = 0x04E4,
175
176 [ECMR] = 0x0500,
177 [RFLR] = 0x0508,
178 [ECSR] = 0x0510,
179 [ECSIPR] = 0x0518,
180 [PIR] = 0x0520,
181 [APR] = 0x0554,
182 [MPR] = 0x0558,
183 [PFTCR] = 0x055c,
184 [PFRCR] = 0x0560,
185 [TPAUSER] = 0x0564,
186 [MAHR] = 0x05c0,
187 [MALR] = 0x05c8,
188 [CEFCR] = 0x0740,
189 [FRECR] = 0x0748,
190 [TSFRCR] = 0x0750,
191 [TLFRCR] = 0x0758,
192 [RFCR] = 0x0760,
193 [MAFCR] = 0x0778,
194
195 [ARSTR] = 0x0000,
196 [TSU_CTRST] = 0x0004,
197 [TSU_VTAG0] = 0x0058,
198 [TSU_ADSBSY] = 0x0060,
199 [TSU_TEN] = 0x0064,
200 [TSU_ADRH0] = 0x0100,
201 [TSU_ADRL0] = 0x0104,
202 [TSU_ADRH31] = 0x01f8,
203 [TSU_ADRL31] = 0x01fc,
204
205 [TXNLCR0] = 0x0080,
206 [TXALCR0] = 0x0084,
207 [RXNLCR0] = 0x0088,
208 [RXALCR0] = 0x008C,
209};
210
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000211static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
212 [ECMR] = 0x0300,
213 [RFLR] = 0x0308,
214 [ECSR] = 0x0310,
215 [ECSIPR] = 0x0318,
216 [PIR] = 0x0320,
217 [PSR] = 0x0328,
218 [RDMLR] = 0x0340,
219 [IPGR] = 0x0350,
220 [APR] = 0x0354,
221 [MPR] = 0x0358,
222 [RFCF] = 0x0360,
223 [TPAUSER] = 0x0364,
224 [TPAUSECR] = 0x0368,
225 [MAHR] = 0x03c0,
226 [MALR] = 0x03c8,
227 [TROCR] = 0x03d0,
228 [CDCR] = 0x03d4,
229 [LCCR] = 0x03d8,
230 [CNDCR] = 0x03dc,
231 [CEFCR] = 0x03e4,
232 [FRECR] = 0x03e8,
233 [TSFRCR] = 0x03ec,
234 [TLFRCR] = 0x03f0,
235 [RFCR] = 0x03f4,
236 [MAFCR] = 0x03f8,
237
238 [EDMR] = 0x0200,
239 [EDTRR] = 0x0208,
240 [EDRRR] = 0x0210,
241 [TDLAR] = 0x0218,
242 [RDLAR] = 0x0220,
243 [EESR] = 0x0228,
244 [EESIPR] = 0x0230,
245 [TRSCER] = 0x0238,
246 [RMFCR] = 0x0240,
247 [TFTR] = 0x0248,
248 [FDR] = 0x0250,
249 [RMCR] = 0x0258,
250 [TFUCR] = 0x0264,
251 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900252 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000253 [FCFTR] = 0x0270,
254 [TRIMD] = 0x027c,
255};
256
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000257static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
258 [ECMR] = 0x0100,
259 [RFLR] = 0x0108,
260 [ECSR] = 0x0110,
261 [ECSIPR] = 0x0118,
262 [PIR] = 0x0120,
263 [PSR] = 0x0128,
264 [RDMLR] = 0x0140,
265 [IPGR] = 0x0150,
266 [APR] = 0x0154,
267 [MPR] = 0x0158,
268 [TPAUSER] = 0x0164,
269 [RFCF] = 0x0160,
270 [TPAUSECR] = 0x0168,
271 [BCFRR] = 0x016c,
272 [MAHR] = 0x01c0,
273 [MALR] = 0x01c8,
274 [TROCR] = 0x01d0,
275 [CDCR] = 0x01d4,
276 [LCCR] = 0x01d8,
277 [CNDCR] = 0x01dc,
278 [CEFCR] = 0x01e4,
279 [FRECR] = 0x01e8,
280 [TSFRCR] = 0x01ec,
281 [TLFRCR] = 0x01f0,
282 [RFCR] = 0x01f4,
283 [MAFCR] = 0x01f8,
284 [RTRATE] = 0x01fc,
285
286 [EDMR] = 0x0000,
287 [EDTRR] = 0x0008,
288 [EDRRR] = 0x0010,
289 [TDLAR] = 0x0018,
290 [RDLAR] = 0x0020,
291 [EESR] = 0x0028,
292 [EESIPR] = 0x0030,
293 [TRSCER] = 0x0038,
294 [RMFCR] = 0x0040,
295 [TFTR] = 0x0048,
296 [FDR] = 0x0050,
297 [RMCR] = 0x0058,
298 [TFUCR] = 0x0064,
299 [RFOCR] = 0x0068,
300 [FCFTR] = 0x0070,
301 [RPADIR] = 0x0078,
302 [TRIMD] = 0x007c,
303 [RBWAR] = 0x00c8,
304 [RDFAR] = 0x00cc,
305 [TBRAR] = 0x00d4,
306 [TDFAR] = 0x00d8,
307};
308
309static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
310 [ECMR] = 0x0160,
311 [ECSR] = 0x0164,
312 [ECSIPR] = 0x0168,
313 [PIR] = 0x016c,
314 [MAHR] = 0x0170,
315 [MALR] = 0x0174,
316 [RFLR] = 0x0178,
317 [PSR] = 0x017c,
318 [TROCR] = 0x0180,
319 [CDCR] = 0x0184,
320 [LCCR] = 0x0188,
321 [CNDCR] = 0x018c,
322 [CEFCR] = 0x0194,
323 [FRECR] = 0x0198,
324 [TSFRCR] = 0x019c,
325 [TLFRCR] = 0x01a0,
326 [RFCR] = 0x01a4,
327 [MAFCR] = 0x01a8,
328 [IPGR] = 0x01b4,
329 [APR] = 0x01b8,
330 [MPR] = 0x01bc,
331 [TPAUSER] = 0x01c4,
332 [BCFR] = 0x01cc,
333
334 [ARSTR] = 0x0000,
335 [TSU_CTRST] = 0x0004,
336 [TSU_FWEN0] = 0x0010,
337 [TSU_FWEN1] = 0x0014,
338 [TSU_FCM] = 0x0018,
339 [TSU_BSYSL0] = 0x0020,
340 [TSU_BSYSL1] = 0x0024,
341 [TSU_PRISL0] = 0x0028,
342 [TSU_PRISL1] = 0x002c,
343 [TSU_FWSL0] = 0x0030,
344 [TSU_FWSL1] = 0x0034,
345 [TSU_FWSLC] = 0x0038,
346 [TSU_QTAGM0] = 0x0040,
347 [TSU_QTAGM1] = 0x0044,
348 [TSU_ADQT0] = 0x0048,
349 [TSU_ADQT1] = 0x004c,
350 [TSU_FWSR] = 0x0050,
351 [TSU_FWINMK] = 0x0054,
352 [TSU_ADSBSY] = 0x0060,
353 [TSU_TEN] = 0x0064,
354 [TSU_POST1] = 0x0070,
355 [TSU_POST2] = 0x0074,
356 [TSU_POST3] = 0x0078,
357 [TSU_POST4] = 0x007c,
358
359 [TXNLCR0] = 0x0080,
360 [TXALCR0] = 0x0084,
361 [RXNLCR0] = 0x0088,
362 [RXALCR0] = 0x008c,
363 [FWNLCR0] = 0x0090,
364 [FWALCR0] = 0x0094,
365 [TXNLCR1] = 0x00a0,
366 [TXALCR1] = 0x00a0,
367 [RXNLCR1] = 0x00a8,
368 [RXALCR1] = 0x00ac,
369 [FWNLCR1] = 0x00b0,
370 [FWALCR1] = 0x00b4,
371
372 [TSU_ADRH0] = 0x0100,
373 [TSU_ADRL0] = 0x0104,
374 [TSU_ADRL31] = 0x01fc,
375};
376
Simon Horman504c8ca2014-01-17 09:22:27 +0900377static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000378{
Simon Horman504c8ca2014-01-17 09:22:27 +0900379 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000380}
381
Simon Hormandb893472014-01-17 09:22:28 +0900382static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
383{
384 return mdp->reg_offset == sh_eth_offset_fast_rz;
385}
386
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400387static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000388{
389 u32 value = 0x0;
390 struct sh_eth_private *mdp = netdev_priv(ndev);
391
392 switch (mdp->phy_interface) {
393 case PHY_INTERFACE_MODE_GMII:
394 value = 0x2;
395 break;
396 case PHY_INTERFACE_MODE_MII:
397 value = 0x1;
398 break;
399 case PHY_INTERFACE_MODE_RMII:
400 value = 0x0;
401 break;
402 default:
403 pr_warn("PHY interface mode was not setup. Set to MII.\n");
404 value = 0x1;
405 break;
406 }
407
408 sh_eth_write(ndev, value, RMII_MII);
409}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000410
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400411static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000412{
413 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000414
415 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000416 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000417 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000418 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000419}
420
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000421/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000422static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000423{
424 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000425
426 switch (mdp->speed) {
427 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000428 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000429 break;
430 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000431 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
432 break;
433 default:
434 break;
435 }
436}
437
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000438/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000439static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000440 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000441 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000442
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400443 .register_type = SH_ETH_REG_FAST_RCAR,
444
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000445 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
446 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
447 .eesipr_value = 0x01ff009f,
448
449 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400450 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
451 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
452 EESR_ECI,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000453
454 .apr = 1,
455 .mpr = 1,
456 .tpauser = 1,
457 .hw_swap = 1,
458};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000459
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300460/* R8A7790/1 */
461static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900462 .set_duplex = sh_eth_set_duplex,
463 .set_rate = sh_eth_set_rate_r8a777x,
464
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400465 .register_type = SH_ETH_REG_FAST_RCAR,
466
Simon Hormane18dbf72013-07-23 10:18:05 +0900467 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
468 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
469 .eesipr_value = 0x01ff009f,
470
471 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900472 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
473 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
474 EESR_ECI,
Simon Hormane18dbf72013-07-23 10:18:05 +0900475
476 .apr = 1,
477 .mpr = 1,
478 .tpauser = 1,
479 .hw_swap = 1,
480 .rmiimode = 1,
Kouei Abefd9af072013-08-30 12:41:08 +0900481 .shift_rd0 = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900482};
483
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000484static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000485{
486 struct sh_eth_private *mdp = netdev_priv(ndev);
487
488 switch (mdp->speed) {
489 case 10: /* 10BASE */
490 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
491 break;
492 case 100:/* 100BASE */
493 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000494 break;
495 default:
496 break;
497 }
498}
499
500/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000501static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000502 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000503 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000504
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400505 .register_type = SH_ETH_REG_FAST_SH4,
506
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000507 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
508 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400509 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000510
511 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400512 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
513 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
514 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000515
516 .apr = 1,
517 .mpr = 1,
518 .tpauser = 1,
519 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800520 .rpadir = 1,
521 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000522};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000523
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000524static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000525{
526 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000527
528 switch (mdp->speed) {
529 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000530 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000531 break;
532 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000533 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000534 break;
535 default:
536 break;
537 }
538}
539
540/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000541static struct sh_eth_cpu_data sh7757_data = {
542 .set_duplex = sh_eth_set_duplex,
543 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000544
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400545 .register_type = SH_ETH_REG_FAST_SH4,
546
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000547 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400548 .rmcr_value = RMCR_RNC,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000549
550 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400551 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
552 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
553 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000554
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000555 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000556 .apr = 1,
557 .mpr = 1,
558 .tpauser = 1,
559 .hw_swap = 1,
560 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000561 .rpadir = 1,
562 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000563};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000564
David S. Millere403d292013-06-07 23:40:41 -0700565#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000566#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
567#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
568static void sh_eth_chip_reset_giga(struct net_device *ndev)
569{
570 int i;
571 unsigned long mahr[2], malr[2];
572
573 /* save MAHR and MALR */
574 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000575 malr[i] = ioread32((void *)GIGA_MALR(i));
576 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000577 }
578
579 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000580 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000581 mdelay(1);
582
583 /* restore MAHR and MALR */
584 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000585 iowrite32(malr[i], (void *)GIGA_MALR(i));
586 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000587 }
588}
589
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000590static void sh_eth_set_rate_giga(struct net_device *ndev)
591{
592 struct sh_eth_private *mdp = netdev_priv(ndev);
593
594 switch (mdp->speed) {
595 case 10: /* 10BASE */
596 sh_eth_write(ndev, 0x00000000, GECMR);
597 break;
598 case 100:/* 100BASE */
599 sh_eth_write(ndev, 0x00000010, GECMR);
600 break;
601 case 1000: /* 1000BASE */
602 sh_eth_write(ndev, 0x00000020, GECMR);
603 break;
604 default:
605 break;
606 }
607}
608
609/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000610static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000611 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000612 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000613 .set_rate = sh_eth_set_rate_giga,
614
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400615 .register_type = SH_ETH_REG_GIGABIT,
616
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000617 .ecsr_value = ECSR_ICD | ECSR_MPD,
618 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
619 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
620
621 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400622 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
623 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
624 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000625 .fdr_value = 0x0000072f,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400626 .rmcr_value = RMCR_RNC,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000627
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000628 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000629 .apr = 1,
630 .mpr = 1,
631 .tpauser = 1,
632 .bculr = 1,
633 .hw_swap = 1,
634 .rpadir = 1,
635 .rpadir_value = 2 << 16,
636 .no_trimd = 1,
637 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000638 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000639};
640
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000641static void sh_eth_chip_reset(struct net_device *ndev)
642{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000643 struct sh_eth_private *mdp = netdev_priv(ndev);
644
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000645 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000646 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000647 mdelay(1);
648}
649
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000650static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000651{
652 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000653
654 switch (mdp->speed) {
655 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000656 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000657 break;
658 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000659 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000660 break;
661 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000662 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000663 break;
664 default:
665 break;
666 }
667}
668
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000669/* SH7734 */
670static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000671 .chip_reset = sh_eth_chip_reset,
672 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000673 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000674
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400675 .register_type = SH_ETH_REG_GIGABIT,
676
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000677 .ecsr_value = ECSR_ICD | ECSR_MPD,
678 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
679 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
680
681 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400682 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
683 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
684 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000685
686 .apr = 1,
687 .mpr = 1,
688 .tpauser = 1,
689 .bculr = 1,
690 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000691 .no_trimd = 1,
692 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000693 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000694 .hw_crc = 1,
695 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000696};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000697
698/* SH7763 */
699static struct sh_eth_cpu_data sh7763_data = {
700 .chip_reset = sh_eth_chip_reset,
701 .set_duplex = sh_eth_set_duplex,
702 .set_rate = sh_eth_set_rate_gether,
703
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400704 .register_type = SH_ETH_REG_GIGABIT,
705
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000706 .ecsr_value = ECSR_ICD | ECSR_MPD,
707 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
708 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
709
710 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300711 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
712 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000713 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000714
715 .apr = 1,
716 .mpr = 1,
717 .tpauser = 1,
718 .bculr = 1,
719 .hw_swap = 1,
720 .no_trimd = 1,
721 .no_ade = 1,
722 .tsu = 1,
723 .irq_flags = IRQF_SHARED,
724};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000725
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000726static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000727{
728 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000729
730 /* reset device */
731 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
732 mdelay(1);
733
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000734 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000735}
736
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000737/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000738static struct sh_eth_cpu_data r8a7740_data = {
739 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000740 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000741 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000742
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400743 .register_type = SH_ETH_REG_GIGABIT,
744
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000745 .ecsr_value = ECSR_ICD | ECSR_MPD,
746 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
747 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
748
749 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400750 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
751 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
752 EESR_TDE | EESR_ECI,
Simon Hormancc235282013-10-10 14:51:16 +0900753 .fdr_value = 0x0000070f,
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400754 .rmcr_value = RMCR_RNC,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000755
756 .apr = 1,
757 .mpr = 1,
758 .tpauser = 1,
759 .bculr = 1,
760 .hw_swap = 1,
Simon Hormancc235282013-10-10 14:51:16 +0900761 .rpadir = 1,
762 .rpadir_value = 2 << 16,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000763 .no_trimd = 1,
764 .no_ade = 1,
765 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000766 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400767 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000768};
769
Simon Hormandb893472014-01-17 09:22:28 +0900770/* R7S72100 */
771static struct sh_eth_cpu_data r7s72100_data = {
772 .chip_reset = sh_eth_chip_reset,
773 .set_duplex = sh_eth_set_duplex,
774
775 .register_type = SH_ETH_REG_FAST_RZ,
776
777 .ecsr_value = ECSR_ICD,
778 .ecsipr_value = ECSIPR_ICDIP,
779 .eesipr_value = 0xff7f009f,
780
781 .tx_check = EESR_TC1 | EESR_FTC,
782 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
783 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
784 EESR_TDE | EESR_ECI,
785 .fdr_value = 0x0000070f,
786 .rmcr_value = RMCR_RNC,
787
788 .no_psr = 1,
789 .apr = 1,
790 .mpr = 1,
791 .tpauser = 1,
792 .hw_swap = 1,
793 .rpadir = 1,
794 .rpadir_value = 2 << 16,
795 .no_trimd = 1,
796 .no_ade = 1,
797 .hw_crc = 1,
798 .tsu = 1,
799 .shift_rd0 = 1,
800};
801
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000802static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400803 .register_type = SH_ETH_REG_FAST_SH3_SH2,
804
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000805 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
806
807 .apr = 1,
808 .mpr = 1,
809 .tpauser = 1,
810 .hw_swap = 1,
811};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000812
813static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400814 .register_type = SH_ETH_REG_FAST_SH3_SH2,
815
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000816 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000817 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000818};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000819
820static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
821{
822 if (!cd->ecsr_value)
823 cd->ecsr_value = DEFAULT_ECSR_INIT;
824
825 if (!cd->ecsipr_value)
826 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
827
828 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300829 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000830 DEFAULT_FIFO_F_D_RFD;
831
832 if (!cd->fdr_value)
833 cd->fdr_value = DEFAULT_FDR_INIT;
834
835 if (!cd->rmcr_value)
836 cd->rmcr_value = DEFAULT_RMCR_VALUE;
837
838 if (!cd->tx_check)
839 cd->tx_check = DEFAULT_TX_CHECK;
840
841 if (!cd->eesr_err_check)
842 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000843}
844
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000845static int sh_eth_check_reset(struct net_device *ndev)
846{
847 int ret = 0;
848 int cnt = 100;
849
850 while (cnt > 0) {
851 if (!(sh_eth_read(ndev, EDMR) & 0x3))
852 break;
853 mdelay(1);
854 cnt--;
855 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400856 if (cnt <= 0) {
857 pr_err("Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000858 ret = -ETIMEDOUT;
859 }
860 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000861}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000862
863static int sh_eth_reset(struct net_device *ndev)
864{
865 struct sh_eth_private *mdp = netdev_priv(ndev);
866 int ret = 0;
867
Simon Hormandb893472014-01-17 09:22:28 +0900868 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000869 sh_eth_write(ndev, EDSR_ENALL, EDSR);
870 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
871 EDMR);
872
873 ret = sh_eth_check_reset(ndev);
874 if (ret)
875 goto out;
876
877 /* Table Init */
878 sh_eth_write(ndev, 0x0, TDLAR);
879 sh_eth_write(ndev, 0x0, TDFAR);
880 sh_eth_write(ndev, 0x0, TDFXR);
881 sh_eth_write(ndev, 0x0, TDFFR);
882 sh_eth_write(ndev, 0x0, RDLAR);
883 sh_eth_write(ndev, 0x0, RDFAR);
884 sh_eth_write(ndev, 0x0, RDFXR);
885 sh_eth_write(ndev, 0x0, RDFFR);
886
887 /* Reset HW CRC register */
888 if (mdp->cd->hw_crc)
889 sh_eth_write(ndev, 0x0, CSMR);
890
891 /* Select MII mode */
892 if (mdp->cd->select_mii)
893 sh_eth_select_mii(ndev);
894 } else {
895 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
896 EDMR);
897 mdelay(3);
898 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
899 EDMR);
900 }
901
902out:
903 return ret;
904}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000905
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000906#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000907static void sh_eth_set_receive_align(struct sk_buff *skb)
908{
909 int reserve;
910
911 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
912 if (reserve)
913 skb_reserve(skb, reserve);
914}
915#else
916static void sh_eth_set_receive_align(struct sk_buff *skb)
917{
918 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
919}
920#endif
921
922
Yoshinori Sato71557a32008-08-06 19:49:00 -0400923/* CPU <-> EDMAC endian convert */
924static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
925{
926 switch (mdp->edmac_endian) {
927 case EDMAC_LITTLE_ENDIAN:
928 return cpu_to_le32(x);
929 case EDMAC_BIG_ENDIAN:
930 return cpu_to_be32(x);
931 }
932 return x;
933}
934
935static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
936{
937 switch (mdp->edmac_endian) {
938 case EDMAC_LITTLE_ENDIAN:
939 return le32_to_cpu(x);
940 case EDMAC_BIG_ENDIAN:
941 return be32_to_cpu(x);
942 }
943 return x;
944}
945
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300946/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700947static void update_mac_address(struct net_device *ndev)
948{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000949 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300950 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
951 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000952 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300953 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700954}
955
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300956/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700957 *
958 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
959 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
960 * When you want use this device, you must set MAC address in bootloader.
961 *
962 */
Magnus Damm748031f2009-10-09 00:17:14 +0000963static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700964{
Magnus Damm748031f2009-10-09 00:17:14 +0000965 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700966 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000967 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000968 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
969 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
970 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
971 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
972 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
973 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000974 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700975}
976
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000977static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
978{
Simon Hormandb893472014-01-17 09:22:28 +0900979 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000980 return EDTRR_TRNS_GETHER;
981 else
982 return EDTRR_TRNS_ETHER;
983}
984
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700985struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000986 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700987 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000988 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700989 u32 mmd_msk;/* MMD */
990 u32 mdo_msk;
991 u32 mdi_msk;
992 u32 mdc_msk;
993};
994
995/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000996static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700997{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000998 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700999}
1000
1001/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001002static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001003{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001004 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001005}
1006
1007/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001008static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001009{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001010 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001011}
1012
1013/* Data I/O pin control */
1014static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1015{
1016 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001017
1018 if (bitbang->set_gate)
1019 bitbang->set_gate(bitbang->addr);
1020
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001021 if (bit)
1022 bb_set(bitbang->addr, bitbang->mmd_msk);
1023 else
1024 bb_clr(bitbang->addr, bitbang->mmd_msk);
1025}
1026
1027/* Set bit data*/
1028static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1029{
1030 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1031
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001032 if (bitbang->set_gate)
1033 bitbang->set_gate(bitbang->addr);
1034
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001035 if (bit)
1036 bb_set(bitbang->addr, bitbang->mdo_msk);
1037 else
1038 bb_clr(bitbang->addr, bitbang->mdo_msk);
1039}
1040
1041/* Get bit data*/
1042static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1043{
1044 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001045
1046 if (bitbang->set_gate)
1047 bitbang->set_gate(bitbang->addr);
1048
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001049 return bb_read(bitbang->addr, bitbang->mdi_msk);
1050}
1051
1052/* MDC pin control */
1053static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1054{
1055 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1056
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001057 if (bitbang->set_gate)
1058 bitbang->set_gate(bitbang->addr);
1059
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001060 if (bit)
1061 bb_set(bitbang->addr, bitbang->mdc_msk);
1062 else
1063 bb_clr(bitbang->addr, bitbang->mdc_msk);
1064}
1065
1066/* mdio bus control struct */
1067static struct mdiobb_ops bb_ops = {
1068 .owner = THIS_MODULE,
1069 .set_mdc = sh_mdc_ctrl,
1070 .set_mdio_dir = sh_mmd_ctrl,
1071 .set_mdio_data = sh_set_mdio,
1072 .get_mdio_data = sh_get_mdio,
1073};
1074
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075/* free skb and descriptor buffer */
1076static void sh_eth_ring_free(struct net_device *ndev)
1077{
1078 struct sh_eth_private *mdp = netdev_priv(ndev);
1079 int i;
1080
1081 /* Free Rx skb ringbuffer */
1082 if (mdp->rx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001083 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001084 if (mdp->rx_skbuff[i])
1085 dev_kfree_skb(mdp->rx_skbuff[i]);
1086 }
1087 }
1088 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001089 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001090
1091 /* Free Tx skb ringbuffer */
1092 if (mdp->tx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001093 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001094 if (mdp->tx_skbuff[i])
1095 dev_kfree_skb(mdp->tx_skbuff[i]);
1096 }
1097 }
1098 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001099 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001100}
1101
1102/* format skb and descriptor buffer */
1103static void sh_eth_ring_format(struct net_device *ndev)
1104{
1105 struct sh_eth_private *mdp = netdev_priv(ndev);
1106 int i;
1107 struct sk_buff *skb;
1108 struct sh_eth_rxdesc *rxdesc = NULL;
1109 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001110 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1111 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001113 mdp->cur_rx = 0;
1114 mdp->cur_tx = 0;
1115 mdp->dirty_rx = 0;
1116 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001117
1118 memset(mdp->rx_ring, 0, rx_ringsize);
1119
1120 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001121 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001122 /* skb */
1123 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001124 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001125 mdp->rx_skbuff[i] = skb;
1126 if (skb == NULL)
1127 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001128 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001129 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001130 sh_eth_set_receive_align(skb);
1131
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001132 /* RX descriptor */
1133 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001134 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -04001135 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001136
1137 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001138 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001139 /* Rx descriptor address set */
1140 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001141 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001142 if (sh_eth_is_gether(mdp) ||
1143 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001144 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001145 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001146 }
1147
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001148 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001149
1150 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001151 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001152
1153 memset(mdp->tx_ring, 0, tx_ringsize);
1154
1155 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001156 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001157 mdp->tx_skbuff[i] = NULL;
1158 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001159 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001160 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001161 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001162 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001163 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001164 if (sh_eth_is_gether(mdp) ||
1165 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001166 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001167 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001168 }
1169
Yoshinori Sato71557a32008-08-06 19:49:00 -04001170 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001171}
1172
1173/* Get skb and descriptor buffer */
1174static int sh_eth_ring_init(struct net_device *ndev)
1175{
1176 struct sh_eth_private *mdp = netdev_priv(ndev);
1177 int rx_ringsize, tx_ringsize, ret = 0;
1178
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001179 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001180 * card needs room to do 8 byte alignment, +2 so we can reserve
1181 * the first 2 bytes, and +16 gets room for the status word from the
1182 * card.
1183 */
1184 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1185 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001186 if (mdp->cd->rpadir)
1187 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001188
1189 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001190 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1191 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001192 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001193 ret = -ENOMEM;
1194 return ret;
1195 }
1196
Joe Perchesb2adaca2013-02-03 17:43:58 +00001197 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1198 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001199 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001200 ret = -ENOMEM;
1201 goto skb_ring_free;
1202 }
1203
1204 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001205 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001206 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001207 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001209 ret = -ENOMEM;
1210 goto desc_ring_free;
1211 }
1212
1213 mdp->dirty_rx = 0;
1214
1215 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001216 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001218 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001220 ret = -ENOMEM;
1221 goto desc_ring_free;
1222 }
1223 return ret;
1224
1225desc_ring_free:
1226 /* free DMA buffer */
1227 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1228
1229skb_ring_free:
1230 /* Free Rx and Tx skb ring buffer */
1231 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001232 mdp->tx_ring = NULL;
1233 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001234
1235 return ret;
1236}
1237
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001238static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1239{
1240 int ringsize;
1241
1242 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001243 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001244 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1245 mdp->rx_desc_dma);
1246 mdp->rx_ring = NULL;
1247 }
1248
1249 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001250 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001251 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1252 mdp->tx_desc_dma);
1253 mdp->tx_ring = NULL;
1254 }
1255}
1256
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001257static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001258{
1259 int ret = 0;
1260 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261 u32 val;
1262
1263 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001264 ret = sh_eth_reset(ndev);
1265 if (ret)
1266 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001267
Simon Horman55754f12013-07-23 10:18:04 +09001268 if (mdp->cd->rmiimode)
1269 sh_eth_write(ndev, 0x1, RMIIMODE);
1270
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001271 /* Descriptor format */
1272 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001273 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001274 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001275
1276 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001277 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001279#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001280 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001281 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001282 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001283#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001284 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001285
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001286 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001287 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1288 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001289
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001290 /* Frame recv control */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001291 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001293 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001294
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001295 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001296 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001297
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001298 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001299
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001300 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001301 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001302
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001303 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001304 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1305 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001306
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001307 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001308 if (start)
1309 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001310
1311 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001312 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001313 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1314
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001315 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001316
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001317 if (mdp->cd->set_rate)
1318 mdp->cd->set_rate(ndev);
1319
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001320 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001321 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001322
1323 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001324 if (start)
1325 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001326
1327 /* Set MAC address */
1328 update_mac_address(ndev);
1329
1330 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001331 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001332 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001333 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001334 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001335 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001336 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001337
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001338 if (start) {
1339 /* Setting the Rx mode will start the Rx process. */
1340 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001342 netif_start_queue(ndev);
1343 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001344
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001345out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001346 return ret;
1347}
1348
1349/* free Tx skb function */
1350static int sh_eth_txfree(struct net_device *ndev)
1351{
1352 struct sh_eth_private *mdp = netdev_priv(ndev);
1353 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001354 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001355 int entry = 0;
1356
1357 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001358 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001359 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001360 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001361 break;
1362 /* Free the original skb. */
1363 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001364 dma_unmap_single(&ndev->dev, txdesc->addr,
1365 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001366 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1367 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001368 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001370 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001371 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001372 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001373
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001374 ndev->stats.tx_packets++;
1375 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001377 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378}
1379
1380/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001381static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382{
1383 struct sh_eth_private *mdp = netdev_priv(ndev);
1384 struct sh_eth_rxdesc *rxdesc;
1385
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001386 int entry = mdp->cur_rx % mdp->num_rx_ring;
1387 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388 struct sk_buff *skb;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001389 int exceeded = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001390 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001391 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392
1393 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001394 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1395 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396 pkt_len = rxdesc->frame_length;
1397
1398 if (--boguscnt < 0)
1399 break;
1400
Sergei Shtylyov37191092013-06-19 23:30:23 +04001401 if (*quota <= 0) {
1402 exceeded = 1;
1403 break;
1404 }
1405 (*quota)--;
1406
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001408 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001409
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001410 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001411 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Simon Hormandb893472014-01-17 09:22:28 +09001412 * bit 0. However, in case of the R8A7740, R8A779x, and
1413 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
1414 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001415 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001416 if (mdp->cd->shift_rd0)
1417 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001418
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001419 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1420 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001421 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001423 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001425 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001427 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001428 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001429 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001431 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001433 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001435 if (!mdp->cd->hw_swap)
1436 sh_eth_soft_swap(
1437 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1438 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439 skb = mdp->rx_skbuff[entry];
1440 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001441 if (mdp->cd->rpadir)
1442 skb_reserve(skb, NET_IP_ALIGN);
Kouei Abe7db8e0c2013-08-30 12:41:07 +09001443 dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
1444 mdp->rx_buf_sz,
1445 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001446 skb_put(skb, pkt_len);
1447 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001448 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001449 ndev->stats.rx_packets++;
1450 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001451 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001452 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001453 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001454 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455 }
1456
1457 /* Refill the Rx ring buffers. */
1458 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001459 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001460 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001461 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001462 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001463
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001465 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466 mdp->rx_skbuff[entry] = skb;
1467 if (skb == NULL)
1468 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001469 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001470 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001471 sh_eth_set_receive_align(skb);
1472
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001473 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001474 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001476 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001477 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001478 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479 else
1480 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001481 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001482 }
1483
1484 /* Restart Rx engine if stopped. */
1485 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001486 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001487 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001488 if (intr_status & EESR_RDE) {
1489 u32 count = (sh_eth_read(ndev, RDFAR) -
1490 sh_eth_read(ndev, RDLAR)) >> 4;
1491
1492 mdp->cur_rx = count;
1493 mdp->dirty_rx = count;
1494 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001495 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001496 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001497
Sergei Shtylyov37191092013-06-19 23:30:23 +04001498 return exceeded;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001499}
1500
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001501static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001502{
1503 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001504 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1505 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001506}
1507
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001508static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001509{
1510 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001511 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1512 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001513}
1514
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001515/* error control function */
1516static void sh_eth_error(struct net_device *ndev, int intr_status)
1517{
1518 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001519 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001520 u32 link_stat;
1521 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522
1523 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001524 felic_stat = sh_eth_read(ndev, ECSR);
1525 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001526 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001527 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001528 if (felic_stat & ECSR_LCHNG) {
1529 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001530 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001531 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001532 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001533 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001534 if (mdp->ether_link_active_low)
1535 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001536 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001537 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001538 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001539 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001540 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001541 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001542 ~DMAC_M_ECI, EESIPR);
1543 /* clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001544 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001545 ECSR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001546 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001547 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001549 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001550 }
1551 }
1552 }
1553
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001554ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001556 /* Unused write back interrupt */
1557 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001558 ndev->stats.tx_aborted_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001559 if (netif_msg_tx_err(mdp))
1560 dev_err(&ndev->dev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001561 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001562 }
1563
1564 if (intr_status & EESR_RABT) {
1565 /* Receive Abort int */
1566 if (intr_status & EESR_RFRMER) {
1567 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001568 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001569 if (netif_msg_rx_err(mdp))
1570 dev_err(&ndev->dev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001571 }
1572 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001573
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001574 if (intr_status & EESR_TDE) {
1575 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001576 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001577 if (netif_msg_tx_err(mdp))
1578 dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
1579 }
1580
1581 if (intr_status & EESR_TFE) {
1582 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001583 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001584 if (netif_msg_tx_err(mdp))
1585 dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001586 }
1587
1588 if (intr_status & EESR_RDE) {
1589 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001590 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001591
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001592 if (netif_msg_rx_err(mdp))
1593 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001594 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001595
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001596 if (intr_status & EESR_RFE) {
1597 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001598 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001599 if (netif_msg_rx_err(mdp))
1600 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
1601 }
1602
1603 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1604 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001605 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001606 if (netif_msg_tx_err(mdp))
1607 dev_err(&ndev->dev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001608 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001609
1610 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1611 if (mdp->cd->no_ade)
1612 mask &= ~EESR_ADE;
1613 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001615 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001616
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 /* dmesg */
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001618 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1619 intr_status, mdp->cur_tx, mdp->dirty_tx,
1620 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001621 /* dirty buffer free */
1622 sh_eth_txfree(ndev);
1623
1624 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001625 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001626 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001627 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628 }
1629 /* wakeup */
1630 netif_wake_queue(ndev);
1631 }
1632}
1633
1634static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1635{
1636 struct net_device *ndev = netdev;
1637 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001638 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001639 irqreturn_t ret = IRQ_NONE;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001640 unsigned long intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001641
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001642 spin_lock(&mdp->lock);
1643
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001644 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001645 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001646 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1647 * enabled since it's the one that comes thru regardless of the mask,
1648 * and we need to fully handle it in sh_eth_error() in order to quench
1649 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1650 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001651 intr_enable = sh_eth_read(ndev, EESIPR);
1652 intr_status &= intr_enable | DMAC_M_ECI;
1653 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001654 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001655 else
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001656 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001657
Sergei Shtylyov37191092013-06-19 23:30:23 +04001658 if (intr_status & EESR_RX_CHECK) {
1659 if (napi_schedule_prep(&mdp->napi)) {
1660 /* Mask Rx interrupts */
1661 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1662 EESIPR);
1663 __napi_schedule(&mdp->napi);
1664 } else {
1665 dev_warn(&ndev->dev,
1666 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1667 intr_status, intr_enable);
1668 }
1669 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001670
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001671 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001672 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001673 /* Clear Tx interrupts */
1674 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1675
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001676 sh_eth_txfree(ndev);
1677 netif_wake_queue(ndev);
1678 }
1679
Sergei Shtylyov37191092013-06-19 23:30:23 +04001680 if (intr_status & cd->eesr_err_check) {
1681 /* Clear error interrupts */
1682 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1683
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001684 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001685 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001687other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001688 spin_unlock(&mdp->lock);
1689
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001690 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001691}
1692
Sergei Shtylyov37191092013-06-19 23:30:23 +04001693static int sh_eth_poll(struct napi_struct *napi, int budget)
1694{
1695 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1696 napi);
1697 struct net_device *ndev = napi->dev;
1698 int quota = budget;
1699 unsigned long intr_status;
1700
1701 for (;;) {
1702 intr_status = sh_eth_read(ndev, EESR);
1703 if (!(intr_status & EESR_RX_CHECK))
1704 break;
1705 /* Clear Rx interrupts */
1706 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1707
1708 if (sh_eth_rx(ndev, intr_status, &quota))
1709 goto out;
1710 }
1711
1712 napi_complete(napi);
1713
1714 /* Reenable Rx interrupts */
1715 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1716out:
1717 return budget - quota;
1718}
1719
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001720/* PHY state control function */
1721static void sh_eth_adjust_link(struct net_device *ndev)
1722{
1723 struct sh_eth_private *mdp = netdev_priv(ndev);
1724 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001725 int new_state = 0;
1726
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001727 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001728 if (phydev->duplex != mdp->duplex) {
1729 new_state = 1;
1730 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001731 if (mdp->cd->set_duplex)
1732 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001733 }
1734
1735 if (phydev->speed != mdp->speed) {
1736 new_state = 1;
1737 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001738 if (mdp->cd->set_rate)
1739 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001740 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001741 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001742 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001743 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1744 ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001745 new_state = 1;
1746 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001747 if (mdp->cd->no_psr || mdp->no_ether_link)
1748 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749 }
1750 } else if (mdp->link) {
1751 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001752 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001753 mdp->speed = 0;
1754 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001755 if (mdp->cd->no_psr || mdp->no_ether_link)
1756 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001757 }
1758
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001759 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001760 phy_print_status(phydev);
1761}
1762
1763/* PHY init function */
1764static int sh_eth_phy_init(struct net_device *ndev)
1765{
Ben Dooks702eca02014-03-12 17:47:40 +00001766 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001767 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001768 struct phy_device *phydev = NULL;
1769
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001770 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001771 mdp->speed = 0;
1772 mdp->duplex = -1;
1773
1774 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001775 if (np) {
1776 struct device_node *pn;
1777
1778 pn = of_parse_phandle(np, "phy-handle", 0);
1779 phydev = of_phy_connect(ndev, pn,
1780 sh_eth_adjust_link, 0,
1781 mdp->phy_interface);
1782
1783 if (!phydev)
1784 phydev = ERR_PTR(-ENOENT);
1785 } else {
1786 char phy_id[MII_BUS_ID_SIZE + 3];
1787
1788 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1789 mdp->mii_bus->id, mdp->phy_id);
1790
1791 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1792 mdp->phy_interface);
1793 }
1794
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001795 if (IS_ERR(phydev)) {
Ben Dooks702eca02014-03-12 17:47:40 +00001796 dev_err(&ndev->dev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001797 return PTR_ERR(phydev);
1798 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001799
Sergei Shtylyov18be0992013-12-20 01:39:52 +03001800 dev_info(&ndev->dev, "attached PHY %d (IRQ %d) to driver %s\n",
1801 phydev->addr, phydev->irq, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001802
1803 mdp->phydev = phydev;
1804
1805 return 0;
1806}
1807
1808/* PHY control start function */
1809static int sh_eth_phy_start(struct net_device *ndev)
1810{
1811 struct sh_eth_private *mdp = netdev_priv(ndev);
1812 int ret;
1813
1814 ret = sh_eth_phy_init(ndev);
1815 if (ret)
1816 return ret;
1817
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818 phy_start(mdp->phydev);
1819
1820 return 0;
1821}
1822
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001823static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001824 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001825{
1826 struct sh_eth_private *mdp = netdev_priv(ndev);
1827 unsigned long flags;
1828 int ret;
1829
1830 spin_lock_irqsave(&mdp->lock, flags);
1831 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1832 spin_unlock_irqrestore(&mdp->lock, flags);
1833
1834 return ret;
1835}
1836
1837static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001838 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001839{
1840 struct sh_eth_private *mdp = netdev_priv(ndev);
1841 unsigned long flags;
1842 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001843
1844 spin_lock_irqsave(&mdp->lock, flags);
1845
1846 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001847 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001848
1849 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1850 if (ret)
1851 goto error_exit;
1852
1853 if (ecmd->duplex == DUPLEX_FULL)
1854 mdp->duplex = 1;
1855 else
1856 mdp->duplex = 0;
1857
1858 if (mdp->cd->set_duplex)
1859 mdp->cd->set_duplex(ndev);
1860
1861error_exit:
1862 mdelay(1);
1863
1864 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001865 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001866
1867 spin_unlock_irqrestore(&mdp->lock, flags);
1868
1869 return ret;
1870}
1871
1872static int sh_eth_nway_reset(struct net_device *ndev)
1873{
1874 struct sh_eth_private *mdp = netdev_priv(ndev);
1875 unsigned long flags;
1876 int ret;
1877
1878 spin_lock_irqsave(&mdp->lock, flags);
1879 ret = phy_start_aneg(mdp->phydev);
1880 spin_unlock_irqrestore(&mdp->lock, flags);
1881
1882 return ret;
1883}
1884
1885static u32 sh_eth_get_msglevel(struct net_device *ndev)
1886{
1887 struct sh_eth_private *mdp = netdev_priv(ndev);
1888 return mdp->msg_enable;
1889}
1890
1891static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1892{
1893 struct sh_eth_private *mdp = netdev_priv(ndev);
1894 mdp->msg_enable = value;
1895}
1896
1897static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1898 "rx_current", "tx_current",
1899 "rx_dirty", "tx_dirty",
1900};
1901#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1902
1903static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1904{
1905 switch (sset) {
1906 case ETH_SS_STATS:
1907 return SH_ETH_STATS_LEN;
1908 default:
1909 return -EOPNOTSUPP;
1910 }
1911}
1912
1913static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001914 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001915{
1916 struct sh_eth_private *mdp = netdev_priv(ndev);
1917 int i = 0;
1918
1919 /* device-specific stats */
1920 data[i++] = mdp->cur_rx;
1921 data[i++] = mdp->cur_tx;
1922 data[i++] = mdp->dirty_rx;
1923 data[i++] = mdp->dirty_tx;
1924}
1925
1926static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1927{
1928 switch (stringset) {
1929 case ETH_SS_STATS:
1930 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001931 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001932 break;
1933 }
1934}
1935
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001936static void sh_eth_get_ringparam(struct net_device *ndev,
1937 struct ethtool_ringparam *ring)
1938{
1939 struct sh_eth_private *mdp = netdev_priv(ndev);
1940
1941 ring->rx_max_pending = RX_RING_MAX;
1942 ring->tx_max_pending = TX_RING_MAX;
1943 ring->rx_pending = mdp->num_rx_ring;
1944 ring->tx_pending = mdp->num_tx_ring;
1945}
1946
1947static int sh_eth_set_ringparam(struct net_device *ndev,
1948 struct ethtool_ringparam *ring)
1949{
1950 struct sh_eth_private *mdp = netdev_priv(ndev);
1951 int ret;
1952
1953 if (ring->tx_pending > TX_RING_MAX ||
1954 ring->rx_pending > RX_RING_MAX ||
1955 ring->tx_pending < TX_RING_MIN ||
1956 ring->rx_pending < RX_RING_MIN)
1957 return -EINVAL;
1958 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1959 return -EINVAL;
1960
1961 if (netif_running(ndev)) {
1962 netif_tx_disable(ndev);
1963 /* Disable interrupts by clearing the interrupt mask. */
1964 sh_eth_write(ndev, 0x0000, EESIPR);
1965 /* Stop the chip's Tx and Rx processes. */
1966 sh_eth_write(ndev, 0, EDTRR);
1967 sh_eth_write(ndev, 0, EDRRR);
1968 synchronize_irq(ndev->irq);
1969 }
1970
1971 /* Free all the skbuffs in the Rx queue. */
1972 sh_eth_ring_free(ndev);
1973 /* Free DMA buffer */
1974 sh_eth_free_dma_buffer(mdp);
1975
1976 /* Set new parameters */
1977 mdp->num_rx_ring = ring->rx_pending;
1978 mdp->num_tx_ring = ring->tx_pending;
1979
1980 ret = sh_eth_ring_init(ndev);
1981 if (ret < 0) {
1982 dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
1983 return ret;
1984 }
1985 ret = sh_eth_dev_init(ndev, false);
1986 if (ret < 0) {
1987 dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
1988 return ret;
1989 }
1990
1991 if (netif_running(ndev)) {
1992 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1993 /* Setting the Rx mode will start the Rx process. */
1994 sh_eth_write(ndev, EDRRR_R, EDRRR);
1995 netif_wake_queue(ndev);
1996 }
1997
1998 return 0;
1999}
2000
stephen hemminger9b07be42012-01-04 12:59:49 +00002001static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002002 .get_settings = sh_eth_get_settings,
2003 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00002004 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002005 .get_msglevel = sh_eth_get_msglevel,
2006 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002007 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002008 .get_strings = sh_eth_get_strings,
2009 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2010 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002011 .get_ringparam = sh_eth_get_ringparam,
2012 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002013};
2014
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002015/* network device open function */
2016static int sh_eth_open(struct net_device *ndev)
2017{
2018 int ret = 0;
2019 struct sh_eth_private *mdp = netdev_priv(ndev);
2020
Magnus Dammbcd51492009-10-09 00:20:04 +00002021 pm_runtime_get_sync(&mdp->pdev->dev);
2022
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002023 napi_enable(&mdp->napi);
2024
Joe Perchesa0607fd2009-11-18 23:29:17 -08002025 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002026 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002027 if (ret) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002028 dev_err(&ndev->dev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002029 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002030 }
2031
2032 /* Descriptor set */
2033 ret = sh_eth_ring_init(ndev);
2034 if (ret)
2035 goto out_free_irq;
2036
2037 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002038 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002039 if (ret)
2040 goto out_free_irq;
2041
2042 /* PHY control start*/
2043 ret = sh_eth_phy_start(ndev);
2044 if (ret)
2045 goto out_free_irq;
2046
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002047 return ret;
2048
2049out_free_irq:
2050 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002051out_napi_off:
2052 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002053 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002054 return ret;
2055}
2056
2057/* Timeout function */
2058static void sh_eth_tx_timeout(struct net_device *ndev)
2059{
2060 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002061 struct sh_eth_rxdesc *rxdesc;
2062 int i;
2063
2064 netif_stop_queue(ndev);
2065
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002066 if (netif_msg_timer(mdp)) {
2067 dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x, resetting...\n",
2068 ndev->name, (int)sh_eth_read(ndev, EESR));
2069 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002070
2071 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002072 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002073
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002074 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002075 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002076 rxdesc = &mdp->rx_ring[i];
2077 rxdesc->status = 0;
2078 rxdesc->addr = 0xBADF00D0;
2079 if (mdp->rx_skbuff[i])
2080 dev_kfree_skb(mdp->rx_skbuff[i]);
2081 mdp->rx_skbuff[i] = NULL;
2082 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002083 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002084 if (mdp->tx_skbuff[i])
2085 dev_kfree_skb(mdp->tx_skbuff[i]);
2086 mdp->tx_skbuff[i] = NULL;
2087 }
2088
2089 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002090 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002091}
2092
2093/* Packet transmit function */
2094static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2095{
2096 struct sh_eth_private *mdp = netdev_priv(ndev);
2097 struct sh_eth_txdesc *txdesc;
2098 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002099 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002100
2101 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002102 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002103 if (!sh_eth_txfree(ndev)) {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002104 if (netif_msg_tx_queued(mdp))
2105 dev_warn(&ndev->dev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002106 netif_stop_queue(ndev);
2107 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002108 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002109 }
2110 }
2111 spin_unlock_irqrestore(&mdp->lock, flags);
2112
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002113 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002114 mdp->tx_skbuff[entry] = skb;
2115 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002116 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002117 if (!mdp->cd->hw_swap)
2118 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2119 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00002120 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2121 DMA_TO_DEVICE);
Sergei Shtylyov730c8c62014-02-14 03:05:42 +03002122 if (skb->len < ETH_ZLEN)
2123 txdesc->buffer_length = ETH_ZLEN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002124 else
2125 txdesc->buffer_length = skb->len;
2126
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002127 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002128 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002129 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002130 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002131
2132 mdp->cur_tx++;
2133
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002134 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2135 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002136
Patrick McHardy6ed10652009-06-23 06:03:08 +00002137 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002138}
2139
2140/* device close function */
2141static int sh_eth_close(struct net_device *ndev)
2142{
2143 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002144
2145 netif_stop_queue(ndev);
2146
2147 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002148 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002149
2150 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002151 sh_eth_write(ndev, 0, EDTRR);
2152 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002153
2154 /* PHY Disconnect */
2155 if (mdp->phydev) {
2156 phy_stop(mdp->phydev);
2157 phy_disconnect(mdp->phydev);
2158 }
2159
2160 free_irq(ndev->irq, ndev);
2161
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002162 napi_disable(&mdp->napi);
2163
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002164 /* Free all the skbuffs in the Rx queue. */
2165 sh_eth_ring_free(ndev);
2166
2167 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002168 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002169
Magnus Dammbcd51492009-10-09 00:20:04 +00002170 pm_runtime_put_sync(&mdp->pdev->dev);
2171
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002172 return 0;
2173}
2174
2175static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2176{
2177 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002178
Simon Hormandb893472014-01-17 09:22:28 +09002179 if (sh_eth_is_rz_fast_ether(mdp))
2180 return &ndev->stats;
2181
Magnus Dammbcd51492009-10-09 00:20:04 +00002182 pm_runtime_get_sync(&mdp->pdev->dev);
2183
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002184 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002185 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002186 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002187 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002188 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002189 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002190 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002191 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002192 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002193 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002194 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2195 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002196 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002197 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2198 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002199 pm_runtime_put_sync(&mdp->pdev->dev);
2200
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002201 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002202}
2203
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002204/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002205static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002206{
2207 struct sh_eth_private *mdp = netdev_priv(ndev);
2208 struct phy_device *phydev = mdp->phydev;
2209
2210 if (!netif_running(ndev))
2211 return -EINVAL;
2212
2213 if (!phydev)
2214 return -ENODEV;
2215
Richard Cochran28b04112010-07-17 08:48:55 +00002216 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002217}
2218
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002219/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2220static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2221 int entry)
2222{
2223 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2224}
2225
2226static u32 sh_eth_tsu_get_post_mask(int entry)
2227{
2228 return 0x0f << (28 - ((entry % 8) * 4));
2229}
2230
2231static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2232{
2233 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2234}
2235
2236static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2237 int entry)
2238{
2239 struct sh_eth_private *mdp = netdev_priv(ndev);
2240 u32 tmp;
2241 void *reg_offset;
2242
2243 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2244 tmp = ioread32(reg_offset);
2245 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2246}
2247
2248static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2249 int entry)
2250{
2251 struct sh_eth_private *mdp = netdev_priv(ndev);
2252 u32 post_mask, ref_mask, tmp;
2253 void *reg_offset;
2254
2255 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2256 post_mask = sh_eth_tsu_get_post_mask(entry);
2257 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2258
2259 tmp = ioread32(reg_offset);
2260 iowrite32(tmp & ~post_mask, reg_offset);
2261
2262 /* If other port enables, the function returns "true" */
2263 return tmp & ref_mask;
2264}
2265
2266static int sh_eth_tsu_busy(struct net_device *ndev)
2267{
2268 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2269 struct sh_eth_private *mdp = netdev_priv(ndev);
2270
2271 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2272 udelay(10);
2273 timeout--;
2274 if (timeout <= 0) {
2275 dev_err(&ndev->dev, "%s: timeout\n", __func__);
2276 return -ETIMEDOUT;
2277 }
2278 }
2279
2280 return 0;
2281}
2282
2283static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2284 const u8 *addr)
2285{
2286 u32 val;
2287
2288 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2289 iowrite32(val, reg);
2290 if (sh_eth_tsu_busy(ndev) < 0)
2291 return -EBUSY;
2292
2293 val = addr[4] << 8 | addr[5];
2294 iowrite32(val, reg + 4);
2295 if (sh_eth_tsu_busy(ndev) < 0)
2296 return -EBUSY;
2297
2298 return 0;
2299}
2300
2301static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2302{
2303 u32 val;
2304
2305 val = ioread32(reg);
2306 addr[0] = (val >> 24) & 0xff;
2307 addr[1] = (val >> 16) & 0xff;
2308 addr[2] = (val >> 8) & 0xff;
2309 addr[3] = val & 0xff;
2310 val = ioread32(reg + 4);
2311 addr[4] = (val >> 8) & 0xff;
2312 addr[5] = val & 0xff;
2313}
2314
2315
2316static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2317{
2318 struct sh_eth_private *mdp = netdev_priv(ndev);
2319 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2320 int i;
2321 u8 c_addr[ETH_ALEN];
2322
2323 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2324 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002325 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002326 return i;
2327 }
2328
2329 return -ENOENT;
2330}
2331
2332static int sh_eth_tsu_find_empty(struct net_device *ndev)
2333{
2334 u8 blank[ETH_ALEN];
2335 int entry;
2336
2337 memset(blank, 0, sizeof(blank));
2338 entry = sh_eth_tsu_find_entry(ndev, blank);
2339 return (entry < 0) ? -ENOMEM : entry;
2340}
2341
2342static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2343 int entry)
2344{
2345 struct sh_eth_private *mdp = netdev_priv(ndev);
2346 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2347 int ret;
2348 u8 blank[ETH_ALEN];
2349
2350 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2351 ~(1 << (31 - entry)), TSU_TEN);
2352
2353 memset(blank, 0, sizeof(blank));
2354 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2355 if (ret < 0)
2356 return ret;
2357 return 0;
2358}
2359
2360static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2361{
2362 struct sh_eth_private *mdp = netdev_priv(ndev);
2363 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2364 int i, ret;
2365
2366 if (!mdp->cd->tsu)
2367 return 0;
2368
2369 i = sh_eth_tsu_find_entry(ndev, addr);
2370 if (i < 0) {
2371 /* No entry found, create one */
2372 i = sh_eth_tsu_find_empty(ndev);
2373 if (i < 0)
2374 return -ENOMEM;
2375 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2376 if (ret < 0)
2377 return ret;
2378
2379 /* Enable the entry */
2380 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2381 (1 << (31 - i)), TSU_TEN);
2382 }
2383
2384 /* Entry found or created, enable POST */
2385 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2386
2387 return 0;
2388}
2389
2390static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2391{
2392 struct sh_eth_private *mdp = netdev_priv(ndev);
2393 int i, ret;
2394
2395 if (!mdp->cd->tsu)
2396 return 0;
2397
2398 i = sh_eth_tsu_find_entry(ndev, addr);
2399 if (i) {
2400 /* Entry found */
2401 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2402 goto done;
2403
2404 /* Disable the entry if both ports was disabled */
2405 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2406 if (ret < 0)
2407 return ret;
2408 }
2409done:
2410 return 0;
2411}
2412
2413static int sh_eth_tsu_purge_all(struct net_device *ndev)
2414{
2415 struct sh_eth_private *mdp = netdev_priv(ndev);
2416 int i, ret;
2417
2418 if (unlikely(!mdp->cd->tsu))
2419 return 0;
2420
2421 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2422 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2423 continue;
2424
2425 /* Disable the entry if both ports was disabled */
2426 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2427 if (ret < 0)
2428 return ret;
2429 }
2430
2431 return 0;
2432}
2433
2434static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2435{
2436 struct sh_eth_private *mdp = netdev_priv(ndev);
2437 u8 addr[ETH_ALEN];
2438 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2439 int i;
2440
2441 if (unlikely(!mdp->cd->tsu))
2442 return;
2443
2444 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2445 sh_eth_tsu_read_entry(reg_offset, addr);
2446 if (is_multicast_ether_addr(addr))
2447 sh_eth_tsu_del_entry(ndev, addr);
2448 }
2449}
2450
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002451/* Multicast reception directions set */
2452static void sh_eth_set_multicast_list(struct net_device *ndev)
2453{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002454 struct sh_eth_private *mdp = netdev_priv(ndev);
2455 u32 ecmr_bits;
2456 int mcast_all = 0;
2457 unsigned long flags;
2458
2459 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002460 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002461 * Depending on ndev->flags, set PRM or clear MCT
2462 */
2463 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2464
2465 if (!(ndev->flags & IFF_MULTICAST)) {
2466 sh_eth_tsu_purge_mcast(ndev);
2467 mcast_all = 1;
2468 }
2469 if (ndev->flags & IFF_ALLMULTI) {
2470 sh_eth_tsu_purge_mcast(ndev);
2471 ecmr_bits &= ~ECMR_MCT;
2472 mcast_all = 1;
2473 }
2474
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002475 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002476 sh_eth_tsu_purge_all(ndev);
2477 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2478 } else if (mdp->cd->tsu) {
2479 struct netdev_hw_addr *ha;
2480 netdev_for_each_mc_addr(ha, ndev) {
2481 if (mcast_all && is_multicast_ether_addr(ha->addr))
2482 continue;
2483
2484 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2485 if (!mcast_all) {
2486 sh_eth_tsu_purge_mcast(ndev);
2487 ecmr_bits &= ~ECMR_MCT;
2488 mcast_all = 1;
2489 }
2490 }
2491 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002492 } else {
2493 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002494 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002495 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002496
2497 /* update the ethernet mode */
2498 sh_eth_write(ndev, ecmr_bits, ECMR);
2499
2500 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002501}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002502
2503static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2504{
2505 if (!mdp->port)
2506 return TSU_VTAG0;
2507 else
2508 return TSU_VTAG1;
2509}
2510
Patrick McHardy80d5c362013-04-19 02:04:28 +00002511static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2512 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002513{
2514 struct sh_eth_private *mdp = netdev_priv(ndev);
2515 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2516
2517 if (unlikely(!mdp->cd->tsu))
2518 return -EPERM;
2519
2520 /* No filtering if vid = 0 */
2521 if (!vid)
2522 return 0;
2523
2524 mdp->vlan_num_ids++;
2525
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002526 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002527 * already enabled, the driver disables it and the filte
2528 */
2529 if (mdp->vlan_num_ids > 1) {
2530 /* disable VLAN filter */
2531 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2532 return 0;
2533 }
2534
2535 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2536 vtag_reg_index);
2537
2538 return 0;
2539}
2540
Patrick McHardy80d5c362013-04-19 02:04:28 +00002541static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2542 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002543{
2544 struct sh_eth_private *mdp = netdev_priv(ndev);
2545 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2546
2547 if (unlikely(!mdp->cd->tsu))
2548 return -EPERM;
2549
2550 /* No filtering if vid = 0 */
2551 if (!vid)
2552 return 0;
2553
2554 mdp->vlan_num_ids--;
2555 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2556
2557 return 0;
2558}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002559
2560/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002561static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002562{
Simon Hormandb893472014-01-17 09:22:28 +09002563 if (sh_eth_is_rz_fast_ether(mdp)) {
2564 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2565 return;
2566 }
2567
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002568 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2569 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2570 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2571 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2572 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2573 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2574 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2575 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2576 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2577 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002578 if (sh_eth_is_gether(mdp)) {
2579 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2580 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2581 } else {
2582 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2583 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2584 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002585 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2586 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2587 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2588 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2589 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2590 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2591 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002592}
2593
2594/* MDIO bus release function */
2595static int sh_mdio_release(struct net_device *ndev)
2596{
2597 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
2598
2599 /* unregister mdio bus */
2600 mdiobus_unregister(bus);
2601
2602 /* remove mdio bus info from net_device */
2603 dev_set_drvdata(&ndev->dev, NULL);
2604
2605 /* free bitbang info */
2606 free_mdio_bitbang(bus);
2607
2608 return 0;
2609}
2610
2611/* MDIO bus init function */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002612static int sh_mdio_init(struct net_device *ndev, int id,
2613 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002614{
2615 int ret, i;
2616 struct bb_info *bitbang;
2617 struct sh_eth_private *mdp = netdev_priv(ndev);
2618
2619 /* create bit control struct for PHY */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002620 bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
2621 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002622 if (!bitbang) {
2623 ret = -ENOMEM;
2624 goto out;
2625 }
2626
2627 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002628 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002629 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002630 bitbang->mdi_msk = PIR_MDI;
2631 bitbang->mdo_msk = PIR_MDO;
2632 bitbang->mmd_msk = PIR_MMD;
2633 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002634 bitbang->ctrl.ops = &bb_ops;
2635
Stefan Weilc2e07b32010-08-03 19:44:52 +02002636 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002637 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2638 if (!mdp->mii_bus) {
2639 ret = -ENOMEM;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002640 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002641 }
2642
2643 /* Hook up MII support for ethtool */
2644 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00002645 mdp->mii_bus->parent = &ndev->dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002646 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002647 mdp->pdev->name, id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002648
2649 /* PHY IRQ */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002650 mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
2651 sizeof(int) * PHY_MAX_ADDR,
2652 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002653 if (!mdp->mii_bus->irq) {
2654 ret = -ENOMEM;
2655 goto out_free_bus;
2656 }
2657
YOSHIFUJI Hideaki / 吉藤英明8f6352f2012-11-02 04:45:07 +00002658 /* register mdio bus */
Ben Dooks702eca02014-03-12 17:47:40 +00002659 if (ndev->dev.parent->of_node) {
2660 ret = of_mdiobus_register(mdp->mii_bus,
2661 ndev->dev.parent->of_node);
2662 } else {
2663 for (i = 0; i < PHY_MAX_ADDR; i++)
2664 mdp->mii_bus->irq[i] = PHY_POLL;
2665 if (pd->phy_irq > 0)
2666 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2667
2668 ret = mdiobus_register(mdp->mii_bus);
2669 }
2670
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002671 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002672 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002673
2674 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
2675
2676 return 0;
2677
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002678out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002679 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002680
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002681out:
2682 return ret;
2683}
2684
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002685static const u16 *sh_eth_get_register_offset(int register_type)
2686{
2687 const u16 *reg_offset = NULL;
2688
2689 switch (register_type) {
2690 case SH_ETH_REG_GIGABIT:
2691 reg_offset = sh_eth_offset_gigabit;
2692 break;
Simon Hormandb893472014-01-17 09:22:28 +09002693 case SH_ETH_REG_FAST_RZ:
2694 reg_offset = sh_eth_offset_fast_rz;
2695 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002696 case SH_ETH_REG_FAST_RCAR:
2697 reg_offset = sh_eth_offset_fast_rcar;
2698 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002699 case SH_ETH_REG_FAST_SH4:
2700 reg_offset = sh_eth_offset_fast_sh4;
2701 break;
2702 case SH_ETH_REG_FAST_SH3_SH2:
2703 reg_offset = sh_eth_offset_fast_sh3_sh2;
2704 break;
2705 default:
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +00002706 pr_err("Unknown register type (%d)\n", register_type);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002707 break;
2708 }
2709
2710 return reg_offset;
2711}
2712
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002713static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002714 .ndo_open = sh_eth_open,
2715 .ndo_stop = sh_eth_close,
2716 .ndo_start_xmit = sh_eth_start_xmit,
2717 .ndo_get_stats = sh_eth_get_stats,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002718 .ndo_tx_timeout = sh_eth_tx_timeout,
2719 .ndo_do_ioctl = sh_eth_do_ioctl,
2720 .ndo_validate_addr = eth_validate_addr,
2721 .ndo_set_mac_address = eth_mac_addr,
2722 .ndo_change_mtu = eth_change_mtu,
2723};
2724
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002725static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2726 .ndo_open = sh_eth_open,
2727 .ndo_stop = sh_eth_close,
2728 .ndo_start_xmit = sh_eth_start_xmit,
2729 .ndo_get_stats = sh_eth_get_stats,
2730 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2731 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2732 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2733 .ndo_tx_timeout = sh_eth_tx_timeout,
2734 .ndo_do_ioctl = sh_eth_do_ioctl,
2735 .ndo_validate_addr = eth_validate_addr,
2736 .ndo_set_mac_address = eth_mac_addr,
2737 .ndo_change_mtu = eth_change_mtu,
2738};
2739
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002740#ifdef CONFIG_OF
2741static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2742{
2743 struct device_node *np = dev->of_node;
2744 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002745 const char *mac_addr;
2746
2747 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2748 if (!pdata)
2749 return NULL;
2750
2751 pdata->phy_interface = of_get_phy_mode(np);
2752
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002753 mac_addr = of_get_mac_address(np);
2754 if (mac_addr)
2755 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2756
2757 pdata->no_ether_link =
2758 of_property_read_bool(np, "renesas,no-ether-link");
2759 pdata->ether_link_active_low =
2760 of_property_read_bool(np, "renesas,ether-link-active-low");
2761
2762 return pdata;
2763}
2764
2765static const struct of_device_id sh_eth_match_table[] = {
2766 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2767 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2768 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2769 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2770 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
2771 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2772 { }
2773};
2774MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2775#else
2776static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2777{
2778 return NULL;
2779}
2780#endif
2781
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002782static int sh_eth_drv_probe(struct platform_device *pdev)
2783{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002784 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002785 struct resource *res;
2786 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002787 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09002788 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002789 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002790
2791 /* get base addr */
2792 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2793 if (unlikely(res == NULL)) {
2794 dev_err(&pdev->dev, "invalid resource\n");
2795 ret = -EINVAL;
2796 goto out;
2797 }
2798
2799 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2800 if (!ndev) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002801 ret = -ENOMEM;
2802 goto out;
2803 }
2804
2805 /* The sh Ether-specific entries in the device structure. */
2806 ndev->base_addr = res->start;
2807 devno = pdev->id;
2808 if (devno < 0)
2809 devno = 0;
2810
2811 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002812 ret = platform_get_irq(pdev, 0);
2813 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002814 ret = -ENODEV;
2815 goto out_release;
2816 }
roel kluincc3c0802008-09-10 19:22:44 +02002817 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002818
2819 SET_NETDEV_DEV(ndev, &pdev->dev);
2820
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002821 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002822 mdp->num_tx_ring = TX_RING_SIZE;
2823 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002824 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2825 if (IS_ERR(mdp->addr)) {
2826 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002827 goto out_release;
2828 }
2829
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002830 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002831 mdp->pdev = pdev;
2832 pm_runtime_enable(&pdev->dev);
2833 pm_runtime_resume(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002834
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002835 if (pdev->dev.of_node)
2836 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03002837 if (!pd) {
2838 dev_err(&pdev->dev, "no platform data\n");
2839 ret = -EINVAL;
2840 goto out_release;
2841 }
2842
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002843 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002844 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002845 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002846 /* EDMAC endian */
2847 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002848 mdp->no_ether_link = pd->no_ether_link;
2849 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002850
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002851 /* set cpu data */
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002852 if (id) {
2853 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
2854 } else {
2855 const struct of_device_id *match;
2856
2857 match = of_match_device(of_match_ptr(sh_eth_match_table),
2858 &pdev->dev);
2859 mdp->cd = (struct sh_eth_cpu_data *)match->data;
2860 }
Sergei Shtylyova3153d82013-08-18 03:11:28 +04002861 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002862 sh_eth_set_default_cpu_data(mdp->cd);
2863
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002864 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002865 if (mdp->cd->tsu)
2866 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2867 else
2868 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002869 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002870 ndev->watchdog_timeo = TX_TIMEOUT;
2871
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002872 /* debug message level */
2873 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002874
2875 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002876 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00002877 if (!is_valid_ether_addr(ndev->dev_addr)) {
2878 dev_warn(&pdev->dev,
2879 "no valid MAC address supplied, using a random one.\n");
2880 eth_hw_addr_random(ndev);
2881 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002882
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002883 /* ioremap the TSU registers */
2884 if (mdp->cd->tsu) {
2885 struct resource *rtsu;
2886 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002887 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2888 if (IS_ERR(mdp->tsu_addr)) {
2889 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002890 goto out_release;
2891 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002892 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00002893 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002894 }
2895
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002896 /* initialize first or needed device */
2897 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002898 if (mdp->cd->chip_reset)
2899 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002900
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002901 if (mdp->cd->tsu) {
2902 /* TSU init (Init only)*/
2903 sh_eth_tsu_init(mdp);
2904 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002905 }
2906
Sergei Shtylyov37191092013-06-19 23:30:23 +04002907 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2908
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002909 /* network device register */
2910 ret = register_netdev(ndev);
2911 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04002912 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002913
2914 /* mdio bus init */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002915 ret = sh_mdio_init(ndev, pdev->id, pd);
Ben Dooks702eca02014-03-12 17:47:40 +00002916 if (ret) {
2917 dev_err(&ndev->dev, "failed to initialise MDIO\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002918 goto out_unregister;
Ben Dooks702eca02014-03-12 17:47:40 +00002919 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002920
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002921 /* print device information */
H Hartley Sweeten6cd9b492009-12-29 20:10:35 -08002922 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002923 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002924
2925 platform_set_drvdata(pdev, ndev);
2926
2927 return ret;
2928
2929out_unregister:
2930 unregister_netdev(ndev);
2931
Sergei Shtylyov37191092013-06-19 23:30:23 +04002932out_napi_del:
2933 netif_napi_del(&mdp->napi);
2934
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002935out_release:
2936 /* net_dev free */
2937 if (ndev)
2938 free_netdev(ndev);
2939
2940out:
2941 return ret;
2942}
2943
2944static int sh_eth_drv_remove(struct platform_device *pdev)
2945{
2946 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002947 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002948
2949 sh_mdio_release(ndev);
2950 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002951 netif_napi_del(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002952 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002953 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002954
2955 return 0;
2956}
2957
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002958#ifdef CONFIG_PM
Magnus Dammbcd51492009-10-09 00:20:04 +00002959static int sh_eth_runtime_nop(struct device *dev)
2960{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002961 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00002962 * and ->runtime_resume(). Simply returns success.
2963 *
2964 * This driver re-initializes all registers after
2965 * pm_runtime_get_sync() anyway so there is no need
2966 * to save and restore registers here.
2967 */
2968 return 0;
2969}
2970
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002971static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Magnus Dammbcd51492009-10-09 00:20:04 +00002972 .runtime_suspend = sh_eth_runtime_nop,
2973 .runtime_resume = sh_eth_runtime_nop,
2974};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002975#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2976#else
2977#define SH_ETH_PM_OPS NULL
2978#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00002979
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002980static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00002981 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00002982 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00002983 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002984 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00002985 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2986 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002987 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Simon Hormandb893472014-01-17 09:22:28 +09002988 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00002989 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002990 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyov94a12b12013-12-08 02:59:18 +03002991 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
2992 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002993 { }
2994};
2995MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2996
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002997static struct platform_driver sh_eth_driver = {
2998 .probe = sh_eth_drv_probe,
2999 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003000 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003001 .driver = {
3002 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003003 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003004 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003005 },
3006};
3007
Axel Lindb62f682011-11-27 16:44:17 +00003008module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009
3010MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3011MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3012MODULE_LICENSE("GPL v2");