blob: 2231850c062530765f49b761bd711e83bcde9579 [file] [log] [blame]
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +03001/*
2 * Texas Instruments AM35x "glue layer"
3 *
4 * Copyright (c) 2010, by Texas Instruments
5 *
6 * Based on the DA8xx "glue layer" code.
7 * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
8 *
9 * This file is part of the Inventra Controller Driver for Linux.
10 *
11 * The Inventra Controller Driver for Linux is free software; you
12 * can redistribute it and/or modify it under the terms of the GNU
13 * General Public License version 2 as published by the Free Software
14 * Foundation.
15 *
16 * The Inventra Controller Driver for Linux is distributed in
17 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
18 * without even the implied warranty of MERCHANTABILITY or
19 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 * License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with The Inventra Controller Driver for Linux ; if not,
24 * write to the Free Software Foundation, Inc., 59 Temple Place,
25 * Suite 330, Boston, MA 02111-1307 USA
26 *
27 */
28
29#include <linux/init.h>
Felipe Balbiab570da2011-11-10 09:58:04 +020030#include <linux/module.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030031#include <linux/clk.h>
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +053032#include <linux/err.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030033#include <linux/io.h>
Felipe Balbice40c572010-12-02 09:06:51 +020034#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
Felipe Balbi78c289f2012-07-19 13:32:15 +030036#include <linux/usb/nop-usb-xceiv.h>
Felipe Balbie8c4a7a2012-10-24 14:26:19 -070037#include <linux/platform_data/usb-omap.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030038
39#include "musb_core.h"
40
41/*
42 * AM35x specific definitions
43 */
44/* USB 2.0 OTG module registers */
45#define USB_REVISION_REG 0x00
46#define USB_CTRL_REG 0x04
47#define USB_STAT_REG 0x08
48#define USB_EMULATION_REG 0x0c
49/* 0x10 Reserved */
50#define USB_AUTOREQ_REG 0x14
51#define USB_SRP_FIX_TIME_REG 0x18
52#define USB_TEARDOWN_REG 0x1c
53#define EP_INTR_SRC_REG 0x20
54#define EP_INTR_SRC_SET_REG 0x24
55#define EP_INTR_SRC_CLEAR_REG 0x28
56#define EP_INTR_MASK_REG 0x2c
57#define EP_INTR_MASK_SET_REG 0x30
58#define EP_INTR_MASK_CLEAR_REG 0x34
59#define EP_INTR_SRC_MASKED_REG 0x38
60#define CORE_INTR_SRC_REG 0x40
61#define CORE_INTR_SRC_SET_REG 0x44
62#define CORE_INTR_SRC_CLEAR_REG 0x48
63#define CORE_INTR_MASK_REG 0x4c
64#define CORE_INTR_MASK_SET_REG 0x50
65#define CORE_INTR_MASK_CLEAR_REG 0x54
66#define CORE_INTR_SRC_MASKED_REG 0x58
67/* 0x5c Reserved */
68#define USB_END_OF_INTR_REG 0x60
69
70/* Control register bits */
71#define AM35X_SOFT_RESET_MASK 1
72
73/* USB interrupt register bits */
74#define AM35X_INTR_USB_SHIFT 16
75#define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
76#define AM35X_INTR_DRVVBUS 0x100
77#define AM35X_INTR_RX_SHIFT 16
78#define AM35X_INTR_TX_SHIFT 0
79#define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
80#define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
81#define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
82#define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
83
84#define USB_MENTOR_CORE_OFFSET 0x400
85
Felipe Balbi0919dfc2010-12-02 09:33:24 +020086struct am35x_glue {
87 struct device *dev;
88 struct platform_device *musb;
Felipe Balbi03491762010-12-02 09:57:08 +020089 struct clk *phy_clk;
90 struct clk *clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +020091};
Felipe Balbi6f783e22010-12-02 12:53:22 +020092#define glue_to_musb(g) platform_get_drvdata(g->musb)
Felipe Balbi0919dfc2010-12-02 09:33:24 +020093
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030094/*
Felipe Balbi743411b2010-12-01 13:22:05 +020095 * am35x_musb_enable - enable interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030096 */
Felipe Balbi743411b2010-12-01 13:22:05 +020097static void am35x_musb_enable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030098{
99 void __iomem *reg_base = musb->ctrl_base;
100 u32 epmask;
101
102 /* Workaround: setup IRQs through both register sets. */
103 epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
104 ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
105
106 musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
107 musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
108
109 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
Felipe Balbi032ec492011-11-24 15:46:26 +0200110 musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
111 AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300112}
113
114/*
Felipe Balbi743411b2010-12-01 13:22:05 +0200115 * am35x_musb_disable - disable HDRC and flush interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300116 */
Felipe Balbi743411b2010-12-01 13:22:05 +0200117static void am35x_musb_disable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300118{
119 void __iomem *reg_base = musb->ctrl_base;
120
121 musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
122 musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
123 AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
124 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
125 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
126}
127
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300128#define portstate(stmt) stmt
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300129
Felipe Balbi743411b2010-12-01 13:22:05 +0200130static void am35x_musb_set_vbus(struct musb *musb, int is_on)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300131{
132 WARN_ON(is_on && is_peripheral_active(musb));
133}
134
135#define POLL_SECONDS 2
136
137static struct timer_list otg_workaround;
138
139static void otg_timer(unsigned long _musb)
140{
141 struct musb *musb = (void *)_musb;
142 void __iomem *mregs = musb->mregs;
143 u8 devctl;
144 unsigned long flags;
145
146 /*
147 * We poll because AM35x's won't expose several OTG-critical
148 * status change events (from the transceiver) otherwise.
149 */
150 devctl = musb_readb(mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300151 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
Felipe Balbi42c0bf12013-03-07 10:39:57 +0200152 usb_otg_state_string(musb->xceiv->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300153
154 spin_lock_irqsave(&musb->lock, flags);
155 switch (musb->xceiv->state) {
156 case OTG_STATE_A_WAIT_BCON:
157 devctl &= ~MUSB_DEVCTL_SESSION;
158 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
159
160 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
161 if (devctl & MUSB_DEVCTL_BDEVICE) {
162 musb->xceiv->state = OTG_STATE_B_IDLE;
163 MUSB_DEV_MODE(musb);
164 } else {
165 musb->xceiv->state = OTG_STATE_A_IDLE;
166 MUSB_HST_MODE(musb);
167 }
168 break;
169 case OTG_STATE_A_WAIT_VFALL:
170 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
171 musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
172 MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
173 break;
174 case OTG_STATE_B_IDLE:
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300175 devctl = musb_readb(mregs, MUSB_DEVCTL);
176 if (devctl & MUSB_DEVCTL_BDEVICE)
177 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
178 else
179 musb->xceiv->state = OTG_STATE_A_IDLE;
180 break;
181 default:
182 break;
183 }
184 spin_unlock_irqrestore(&musb->lock, flags);
185}
186
Felipe Balbi743411b2010-12-01 13:22:05 +0200187static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300188{
189 static unsigned long last_timer;
190
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300191 if (timeout == 0)
192 timeout = jiffies + msecs_to_jiffies(3);
193
194 /* Never idle if active, or when VBUS timeout is not set as host */
195 if (musb->is_active || (musb->a_wait_bcon == 0 &&
196 musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300197 dev_dbg(musb->controller, "%s active, deleting timer\n",
Felipe Balbi42c0bf12013-03-07 10:39:57 +0200198 usb_otg_state_string(musb->xceiv->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300199 del_timer(&otg_workaround);
200 last_timer = jiffies;
201 return;
202 }
203
204 if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300205 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300206 return;
207 }
208 last_timer = timeout;
209
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300210 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
Felipe Balbi42c0bf12013-03-07 10:39:57 +0200211 usb_otg_state_string(musb->xceiv->state),
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200212 jiffies_to_msecs(timeout - jiffies));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300213 mod_timer(&otg_workaround, timeout);
214}
215
Felipe Balbi743411b2010-12-01 13:22:05 +0200216static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300217{
218 struct musb *musb = hci;
219 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530220 struct device *dev = musb->controller;
221 struct musb_hdrc_platform_data *plat = dev->platform_data;
222 struct omap_musb_board_data *data = plat->board_data;
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200223 struct usb_otg *otg = musb->xceiv->otg;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300224 unsigned long flags;
225 irqreturn_t ret = IRQ_NONE;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530226 u32 epintr, usbintr;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300227
228 spin_lock_irqsave(&musb->lock, flags);
229
230 /* Get endpoint interrupts */
231 epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
232
233 if (epintr) {
234 musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
235
236 musb->int_rx =
237 (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
238 musb->int_tx =
239 (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
240 }
241
242 /* Get usb core interrupts */
243 usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
244 if (!usbintr && !epintr)
245 goto eoi;
246
247 if (usbintr) {
248 musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
249
250 musb->int_usb =
251 (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
252 }
253 /*
254 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
255 * AM35x's missing ID change IRQ. We need an ID change IRQ to
256 * switch appropriately between halves of the OTG state machine.
257 * Managing DEVCTL.SESSION per Mentor docs requires that we know its
258 * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
259 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
260 */
261 if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
262 int drvvbus = musb_readl(reg_base, USB_STAT_REG);
263 void __iomem *mregs = musb->mregs;
264 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
265 int err;
266
Felipe Balbi032ec492011-11-24 15:46:26 +0200267 err = musb->int_usb & MUSB_INTR_VBUSERROR;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300268 if (err) {
269 /*
270 * The Mentor core doesn't debounce VBUS as needed
271 * to cope with device connect current spikes. This
272 * means it's not uncommon for bus-powered devices
273 * to get VBUS errors during enumeration.
274 *
275 * This is a workaround, but newer RTL from Mentor
276 * seems to allow a better one: "re"-starting sessions
277 * without waiting for VBUS to stop registering in
278 * devctl.
279 */
280 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
281 musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
282 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
283 WARNING("VBUS error workaround (delay coming)\n");
Felipe Balbi032ec492011-11-24 15:46:26 +0200284 } else if (drvvbus) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300285 MUSB_HST_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200286 otg->default_a = 1;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300287 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
288 portstate(musb->port1_status |= USB_PORT_STAT_POWER);
289 del_timer(&otg_workaround);
290 } else {
291 musb->is_active = 0;
292 MUSB_DEV_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200293 otg->default_a = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300294 musb->xceiv->state = OTG_STATE_B_IDLE;
295 portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
296 }
297
298 /* NOTE: this must complete power-on within 100 ms. */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300299 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300300 drvvbus ? "on" : "off",
Felipe Balbi42c0bf12013-03-07 10:39:57 +0200301 usb_otg_state_string(musb->xceiv->state),
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300302 err ? " ERROR" : "",
303 devctl);
304 ret = IRQ_HANDLED;
305 }
306
Stefano Babic6ff1f3d2012-10-15 11:20:22 +0200307 /* Drop spurious RX and TX if device is disconnected */
308 if (musb->int_usb & MUSB_INTR_DISCONNECT) {
309 musb->int_tx = 0;
310 musb->int_rx = 0;
311 }
312
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300313 if (musb->int_tx || musb->int_rx || musb->int_usb)
314 ret |= musb_interrupt(musb);
315
316eoi:
317 /* EOI needs to be written for the IRQ to be re-asserted. */
318 if (ret == IRQ_HANDLED || epintr || usbintr) {
319 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530320 if (data->clear_irq)
321 data->clear_irq();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300322 /* write EOI */
323 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
324 }
325
326 /* Poll for ID change */
Felipe Balbi032ec492011-11-24 15:46:26 +0200327 if (musb->xceiv->state == OTG_STATE_B_IDLE)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300328 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
329
330 spin_unlock_irqrestore(&musb->lock, flags);
331
332 return ret;
333}
334
Felipe Balbi743411b2010-12-01 13:22:05 +0200335static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300336{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530337 struct device *dev = musb->controller;
338 struct musb_hdrc_platform_data *plat = dev->platform_data;
339 struct omap_musb_board_data *data = plat->board_data;
340 int retval = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300341
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530342 if (data->set_mode)
343 data->set_mode(musb_mode);
344 else
345 retval = -EIO;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300346
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530347 return retval;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300348}
349
Felipe Balbi743411b2010-12-01 13:22:05 +0200350static int am35x_musb_init(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300351{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530352 struct device *dev = musb->controller;
353 struct musb_hdrc_platform_data *plat = dev->platform_data;
354 struct omap_musb_board_data *data = plat->board_data;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300355 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530356 u32 rev;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300357
358 musb->mregs += USB_MENTOR_CORE_OFFSET;
359
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300360 /* Returns zero if e.g. not clocked */
361 rev = musb_readl(reg_base, USB_REVISION_REG);
Felipe Balbi03491762010-12-02 09:57:08 +0200362 if (!rev)
363 return -ENODEV;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300364
365 usb_nop_xceiv_register();
Kishon Vijay Abraham I662dca52012-06-22 17:02:46 +0530366 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +0530367 if (IS_ERR_OR_NULL(musb->xceiv))
Ming Lei25736e02013-01-04 23:13:58 +0800368 return -EPROBE_DEFER;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300369
Felipe Balbi032ec492011-11-24 15:46:26 +0200370 setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300371
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530372 /* Reset the musb */
373 if (data->reset)
374 data->reset();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300375
376 /* Reset the controller */
377 musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
378
379 /* Start the on-chip PHY and its PLL. */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530380 if (data->set_phy_power)
381 data->set_phy_power(1);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300382
383 msleep(5);
384
Felipe Balbi743411b2010-12-01 13:22:05 +0200385 musb->isr = am35x_musb_interrupt;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300386
387 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530388 if (data->clear_irq)
389 data->clear_irq();
Felipe Balbi03491762010-12-02 09:57:08 +0200390
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300391 return 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300392}
393
Felipe Balbi743411b2010-12-01 13:22:05 +0200394static int am35x_musb_exit(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300395{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530396 struct device *dev = musb->controller;
397 struct musb_hdrc_platform_data *plat = dev->platform_data;
398 struct omap_musb_board_data *data = plat->board_data;
399
Felipe Balbi032ec492011-11-24 15:46:26 +0200400 del_timer_sync(&otg_workaround);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300401
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530402 /* Shutdown the on-chip PHY and its PLL. */
403 if (data->set_phy_power)
404 data->set_phy_power(0);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300405
Kishon Vijay Abraham I721002e2012-06-22 17:02:45 +0530406 usb_put_phy(musb->xceiv);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300407 usb_nop_xceiv_unregister();
408
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300409 return 0;
410}
411
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300412/* AM35x supports only 32bit read operation */
413void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
414{
415 void __iomem *fifo = hw_ep->fifo;
416 u32 val;
417 int i;
418
419 /* Read for 32bit-aligned destination address */
420 if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
421 readsl(fifo, dst, len >> 2);
422 dst += len & ~0x03;
423 len &= 0x03;
424 }
425 /*
426 * Now read the remaining 1 to 3 byte or complete length if
427 * unaligned address.
428 */
429 if (len > 4) {
430 for (i = 0; i < (len >> 2); i++) {
431 *(u32 *) dst = musb_readl(fifo, 0);
432 dst += 4;
433 }
434 len &= 0x03;
435 }
436 if (len > 0) {
437 val = musb_readl(fifo, 0);
438 memcpy(dst, &val, len);
439 }
440}
Felipe Balbi743411b2010-12-01 13:22:05 +0200441
Felipe Balbif7ec9432010-12-02 09:48:58 +0200442static const struct musb_platform_ops am35x_ops = {
Felipe Balbi743411b2010-12-01 13:22:05 +0200443 .init = am35x_musb_init,
444 .exit = am35x_musb_exit,
445
446 .enable = am35x_musb_enable,
447 .disable = am35x_musb_disable,
448
449 .set_mode = am35x_musb_set_mode,
450 .try_idle = am35x_musb_try_idle,
451
452 .set_vbus = am35x_musb_set_vbus,
453};
Felipe Balbice40c572010-12-02 09:06:51 +0200454
455static u64 am35x_dmamask = DMA_BIT_MASK(32);
456
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500457static int am35x_probe(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200458{
459 struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
460 struct platform_device *musb;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200461 struct am35x_glue *glue;
Felipe Balbice40c572010-12-02 09:06:51 +0200462
Felipe Balbi03491762010-12-02 09:57:08 +0200463 struct clk *phy_clk;
464 struct clk *clk;
465
Felipe Balbice40c572010-12-02 09:06:51 +0200466 int ret = -ENOMEM;
467
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200468 glue = kzalloc(sizeof(*glue), GFP_KERNEL);
469 if (!glue) {
470 dev_err(&pdev->dev, "failed to allocate glue context\n");
471 goto err0;
472 }
473
Sebastian Andrzej Siewior2f771162012-10-31 16:12:43 +0100474 musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
Felipe Balbice40c572010-12-02 09:06:51 +0200475 if (!musb) {
476 dev_err(&pdev->dev, "failed to allocate musb device\n");
Sebastian Andrzej Siewior2f771162012-10-31 16:12:43 +0100477 goto err1;
Felipe Balbice40c572010-12-02 09:06:51 +0200478 }
479
Felipe Balbi03491762010-12-02 09:57:08 +0200480 phy_clk = clk_get(&pdev->dev, "fck");
481 if (IS_ERR(phy_clk)) {
482 dev_err(&pdev->dev, "failed to get PHY clock\n");
483 ret = PTR_ERR(phy_clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000484 goto err3;
Felipe Balbi03491762010-12-02 09:57:08 +0200485 }
486
487 clk = clk_get(&pdev->dev, "ick");
488 if (IS_ERR(clk)) {
489 dev_err(&pdev->dev, "failed to get clock\n");
490 ret = PTR_ERR(clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000491 goto err4;
Felipe Balbi03491762010-12-02 09:57:08 +0200492 }
493
494 ret = clk_enable(phy_clk);
495 if (ret) {
496 dev_err(&pdev->dev, "failed to enable PHY clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000497 goto err5;
Felipe Balbi03491762010-12-02 09:57:08 +0200498 }
499
500 ret = clk_enable(clk);
501 if (ret) {
502 dev_err(&pdev->dev, "failed to enable clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000503 goto err6;
Felipe Balbi03491762010-12-02 09:57:08 +0200504 }
505
Felipe Balbice40c572010-12-02 09:06:51 +0200506 musb->dev.parent = &pdev->dev;
507 musb->dev.dma_mask = &am35x_dmamask;
508 musb->dev.coherent_dma_mask = am35x_dmamask;
509
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200510 glue->dev = &pdev->dev;
511 glue->musb = musb;
Felipe Balbi03491762010-12-02 09:57:08 +0200512 glue->phy_clk = phy_clk;
513 glue->clk = clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200514
Felipe Balbif7ec9432010-12-02 09:48:58 +0200515 pdata->platform_ops = &am35x_ops;
516
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200517 platform_set_drvdata(pdev, glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200518
519 ret = platform_device_add_resources(musb, pdev->resource,
520 pdev->num_resources);
521 if (ret) {
522 dev_err(&pdev->dev, "failed to add resources\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000523 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200524 }
525
526 ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
527 if (ret) {
528 dev_err(&pdev->dev, "failed to add platform_data\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000529 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200530 }
531
532 ret = platform_device_add(musb);
533 if (ret) {
534 dev_err(&pdev->dev, "failed to register musb device\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000535 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200536 }
537
538 return 0;
539
B, Ravi65b3d522012-08-31 11:09:49 +0000540err7:
Felipe Balbi03491762010-12-02 09:57:08 +0200541 clk_disable(clk);
542
B, Ravi65b3d522012-08-31 11:09:49 +0000543err6:
Felipe Balbi03491762010-12-02 09:57:08 +0200544 clk_disable(phy_clk);
545
B, Ravi65b3d522012-08-31 11:09:49 +0000546err5:
Felipe Balbi03491762010-12-02 09:57:08 +0200547 clk_put(clk);
548
B, Ravi65b3d522012-08-31 11:09:49 +0000549err4:
Felipe Balbi03491762010-12-02 09:57:08 +0200550 clk_put(phy_clk);
551
B, Ravi65b3d522012-08-31 11:09:49 +0000552err3:
Felipe Balbice40c572010-12-02 09:06:51 +0200553 platform_device_put(musb);
554
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200555err1:
556 kfree(glue);
557
Felipe Balbice40c572010-12-02 09:06:51 +0200558err0:
559 return ret;
560}
561
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500562static int am35x_remove(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200563{
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200564 struct am35x_glue *glue = platform_get_drvdata(pdev);
Felipe Balbice40c572010-12-02 09:06:51 +0200565
Wei Yongjun56291512012-10-23 13:24:51 +0800566 platform_device_unregister(glue->musb);
Felipe Balbi03491762010-12-02 09:57:08 +0200567 clk_disable(glue->clk);
568 clk_disable(glue->phy_clk);
569 clk_put(glue->clk);
570 clk_put(glue->phy_clk);
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200571 kfree(glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200572
573 return 0;
574}
575
Felipe Balbi6f783e22010-12-02 12:53:22 +0200576#ifdef CONFIG_PM
577static int am35x_suspend(struct device *dev)
578{
579 struct am35x_glue *glue = dev_get_drvdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530580 struct musb_hdrc_platform_data *plat = dev->platform_data;
581 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200582
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530583 /* Shutdown the on-chip PHY and its PLL. */
584 if (data->set_phy_power)
585 data->set_phy_power(0);
586
Felipe Balbi6f783e22010-12-02 12:53:22 +0200587 clk_disable(glue->phy_clk);
588 clk_disable(glue->clk);
589
590 return 0;
591}
592
593static int am35x_resume(struct device *dev)
594{
595 struct am35x_glue *glue = dev_get_drvdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530596 struct musb_hdrc_platform_data *plat = dev->platform_data;
597 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200598 int ret;
599
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530600 /* Start the on-chip PHY and its PLL. */
601 if (data->set_phy_power)
602 data->set_phy_power(1);
603
Felipe Balbi6f783e22010-12-02 12:53:22 +0200604 ret = clk_enable(glue->phy_clk);
605 if (ret) {
606 dev_err(dev, "failed to enable PHY clock\n");
607 return ret;
608 }
609
610 ret = clk_enable(glue->clk);
611 if (ret) {
612 dev_err(dev, "failed to enable clock\n");
613 return ret;
614 }
615
616 return 0;
617}
618
619static struct dev_pm_ops am35x_pm_ops = {
620 .suspend = am35x_suspend,
621 .resume = am35x_resume,
622};
623
624#define DEV_PM_OPS &am35x_pm_ops
625#else
626#define DEV_PM_OPS NULL
627#endif
628
Felipe Balbice40c572010-12-02 09:06:51 +0200629static struct platform_driver am35x_driver = {
Felipe Balbie9e8c852012-01-26 12:40:23 +0200630 .probe = am35x_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500631 .remove = am35x_remove,
Felipe Balbice40c572010-12-02 09:06:51 +0200632 .driver = {
633 .name = "musb-am35x",
Felipe Balbi6f783e22010-12-02 12:53:22 +0200634 .pm = DEV_PM_OPS,
Felipe Balbice40c572010-12-02 09:06:51 +0200635 },
636};
637
638MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
639MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
640MODULE_LICENSE("GPL v2");
Srinivas Kandagatlaa0a83eb2012-10-10 19:36:46 +0100641module_platform_driver(am35x_driver);