blob: 72a5a88a641949fd1ad21b9c9debe5b0c478508f [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
69static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
70{
71 struct drm_device *dev = commit->dev;
72 struct omap_drm_private *priv = dev->dev_private;
73 struct drm_atomic_state *old_state = commit->state;
74
75 /* Apply the atomic update. */
76 drm_atomic_helper_commit_modeset_disables(dev, old_state);
77 drm_atomic_helper_commit_planes(dev, old_state);
78 drm_atomic_helper_commit_modeset_enables(dev, old_state);
79
80 drm_atomic_helper_wait_for_vblanks(dev, old_state);
81
82 drm_atomic_helper_cleanup_planes(dev, old_state);
83
84 drm_atomic_state_free(old_state);
85
86 /* Complete the commit, wake up any waiter. */
87 spin_lock(&priv->commit.lock);
88 priv->commit.pending &= ~commit->crtcs;
89 spin_unlock(&priv->commit.lock);
90
91 wake_up_all(&priv->commit.wait);
92
93 kfree(commit);
94}
95
96static void omap_atomic_work(struct work_struct *work)
97{
98 struct omap_atomic_state_commit *commit =
99 container_of(work, struct omap_atomic_state_commit, work);
100
101 omap_atomic_complete(commit);
102}
103
104static bool omap_atomic_is_pending(struct omap_drm_private *priv,
105 struct omap_atomic_state_commit *commit)
106{
107 bool pending;
108
109 spin_lock(&priv->commit.lock);
110 pending = priv->commit.pending & commit->crtcs;
111 spin_unlock(&priv->commit.lock);
112
113 return pending;
114}
115
116static int omap_atomic_commit(struct drm_device *dev,
117 struct drm_atomic_state *state, bool async)
118{
119 struct omap_drm_private *priv = dev->dev_private;
120 struct omap_atomic_state_commit *commit;
121 unsigned int i;
122 int ret;
123
124 ret = drm_atomic_helper_prepare_planes(dev, state);
125 if (ret)
126 return ret;
127
128 /* Allocate the commit object. */
129 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
130 if (commit == NULL) {
131 ret = -ENOMEM;
132 goto error;
133 }
134
135 INIT_WORK(&commit->work, omap_atomic_work);
136 commit->dev = dev;
137 commit->state = state;
138
139 /* Wait until all affected CRTCs have completed previous commits and
140 * mark them as pending.
141 */
142 for (i = 0; i < dev->mode_config.num_crtc; ++i) {
143 if (state->crtcs[i])
144 commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]);
145 }
146
147 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
148
149 spin_lock(&priv->commit.lock);
150 priv->commit.pending |= commit->crtcs;
151 spin_unlock(&priv->commit.lock);
152
153 /* Swap the state, this is the point of no return. */
154 drm_atomic_helper_swap_state(dev, state);
155
156 if (async)
157 schedule_work(&commit->work);
158 else
159 omap_atomic_complete(commit);
160
161 return 0;
162
163error:
164 drm_atomic_helper_cleanup_planes(dev, state);
165 return ret;
166}
167
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200168static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600169 .fb_create = omap_framebuffer_create,
170 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200171 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200172 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600173};
174
175static int get_connector_type(struct omap_dss_device *dssdev)
176{
177 switch (dssdev->type) {
178 case OMAP_DISPLAY_TYPE_HDMI:
179 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300180 case OMAP_DISPLAY_TYPE_DVI:
181 return DRM_MODE_CONNECTOR_DVID;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600182 default:
183 return DRM_MODE_CONNECTOR_Unknown;
184 }
185}
186
Archit Taneja0d8f3712013-03-26 19:15:19 +0530187static bool channel_used(struct drm_device *dev, enum omap_channel channel)
188{
189 struct omap_drm_private *priv = dev->dev_private;
190 int i;
191
192 for (i = 0; i < priv->num_crtcs; i++) {
193 struct drm_crtc *crtc = priv->crtcs[i];
194
195 if (omap_crtc_channel(crtc) == channel)
196 return true;
197 }
198
199 return false;
200}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530201static void omap_disconnect_dssdevs(void)
202{
203 struct omap_dss_device *dssdev = NULL;
204
205 for_each_dss_dev(dssdev)
206 dssdev->driver->disconnect(dssdev);
207}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530208
Archit Taneja3a01ab22014-01-02 14:49:51 +0530209static int omap_connect_dssdevs(void)
210{
211 int r;
212 struct omap_dss_device *dssdev = NULL;
213 bool no_displays = true;
214
215 for_each_dss_dev(dssdev) {
216 r = dssdev->driver->connect(dssdev);
217 if (r == -EPROBE_DEFER) {
218 omap_dss_put_device(dssdev);
219 goto cleanup;
220 } else if (r) {
221 dev_warn(dssdev->dev, "could not connect display: %s\n",
222 dssdev->name);
223 } else {
224 no_displays = false;
225 }
226 }
227
228 if (no_displays)
229 return -EPROBE_DEFER;
230
231 return 0;
232
233cleanup:
234 /*
235 * if we are deferring probe, we disconnect the devices we previously
236 * connected
237 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530238 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530239
240 return r;
241}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600242
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200243static int omap_modeset_create_crtc(struct drm_device *dev, int id,
244 enum omap_channel channel)
245{
246 struct omap_drm_private *priv = dev->dev_private;
247 struct drm_plane *plane;
248 struct drm_crtc *crtc;
249
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200250 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200251 if (IS_ERR(plane))
252 return PTR_ERR(plane);
253
254 crtc = omap_crtc_init(dev, plane, channel, id);
255
256 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
257 priv->crtcs[id] = crtc;
258 priv->num_crtcs++;
259
260 priv->planes[id] = plane;
261 priv->num_planes++;
262
263 return 0;
264}
265
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200266static int omap_modeset_init_properties(struct drm_device *dev)
267{
268 struct omap_drm_private *priv = dev->dev_private;
269
270 if (priv->has_dmm) {
271 dev->mode_config.rotation_property =
272 drm_mode_create_rotation_property(dev,
273 BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
274 BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
275 BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
276 if (!dev->mode_config.rotation_property)
277 return -ENOMEM;
278 }
279
280 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
281 if (!priv->zorder_prop)
282 return -ENOMEM;
283
284 return 0;
285}
286
Rob Clarkcd5351f2011-11-12 12:09:40 -0600287static int omap_modeset_init(struct drm_device *dev)
288{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600289 struct omap_drm_private *priv = dev->dev_private;
290 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600291 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530292 int num_mgrs = dss_feat_get_num_mgrs();
293 int num_crtcs;
294 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200295 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300296
Rob Clarkcd5351f2011-11-12 12:09:40 -0600297 drm_mode_config_init(dev);
298
Rob Clarkf5f94542012-12-04 13:59:12 -0600299 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600300
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200301 ret = omap_modeset_init_properties(dev);
302 if (ret < 0)
303 return ret;
304
Rob Clarkf5f94542012-12-04 13:59:12 -0600305 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530306 * We usually don't want to create a CRTC for each manager, at least
307 * not until we have a way to expose private planes to userspace.
308 * Otherwise there would not be enough video pipes left for drm planes.
309 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600310 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530311 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600312
Archit Taneja0d8f3712013-03-26 19:15:19 +0530313 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600314
Rob Clarkf5f94542012-12-04 13:59:12 -0600315 for_each_dss_dev(dssdev) {
316 struct drm_connector *connector;
317 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530318 enum omap_channel channel;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300319 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -0600320
Archit Taneja3a01ab22014-01-02 14:49:51 +0530321 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530322 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300323
Rob Clarkf5f94542012-12-04 13:59:12 -0600324 encoder = omap_encoder_init(dev, dssdev);
325
326 if (!encoder) {
327 dev_err(dev->dev, "could not create encoder: %s\n",
328 dssdev->name);
329 return -ENOMEM;
330 }
331
332 connector = omap_connector_init(dev,
333 get_connector_type(dssdev), dssdev, encoder);
334
335 if (!connector) {
336 dev_err(dev->dev, "could not create connector: %s\n",
337 dssdev->name);
338 return -ENOMEM;
339 }
340
341 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
342 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
343
344 priv->encoders[priv->num_encoders++] = encoder;
345 priv->connectors[priv->num_connectors++] = connector;
346
347 drm_mode_connector_attach_encoder(connector, encoder);
348
Archit Taneja0d8f3712013-03-26 19:15:19 +0530349 /*
350 * if we have reached the limit of the crtcs we are allowed to
351 * create, let's not try to look for a crtc for this
352 * panel/encoder and onwards, we will, of course, populate the
353 * the possible_crtcs field for all the encoders with the final
354 * set of crtcs we create
355 */
356 if (id == num_crtcs)
357 continue;
358
359 /*
360 * get the recommended DISPC channel for this encoder. For now,
361 * we only try to get create a crtc out of the recommended, the
362 * other possible channels to which the encoder can connect are
363 * not considered.
364 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530365
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300366 mgr = omapdss_find_mgr_from_display(dssdev);
367 channel = mgr->id;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530368 /*
369 * if this channel hasn't already been taken by a previously
370 * allocated crtc, we create a new crtc for it
371 */
372 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200373 ret = omap_modeset_create_crtc(dev, id, channel);
374 if (ret < 0) {
375 dev_err(dev->dev,
376 "could not create CRTC (channel %u)\n",
377 channel);
378 return ret;
379 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530380
381 id++;
382 }
383 }
384
385 /*
386 * we have allocated crtcs according to the need of the panels/encoders,
387 * adding more crtcs here if needed
388 */
389 for (; id < num_crtcs; id++) {
390
391 /* find a free manager for this crtc */
392 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200393 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530394 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530395 }
396
397 if (i == num_mgrs) {
398 /* this shouldn't really happen */
399 dev_err(dev->dev, "no managers left for crtc\n");
400 return -ENOMEM;
401 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200402
403 ret = omap_modeset_create_crtc(dev, id, i);
404 if (ret < 0) {
405 dev_err(dev->dev,
406 "could not create CRTC (channel %u)\n", i);
407 return ret;
408 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530409 }
410
411 /*
412 * Create normal planes for the remaining overlays:
413 */
414 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200415 struct drm_plane *plane;
416
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200417 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200418 if (IS_ERR(plane))
419 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530420
421 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
422 priv->planes[priv->num_planes++] = plane;
423 }
424
425 for (i = 0; i < priv->num_encoders; i++) {
426 struct drm_encoder *encoder = priv->encoders[i];
427 struct omap_dss_device *dssdev =
428 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300429 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300430
431 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530432
Rob Clarkf5f94542012-12-04 13:59:12 -0600433 /* figure out which crtc's we can connect the encoder to: */
434 encoder->possible_crtcs = 0;
435 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530436 struct drm_crtc *crtc = priv->crtcs[id];
437 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530438
439 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530440
Tomi Valkeinen17337292014-09-03 19:25:49 +0000441 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600442 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000443 break;
444 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600445 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300446
447 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600448 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600449
Archit Taneja0d8f3712013-03-26 19:15:19 +0530450 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
451 priv->num_planes, priv->num_crtcs, priv->num_encoders,
452 priv->num_connectors);
453
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600454 dev->mode_config.min_width = 32;
455 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600456
457 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
458 * to fill in these limits properly on different OMAP generations..
459 */
460 dev->mode_config.max_width = 2048;
461 dev->mode_config.max_height = 2048;
462
463 dev->mode_config.funcs = &omap_mode_config_funcs;
464
Laurent Pinchart69a12262015-03-05 21:38:16 +0200465 drm_mode_config_reset(dev);
466
Rob Clarkcd5351f2011-11-12 12:09:40 -0600467 return 0;
468}
469
470static void omap_modeset_free(struct drm_device *dev)
471{
472 drm_mode_config_cleanup(dev);
473}
474
475/*
476 * drm ioctl funcs
477 */
478
479
480static int ioctl_get_param(struct drm_device *dev, void *data,
481 struct drm_file *file_priv)
482{
Rob Clark5e3b0872012-10-29 09:31:12 +0100483 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600484 struct drm_omap_param *args = data;
485
486 DBG("%p: param=%llu", dev, args->param);
487
488 switch (args->param) {
489 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100490 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600491 break;
492 default:
493 DBG("unknown parameter %lld", args->param);
494 return -EINVAL;
495 }
496
497 return 0;
498}
499
500static int ioctl_set_param(struct drm_device *dev, void *data,
501 struct drm_file *file_priv)
502{
503 struct drm_omap_param *args = data;
504
505 switch (args->param) {
506 default:
507 DBG("unknown parameter %lld", args->param);
508 return -EINVAL;
509 }
510
511 return 0;
512}
513
514static int ioctl_gem_new(struct drm_device *dev, void *data,
515 struct drm_file *file_priv)
516{
517 struct drm_omap_gem_new *args = data;
Rob Clarkf5f94542012-12-04 13:59:12 -0600518 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600519 args->size.bytes, args->flags);
520 return omap_gem_new_handle(dev, file_priv, args->size,
521 args->flags, &args->handle);
522}
523
524static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
525 struct drm_file *file_priv)
526{
527 struct drm_omap_gem_cpu_prep *args = data;
528 struct drm_gem_object *obj;
529 int ret;
530
531 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
532
533 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900534 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600535 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600536
537 ret = omap_gem_op_sync(obj, args->op);
538
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900539 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600540 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600541
542 drm_gem_object_unreference_unlocked(obj);
543
544 return ret;
545}
546
547static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
548 struct drm_file *file_priv)
549{
550 struct drm_omap_gem_cpu_fini *args = data;
551 struct drm_gem_object *obj;
552 int ret;
553
554 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
555
556 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900557 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600558 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600559
560 /* XXX flushy, flushy */
561 ret = 0;
562
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900563 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600564 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600565
566 drm_gem_object_unreference_unlocked(obj);
567
568 return ret;
569}
570
571static int ioctl_gem_info(struct drm_device *dev, void *data,
572 struct drm_file *file_priv)
573{
574 struct drm_omap_gem_info *args = data;
575 struct drm_gem_object *obj;
576 int ret = 0;
577
Rob Clarkf5f94542012-12-04 13:59:12 -0600578 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600579
580 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900581 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600582 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600583
Rob Clarkf7f9f452011-12-05 19:19:22 -0600584 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600585 args->offset = omap_gem_mmap_offset(obj);
586
587 drm_gem_object_unreference_unlocked(obj);
588
589 return ret;
590}
591
Rob Clarkbaa70942013-08-02 13:27:49 -0400592static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600593 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH),
594 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
595 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH),
596 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
597 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
598 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH),
599};
600
601/*
602 * drm driver funcs
603 */
604
605/**
606 * load - setup chip and create an initial config
607 * @dev: DRM device
608 * @flags: startup flags
609 *
610 * The driver load routine has to do several things:
611 * - initialize the memory manager
612 * - allocate initial config memory
613 * - setup the DRM framebuffer with the allocated memory
614 */
615static int dev_load(struct drm_device *dev, unsigned long flags)
616{
Rob Clark5e3b0872012-10-29 09:31:12 +0100617 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600618 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200619 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600620 int ret;
621
622 DBG("load: dev=%p", dev);
623
Rob Clarkcd5351f2011-11-12 12:09:40 -0600624 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800625 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600626 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600627
Rob Clark5e3b0872012-10-29 09:31:12 +0100628 priv->omaprev = pdata->omaprev;
629
Rob Clarkcd5351f2011-11-12 12:09:40 -0600630 dev->dev_private = priv;
631
Tejun Heo4619cdb2012-08-22 16:49:44 -0700632 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200633 init_waitqueue_head(&priv->commit.wait);
634 spin_lock_init(&priv->commit.lock);
Rob Clark5609f7f2012-03-05 10:48:32 -0600635
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200636 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600637 INIT_LIST_HEAD(&priv->obj_list);
638
Rob Clarkf7f9f452011-12-05 19:19:22 -0600639 omap_gem_init(dev);
640
Rob Clarkcd5351f2011-11-12 12:09:40 -0600641 ret = omap_modeset_init(dev);
642 if (ret) {
643 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
644 dev->dev_private = NULL;
645 kfree(priv);
646 return ret;
647 }
648
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200649 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600650 ret = drm_vblank_init(dev, priv->num_crtcs);
651 if (ret)
652 dev_warn(dev->dev, "could not init vblank\n");
653
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200654 for (i = 0; i < priv->num_crtcs; i++)
655 drm_crtc_vblank_off(priv->crtcs[i]);
656
Rob Clarkcd5351f2011-11-12 12:09:40 -0600657 priv->fbdev = omap_fbdev_init(dev);
658 if (!priv->fbdev) {
659 dev_warn(dev->dev, "omap_fbdev_init failed\n");
660 /* well, limp along without an fbdev.. maybe X11 will work? */
661 }
662
Andy Grosse78edba2012-12-19 14:53:37 -0600663 /* store off drm_device for use in pm ops */
664 dev_set_drvdata(dev->dev, dev);
665
Rob Clarkcd5351f2011-11-12 12:09:40 -0600666 drm_kms_helper_poll_init(dev);
667
Rob Clarkcd5351f2011-11-12 12:09:40 -0600668 return 0;
669}
670
671static int dev_unload(struct drm_device *dev)
672{
Rob Clark5609f7f2012-03-05 10:48:32 -0600673 struct omap_drm_private *priv = dev->dev_private;
674
Rob Clarkcd5351f2011-11-12 12:09:40 -0600675 DBG("unload: dev=%p", dev);
676
Rob Clarkcd5351f2011-11-12 12:09:40 -0600677 drm_kms_helper_poll_fini(dev);
678
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000679 if (priv->fbdev)
680 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300681
Rob Clarkcd5351f2011-11-12 12:09:40 -0600682 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600683 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600684
Rob Clark5609f7f2012-03-05 10:48:32 -0600685 destroy_workqueue(priv->wq);
686
Archit Taneja80e4ed52014-01-02 14:49:54 +0530687 drm_vblank_cleanup(dev);
688 omap_drm_irq_uninstall(dev);
689
Rob Clarkcd5351f2011-11-12 12:09:40 -0600690 kfree(dev->dev_private);
691 dev->dev_private = NULL;
692
Andy Grosse78edba2012-12-19 14:53:37 -0600693 dev_set_drvdata(dev->dev, NULL);
694
Rob Clarkcd5351f2011-11-12 12:09:40 -0600695 return 0;
696}
697
698static int dev_open(struct drm_device *dev, struct drm_file *file)
699{
700 file->driver_priv = NULL;
701
702 DBG("open: dev=%p, file=%p", dev, file);
703
704 return 0;
705}
706
Rob Clarkcd5351f2011-11-12 12:09:40 -0600707/**
708 * lastclose - clean up after all DRM clients have exited
709 * @dev: DRM device
710 *
711 * Take care of cleaning up after all DRM clients have exited. In the
712 * mode setting case, we want to restore the kernel's initial mode (just
713 * in case the last client left us in a bad state).
714 */
715static void dev_lastclose(struct drm_device *dev)
716{
Rob Clark3c810c62012-08-15 15:18:01 -0500717 int i;
718
Rob Clarkcd5351f2011-11-12 12:09:40 -0600719 /* we don't support vga-switcheroo.. so just make sure the fbdev
720 * mode is active
721 */
722 struct omap_drm_private *priv = dev->dev_private;
723 int ret;
724
725 DBG("lastclose: dev=%p", dev);
726
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200727 if (dev->mode_config.rotation_property) {
Rob Clarkc2a6a552012-10-25 17:14:13 -0500728 /* need to restore default rotation state.. not sure
729 * if there is a cleaner way to restore properties to
730 * default state? Maybe a flag that properties should
731 * automatically be restored to default state on
732 * lastclose?
733 */
734 for (i = 0; i < priv->num_crtcs; i++) {
735 drm_object_property_set_value(&priv->crtcs[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200736 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500737 }
Rob Clark3c810c62012-08-15 15:18:01 -0500738
Rob Clarkc2a6a552012-10-25 17:14:13 -0500739 for (i = 0; i < priv->num_planes; i++) {
740 drm_object_property_set_value(&priv->planes[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200741 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500742 }
Rob Clark3c810c62012-08-15 15:18:01 -0500743 }
744
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000745 if (priv->fbdev) {
746 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
747 if (ret)
748 DBG("failed to restore crtc mode");
749 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600750}
751
752static void dev_preclose(struct drm_device *dev, struct drm_file *file)
753{
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200754 struct omap_drm_private *priv = dev->dev_private;
755 unsigned int i;
756
Rob Clarkcd5351f2011-11-12 12:09:40 -0600757 DBG("preclose: dev=%p", dev);
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200758
759 for (i = 0; i < priv->num_crtcs; ++i)
760 omap_crtc_cancel_page_flip(priv->crtcs[i], file);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600761}
762
763static void dev_postclose(struct drm_device *dev, struct drm_file *file)
764{
765 DBG("postclose: dev=%p, file=%p", dev, file);
766}
767
Laurent Pinchart78b68552012-05-17 13:27:22 +0200768static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600769 .fault = omap_gem_fault,
770 .open = drm_gem_vm_open,
771 .close = drm_gem_vm_close,
772};
773
Rob Clarkff4f3872012-01-16 12:51:14 -0600774static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200775 .owner = THIS_MODULE,
776 .open = drm_open,
777 .unlocked_ioctl = drm_ioctl,
778 .release = drm_release,
779 .mmap = omap_gem_mmap,
780 .poll = drm_poll,
781 .read = drm_read,
782 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600783};
784
Rob Clarkcd5351f2011-11-12 12:09:40 -0600785static struct drm_driver omap_drm_driver = {
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200786 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200787 .load = dev_load,
788 .unload = dev_unload,
789 .open = dev_open,
790 .lastclose = dev_lastclose,
791 .preclose = dev_preclose,
792 .postclose = dev_postclose,
793 .set_busid = drm_platform_set_busid,
794 .get_vblank_counter = drm_vblank_count,
795 .enable_vblank = omap_irq_enable_vblank,
796 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600797#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200798 .debugfs_init = omap_debugfs_init,
799 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600800#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200801 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
802 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
803 .gem_prime_export = omap_gem_prime_export,
804 .gem_prime_import = omap_gem_prime_import,
805 .gem_free_object = omap_gem_free_object,
806 .gem_vm_ops = &omap_gem_vm_ops,
807 .dumb_create = omap_gem_dumb_create,
808 .dumb_map_offset = omap_gem_dumb_map_offset,
809 .dumb_destroy = drm_gem_dumb_destroy,
810 .ioctls = ioctls,
811 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
812 .fops = &omapdriver_fops,
813 .name = DRIVER_NAME,
814 .desc = DRIVER_DESC,
815 .date = DRIVER_DATE,
816 .major = DRIVER_MAJOR,
817 .minor = DRIVER_MINOR,
818 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600819};
820
Rob Clarkcd5351f2011-11-12 12:09:40 -0600821static int pdev_probe(struct platform_device *device)
822{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530823 int r;
824
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300825 if (omapdss_is_initialized() == false)
826 return -EPROBE_DEFER;
827
Archit Taneja3a01ab22014-01-02 14:49:51 +0530828 omap_crtc_pre_init();
829
830 r = omap_connect_dssdevs();
831 if (r) {
832 omap_crtc_pre_uninit();
833 return r;
834 }
835
Rob Clarkcd5351f2011-11-12 12:09:40 -0600836 DBG("%s", device->name);
837 return drm_platform_init(&omap_drm_driver, device);
838}
839
840static int pdev_remove(struct platform_device *device)
841{
842 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600843
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300844 drm_put_dev(platform_get_drvdata(device));
845
Archit Tanejacc823bd2014-01-02 14:49:52 +0530846 omap_disconnect_dssdevs();
847 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100848
Rob Clarkcd5351f2011-11-12 12:09:40 -0600849 return 0;
850}
851
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200852#ifdef CONFIG_PM_SLEEP
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200853static int omap_drm_suspend(struct device *dev)
854{
855 struct drm_device *drm_dev = dev_get_drvdata(dev);
856
857 drm_kms_helper_poll_disable(drm_dev);
858
859 return 0;
860}
861
862static int omap_drm_resume(struct device *dev)
863{
864 struct drm_device *drm_dev = dev_get_drvdata(dev);
865
866 drm_kms_helper_poll_enable(drm_dev);
867
868 return omap_gem_resume(dev);
869}
Andy Grosse78edba2012-12-19 14:53:37 -0600870#endif
871
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200872static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
873
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300874static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200875 .driver = {
876 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200877 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200878 },
879 .probe = pdev_probe,
880 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600881};
882
883static int __init omap_drm_init(void)
884{
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300885 int r;
886
Rob Clarkcd5351f2011-11-12 12:09:40 -0600887 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300888
889 r = platform_driver_register(&omap_dmm_driver);
890 if (r) {
891 pr_err("DMM driver registration failed\n");
892 return r;
Rob Clarkbe0775a2012-04-05 10:34:56 -0500893 }
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300894
895 r = platform_driver_register(&pdev);
896 if (r) {
897 pr_err("omapdrm driver registration failed\n");
898 platform_driver_unregister(&omap_dmm_driver);
899 return r;
900 }
901
902 return 0;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600903}
904
905static void __exit omap_drm_fini(void)
906{
907 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300908
Rob Clarkcd5351f2011-11-12 12:09:40 -0600909 platform_driver_unregister(&pdev);
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300910
911 platform_driver_unregister(&omap_dmm_driver);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600912}
913
914/* need late_initcall() so we load after dss_driver's are loaded */
915late_initcall(omap_drm_init);
916module_exit(omap_drm_fini);
917
918MODULE_AUTHOR("Rob Clark <rob@ti.com>");
919MODULE_DESCRIPTION("OMAP DRM Display Driver");
920MODULE_ALIAS("platform:" DRIVER_NAME);
921MODULE_LICENSE("GPL v2");