blob: 07fdfa3147594fca639e48bb5e8b9c1e9dee6716 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define BITS_PER_BYTE 8
21#define OFDM_PLCP_BITS 22
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Felix Fietkauc6663872010-04-19 19:57:33 +020035static u16 bits_per_symbol[][2] = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036 /* 20MHz 40MHz */
37 { 26, 54 }, /* 0: BPSK */
38 { 52, 108 }, /* 1: QPSK 1/2 */
39 { 78, 162 }, /* 2: QPSK 3/4 */
40 { 104, 216 }, /* 3: 16-QAM 1/2 */
41 { 156, 324 }, /* 4: 16-QAM 3/4 */
42 { 208, 432 }, /* 5: 64-QAM 2/3 */
43 { 234, 486 }, /* 6: 64-QAM 3/4 */
44 { 260, 540 }, /* 7: 64-QAM 5/6 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070045};
46
47#define IS_HT_RATE(_rate) ((_rate) & 0x80)
48
Felix Fietkau82b873a2010-11-11 03:18:37 +010049static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
50 struct ath_atx_tid *tid,
Felix Fietkau2d42efc2010-11-14 15:20:13 +010051 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053052static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -070053 struct ath_txq *txq, struct list_head *bf_q,
54 struct ath_tx_status *ts, int txok, int sendbar);
Sujithe8324352009-01-16 21:38:42 +053055static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
56 struct list_head *head);
Felix Fietkau269c44b2010-11-14 15:20:06 +010057static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
Felix Fietkaudb1a0522010-03-29 20:07:11 -070058static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Felix Fietkaub572d032010-11-14 15:20:07 +010059 int nframes, int nbad, int txok, bool update_rc);
Felix Fietkau90fa5392010-09-20 13:45:38 +020060static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
61 int seqno);
Sujithe8324352009-01-16 21:38:42 +053062
Felix Fietkau545750d2009-11-23 22:21:01 +010063enum {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020064 MCS_HT20,
65 MCS_HT20_SGI,
Felix Fietkau545750d2009-11-23 22:21:01 +010066 MCS_HT40,
67 MCS_HT40_SGI,
68};
69
Felix Fietkau0e668cd2010-04-19 19:57:32 +020070static int ath_max_4ms_framelen[4][32] = {
71 [MCS_HT20] = {
72 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
73 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
74 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
75 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
76 },
77 [MCS_HT20_SGI] = {
78 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
79 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
80 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
81 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010082 },
83 [MCS_HT40] = {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020084 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
85 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
86 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
87 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010088 },
89 [MCS_HT40_SGI] = {
Felix Fietkau0e668cd2010-04-19 19:57:32 +020090 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
91 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
92 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
93 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
Felix Fietkau545750d2009-11-23 22:21:01 +010094 }
95};
96
Sujithe8324352009-01-16 21:38:42 +053097/*********************/
98/* Aggregation logic */
99/*********************/
100
Sujithe8324352009-01-16 21:38:42 +0530101static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
102{
103 struct ath_atx_ac *ac = tid->ac;
104
105 if (tid->paused)
106 return;
107
108 if (tid->sched)
109 return;
110
111 tid->sched = true;
112 list_add_tail(&tid->list, &ac->tid_q);
113
114 if (ac->sched)
115 return;
116
117 ac->sched = true;
118 list_add_tail(&ac->list, &txq->axq_acq);
119}
120
Sujithe8324352009-01-16 21:38:42 +0530121static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
122{
Felix Fietkau066dae92010-11-07 14:59:39 +0100123 struct ath_txq *txq = tid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530124
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200125 WARN_ON(!tid->paused);
126
Sujithe8324352009-01-16 21:38:42 +0530127 spin_lock_bh(&txq->axq_lock);
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200128 tid->paused = false;
Sujithe8324352009-01-16 21:38:42 +0530129
130 if (list_empty(&tid->buf_q))
131 goto unlock;
132
133 ath_tx_queue_tid(txq, tid);
134 ath_txq_schedule(sc, txq);
135unlock:
136 spin_unlock_bh(&txq->axq_lock);
137}
138
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100139static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
Felix Fietkau76e45222010-11-14 15:20:08 +0100140{
141 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100142 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
143 sizeof(tx_info->rate_driver_data));
144 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
Felix Fietkau76e45222010-11-14 15:20:08 +0100145}
146
Sujithe8324352009-01-16 21:38:42 +0530147static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
148{
Felix Fietkau066dae92010-11-07 14:59:39 +0100149 struct ath_txq *txq = tid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530150 struct ath_buf *bf;
151 struct list_head bf_head;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200152 struct ath_tx_status ts;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100153 struct ath_frame_info *fi;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200154
Sujithe8324352009-01-16 21:38:42 +0530155 INIT_LIST_HEAD(&bf_head);
156
Felix Fietkau90fa5392010-09-20 13:45:38 +0200157 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530158 spin_lock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530159
160 while (!list_empty(&tid->buf_q)) {
161 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530162 list_move_tail(&bf->list, &bf_head);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200163
Felix Fietkaue1566d12010-11-20 03:08:46 +0100164 spin_unlock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100165 fi = get_frame_info(bf->bf_mpdu);
166 if (fi->retries) {
167 ath_tx_update_baw(sc, tid, fi->seqno);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200168 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
169 } else {
Felix Fietkaua9e99a02011-01-10 17:05:47 -0700170 ath_tx_send_normal(sc, txq, NULL, &bf_head);
Felix Fietkau90fa5392010-09-20 13:45:38 +0200171 }
Felix Fietkaue1566d12010-11-20 03:08:46 +0100172 spin_lock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530173 }
174
175 spin_unlock_bh(&txq->axq_lock);
176}
177
178static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
179 int seqno)
180{
181 int index, cindex;
182
183 index = ATH_BA_INDEX(tid->seq_start, seqno);
184 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
185
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200186 __clear_bit(cindex, tid->tx_buf);
Sujithe8324352009-01-16 21:38:42 +0530187
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200188 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
Sujithe8324352009-01-16 21:38:42 +0530189 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
190 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
191 }
192}
193
194static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
Felix Fietkau2d3bcba2010-11-14 15:20:01 +0100195 u16 seqno)
Sujithe8324352009-01-16 21:38:42 +0530196{
197 int index, cindex;
198
Felix Fietkau2d3bcba2010-11-14 15:20:01 +0100199 index = ATH_BA_INDEX(tid->seq_start, seqno);
Sujithe8324352009-01-16 21:38:42 +0530200 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200201 __set_bit(cindex, tid->tx_buf);
Sujithe8324352009-01-16 21:38:42 +0530202
203 if (index >= ((tid->baw_tail - tid->baw_head) &
204 (ATH_TID_MAX_BUFS - 1))) {
205 tid->baw_tail = cindex;
206 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
207 }
208}
209
210/*
211 * TODO: For frame(s) that are in the retry state, we will reuse the
212 * sequence number(s) without setting the retry bit. The
213 * alternative is to give up on these and BAR the receiver's window
214 * forward.
215 */
216static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
217 struct ath_atx_tid *tid)
218
219{
220 struct ath_buf *bf;
221 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700222 struct ath_tx_status ts;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100223 struct ath_frame_info *fi;
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700224
225 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +0530226 INIT_LIST_HEAD(&bf_head);
227
228 for (;;) {
229 if (list_empty(&tid->buf_q))
230 break;
Sujithe8324352009-01-16 21:38:42 +0530231
Sujithd43f30152009-01-16 21:38:53 +0530232 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
233 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530234
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100235 fi = get_frame_info(bf->bf_mpdu);
236 if (fi->retries)
237 ath_tx_update_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +0530238
239 spin_unlock(&txq->axq_lock);
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700240 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530241 spin_lock(&txq->axq_lock);
242 }
243
244 tid->seq_next = tid->seq_start;
245 tid->baw_tail = tid->baw_head;
246}
247
Sujithfec247c2009-07-27 12:08:16 +0530248static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100249 struct sk_buff *skb)
Sujithe8324352009-01-16 21:38:42 +0530250{
Felix Fietkau8b7f8532010-11-28 19:37:48 +0100251 struct ath_frame_info *fi = get_frame_info(skb);
Sujithe8324352009-01-16 21:38:42 +0530252 struct ieee80211_hdr *hdr;
253
Sujithfec247c2009-07-27 12:08:16 +0530254 TX_STAT_INC(txq->axq_qnum, a_retries);
Felix Fietkau8b7f8532010-11-28 19:37:48 +0100255 if (fi->retries++ > 0)
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100256 return;
Sujithe8324352009-01-16 21:38:42 +0530257
Sujithe8324352009-01-16 21:38:42 +0530258 hdr = (struct ieee80211_hdr *)skb->data;
259 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
260}
261
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200262static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
263{
264 struct ath_buf *bf = NULL;
265
266 spin_lock_bh(&sc->tx.txbuflock);
267
268 if (unlikely(list_empty(&sc->tx.txbuf))) {
269 spin_unlock_bh(&sc->tx.txbuflock);
270 return NULL;
271 }
272
273 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
274 list_del(&bf->list);
275
276 spin_unlock_bh(&sc->tx.txbuflock);
277
278 return bf;
279}
280
281static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
282{
283 spin_lock_bh(&sc->tx.txbuflock);
284 list_add_tail(&bf->list, &sc->tx.txbuf);
285 spin_unlock_bh(&sc->tx.txbuflock);
286}
287
Sujithd43f30152009-01-16 21:38:53 +0530288static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
289{
290 struct ath_buf *tbf;
291
Felix Fietkau0a8cea82010-04-19 19:57:30 +0200292 tbf = ath_tx_get_buffer(sc);
293 if (WARN_ON(!tbf))
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530294 return NULL;
Sujithd43f30152009-01-16 21:38:53 +0530295
296 ATH_TXBUF_RESET(tbf);
297
Felix Fietkau827e69b2009-11-15 23:09:25 +0100298 tbf->aphy = bf->aphy;
Sujithd43f30152009-01-16 21:38:53 +0530299 tbf->bf_mpdu = bf->bf_mpdu;
300 tbf->bf_buf_addr = bf->bf_buf_addr;
Vasanthakumar Thiagarajand826c832010-04-15 17:38:45 -0400301 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
Sujithd43f30152009-01-16 21:38:53 +0530302 tbf->bf_state = bf->bf_state;
Sujithd43f30152009-01-16 21:38:53 +0530303
304 return tbf;
305}
306
Felix Fietkaub572d032010-11-14 15:20:07 +0100307static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
308 struct ath_tx_status *ts, int txok,
309 int *nframes, int *nbad)
310{
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100311 struct ath_frame_info *fi;
Felix Fietkaub572d032010-11-14 15:20:07 +0100312 u16 seq_st = 0;
313 u32 ba[WME_BA_BMP_SIZE >> 5];
314 int ba_index;
315 int isaggr = 0;
316
317 *nbad = 0;
318 *nframes = 0;
319
Felix Fietkaub572d032010-11-14 15:20:07 +0100320 isaggr = bf_isaggr(bf);
321 if (isaggr) {
322 seq_st = ts->ts_seqnum;
323 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
324 }
325
326 while (bf) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100327 fi = get_frame_info(bf->bf_mpdu);
328 ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
Felix Fietkaub572d032010-11-14 15:20:07 +0100329
330 (*nframes)++;
331 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
332 (*nbad)++;
333
334 bf = bf->bf_next;
335 }
336}
337
338
Sujithd43f30152009-01-16 21:38:53 +0530339static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
340 struct ath_buf *bf, struct list_head *bf_q,
Felix Fietkauc5992612010-11-14 15:20:09 +0100341 struct ath_tx_status *ts, int txok, bool retry)
Sujithe8324352009-01-16 21:38:42 +0530342{
343 struct ath_node *an = NULL;
344 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530345 struct ieee80211_sta *sta;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800346 struct ieee80211_hw *hw;
Sujith1286ec62009-01-27 13:30:37 +0530347 struct ieee80211_hdr *hdr;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800348 struct ieee80211_tx_info *tx_info;
Sujithe8324352009-01-16 21:38:42 +0530349 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530350 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530351 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530352 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530353 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530354 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
355 bool rc_update = true;
Felix Fietkau78c46532010-06-25 01:26:16 +0200356 struct ieee80211_tx_rate rates[4];
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100357 struct ath_frame_info *fi;
Björn Smedmanebd02282010-10-10 22:44:39 +0200358 int nframes;
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100359 u8 tidno;
Sujithe8324352009-01-16 21:38:42 +0530360
Sujitha22be222009-03-30 15:28:36 +0530361 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530362 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530363
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800364 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +0100365 hw = bf->aphy->hw;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800366
Felix Fietkau78c46532010-06-25 01:26:16 +0200367 memcpy(rates, tx_info->control.rates, sizeof(rates));
368
Sujith1286ec62009-01-27 13:30:37 +0530369 rcu_read_lock();
370
Ben Greear686b9cb2010-09-23 09:44:36 -0700371 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
Sujith1286ec62009-01-27 13:30:37 +0530372 if (!sta) {
373 rcu_read_unlock();
Felix Fietkau73e19462010-07-07 19:42:09 +0200374
Felix Fietkau31e79a52010-07-12 23:16:34 +0200375 INIT_LIST_HEAD(&bf_head);
376 while (bf) {
377 bf_next = bf->bf_next;
378
379 bf->bf_state.bf_type |= BUF_XRETRY;
380 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
381 !bf->bf_stale || bf_next != NULL)
382 list_move_tail(&bf->list, &bf_head);
383
Felix Fietkaub572d032010-11-14 15:20:07 +0100384 ath_tx_rc_status(bf, ts, 1, 1, 0, false);
Felix Fietkau31e79a52010-07-12 23:16:34 +0200385 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
386 0, 0);
387
388 bf = bf_next;
389 }
Sujith1286ec62009-01-27 13:30:37 +0530390 return;
Sujithe8324352009-01-16 21:38:42 +0530391 }
392
Sujith1286ec62009-01-27 13:30:37 +0530393 an = (struct ath_node *)sta->drv_priv;
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100394 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
395 tid = ATH_AN_2_TID(an, tidno);
Sujith1286ec62009-01-27 13:30:37 +0530396
Felix Fietkaub11b1602010-07-11 12:48:44 +0200397 /*
398 * The hardware occasionally sends a tx status for the wrong TID.
399 * In this case, the BA status cannot be considered valid and all
400 * subframes need to be retransmitted
401 */
Felix Fietkau5daefbd2010-11-14 15:20:02 +0100402 if (tidno != ts->tid)
Felix Fietkaub11b1602010-07-11 12:48:44 +0200403 txok = false;
404
Sujithe8324352009-01-16 21:38:42 +0530405 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530406 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530407
Sujithd43f30152009-01-16 21:38:53 +0530408 if (isaggr && txok) {
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700409 if (ts->ts_flags & ATH9K_TX_BA) {
410 seq_st = ts->ts_seqnum;
411 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530412 } else {
Sujithd43f30152009-01-16 21:38:53 +0530413 /*
414 * AR5416 can become deaf/mute when BA
415 * issue happens. Chip needs to be reset.
416 * But AP code may have sychronization issues
417 * when perform internal reset in this routine.
418 * Only enable reset in STA mode for now.
419 */
Sujith2660b812009-02-09 13:27:26 +0530420 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530421 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530422 }
423 }
424
425 INIT_LIST_HEAD(&bf_pending);
426 INIT_LIST_HEAD(&bf_head);
427
Felix Fietkaub572d032010-11-14 15:20:07 +0100428 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
Sujithe8324352009-01-16 21:38:42 +0530429 while (bf) {
Felix Fietkauf0b82202011-01-15 14:30:15 +0100430 txfail = txpending = sendbar = 0;
Sujithe8324352009-01-16 21:38:42 +0530431 bf_next = bf->bf_next;
432
Felix Fietkau78c46532010-06-25 01:26:16 +0200433 skb = bf->bf_mpdu;
434 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100435 fi = get_frame_info(skb);
Felix Fietkau78c46532010-06-25 01:26:16 +0200436
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100437 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
Sujithe8324352009-01-16 21:38:42 +0530438 /* transmit completion, subframe is
439 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530440 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530441 } else if (!isaggr && txok) {
442 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530443 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530444 } else {
Felix Fietkauc5992612010-11-14 15:20:09 +0100445 if (!(tid->state & AGGR_CLEANUP) && retry) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100446 if (fi->retries < ATH_MAX_SW_RETRIES) {
447 ath_tx_set_retry(sc, txq, bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530448 txpending = 1;
449 } else {
450 bf->bf_state.bf_type |= BUF_XRETRY;
451 txfail = 1;
452 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530453 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530454 }
455 } else {
456 /*
457 * cleanup in progress, just fail
458 * the un-acked sub-frames
459 */
460 txfail = 1;
461 }
462 }
463
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400464 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
465 bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530466 /*
467 * Make sure the last desc is reclaimed if it
468 * not a holding desc.
469 */
470 if (!bf_last->bf_stale)
471 list_move_tail(&bf->list, &bf_head);
472 else
473 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530474 } else {
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700475 BUG_ON(list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530476 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530477 }
478
Felix Fietkau90fa5392010-09-20 13:45:38 +0200479 if (!txpending || (tid->state & AGGR_CLEANUP)) {
Sujithe8324352009-01-16 21:38:42 +0530480 /*
481 * complete the acked-ones/xretried ones; update
482 * block-ack window
483 */
484 spin_lock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100485 ath_tx_update_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +0530486 spin_unlock_bh(&txq->axq_lock);
487
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530488 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
Felix Fietkau78c46532010-06-25 01:26:16 +0200489 memcpy(tx_info->control.rates, rates, sizeof(rates));
Felix Fietkaub572d032010-11-14 15:20:07 +0100490 ath_tx_rc_status(bf, ts, nframes, nbad, txok, true);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530491 rc_update = false;
492 } else {
Felix Fietkaub572d032010-11-14 15:20:07 +0100493 ath_tx_rc_status(bf, ts, nframes, nbad, txok, false);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530494 }
495
Felix Fietkaudb1a0522010-03-29 20:07:11 -0700496 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
497 !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530498 } else {
Sujithd43f30152009-01-16 21:38:53 +0530499 /* retry the un-acked ones */
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400500 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
501 if (bf->bf_next == NULL && bf_last->bf_stale) {
502 struct ath_buf *tbf;
Sujithe8324352009-01-16 21:38:42 +0530503
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400504 tbf = ath_clone_txbuf(sc, bf_last);
505 /*
506 * Update tx baw and complete the
507 * frame with failed status if we
508 * run out of tx buf.
509 */
510 if (!tbf) {
511 spin_lock_bh(&txq->axq_lock);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100512 ath_tx_update_baw(sc, tid, fi->seqno);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400513 spin_unlock_bh(&txq->axq_lock);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400514
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400515 bf->bf_state.bf_type |=
516 BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +0100517 ath_tx_rc_status(bf, ts, nframes,
518 nbad, 0, false);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400519 ath_tx_complete_buf(sc, bf, txq,
520 &bf_head,
521 ts, 0, 0);
522 break;
523 }
524
525 ath9k_hw_cleartxdesc(sc->sc_ah,
526 tbf->bf_desc);
527 list_add_tail(&tbf->list, &bf_head);
528 } else {
529 /*
530 * Clear descriptor status words for
531 * software retry
532 */
533 ath9k_hw_cleartxdesc(sc->sc_ah,
534 bf->bf_desc);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400535 }
Sujithe8324352009-01-16 21:38:42 +0530536 }
537
538 /*
539 * Put this buffer to the temporary pending
540 * queue to retain ordering
541 */
542 list_splice_tail_init(&bf_head, &bf_pending);
543 }
544
545 bf = bf_next;
546 }
547
Felix Fietkau4cee7862010-07-23 03:53:16 +0200548 /* prepend un-acked frames to the beginning of the pending frame queue */
549 if (!list_empty(&bf_pending)) {
550 spin_lock_bh(&txq->axq_lock);
551 list_splice(&bf_pending, &tid->buf_q);
552 ath_tx_queue_tid(txq, tid);
553 spin_unlock_bh(&txq->axq_lock);
554 }
555
Sujithe8324352009-01-16 21:38:42 +0530556 if (tid->state & AGGR_CLEANUP) {
Felix Fietkau90fa5392010-09-20 13:45:38 +0200557 ath_tx_flush_tid(sc, tid);
558
Sujithe8324352009-01-16 21:38:42 +0530559 if (tid->baw_head == tid->baw_tail) {
560 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530561 tid->state &= ~AGGR_CLEANUP;
Sujithd43f30152009-01-16 21:38:53 +0530562 }
Sujithe8324352009-01-16 21:38:42 +0530563 }
564
Sujith1286ec62009-01-27 13:30:37 +0530565 rcu_read_unlock();
566
Sujithe8324352009-01-16 21:38:42 +0530567 if (needreset)
568 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530569}
570
571static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
572 struct ath_atx_tid *tid)
573{
Sujithe8324352009-01-16 21:38:42 +0530574 struct sk_buff *skb;
575 struct ieee80211_tx_info *tx_info;
576 struct ieee80211_tx_rate *rates;
Sujithd43f30152009-01-16 21:38:53 +0530577 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530578 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530579 int i;
580
Sujitha22be222009-03-30 15:28:36 +0530581 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530582 tx_info = IEEE80211_SKB_CB(skb);
583 rates = tx_info->control.rates;
Sujithe8324352009-01-16 21:38:42 +0530584
585 /*
586 * Find the lowest frame length among the rate series that will have a
587 * 4ms transmit duration.
588 * TODO - TXOP limit needs to be considered.
589 */
590 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
591
592 for (i = 0; i < 4; i++) {
593 if (rates[i].count) {
Felix Fietkau545750d2009-11-23 22:21:01 +0100594 int modeidx;
595 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
Sujithe8324352009-01-16 21:38:42 +0530596 legacy = 1;
597 break;
598 }
599
Felix Fietkau0e668cd2010-04-19 19:57:32 +0200600 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
Felix Fietkau545750d2009-11-23 22:21:01 +0100601 modeidx = MCS_HT40;
602 else
Felix Fietkau0e668cd2010-04-19 19:57:32 +0200603 modeidx = MCS_HT20;
604
605 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
606 modeidx++;
Felix Fietkau545750d2009-11-23 22:21:01 +0100607
608 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
Sujithd43f30152009-01-16 21:38:53 +0530609 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530610 }
611 }
612
613 /*
614 * limit aggregate size by the minimum rate if rate selected is
615 * not a probe rate, if rate selected is a probe rate then
616 * avoid aggregation of this packet.
617 */
618 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
619 return 0;
620
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530621 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
622 aggr_limit = min((max_4ms_framelen * 3) / 8,
623 (u32)ATH_AMPDU_LIMIT_MAX);
624 else
625 aggr_limit = min(max_4ms_framelen,
626 (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530627
628 /*
629 * h/w can accept aggregates upto 16 bit lengths (65535).
630 * The IE, however can hold upto 65536, which shows up here
631 * as zero. Ignore 65536 since we are constrained by hw.
632 */
Sujith4ef70842009-07-23 15:32:41 +0530633 if (tid->an->maxampdu)
634 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530635
636 return aggr_limit;
637}
638
639/*
Sujithd43f30152009-01-16 21:38:53 +0530640 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530641 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530642 */
643static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
644 struct ath_buf *bf, u16 frmlen)
645{
Sujithe8324352009-01-16 21:38:42 +0530646 struct sk_buff *skb = bf->bf_mpdu;
647 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530648 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530649 u16 minlen;
Felix Fietkau545750d2009-11-23 22:21:01 +0100650 u8 flags, rix;
Felix Fietkauc6663872010-04-19 19:57:33 +0200651 int width, streams, half_gi, ndelim, mindelim;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100652 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530653
654 /* Select standard number of delimiters based on frame length alone */
655 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
656
657 /*
658 * If encryption enabled, hardware requires some more padding between
659 * subframes.
660 * TODO - this could be improved to be dependent on the rate.
661 * The hardware can keep up at lower rates, but not higher rates
662 */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100663 if (fi->keyix != ATH9K_TXKEYIX_INVALID)
Sujithe8324352009-01-16 21:38:42 +0530664 ndelim += ATH_AGGR_ENCRYPTDELIM;
665
666 /*
667 * Convert desired mpdu density from microeconds to bytes based
668 * on highest rate in rate series (i.e. first rate) to determine
669 * required minimum length for subframe. Take into account
670 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530671 *
Sujithe8324352009-01-16 21:38:42 +0530672 * If there is no mpdu density restriction, no further calculation
673 * is needed.
674 */
Sujith4ef70842009-07-23 15:32:41 +0530675
676 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530677 return ndelim;
678
679 rix = tx_info->control.rates[0].idx;
680 flags = tx_info->control.rates[0].flags;
Sujithe8324352009-01-16 21:38:42 +0530681 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
682 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
683
684 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530685 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530686 else
Sujith4ef70842009-07-23 15:32:41 +0530687 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530688
689 if (nsymbols == 0)
690 nsymbols = 1;
691
Felix Fietkauc6663872010-04-19 19:57:33 +0200692 streams = HT_RC_2_STREAMS(rix);
693 nsymbits = bits_per_symbol[rix % 8][width] * streams;
Sujithe8324352009-01-16 21:38:42 +0530694 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
695
Sujithe8324352009-01-16 21:38:42 +0530696 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530697 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
698 ndelim = max(mindelim, ndelim);
699 }
700
701 return ndelim;
702}
703
704static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530705 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530706 struct ath_atx_tid *tid,
Felix Fietkau269c44b2010-11-14 15:20:06 +0100707 struct list_head *bf_q,
708 int *aggr_len)
Sujithe8324352009-01-16 21:38:42 +0530709{
710#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530711 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
712 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530713 u16 aggr_limit = 0, al = 0, bpad = 0,
714 al_delta, h_baw = tid->baw_size / 2;
715 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Felix Fietkau0299a502010-10-21 02:47:24 +0200716 struct ieee80211_tx_info *tx_info;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100717 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +0530718
719 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
720
721 do {
722 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100723 fi = get_frame_info(bf->bf_mpdu);
Sujithe8324352009-01-16 21:38:42 +0530724
Sujithd43f30152009-01-16 21:38:53 +0530725 /* do not step over block-ack window */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100726 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
Sujithe8324352009-01-16 21:38:42 +0530727 status = ATH_AGGR_BAW_CLOSED;
728 break;
729 }
730
731 if (!rl) {
732 aggr_limit = ath_lookup_rate(sc, bf, tid);
733 rl = 1;
734 }
735
Sujithd43f30152009-01-16 21:38:53 +0530736 /* do not exceed aggregation limit */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100737 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
Sujithe8324352009-01-16 21:38:42 +0530738
Sujithd43f30152009-01-16 21:38:53 +0530739 if (nframes &&
740 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530741 status = ATH_AGGR_LIMITED;
742 break;
743 }
744
Felix Fietkau0299a502010-10-21 02:47:24 +0200745 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
746 if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
747 !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
748 break;
749
Sujithd43f30152009-01-16 21:38:53 +0530750 /* do not exceed subframe limit */
751 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530752 status = ATH_AGGR_LIMITED;
753 break;
754 }
Sujithd43f30152009-01-16 21:38:53 +0530755 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530756
Sujithd43f30152009-01-16 21:38:53 +0530757 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530758 al += bpad + al_delta;
759
760 /*
761 * Get the delimiters needed to meet the MPDU
762 * density for this node.
763 */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100764 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +0530765 bpad = PADBYTES(al_delta) + (ndelim << 2);
766
767 bf->bf_next = NULL;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400768 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
Sujithe8324352009-01-16 21:38:42 +0530769
Sujithd43f30152009-01-16 21:38:53 +0530770 /* link buffers of this frame to the aggregate */
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100771 if (!fi->retries)
772 ath_tx_addto_baw(sc, tid, fi->seqno);
Sujithd43f30152009-01-16 21:38:53 +0530773 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
774 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530775 if (bf_prev) {
776 bf_prev->bf_next = bf;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400777 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
778 bf->bf_daddr);
Sujithe8324352009-01-16 21:38:42 +0530779 }
780 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530781
Sujithe8324352009-01-16 21:38:42 +0530782 } while (!list_empty(&tid->buf_q));
783
Felix Fietkau269c44b2010-11-14 15:20:06 +0100784 *aggr_len = al;
Sujithd43f30152009-01-16 21:38:53 +0530785
Sujithe8324352009-01-16 21:38:42 +0530786 return status;
787#undef PADBYTES
788}
789
790static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
791 struct ath_atx_tid *tid)
792{
Sujithd43f30152009-01-16 21:38:53 +0530793 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530794 enum ATH_AGGR_STATUS status;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100795 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +0530796 struct list_head bf_q;
Felix Fietkau269c44b2010-11-14 15:20:06 +0100797 int aggr_len;
Sujithe8324352009-01-16 21:38:42 +0530798
799 do {
800 if (list_empty(&tid->buf_q))
801 return;
802
803 INIT_LIST_HEAD(&bf_q);
804
Felix Fietkau269c44b2010-11-14 15:20:06 +0100805 status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
Sujithe8324352009-01-16 21:38:42 +0530806
807 /*
Sujithd43f30152009-01-16 21:38:53 +0530808 * no frames picked up to be aggregated;
809 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530810 */
811 if (list_empty(&bf_q))
812 break;
813
814 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530815 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530816
Sujithd43f30152009-01-16 21:38:53 +0530817 /* if only one frame, send as non-aggregate */
Felix Fietkaub572d032010-11-14 15:20:07 +0100818 if (bf == bf->bf_lastbf) {
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100819 fi = get_frame_info(bf->bf_mpdu);
820
Sujithe8324352009-01-16 21:38:42 +0530821 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530822 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100823 ath_buf_set_rate(sc, bf, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +0530824 ath_tx_txqaddbuf(sc, txq, &bf_q);
825 continue;
826 }
827
Sujithd43f30152009-01-16 21:38:53 +0530828 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530829 bf->bf_state.bf_type |= BUF_AGGR;
Felix Fietkau269c44b2010-11-14 15:20:06 +0100830 ath_buf_set_rate(sc, bf, aggr_len);
831 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
Sujithe8324352009-01-16 21:38:42 +0530832
Sujithd43f30152009-01-16 21:38:53 +0530833 /* anchor last desc of aggregate */
834 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530835
Sujithe8324352009-01-16 21:38:42 +0530836 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530837 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530838
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100839 } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
Sujithe8324352009-01-16 21:38:42 +0530840 status != ATH_AGGR_BAW_CLOSED);
841}
842
Felix Fietkau231c3a12010-09-20 19:35:28 +0200843int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
844 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530845{
846 struct ath_atx_tid *txtid;
847 struct ath_node *an;
848
849 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530850 txtid = ATH_AN_2_TID(an, tid);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200851
852 if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
853 return -EAGAIN;
854
Sujithf83da962009-07-23 15:32:37 +0530855 txtid->state |= AGGR_ADDBA_PROGRESS;
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200856 txtid->paused = true;
Felix Fietkau49447f22011-01-10 17:05:48 -0700857 *ssn = txtid->seq_start = txtid->seq_next;
Felix Fietkau231c3a12010-09-20 19:35:28 +0200858
Felix Fietkau2ed72222011-01-10 17:05:49 -0700859 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
860 txtid->baw_head = txtid->baw_tail = 0;
861
Felix Fietkau231c3a12010-09-20 19:35:28 +0200862 return 0;
Sujithe8324352009-01-16 21:38:42 +0530863}
864
Sujithf83da962009-07-23 15:32:37 +0530865void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530866{
867 struct ath_node *an = (struct ath_node *)sta->drv_priv;
868 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
Felix Fietkau066dae92010-11-07 14:59:39 +0100869 struct ath_txq *txq = txtid->ac->txq;
Sujithe8324352009-01-16 21:38:42 +0530870
871 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530872 return;
Sujithe8324352009-01-16 21:38:42 +0530873
874 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530875 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530876 return;
Sujithe8324352009-01-16 21:38:42 +0530877 }
878
Sujithe8324352009-01-16 21:38:42 +0530879 spin_lock_bh(&txq->axq_lock);
Lorenzo Bianconi75401842010-08-01 15:47:32 +0200880 txtid->paused = true;
Felix Fietkau90fa5392010-09-20 13:45:38 +0200881
882 /*
883 * If frames are still being transmitted for this TID, they will be
884 * cleaned up during tx completion. To prevent race conditions, this
885 * TID can only be reused after all in-progress subframes have been
886 * completed.
887 */
888 if (txtid->baw_head != txtid->baw_tail)
889 txtid->state |= AGGR_CLEANUP;
890 else
891 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithd43f30152009-01-16 21:38:53 +0530892 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530893
Felix Fietkau90fa5392010-09-20 13:45:38 +0200894 ath_tx_flush_tid(sc, txtid);
Sujithe8324352009-01-16 21:38:42 +0530895}
896
897void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
898{
899 struct ath_atx_tid *txtid;
900 struct ath_node *an;
901
902 an = (struct ath_node *)sta->drv_priv;
903
904 if (sc->sc_flags & SC_OP_TXAGGR) {
905 txtid = ATH_AN_2_TID(an, tid);
906 txtid->baw_size =
907 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
908 txtid->state |= AGGR_ADDBA_COMPLETE;
909 txtid->state &= ~AGGR_ADDBA_PROGRESS;
910 ath_tx_resume_tid(sc, txtid);
911 }
912}
913
Sujithe8324352009-01-16 21:38:42 +0530914/********************/
915/* Queue Management */
916/********************/
917
Sujithe8324352009-01-16 21:38:42 +0530918static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
919 struct ath_txq *txq)
920{
921 struct ath_atx_ac *ac, *ac_tmp;
922 struct ath_atx_tid *tid, *tid_tmp;
923
924 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
925 list_del(&ac->list);
926 ac->sched = false;
927 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
928 list_del(&tid->list);
929 tid->sched = false;
930 ath_tid_drain(sc, txq, tid);
931 }
932 }
933}
934
935struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
936{
Sujithcbe61d82009-02-09 13:27:12 +0530937 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700938 struct ath_common *common = ath9k_hw_common(ah);
Sujithe8324352009-01-16 21:38:42 +0530939 struct ath9k_tx_queue_info qi;
Felix Fietkau066dae92010-11-07 14:59:39 +0100940 static const int subtype_txq_to_hwq[] = {
941 [WME_AC_BE] = ATH_TXQ_AC_BE,
942 [WME_AC_BK] = ATH_TXQ_AC_BK,
943 [WME_AC_VI] = ATH_TXQ_AC_VI,
944 [WME_AC_VO] = ATH_TXQ_AC_VO,
945 };
Ben Greear60f2d1d2011-01-09 23:11:52 -0800946 int axq_qnum, i;
Sujithe8324352009-01-16 21:38:42 +0530947
948 memset(&qi, 0, sizeof(qi));
Felix Fietkau066dae92010-11-07 14:59:39 +0100949 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
Sujithe8324352009-01-16 21:38:42 +0530950 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
951 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
952 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
953 qi.tqi_physCompBuf = 0;
954
955 /*
956 * Enable interrupts only for EOL and DESC conditions.
957 * We mark tx descriptors to receive a DESC interrupt
958 * when a tx queue gets deep; otherwise waiting for the
959 * EOL to reap descriptors. Note that this is done to
960 * reduce interrupt load and this only defers reaping
961 * descriptors, never transmitting frames. Aside from
962 * reducing interrupts this also permits more concurrency.
963 * The only potential downside is if the tx queue backs
964 * up in which case the top half of the kernel may backup
965 * due to a lack of tx descriptors.
966 *
967 * The UAPSD queue is an exception, since we take a desc-
968 * based intr on the EOSP frames.
969 */
Vasanthakumar Thiagarajanafe754d2010-04-15 17:39:40 -0400970 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
971 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
972 TXQ_FLAG_TXERRINT_ENABLE;
973 } else {
974 if (qtype == ATH9K_TX_QUEUE_UAPSD)
975 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
976 else
977 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
978 TXQ_FLAG_TXDESCINT_ENABLE;
979 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800980 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
981 if (axq_qnum == -1) {
Sujithe8324352009-01-16 21:38:42 +0530982 /*
983 * NB: don't print a message, this happens
984 * normally on parts with too few tx queues
985 */
986 return NULL;
987 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800988 if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
Joe Perches38002762010-12-02 19:12:36 -0800989 ath_err(common, "qnum %u out of range, max %zu!\n",
Ben Greear60f2d1d2011-01-09 23:11:52 -0800990 axq_qnum, ARRAY_SIZE(sc->tx.txq));
991 ath9k_hw_releasetxqueue(ah, axq_qnum);
Sujithe8324352009-01-16 21:38:42 +0530992 return NULL;
993 }
Ben Greear60f2d1d2011-01-09 23:11:52 -0800994 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
995 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
Sujithe8324352009-01-16 21:38:42 +0530996
Ben Greear60f2d1d2011-01-09 23:11:52 -0800997 txq->axq_qnum = axq_qnum;
998 txq->mac80211_qnum = -1;
Sujithe8324352009-01-16 21:38:42 +0530999 txq->axq_link = NULL;
1000 INIT_LIST_HEAD(&txq->axq_q);
1001 INIT_LIST_HEAD(&txq->axq_acq);
1002 spin_lock_init(&txq->axq_lock);
1003 txq->axq_depth = 0;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001004 txq->axq_ampdu_depth = 0;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001005 txq->axq_tx_inprogress = false;
Ben Greear60f2d1d2011-01-09 23:11:52 -08001006 sc->tx.txqsetup |= 1<<axq_qnum;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001007
1008 txq->txq_headidx = txq->txq_tailidx = 0;
1009 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1010 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1011 INIT_LIST_HEAD(&txq->txq_fifo_pending);
Sujithe8324352009-01-16 21:38:42 +05301012 }
Ben Greear60f2d1d2011-01-09 23:11:52 -08001013 return &sc->tx.txq[axq_qnum];
Sujithe8324352009-01-16 21:38:42 +05301014}
1015
Sujithe8324352009-01-16 21:38:42 +05301016int ath_txq_update(struct ath_softc *sc, int qnum,
1017 struct ath9k_tx_queue_info *qinfo)
1018{
Sujithcbe61d82009-02-09 13:27:12 +05301019 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301020 int error = 0;
1021 struct ath9k_tx_queue_info qi;
1022
1023 if (qnum == sc->beacon.beaconq) {
1024 /*
1025 * XXX: for beacon queue, we just save the parameter.
1026 * It will be picked up by ath_beaconq_config when
1027 * it's necessary.
1028 */
1029 sc->beacon.beacon_qi = *qinfo;
1030 return 0;
1031 }
1032
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07001033 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
Sujithe8324352009-01-16 21:38:42 +05301034
1035 ath9k_hw_get_txq_props(ah, qnum, &qi);
1036 qi.tqi_aifs = qinfo->tqi_aifs;
1037 qi.tqi_cwmin = qinfo->tqi_cwmin;
1038 qi.tqi_cwmax = qinfo->tqi_cwmax;
1039 qi.tqi_burstTime = qinfo->tqi_burstTime;
1040 qi.tqi_readyTime = qinfo->tqi_readyTime;
1041
1042 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
Joe Perches38002762010-12-02 19:12:36 -08001043 ath_err(ath9k_hw_common(sc->sc_ah),
1044 "Unable to update hardware queue %u!\n", qnum);
Sujithe8324352009-01-16 21:38:42 +05301045 error = -EIO;
1046 } else {
1047 ath9k_hw_resettxqueue(ah, qnum);
1048 }
1049
1050 return error;
1051}
1052
1053int ath_cabq_update(struct ath_softc *sc)
1054{
1055 struct ath9k_tx_queue_info qi;
1056 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +05301057
1058 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1059 /*
1060 * Ensure the readytime % is within the bounds.
1061 */
Sujith17d79042009-02-09 13:27:03 +05301062 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1063 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1064 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1065 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +05301066
Johannes Berg57c4d7b2009-04-23 16:10:04 +02001067 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +05301068 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +05301069 ath_txq_update(sc, qnum, &qi);
1070
1071 return 0;
1072}
1073
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001074static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
1075{
1076 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
1077 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
1078}
1079
Sujith043a0402009-01-16 21:38:47 +05301080/*
1081 * Drain a given TX queue (could be Beacon or Data)
1082 *
1083 * This assumes output has been stopped and
1084 * we do not need to block ath_tx_tasklet.
1085 */
1086void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +05301087{
1088 struct ath_buf *bf, *lastbf;
1089 struct list_head bf_head;
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001090 struct ath_tx_status ts;
1091
1092 memset(&ts, 0, sizeof(ts));
Sujithe8324352009-01-16 21:38:42 +05301093 INIT_LIST_HEAD(&bf_head);
1094
Sujithe8324352009-01-16 21:38:42 +05301095 for (;;) {
1096 spin_lock_bh(&txq->axq_lock);
1097
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001098 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1099 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
1100 txq->txq_headidx = txq->txq_tailidx = 0;
1101 spin_unlock_bh(&txq->axq_lock);
1102 break;
1103 } else {
1104 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
1105 struct ath_buf, list);
1106 }
1107 } else {
1108 if (list_empty(&txq->axq_q)) {
1109 txq->axq_link = NULL;
1110 spin_unlock_bh(&txq->axq_lock);
1111 break;
1112 }
1113 bf = list_first_entry(&txq->axq_q, struct ath_buf,
1114 list);
Sujithe8324352009-01-16 21:38:42 +05301115
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001116 if (bf->bf_stale) {
1117 list_del(&bf->list);
1118 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +05301119
Felix Fietkau0a8cea82010-04-19 19:57:30 +02001120 ath_tx_return_buffer(sc, bf);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001121 continue;
1122 }
Sujithe8324352009-01-16 21:38:42 +05301123 }
1124
1125 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301126
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001127 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1128 list_cut_position(&bf_head,
1129 &txq->txq_fifo[txq->txq_tailidx],
1130 &lastbf->list);
1131 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
1132 } else {
1133 /* remove ath_buf's of the same mpdu from txq */
1134 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1135 }
1136
Sujithe8324352009-01-16 21:38:42 +05301137 txq->axq_depth--;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001138 if (bf_is_ampdu_not_probing(bf))
1139 txq->axq_ampdu_depth--;
Sujithe8324352009-01-16 21:38:42 +05301140 spin_unlock_bh(&txq->axq_lock);
1141
1142 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01001143 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
1144 retry_tx);
Sujithe8324352009-01-16 21:38:42 +05301145 else
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001146 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301147 }
1148
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001149 spin_lock_bh(&txq->axq_lock);
1150 txq->axq_tx_inprogress = false;
1151 spin_unlock_bh(&txq->axq_lock);
1152
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001153 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1154 spin_lock_bh(&txq->axq_lock);
1155 while (!list_empty(&txq->txq_fifo_pending)) {
1156 bf = list_first_entry(&txq->txq_fifo_pending,
1157 struct ath_buf, list);
1158 list_cut_position(&bf_head,
1159 &txq->txq_fifo_pending,
1160 &bf->bf_lastbf->list);
1161 spin_unlock_bh(&txq->axq_lock);
1162
1163 if (bf_isampdu(bf))
1164 ath_tx_complete_aggr(sc, txq, bf, &bf_head,
Felix Fietkauc5992612010-11-14 15:20:09 +01001165 &ts, 0, retry_tx);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001166 else
1167 ath_tx_complete_buf(sc, bf, txq, &bf_head,
1168 &ts, 0, 0);
1169 spin_lock_bh(&txq->axq_lock);
1170 }
1171 spin_unlock_bh(&txq->axq_lock);
1172 }
Felix Fietkaue609e2e2010-10-27 02:15:05 +02001173
1174 /* flush any pending frames if aggregation is enabled */
1175 if (sc->sc_flags & SC_OP_TXAGGR) {
1176 if (!retry_tx) {
1177 spin_lock_bh(&txq->axq_lock);
1178 ath_txq_drain_pending_buffers(sc, txq);
1179 spin_unlock_bh(&txq->axq_lock);
1180 }
1181 }
Sujithe8324352009-01-16 21:38:42 +05301182}
1183
Felix Fietkau080e1a22010-12-05 20:17:53 +01001184bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
Sujith043a0402009-01-16 21:38:47 +05301185{
Sujithcbe61d82009-02-09 13:27:12 +05301186 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001187 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Sujith043a0402009-01-16 21:38:47 +05301188 struct ath_txq *txq;
1189 int i, npend = 0;
1190
1191 if (sc->sc_flags & SC_OP_INVALID)
Felix Fietkau080e1a22010-12-05 20:17:53 +01001192 return true;
Sujith043a0402009-01-16 21:38:47 +05301193
1194 /* Stop beacon queue */
1195 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1196
1197 /* Stop data queues */
1198 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1199 if (ATH_TXQ_SETUP(sc, i)) {
1200 txq = &sc->tx.txq[i];
1201 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1202 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1203 }
1204 }
1205
Felix Fietkau080e1a22010-12-05 20:17:53 +01001206 if (npend)
John W. Linville393934c2010-12-08 16:23:31 -05001207 ath_err(common, "Failed to stop TX DMA!\n");
Sujith043a0402009-01-16 21:38:47 +05301208
1209 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Felix Fietkau92460412011-01-24 19:23:14 +01001210 if (!ATH_TXQ_SETUP(sc, i))
1211 continue;
1212
1213 /*
1214 * The caller will resume queues with ieee80211_wake_queues.
1215 * Mark the queue as not stopped to prevent ath_tx_complete
1216 * from waking the queue too early.
1217 */
1218 txq = &sc->tx.txq[i];
1219 txq->stopped = false;
1220 ath_draintxq(sc, txq, retry_tx);
Sujith043a0402009-01-16 21:38:47 +05301221 }
Felix Fietkau080e1a22010-12-05 20:17:53 +01001222
1223 return !npend;
Sujith043a0402009-01-16 21:38:47 +05301224}
1225
Sujithe8324352009-01-16 21:38:42 +05301226void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1227{
1228 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1229 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1230}
1231
Ben Greear7755bad2011-01-18 17:30:00 -08001232/* For each axq_acq entry, for each tid, try to schedule packets
1233 * for transmit until ampdu_depth has reached min Q depth.
1234 */
Sujithe8324352009-01-16 21:38:42 +05301235void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1236{
Ben Greear7755bad2011-01-18 17:30:00 -08001237 struct ath_atx_ac *ac, *ac_tmp, *last_ac;
1238 struct ath_atx_tid *tid, *last_tid;
Sujithe8324352009-01-16 21:38:42 +05301239
Felix Fietkau21f28e62011-01-15 14:30:14 +01001240 if (list_empty(&txq->axq_acq) ||
1241 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
Sujithe8324352009-01-16 21:38:42 +05301242 return;
1243
1244 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
Ben Greear7755bad2011-01-18 17:30:00 -08001245 last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
Sujithe8324352009-01-16 21:38:42 +05301246
Ben Greear7755bad2011-01-18 17:30:00 -08001247 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
1248 last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
1249 list_del(&ac->list);
1250 ac->sched = false;
Sujithe8324352009-01-16 21:38:42 +05301251
Ben Greear7755bad2011-01-18 17:30:00 -08001252 while (!list_empty(&ac->tid_q)) {
1253 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
1254 list);
1255 list_del(&tid->list);
1256 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05301257
Ben Greear7755bad2011-01-18 17:30:00 -08001258 if (tid->paused)
1259 continue;
Sujithe8324352009-01-16 21:38:42 +05301260
Ben Greear7755bad2011-01-18 17:30:00 -08001261 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301262
Ben Greear7755bad2011-01-18 17:30:00 -08001263 /*
1264 * add tid to round-robin queue if more frames
1265 * are pending for the tid
1266 */
1267 if (!list_empty(&tid->buf_q))
1268 ath_tx_queue_tid(txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301269
Ben Greear7755bad2011-01-18 17:30:00 -08001270 if (tid == last_tid ||
1271 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1272 break;
Sujithe8324352009-01-16 21:38:42 +05301273 }
Ben Greear7755bad2011-01-18 17:30:00 -08001274
1275 if (!list_empty(&ac->tid_q)) {
1276 if (!ac->sched) {
1277 ac->sched = true;
1278 list_add_tail(&ac->list, &txq->axq_acq);
1279 }
1280 }
1281
1282 if (ac == last_ac ||
1283 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1284 return;
Sujithe8324352009-01-16 21:38:42 +05301285 }
1286}
1287
Sujithe8324352009-01-16 21:38:42 +05301288/***********/
1289/* TX, DMA */
1290/***********/
1291
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001292/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001293 * Insert a chain of ath_buf (descriptors) on a txq and
1294 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001295 */
Sujith102e0572008-10-29 10:15:16 +05301296static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1297 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298{
Sujithcbe61d82009-02-09 13:27:12 +05301299 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001300 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303 /*
1304 * Insert the frame on the outbound list and
1305 * pass it on to the hardware.
1306 */
1307
1308 if (list_empty(head))
1309 return;
1310
1311 bf = list_first_entry(head, struct ath_buf, list);
1312
Joe Perches226afe62010-12-02 19:12:37 -08001313 ath_dbg(common, ATH_DBG_QUEUE,
1314 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001315
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001316 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1317 if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
1318 list_splice_tail_init(head, &txq->txq_fifo_pending);
1319 return;
1320 }
1321 if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
Joe Perches226afe62010-12-02 19:12:37 -08001322 ath_dbg(common, ATH_DBG_XMIT,
1323 "Initializing tx fifo %d which is non-empty\n",
1324 txq->txq_headidx);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001325 INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
1326 list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
1327 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
Felix Fietkau8d8d3fd2011-01-24 19:11:54 +01001328 TX_STAT_INC(txq->axq_qnum, puttxbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Joe Perches226afe62010-12-02 19:12:37 -08001330 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1331 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332 } else {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001333 list_splice_tail_init(head, &txq->axq_q);
1334
1335 if (txq->axq_link == NULL) {
Felix Fietkau8d8d3fd2011-01-24 19:11:54 +01001336 TX_STAT_INC(txq->axq_qnum, puttxbuf);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001337 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Joe Perches226afe62010-12-02 19:12:37 -08001338 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1339 txq->axq_qnum, ito64(bf->bf_daddr),
1340 bf->bf_desc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001341 } else {
1342 *txq->axq_link = bf->bf_daddr;
Joe Perches226afe62010-12-02 19:12:37 -08001343 ath_dbg(common, ATH_DBG_XMIT,
1344 "link[%u] (%p)=%llx (%p)\n",
1345 txq->axq_qnum, txq->axq_link,
1346 ito64(bf->bf_daddr), bf->bf_desc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001347 }
1348 ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
1349 &txq->axq_link);
Felix Fietkau8d8d3fd2011-01-24 19:11:54 +01001350 TX_STAT_INC(txq->axq_qnum, txstart);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001351 ath9k_hw_txstart(ah, txq->axq_qnum);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001352 }
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04001353 txq->axq_depth++;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001354 if (bf_is_ampdu_not_probing(bf))
1355 txq->axq_ampdu_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001356}
1357
Sujithe8324352009-01-16 21:38:42 +05301358static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
Felix Fietkau04caf862010-11-14 15:20:12 +01001359 struct ath_buf *bf, struct ath_tx_control *txctl)
Sujithe8324352009-01-16 21:38:42 +05301360{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001361 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
Felix Fietkau04caf862010-11-14 15:20:12 +01001362 struct list_head bf_head;
Sujithe8324352009-01-16 21:38:42 +05301363
Sujithe8324352009-01-16 21:38:42 +05301364 bf->bf_state.bf_type |= BUF_AMPDU;
1365
1366 /*
1367 * Do not queue to h/w when any of the following conditions is true:
1368 * - there are pending frames in software queue
1369 * - the TID is currently paused for ADDBA/BAR request
1370 * - seqno is not within block-ack window
1371 * - h/w queue depth exceeds low water mark
1372 */
1373 if (!list_empty(&tid->buf_q) || tid->paused ||
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001374 !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
Felix Fietkau4b3ba662010-12-17 00:57:00 +01001375 txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001376 /*
Sujithe8324352009-01-16 21:38:42 +05301377 * Add this frame to software queue for scheduling later
1378 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001379 */
Ben Greearbda8add2011-01-09 23:11:48 -08001380 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
Felix Fietkau04caf862010-11-14 15:20:12 +01001381 list_add_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301382 ath_tx_queue_tid(txctl->txq, tid);
1383 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001384 }
1385
Felix Fietkau04caf862010-11-14 15:20:12 +01001386 INIT_LIST_HEAD(&bf_head);
1387 list_add(&bf->list, &bf_head);
1388
Sujithe8324352009-01-16 21:38:42 +05301389 /* Add sub-frame to BAW */
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001390 if (!fi->retries)
1391 ath_tx_addto_baw(sc, tid, fi->seqno);
Sujithe8324352009-01-16 21:38:42 +05301392
1393 /* Queue to h/w without aggregation */
Ben Greearbda8add2011-01-09 23:11:48 -08001394 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
Sujithd43f30152009-01-16 21:38:53 +05301395 bf->bf_lastbf = bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001396 ath_buf_set_rate(sc, bf, fi->framelen);
Felix Fietkau04caf862010-11-14 15:20:12 +01001397 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
Sujithc4288392008-11-18 09:09:30 +05301398}
1399
Felix Fietkau82b873a2010-11-11 03:18:37 +01001400static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1401 struct ath_atx_tid *tid,
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001402 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001404 struct ath_frame_info *fi;
Sujithe8324352009-01-16 21:38:42 +05301405 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406
Sujithe8324352009-01-16 21:38:42 +05301407 bf = list_first_entry(bf_head, struct ath_buf, list);
1408 bf->bf_state.bf_type &= ~BUF_AMPDU;
1409
1410 /* update starting sequence number for subsequent ADDBA request */
Felix Fietkau82b873a2010-11-11 03:18:37 +01001411 if (tid)
1412 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
Sujithe8324352009-01-16 21:38:42 +05301413
Sujithd43f30152009-01-16 21:38:53 +05301414 bf->bf_lastbf = bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001415 fi = get_frame_info(bf->bf_mpdu);
1416 ath_buf_set_rate(sc, bf, fi->framelen);
Sujithe8324352009-01-16 21:38:42 +05301417 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301418 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001419}
1420
Sujith528f0c62008-10-29 10:14:26 +05301421static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422{
Sujith528f0c62008-10-29 10:14:26 +05301423 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001424 enum ath9k_pkt_type htype;
1425 __le16 fc;
1426
Sujith528f0c62008-10-29 10:14:26 +05301427 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001428 fc = hdr->frame_control;
1429
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001430 if (ieee80211_is_beacon(fc))
1431 htype = ATH9K_PKT_TYPE_BEACON;
1432 else if (ieee80211_is_probe_resp(fc))
1433 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1434 else if (ieee80211_is_atim(fc))
1435 htype = ATH9K_PKT_TYPE_ATIM;
1436 else if (ieee80211_is_pspoll(fc))
1437 htype = ATH9K_PKT_TYPE_PSPOLL;
1438 else
1439 htype = ATH9K_PKT_TYPE_NORMAL;
1440
1441 return htype;
1442}
1443
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001444static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
1445 int framelen)
Sujith528f0c62008-10-29 10:14:26 +05301446{
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001447 struct ath_wiphy *aphy = hw->priv;
1448 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05301449 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001450 struct ieee80211_sta *sta = tx_info->control.sta;
1451 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
Sujith528f0c62008-10-29 10:14:26 +05301452 struct ieee80211_hdr *hdr;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001453 struct ath_frame_info *fi = get_frame_info(skb);
Sujith528f0c62008-10-29 10:14:26 +05301454 struct ath_node *an;
1455 struct ath_atx_tid *tid;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001456 enum ath9k_key_type keytype;
1457 u16 seqno = 0;
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001458 u8 tidno;
Sujith528f0c62008-10-29 10:14:26 +05301459
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001460 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
Sujith528f0c62008-10-29 10:14:26 +05301461
Sujith528f0c62008-10-29 10:14:26 +05301462 hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001463 if (sta && ieee80211_is_data_qos(hdr->frame_control) &&
1464 conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001465
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001466 an = (struct ath_node *) sta->drv_priv;
1467 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
1468
1469 /*
1470 * Override seqno set by upper layer with the one
1471 * in tx aggregation state.
1472 */
1473 tid = ATH_AN_2_TID(an, tidno);
1474 seqno = tid->seq_next;
1475 hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
1476 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
1477 }
1478
1479 memset(fi, 0, sizeof(*fi));
1480 if (hw_key)
1481 fi->keyix = hw_key->hw_key_idx;
1482 else
1483 fi->keyix = ATH9K_TXKEYIX_INVALID;
1484 fi->keytype = keytype;
1485 fi->framelen = framelen;
1486 fi->seqno = seqno;
Sujith528f0c62008-10-29 10:14:26 +05301487}
1488
Felix Fietkau82b873a2010-11-11 03:18:37 +01001489static int setup_tx_flags(struct sk_buff *skb)
Sujith528f0c62008-10-29 10:14:26 +05301490{
1491 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1492 int flags = 0;
1493
1494 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1495 flags |= ATH9K_TXDESC_INTREQ;
1496
1497 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1498 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301499
Felix Fietkau82b873a2010-11-11 03:18:37 +01001500 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -04001501 flags |= ATH9K_TXDESC_LDPC;
1502
Sujith528f0c62008-10-29 10:14:26 +05301503 return flags;
1504}
1505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001507 * rix - rate index
1508 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1509 * width - 0 for 20 MHz, 1 for 40 MHz
1510 * half_gi - to use 4us v/s 3.6 us for symbol time
1511 */
Felix Fietkau269c44b2010-11-14 15:20:06 +01001512static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
Sujith102e0572008-10-29 10:15:16 +05301513 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001514{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515 u32 nbits, nsymbits, duration, nsymbols;
Felix Fietkau269c44b2010-11-14 15:20:06 +01001516 int streams;
Sujithe63835b2008-11-18 09:07:53 +05301517
1518 /* find number of symbols: PLCP + data */
Felix Fietkauc6663872010-04-19 19:57:33 +02001519 streams = HT_RC_2_STREAMS(rix);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001520 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
Felix Fietkauc6663872010-04-19 19:57:33 +02001521 nsymbits = bits_per_symbol[rix % 8][width] * streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001522 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1523
1524 if (!half_gi)
1525 duration = SYMBOL_TIME(nsymbols);
1526 else
1527 duration = SYMBOL_TIME_HALFGI(nsymbols);
1528
Sujithe63835b2008-11-18 09:07:53 +05301529 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001530 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301531
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001532 return duration;
1533}
1534
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301535u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
1536{
1537 struct ath_hw *ah = sc->sc_ah;
1538 struct ath9k_channel *curchan = ah->curchan;
1539 if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
1540 (curchan->channelFlags & CHANNEL_5GHZ) &&
1541 (chainmask == 0x7) && (rate < 0x90))
1542 return 0x3;
1543 else
1544 return chainmask;
1545}
1546
Felix Fietkau269c44b2010-11-14 15:20:06 +01001547static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001548{
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001549 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001550 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301551 struct sk_buff *skb;
1552 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301553 struct ieee80211_tx_rate *rates;
Felix Fietkau545750d2009-11-23 22:21:01 +01001554 const struct ieee80211_rate *rate;
Sujith254ad0f2009-02-04 08:10:19 +05301555 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301556 int i, flags = 0;
1557 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301558 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301559
1560 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301561
Sujitha22be222009-03-30 15:28:36 +05301562 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301563 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301564 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301565 hdr = (struct ieee80211_hdr *)skb->data;
1566 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301567
Sujithc89424d2009-01-30 14:29:28 +05301568 /*
1569 * We check if Short Preamble is needed for the CTS rate by
1570 * checking the BSS's global flag.
1571 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1572 */
Felix Fietkau545750d2009-11-23 22:21:01 +01001573 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1574 ctsrate = rate->hw_value;
Sujithc89424d2009-01-30 14:29:28 +05301575 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
Felix Fietkau545750d2009-11-23 22:21:01 +01001576 ctsrate |= rate->hw_value_short;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001577
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001578 for (i = 0; i < 4; i++) {
Felix Fietkau545750d2009-11-23 22:21:01 +01001579 bool is_40, is_sgi, is_sp;
1580 int phy;
1581
Sujithe63835b2008-11-18 09:07:53 +05301582 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001583 continue;
1584
Sujitha8efee42008-11-18 09:07:30 +05301585 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301586 series[i].Tries = rates[i].count;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001587
Felix Fietkau27032052010-01-17 21:08:50 +01001588 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1589 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
Sujithc89424d2009-01-30 14:29:28 +05301590 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
Felix Fietkau27032052010-01-17 21:08:50 +01001591 flags |= ATH9K_TXDESC_RTSENA;
1592 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1593 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1594 flags |= ATH9K_TXDESC_CTSENA;
1595 }
1596
Sujithc89424d2009-01-30 14:29:28 +05301597 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1598 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1599 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1600 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001601
Felix Fietkau545750d2009-11-23 22:21:01 +01001602 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1603 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1604 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1605
1606 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1607 /* MCS rates */
1608 series[i].Rate = rix | 0x80;
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301609 series[i].ChSel = ath_txchainmask_reduction(sc,
1610 common->tx_chainmask, series[i].Rate);
Felix Fietkau269c44b2010-11-14 15:20:06 +01001611 series[i].PktDuration = ath_pkt_duration(sc, rix, len,
Felix Fietkau545750d2009-11-23 22:21:01 +01001612 is_40, is_sgi, is_sp);
Felix Fietkau074a8c02010-04-19 19:57:36 +02001613 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1614 series[i].RateFlags |= ATH9K_RATESERIES_STBC;
Felix Fietkau545750d2009-11-23 22:21:01 +01001615 continue;
1616 }
1617
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301618 /* legacy rates */
Felix Fietkau545750d2009-11-23 22:21:01 +01001619 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1620 !(rate->flags & IEEE80211_RATE_ERP_G))
1621 phy = WLAN_RC_PHY_CCK;
1622 else
1623 phy = WLAN_RC_PHY_OFDM;
1624
1625 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1626 series[i].Rate = rate->hw_value;
1627 if (rate->hw_value_short) {
1628 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1629 series[i].Rate |= rate->hw_value_short;
1630 } else {
1631 is_sp = false;
1632 }
1633
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301634 if (bf->bf_state.bfs_paprd)
1635 series[i].ChSel = common->tx_chainmask;
1636 else
1637 series[i].ChSel = ath_txchainmask_reduction(sc,
1638 common->tx_chainmask, series[i].Rate);
1639
Felix Fietkau545750d2009-11-23 22:21:01 +01001640 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
Felix Fietkau269c44b2010-11-14 15:20:06 +01001641 phy, rate->bitrate * 100, len, rix, is_sp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001642 }
1643
Felix Fietkau27032052010-01-17 21:08:50 +01001644 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Felix Fietkau269c44b2010-11-14 15:20:06 +01001645 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
Felix Fietkau27032052010-01-17 21:08:50 +01001646 flags &= ~ATH9K_TXDESC_RTSENA;
1647
1648 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1649 if (flags & ATH9K_TXDESC_RTSENA)
1650 flags &= ~ATH9K_TXDESC_CTSENA;
1651
Sujithe63835b2008-11-18 09:07:53 +05301652 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301653 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1654 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301655 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301656 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301657
Sujith17d79042009-02-09 13:27:03 +05301658 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301659 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001660}
1661
Felix Fietkau82b873a2010-11-11 03:18:37 +01001662static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
Felix Fietkau04caf862010-11-14 15:20:12 +01001663 struct ath_txq *txq,
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001664 struct sk_buff *skb)
Sujithe8324352009-01-16 21:38:42 +05301665{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001666 struct ath_wiphy *aphy = hw->priv;
1667 struct ath_softc *sc = aphy->sc;
Felix Fietkau04caf862010-11-14 15:20:12 +01001668 struct ath_hw *ah = sc->sc_ah;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001669 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001670 struct ath_frame_info *fi = get_frame_info(skb);
Felix Fietkau82b873a2010-11-11 03:18:37 +01001671 struct ath_buf *bf;
Felix Fietkau04caf862010-11-14 15:20:12 +01001672 struct ath_desc *ds;
Felix Fietkau04caf862010-11-14 15:20:12 +01001673 int frm_type;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001674
1675 bf = ath_tx_get_buffer(sc);
1676 if (!bf) {
Joe Perches226afe62010-12-02 19:12:37 -08001677 ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
Felix Fietkau82b873a2010-11-11 03:18:37 +01001678 return NULL;
1679 }
Sujithe8324352009-01-16 21:38:42 +05301680
Sujithe8324352009-01-16 21:38:42 +05301681 ATH_TXBUF_RESET(bf);
1682
Felix Fietkau827e69b2009-11-15 23:09:25 +01001683 bf->aphy = aphy;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001684 bf->bf_flags = setup_tx_flags(skb);
Sujithe8324352009-01-16 21:38:42 +05301685 bf->bf_mpdu = skb;
1686
Ben Greearc1739eb32010-10-14 12:45:29 -07001687 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
1688 skb->len, DMA_TO_DEVICE);
1689 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
Sujithe8324352009-01-16 21:38:42 +05301690 bf->bf_mpdu = NULL;
Ben Greear6cf9e992010-10-14 12:45:30 -07001691 bf->bf_buf_addr = 0;
Joe Perches38002762010-12-02 19:12:36 -08001692 ath_err(ath9k_hw_common(sc->sc_ah),
1693 "dma_mapping_error() on TX\n");
Felix Fietkau82b873a2010-11-11 03:18:37 +01001694 ath_tx_return_buffer(sc, bf);
1695 return NULL;
Sujithe8324352009-01-16 21:38:42 +05301696 }
1697
Sujithe8324352009-01-16 21:38:42 +05301698 frm_type = get_hw_packet_type(skb);
Sujithe8324352009-01-16 21:38:42 +05301699
1700 ds = bf->bf_desc;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -04001701 ath9k_hw_set_desc_link(ah, ds, 0);
Sujithe8324352009-01-16 21:38:42 +05301702
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001703 ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
1704 fi->keyix, fi->keytype, bf->bf_flags);
Sujithe8324352009-01-16 21:38:42 +05301705
1706 ath9k_hw_filltxdesc(ah, ds,
1707 skb->len, /* segment length */
1708 true, /* first segment */
1709 true, /* last segment */
Vasanthakumar Thiagarajan3f3a1c82010-04-15 17:38:42 -04001710 ds, /* first descriptor */
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -04001711 bf->bf_buf_addr,
Felix Fietkau04caf862010-11-14 15:20:12 +01001712 txq->axq_qnum);
1713
1714
1715 return bf;
1716}
1717
1718/* FIXME: tx power */
1719static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1720 struct ath_tx_control *txctl)
1721{
1722 struct sk_buff *skb = bf->bf_mpdu;
1723 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1724 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau04caf862010-11-14 15:20:12 +01001725 struct list_head bf_head;
Felix Fietkau248a38d2010-12-10 21:16:46 +01001726 struct ath_atx_tid *tid = NULL;
Felix Fietkau04caf862010-11-14 15:20:12 +01001727 u8 tidno;
Sujithe8324352009-01-16 21:38:42 +05301728
Sujithe8324352009-01-16 21:38:42 +05301729 spin_lock_bh(&txctl->txq->axq_lock);
1730
Felix Fietkau248a38d2010-12-10 21:16:46 +01001731 if (ieee80211_is_data_qos(hdr->frame_control) && txctl->an) {
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001732 tidno = ieee80211_get_qos_ctl(hdr)[0] &
1733 IEEE80211_QOS_CTL_TID_MASK;
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001734 tid = ATH_AN_2_TID(txctl->an, tidno);
Felix Fietkau5daefbd2010-11-14 15:20:02 +01001735
Felix Fietkau066dae92010-11-07 14:59:39 +01001736 WARN_ON(tid->ac->txq != txctl->txq);
Felix Fietkau248a38d2010-12-10 21:16:46 +01001737 }
1738
1739 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
Felix Fietkau04caf862010-11-14 15:20:12 +01001740 /*
1741 * Try aggregation if it's a unicast data frame
1742 * and the destination is HT capable.
1743 */
1744 ath_tx_send_ampdu(sc, tid, bf, txctl);
Sujithe8324352009-01-16 21:38:42 +05301745 } else {
Felix Fietkau04caf862010-11-14 15:20:12 +01001746 INIT_LIST_HEAD(&bf_head);
1747 list_add_tail(&bf->list, &bf_head);
1748
Felix Fietkau61117f02010-11-11 03:18:36 +01001749 bf->bf_state.bfs_ftype = txctl->frame_type;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001750 bf->bf_state.bfs_paprd = txctl->paprd;
1751
Felix Fietkau9a6b8272010-11-14 00:03:01 +01001752 if (bf->bf_state.bfs_paprd)
Felix Fietkau04caf862010-11-14 15:20:12 +01001753 ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
1754 bf->bf_state.bfs_paprd);
Felix Fietkau9a6b8272010-11-14 00:03:01 +01001755
Felix Fietkau248a38d2010-12-10 21:16:46 +01001756 ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301757 }
1758
1759 spin_unlock_bh(&txctl->txq->axq_lock);
1760}
1761
1762/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001763int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301764 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001765{
Felix Fietkau28d16702010-11-14 15:20:10 +01001766 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1767 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001768 struct ieee80211_sta *sta = info->control.sta;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001769 struct ath_wiphy *aphy = hw->priv;
1770 struct ath_softc *sc = aphy->sc;
Felix Fietkau84642d62010-06-01 21:33:13 +02001771 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001772 struct ath_buf *bf;
Felix Fietkau28d16702010-11-14 15:20:10 +01001773 int padpos, padsize;
Felix Fietkau04caf862010-11-14 15:20:12 +01001774 int frmlen = skb->len + FCS_LEN;
Felix Fietkau82b873a2010-11-11 03:18:37 +01001775 int q;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001776
Ben Greeara9927ba2010-12-06 21:13:49 -08001777 /* NOTE: sta can be NULL according to net/mac80211.h */
1778 if (sta)
1779 txctl->an = (struct ath_node *)sta->drv_priv;
1780
Felix Fietkau04caf862010-11-14 15:20:12 +01001781 if (info->control.hw_key)
1782 frmlen += info->control.hw_key->icv_len;
1783
Felix Fietkau28d16702010-11-14 15:20:10 +01001784 /*
1785 * As a temporary workaround, assign seq# here; this will likely need
1786 * to be cleaned up to work better with Beacon transmission and virtual
1787 * BSSes.
1788 */
1789 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1790 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1791 sc->tx.seq_no += 0x10;
1792 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1793 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1794 }
1795
1796 /* Add the padding after the header if this is not already done */
1797 padpos = ath9k_cmn_padpos(hdr->frame_control);
1798 padsize = padpos & 3;
1799 if (padsize && skb->len > padpos) {
1800 if (skb_headroom(skb) < padsize)
1801 return -ENOMEM;
1802
1803 skb_push(skb, padsize);
1804 memmove(skb->data, skb->data + padsize, padpos);
1805 }
1806
Felix Fietkau2d42efc2010-11-14 15:20:13 +01001807 setup_frame_info(hw, skb, frmlen);
1808
1809 /*
1810 * At this point, the vif, hw_key and sta pointers in the tx control
1811 * info are no longer valid (overwritten by the ath_frame_info data.
1812 */
1813
1814 bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
Felix Fietkau82b873a2010-11-11 03:18:37 +01001815 if (unlikely(!bf))
1816 return -ENOMEM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001817
Felix Fietkau066dae92010-11-07 14:59:39 +01001818 q = skb_get_queue_mapping(skb);
Felix Fietkau97923b12010-06-12 00:33:55 -04001819 spin_lock_bh(&txq->axq_lock);
Felix Fietkau066dae92010-11-07 14:59:39 +01001820 if (txq == sc->tx.txq_map[q] &&
1821 ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
Felix Fietkau7545daf2011-01-24 19:23:16 +01001822 ieee80211_stop_queue(sc->hw, q);
Felix Fietkau97923b12010-06-12 00:33:55 -04001823 txq->stopped = 1;
1824 }
1825 spin_unlock_bh(&txq->axq_lock);
1826
Sujithe8324352009-01-16 21:38:42 +05301827 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001828
1829 return 0;
1830}
1831
Sujithe8324352009-01-16 21:38:42 +05301832/*****************/
1833/* TX Completion */
1834/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001835
Sujithe8324352009-01-16 21:38:42 +05301836static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Felix Fietkau61117f02010-11-11 03:18:36 +01001837 struct ath_wiphy *aphy, int tx_flags, int ftype,
Felix Fietkau066dae92010-11-07 14:59:39 +01001838 struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839{
Sujithe8324352009-01-16 21:38:42 +05301840 struct ieee80211_hw *hw = sc->hw;
1841 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001842 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001843 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
Felix Fietkau97923b12010-06-12 00:33:55 -04001844 int q, padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301845
Joe Perches226afe62010-12-02 19:12:37 -08001846 ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301847
Felix Fietkau827e69b2009-11-15 23:09:25 +01001848 if (aphy)
1849 hw = aphy->hw;
Sujithe8324352009-01-16 21:38:42 +05301850
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301851 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301852 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301853
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301854 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301855 /* Frame was ACKed */
1856 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1857 }
1858
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001859 padpos = ath9k_cmn_padpos(hdr->frame_control);
1860 padsize = padpos & 3;
1861 if (padsize && skb->len>padpos+padsize) {
Sujithe8324352009-01-16 21:38:42 +05301862 /*
1863 * Remove MAC header padding before giving the frame back to
1864 * mac80211.
1865 */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001866 memmove(skb->data + padsize, skb->data, padpos);
Sujithe8324352009-01-16 21:38:42 +05301867 skb_pull(skb, padsize);
1868 }
1869
Sujith1b04b932010-01-08 10:36:05 +05301870 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1871 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
Joe Perches226afe62010-12-02 19:12:37 -08001872 ath_dbg(common, ATH_DBG_PS,
1873 "Going back to sleep after having received TX status (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +05301874 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1875 PS_WAIT_FOR_CAB |
1876 PS_WAIT_FOR_PSPOLL_DATA |
1877 PS_WAIT_FOR_TX_ACK));
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001878 }
1879
Felix Fietkau7545daf2011-01-24 19:23:16 +01001880 q = skb_get_queue_mapping(skb);
1881 if (txq == sc->tx.txq_map[q]) {
1882 spin_lock_bh(&txq->axq_lock);
1883 if (WARN_ON(--txq->pending_frames < 0))
1884 txq->pending_frames = 0;
Felix Fietkau92460412011-01-24 19:23:14 +01001885
Felix Fietkau7545daf2011-01-24 19:23:16 +01001886 if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
1887 ieee80211_wake_queue(sc->hw, q);
1888 txq->stopped = 0;
Felix Fietkau066dae92010-11-07 14:59:39 +01001889 }
Felix Fietkau7545daf2011-01-24 19:23:16 +01001890 spin_unlock_bh(&txq->axq_lock);
Felix Fietkau97923b12010-06-12 00:33:55 -04001891 }
Felix Fietkau7545daf2011-01-24 19:23:16 +01001892
1893 ieee80211_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301894}
1895
1896static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001897 struct ath_txq *txq, struct list_head *bf_q,
1898 struct ath_tx_status *ts, int txok, int sendbar)
Sujithe8324352009-01-16 21:38:42 +05301899{
1900 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301901 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301902 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301903
Sujithe8324352009-01-16 21:38:42 +05301904 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301905 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301906
1907 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301908 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301909
1910 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301911 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301912 }
1913
Ben Greearc1739eb32010-10-14 12:45:29 -07001914 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
Ben Greear6cf9e992010-10-14 12:45:30 -07001915 bf->bf_buf_addr = 0;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001916
1917 if (bf->bf_state.bfs_paprd) {
Felix Fietkau82259b72010-11-14 15:20:04 +01001918 if (!sc->paprd_pending)
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -07001919 dev_kfree_skb_any(skb);
Vasanthakumar Thiagarajan78a18172010-06-24 02:42:46 -07001920 else
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -07001921 complete(&sc->paprd_complete);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001922 } else {
Felix Fietkau066dae92010-11-07 14:59:39 +01001923 ath_debug_stat_tx(sc, bf, ts);
Felix Fietkau61117f02010-11-11 03:18:36 +01001924 ath_tx_complete(sc, skb, bf->aphy, tx_flags,
1925 bf->bf_state.bfs_ftype, txq);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -04001926 }
Ben Greear6cf9e992010-10-14 12:45:30 -07001927 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
1928 * accidentally reference it later.
1929 */
1930 bf->bf_mpdu = NULL;
Sujithe8324352009-01-16 21:38:42 +05301931
1932 /*
1933 * Return the list of ath_buf of this mpdu to free queue
1934 */
1935 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1936 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1937 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1938}
1939
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001940static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
Felix Fietkaub572d032010-11-14 15:20:07 +01001941 int nframes, int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301942{
Sujitha22be222009-03-30 15:28:36 +05301943 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301944 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301945 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001946 struct ieee80211_hw *hw = bf->aphy->hw;
Felix Fietkauf0c255a2010-11-11 03:18:35 +01001947 struct ath_softc *sc = bf->aphy->sc;
1948 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301949 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301950
Sujith95e4acb2009-03-13 08:56:09 +05301951 if (txok)
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001952 tx_info->status.ack_signal = ts->ts_rssi;
Sujith95e4acb2009-03-13 08:56:09 +05301953
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001954 tx_rateindex = ts->ts_rateindex;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301955 WARN_ON(tx_rateindex >= hw->max_rates);
1956
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001957 if (ts->ts_status & ATH9K_TXERR_FILT)
Sujithc4288392008-11-18 09:09:30 +05301958 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Björn Smedmanebd02282010-10-10 22:44:39 +02001959 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
Felix Fietkaud9698472010-03-01 13:32:11 +01001960 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
Sujithc4288392008-11-18 09:09:30 +05301961
Felix Fietkaub572d032010-11-14 15:20:07 +01001962 BUG_ON(nbad > nframes);
Björn Smedmanebd02282010-10-10 22:44:39 +02001963
Felix Fietkaub572d032010-11-14 15:20:07 +01001964 tx_info->status.ampdu_len = nframes;
1965 tx_info->status.ampdu_ack_len = nframes - nbad;
Björn Smedmanebd02282010-10-10 22:44:39 +02001966 }
1967
Felix Fietkaudb1a0522010-03-29 20:07:11 -07001968 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301969 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Felix Fietkauf0c255a2010-11-11 03:18:35 +01001970 /*
1971 * If an underrun error is seen assume it as an excessive
1972 * retry only if max frame trigger level has been reached
1973 * (2 KB for single stream, and 4 KB for dual stream).
1974 * Adjust the long retry as if the frame was tried
1975 * hw->max_rate_tries times to affect how rate control updates
1976 * PER for the failed rate.
1977 * In case of congestion on the bus penalizing this type of
1978 * underruns should help hardware actually transmit new frames
1979 * successfully by eventually preferring slower rates.
1980 * This itself should also alleviate congestion on the bus.
1981 */
1982 if (ieee80211_is_data(hdr->frame_control) &&
1983 (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
1984 ATH9K_TX_DELIM_UNDERRUN)) &&
1985 ah->tx_trig_level >= sc->sc_ah->caps.tx_triglevel_max)
1986 tx_info->status.rates[tx_rateindex].count =
1987 hw->max_rate_tries;
Sujithc4288392008-11-18 09:09:30 +05301988 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301989
Felix Fietkau545750d2009-11-23 22:21:01 +01001990 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301991 tx_info->status.rates[i].count = 0;
Felix Fietkau545750d2009-11-23 22:21:01 +01001992 tx_info->status.rates[i].idx = -1;
1993 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301994
Felix Fietkau78c46532010-06-25 01:26:16 +02001995 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
Sujithc4288392008-11-18 09:09:30 +05301996}
1997
Sujithc4288392008-11-18 09:09:30 +05301998static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001999{
Sujithcbe61d82009-02-09 13:27:12 +05302000 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002001 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2003 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05302004 struct ath_desc *ds;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002005 struct ath_tx_status ts;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05302006 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 int status;
2008
Joe Perches226afe62010-12-02 19:12:37 -08002009 ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2010 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2011 txq->axq_link);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 for (;;) {
2014 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002015 if (list_empty(&txq->axq_q)) {
2016 txq->axq_link = NULL;
Ben Greear082f6532011-01-09 23:11:47 -08002017 if (sc->sc_flags & SC_OP_TXAGGR)
2018 ath_txq_schedule(sc, txq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019 spin_unlock_bh(&txq->axq_lock);
2020 break;
2021 }
2022 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2023
2024 /*
2025 * There is a race condition that a BH gets scheduled
2026 * after sw writes TxE and before hw re-load the last
2027 * descriptor to get the newly chained one.
2028 * Software must keep the last DONE descriptor as a
2029 * holding descriptor - software does so by marking
2030 * it with the STALE flag.
2031 */
2032 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05302033 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002034 bf_held = bf;
2035 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05302036 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037 break;
2038 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002039 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05302040 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002041 }
2042 }
2043
2044 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05302045 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046
Felix Fietkau29bffa92010-03-29 20:14:23 -07002047 memset(&ts, 0, sizeof(ts));
2048 status = ath9k_hw_txprocdesc(ah, ds, &ts);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049 if (status == -EINPROGRESS) {
2050 spin_unlock_bh(&txq->axq_lock);
2051 break;
2052 }
Ben Greear2dac4fb2011-01-09 23:11:45 -08002053 TX_STAT_INC(txq->axq_qnum, txprocdesc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054
2055 /*
2056 * Remove ath_buf's of the same transmit unit from txq,
2057 * however leave the last descriptor back as the holding
2058 * descriptor for hw.
2059 */
Sujitha119cc42009-03-30 15:28:38 +05302060 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002062 if (!list_is_singular(&lastbf->list))
2063 list_cut_position(&bf_head,
2064 &txq->axq_q, lastbf->list.prev);
2065
2066 txq->axq_depth--;
Felix Fietkau29bffa92010-03-29 20:14:23 -07002067 txok = !(ts.ts_status & ATH9K_TXERR_MASK);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002068 txq->axq_tx_inprogress = false;
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002069 if (bf_held)
2070 list_del(&bf_held->list);
Felix Fietkau4b3ba662010-12-17 00:57:00 +01002071
2072 if (bf_is_ampdu_not_probing(bf))
2073 txq->axq_ampdu_depth--;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074 spin_unlock_bh(&txq->axq_lock);
2075
Felix Fietkau0a8cea82010-04-19 19:57:30 +02002076 if (bf_held)
2077 ath_tx_return_buffer(sc, bf_held);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078
Sujithcd3d39a2008-08-11 14:03:34 +05302079 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080 /*
2081 * This frame is sent out as a single frame.
2082 * Use hardware retry status for this frame.
2083 */
Felix Fietkau29bffa92010-03-29 20:14:23 -07002084 if (ts.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302085 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +01002086 ath_tx_rc_status(bf, &ts, 1, txok ? 0 : 1, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002087 }
Johannes Berge6a98542008-10-21 12:40:02 +02002088
Sujithcd3d39a2008-08-11 14:03:34 +05302089 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01002090 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok,
2091 true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002092 else
Felix Fietkau29bffa92010-03-29 20:14:23 -07002093 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002094
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002095 spin_lock_bh(&txq->axq_lock);
Ben Greear60f2d1d2011-01-09 23:11:52 -08002096
Sujith672840a2008-08-11 14:05:08 +05302097 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002098 ath_txq_schedule(sc, txq);
2099 spin_unlock_bh(&txq->axq_lock);
2100 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101}
2102
Sujith305fe472009-07-23 15:32:29 +05302103static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002104{
2105 struct ath_softc *sc = container_of(work, struct ath_softc,
2106 tx_complete_work.work);
2107 struct ath_txq *txq;
2108 int i;
2109 bool needreset = false;
Ben Greear60f2d1d2011-01-09 23:11:52 -08002110#ifdef CONFIG_ATH9K_DEBUGFS
2111 sc->tx_complete_poll_work_seen++;
2112#endif
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002113
2114 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2115 if (ATH_TXQ_SETUP(sc, i)) {
2116 txq = &sc->tx.txq[i];
2117 spin_lock_bh(&txq->axq_lock);
2118 if (txq->axq_depth) {
2119 if (txq->axq_tx_inprogress) {
2120 needreset = true;
2121 spin_unlock_bh(&txq->axq_lock);
2122 break;
2123 } else {
2124 txq->axq_tx_inprogress = true;
2125 }
Ben Greear60f2d1d2011-01-09 23:11:52 -08002126 } else {
2127 /* If the queue has pending buffers, then it
2128 * should be doing tx work (and have axq_depth).
2129 * Shouldn't get to this state I think..but
2130 * we do.
2131 */
2132 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) &&
2133 (txq->pending_frames > 0 ||
2134 !list_empty(&txq->axq_acq) ||
2135 txq->stopped)) {
2136 ath_err(ath9k_hw_common(sc->sc_ah),
2137 "txq: %p axq_qnum: %u,"
2138 " mac80211_qnum: %i"
2139 " axq_link: %p"
2140 " pending frames: %i"
2141 " axq_acq empty: %i"
2142 " stopped: %i"
2143 " axq_depth: 0 Attempting to"
2144 " restart tx logic.\n",
2145 txq, txq->axq_qnum,
2146 txq->mac80211_qnum,
2147 txq->axq_link,
2148 txq->pending_frames,
2149 list_empty(&txq->axq_acq),
2150 txq->stopped);
Ben Greear60f2d1d2011-01-09 23:11:52 -08002151 ath_txq_schedule(sc, txq);
2152 }
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002153 }
2154 spin_unlock_bh(&txq->axq_lock);
2155 }
2156
2157 if (needreset) {
Joe Perches226afe62010-12-02 19:12:37 -08002158 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2159 "tx hung, resetting the chip\n");
Sujith332c5562009-10-09 09:51:28 +05302160 ath9k_ps_wakeup(sc);
Felix Fietkaufac6b6a2010-10-23 17:45:38 +02002161 ath_reset(sc, true);
Sujith332c5562009-10-09 09:51:28 +05302162 ath9k_ps_restore(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002163 }
2164
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002165 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002166 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2167}
2168
2169
Sujithe8324352009-01-16 21:38:42 +05302170
2171void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172{
Sujithe8324352009-01-16 21:38:42 +05302173 int i;
2174 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002175
Sujithe8324352009-01-16 21:38:42 +05302176 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177
2178 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302179 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2180 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002181 }
2182}
2183
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002184void ath_tx_edma_tasklet(struct ath_softc *sc)
2185{
2186 struct ath_tx_status txs;
2187 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2188 struct ath_hw *ah = sc->sc_ah;
2189 struct ath_txq *txq;
2190 struct ath_buf *bf, *lastbf;
2191 struct list_head bf_head;
2192 int status;
2193 int txok;
2194
2195 for (;;) {
2196 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
2197 if (status == -EINPROGRESS)
2198 break;
2199 if (status == -EIO) {
Joe Perches226afe62010-12-02 19:12:37 -08002200 ath_dbg(common, ATH_DBG_XMIT,
2201 "Error processing tx status\n");
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002202 break;
2203 }
2204
2205 /* Skip beacon completions */
2206 if (txs.qid == sc->beacon.beaconq)
2207 continue;
2208
2209 txq = &sc->tx.txq[txs.qid];
2210
2211 spin_lock_bh(&txq->axq_lock);
2212 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2213 spin_unlock_bh(&txq->axq_lock);
2214 return;
2215 }
2216
2217 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2218 struct ath_buf, list);
2219 lastbf = bf->bf_lastbf;
2220
2221 INIT_LIST_HEAD(&bf_head);
2222 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2223 &lastbf->list);
2224 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2225 txq->axq_depth--;
2226 txq->axq_tx_inprogress = false;
Felix Fietkau4b3ba662010-12-17 00:57:00 +01002227 if (bf_is_ampdu_not_probing(bf))
2228 txq->axq_ampdu_depth--;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002229 spin_unlock_bh(&txq->axq_lock);
2230
2231 txok = !(txs.ts_status & ATH9K_TXERR_MASK);
2232
2233 if (!bf_isampdu(bf)) {
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002234 if (txs.ts_status & ATH9K_TXERR_XRETRY)
2235 bf->bf_state.bf_type |= BUF_XRETRY;
Felix Fietkaub572d032010-11-14 15:20:07 +01002236 ath_tx_rc_status(bf, &txs, 1, txok ? 0 : 1, txok, true);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002237 }
2238
2239 if (bf_isampdu(bf))
Felix Fietkauc5992612010-11-14 15:20:09 +01002240 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs,
2241 txok, true);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002242 else
2243 ath_tx_complete_buf(sc, bf, txq, &bf_head,
2244 &txs, txok, 0);
2245
2246 spin_lock_bh(&txq->axq_lock);
Ben Greear60f2d1d2011-01-09 23:11:52 -08002247
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -04002248 if (!list_empty(&txq->txq_fifo_pending)) {
2249 INIT_LIST_HEAD(&bf_head);
2250 bf = list_first_entry(&txq->txq_fifo_pending,
2251 struct ath_buf, list);
2252 list_cut_position(&bf_head, &txq->txq_fifo_pending,
2253 &bf->bf_lastbf->list);
2254 ath_tx_txqaddbuf(sc, txq, &bf_head);
2255 } else if (sc->sc_flags & SC_OP_TXAGGR)
2256 ath_txq_schedule(sc, txq);
2257 spin_unlock_bh(&txq->axq_lock);
2258 }
2259}
2260
Sujithe8324352009-01-16 21:38:42 +05302261/*****************/
2262/* Init, Cleanup */
2263/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002265static int ath_txstatus_setup(struct ath_softc *sc, int size)
2266{
2267 struct ath_descdma *dd = &sc->txsdma;
2268 u8 txs_len = sc->sc_ah->caps.txs_len;
2269
2270 dd->dd_desc_len = size * txs_len;
2271 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2272 &dd->dd_desc_paddr, GFP_KERNEL);
2273 if (!dd->dd_desc)
2274 return -ENOMEM;
2275
2276 return 0;
2277}
2278
2279static int ath_tx_edma_init(struct ath_softc *sc)
2280{
2281 int err;
2282
2283 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2284 if (!err)
2285 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2286 sc->txsdma.dd_desc_paddr,
2287 ATH_TXSTATUS_RING_SIZE);
2288
2289 return err;
2290}
2291
2292static void ath_tx_edma_cleanup(struct ath_softc *sc)
2293{
2294 struct ath_descdma *dd = &sc->txsdma;
2295
2296 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2297 dd->dd_desc_paddr);
2298}
2299
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300int ath_tx_init(struct ath_softc *sc, int nbufs)
2301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002302 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 int error = 0;
2304
Sujith797fe5cb2009-03-30 15:28:45 +05302305 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306
Sujith797fe5cb2009-03-30 15:28:45 +05302307 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -04002308 "tx", nbufs, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302309 if (error != 0) {
Joe Perches38002762010-12-02 19:12:36 -08002310 ath_err(common,
2311 "Failed to allocate tx descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302312 goto err;
2313 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314
Sujith797fe5cb2009-03-30 15:28:45 +05302315 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002316 "beacon", ATH_BCBUF, 1, 1);
Sujith797fe5cb2009-03-30 15:28:45 +05302317 if (error != 0) {
Joe Perches38002762010-12-02 19:12:36 -08002318 ath_err(common,
2319 "Failed to allocate beacon descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302320 goto err;
2321 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002323 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2324
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002325 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2326 error = ath_tx_edma_init(sc);
2327 if (error)
2328 goto err;
2329 }
2330
Sujith797fe5cb2009-03-30 15:28:45 +05302331err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332 if (error != 0)
2333 ath_tx_cleanup(sc);
2334
2335 return error;
2336}
2337
Sujith797fe5cb2009-03-30 15:28:45 +05302338void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339{
Sujithb77f4832008-12-07 21:44:03 +05302340 if (sc->beacon.bdma.dd_desc_len != 0)
2341 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342
Sujithb77f4832008-12-07 21:44:03 +05302343 if (sc->tx.txdma.dd_desc_len != 0)
2344 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002345
2346 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2347 ath_tx_edma_cleanup(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348}
2349
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2351{
Sujithc5170162008-10-29 10:13:59 +05302352 struct ath_atx_tid *tid;
2353 struct ath_atx_ac *ac;
2354 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
Sujith8ee5afb2008-12-07 21:43:36 +05302356 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302357 tidno < WME_NUM_TID;
2358 tidno++, tid++) {
2359 tid->an = an;
2360 tid->tidno = tidno;
2361 tid->seq_start = tid->seq_next = 0;
2362 tid->baw_size = WME_MAX_BA;
2363 tid->baw_head = tid->baw_tail = 0;
2364 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302365 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302366 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302367 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302368 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302369 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302370 tid->state &= ~AGGR_ADDBA_COMPLETE;
2371 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302372 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002373
Sujith8ee5afb2008-12-07 21:43:36 +05302374 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302375 acno < WME_NUM_AC; acno++, ac++) {
2376 ac->sched = false;
Felix Fietkau066dae92010-11-07 14:59:39 +01002377 ac->txq = sc->tx.txq_map[acno];
Sujithc5170162008-10-29 10:13:59 +05302378 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379 }
2380}
2381
Sujithb5aa9bf2008-10-29 10:13:31 +05302382void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383{
Felix Fietkau2b409942010-07-07 19:42:08 +02002384 struct ath_atx_ac *ac;
2385 struct ath_atx_tid *tid;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002386 struct ath_txq *txq;
Felix Fietkau066dae92010-11-07 14:59:39 +01002387 int tidno;
Sujithe8324352009-01-16 21:38:42 +05302388
Felix Fietkau2b409942010-07-07 19:42:08 +02002389 for (tidno = 0, tid = &an->tid[tidno];
2390 tidno < WME_NUM_TID; tidno++, tid++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391
Felix Fietkau2b409942010-07-07 19:42:08 +02002392 ac = tid->ac;
Felix Fietkau066dae92010-11-07 14:59:39 +01002393 txq = ac->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
Felix Fietkau2b409942010-07-07 19:42:08 +02002395 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396
Felix Fietkau2b409942010-07-07 19:42:08 +02002397 if (tid->sched) {
2398 list_del(&tid->list);
2399 tid->sched = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 }
Felix Fietkau2b409942010-07-07 19:42:08 +02002401
2402 if (ac->sched) {
2403 list_del(&ac->list);
2404 tid->ac->sched = false;
2405 }
2406
2407 ath_tid_drain(sc, txq, tid);
2408 tid->state &= ~AGGR_ADDBA_COMPLETE;
2409 tid->state &= ~AGGR_CLEANUP;
2410
2411 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412 }
2413}