blob: b7f1742caf878250c3fb6dc98b5bdbe63ae4a601 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Chris Wilson78501ea2010-10-27 12:18:21 +0100409 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson78501ea2010-10-27 12:18:21 +0100413u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Chris Wilson78501ea2010-10-27 12:18:21 +0100415 drm_i915_private_t *dev_priv = ring->dev->dev_private;
416 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200417 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800418
419 return I915_READ(acthd_reg);
420}
421
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200422static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
423{
424 struct drm_i915_private *dev_priv = ring->dev->dev_private;
425 u32 addr;
426
427 addr = dev_priv->status_page_dmah->busaddr;
428 if (INTEL_INFO(ring->dev)->gen >= 4)
429 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
430 I915_WRITE(HWS_PGA, addr);
431}
432
Chris Wilson78501ea2010-10-27 12:18:21 +0100433static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200435 struct drm_device *dev = ring->dev;
436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000437 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200438 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800439 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440
Deepak Sc8d9a592013-11-23 14:55:42 +0530441 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200442
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200443 if (I915_NEED_GFX_HWS(dev))
444 intel_ring_setup_status_page(ring);
445 else
446 ring_setup_phys_status_page(ring);
447
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200449 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200450 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100451 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452
Daniel Vetter570ef602010-08-02 17:06:23 +0200453 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800454
455 /* G45 ring initialization fails to reset head to zero */
456 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000457 DRM_DEBUG_KMS("%s head not reset to zero "
458 "ctl %08x head %08x tail %08x start %08x\n",
459 ring->name,
460 I915_READ_CTL(ring),
461 I915_READ_HEAD(ring),
462 I915_READ_TAIL(ring),
463 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464
Daniel Vetter570ef602010-08-02 17:06:23 +0200465 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800466
Chris Wilson6fd0d562010-12-05 20:42:33 +0000467 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
468 DRM_ERROR("failed to set %s head to zero "
469 "ctl %08x head %08x tail %08x start %08x\n",
470 ring->name,
471 I915_READ_CTL(ring),
472 I915_READ_HEAD(ring),
473 I915_READ_TAIL(ring),
474 I915_READ_START(ring));
475 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700476 }
477
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200478 /* Initialize the ring. This must happen _after_ we've cleared the ring
479 * registers with the above sequence (the readback of the HEAD registers
480 * also enforces ordering), otherwise the hw might lose the new ring
481 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700482 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200483 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000484 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000485 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800486
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800487 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400488 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700489 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400490 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000491 DRM_ERROR("%s initialization failed "
492 "ctl %08x head %08x tail %08x start %08x\n",
493 ring->name,
494 I915_READ_CTL(ring),
495 I915_READ_HEAD(ring),
496 I915_READ_TAIL(ring),
497 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200498 ret = -EIO;
499 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800500 }
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
503 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800504 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000505 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200506 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000507 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100508 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510
Chris Wilson50f018d2013-06-10 11:20:19 +0100511 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
512
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200513out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530514 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200515
516 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700517}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800518
Chris Wilsonc6df5412010-12-15 09:56:50 +0000519static int
520init_pipe_control(struct intel_ring_buffer *ring)
521{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000522 int ret;
523
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100524 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000525 return 0;
526
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100527 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
528 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000529 DRM_ERROR("Failed to allocate seqno page\n");
530 ret = -ENOMEM;
531 goto err;
532 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100533
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100534 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000535
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100536 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537 if (ret)
538 goto err_unref;
539
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100540 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
541 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
542 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800543 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000544 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800545 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200547 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100548 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000549 return 0;
550
551err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100552 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000553err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100554 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000556 return ret;
557}
558
Chris Wilson78501ea2010-10-27 12:18:21 +0100559static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800560{
Chris Wilson78501ea2010-10-27 12:18:21 +0100561 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100563 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800564
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000565 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200566 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000567
568 /* We need to disable the AsyncFlip performance optimisations in order
569 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
570 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100571 *
572 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000573 */
574 if (INTEL_INFO(dev)->gen >= 6)
575 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
576
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000577 /* Required for the hardware to program scanline values for waiting */
578 if (INTEL_INFO(dev)->gen == 6)
579 I915_WRITE(GFX_MODE,
580 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
581
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000582 if (IS_GEN7(dev))
583 I915_WRITE(GFX_MODE_GEN7,
584 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
585 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100586
Jesse Barnes8d315282011-10-16 10:23:31 +0200587 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000588 ret = init_pipe_control(ring);
589 if (ret)
590 return ret;
591 }
592
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200593 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700594 /* From the Sandybridge PRM, volume 1 part 3, page 24:
595 * "If this bit is set, STCunit will have LRA as replacement
596 * policy. [...] This bit must be reset. LRA replacement
597 * policy is not supported."
598 */
599 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200600 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700601
602 /* This is not explicitly set for GEN6, so read the register.
603 * see intel_ring_mi_set_context() for why we care.
604 * TODO: consider explicitly setting the bit for GEN5
605 */
606 ring->itlb_before_ctx_switch =
607 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800608 }
609
Daniel Vetter6b26c862012-04-24 14:04:12 +0200610 if (INTEL_INFO(dev)->gen >= 6)
611 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000612
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700613 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700614 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 return ret;
617}
618
Chris Wilsonc6df5412010-12-15 09:56:50 +0000619static void render_ring_cleanup(struct intel_ring_buffer *ring)
620{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100621 struct drm_device *dev = ring->dev;
622
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100623 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624 return;
625
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100626 if (INTEL_INFO(dev)->gen >= 5) {
627 kunmap(sg_page(ring->scratch.obj->pages->sgl));
628 i915_gem_object_unpin(ring->scratch.obj);
629 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 drm_gem_object_unreference(&ring->scratch.obj->base);
632 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000633}
634
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700636update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000637 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638{
Ben Widawskyad776f82013-05-28 19:22:18 -0700639/* NB: In order to be able to do semaphore MBOX updates for varying number
640 * of rings, it's easiest if we round up each individual update to a
641 * multiple of 2 (since ring updates must always be a multiple of 2)
642 * even though the actual update only requires 3 dwords.
643 */
644#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000645 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700646 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100647 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700648 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000649}
650
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700651/**
652 * gen6_add_request - Update the semaphore mailbox registers
653 *
654 * @ring - ring that is adding a request
655 * @seqno - return seqno stuck into the ring
656 *
657 * Update the mailbox registers in the *other* rings with the current seqno.
658 * This acts like a signal in the canonical semaphore.
659 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000660static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000661gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000662{
Ben Widawskyad776f82013-05-28 19:22:18 -0700663 struct drm_device *dev = ring->dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
665 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800666 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000667
Ben Widawsky52ed2322013-12-16 20:50:38 -0800668 if (i915_semaphore_is_enabled(dev))
669 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
670#undef MBOX_UPDATE_DWORDS
671
672 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000673 if (ret)
674 return ret;
675
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800676 if (i915_semaphore_is_enabled(dev)) {
677 for_each_ring(useless, dev_priv, i) {
678 u32 mbox_reg = ring->signal_mbox[i];
679 if (mbox_reg != GEN6_NOSYNC)
680 update_mboxes(ring, mbox_reg);
681 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700682 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683
684 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
685 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100686 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000687 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100688 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000689
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000690 return 0;
691}
692
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200693static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
694 u32 seqno)
695{
696 struct drm_i915_private *dev_priv = dev->dev_private;
697 return dev_priv->last_seqno < seqno;
698}
699
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700700/**
701 * intel_ring_sync - sync the waiter to the signaller on seqno
702 *
703 * @waiter - ring that is waiting
704 * @signaller - ring which has, or will signal
705 * @seqno - seqno which the waiter will block on
706 */
707static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200708gen6_ring_sync(struct intel_ring_buffer *waiter,
709 struct intel_ring_buffer *signaller,
710 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711{
712 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700713 u32 dw1 = MI_SEMAPHORE_MBOX |
714 MI_SEMAPHORE_COMPARE |
715 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000716
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700717 /* Throughout all of the GEM code, seqno passed implies our current
718 * seqno is >= the last seqno executed. However for hardware the
719 * comparison is strictly greater than.
720 */
721 seqno -= 1;
722
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200723 WARN_ON(signaller->semaphore_register[waiter->id] ==
724 MI_SEMAPHORE_SYNC_INVALID);
725
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700726 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000727 if (ret)
728 return ret;
729
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200730 /* If seqno wrap happened, omit the wait with no-ops */
731 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
732 intel_ring_emit(waiter,
733 dw1 |
734 signaller->semaphore_register[waiter->id]);
735 intel_ring_emit(waiter, seqno);
736 intel_ring_emit(waiter, 0);
737 intel_ring_emit(waiter, MI_NOOP);
738 } else {
739 intel_ring_emit(waiter, MI_NOOP);
740 intel_ring_emit(waiter, MI_NOOP);
741 intel_ring_emit(waiter, MI_NOOP);
742 intel_ring_emit(waiter, MI_NOOP);
743 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700744 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000745
746 return 0;
747}
748
Chris Wilsonc6df5412010-12-15 09:56:50 +0000749#define PIPE_CONTROL_FLUSH(ring__, addr__) \
750do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200751 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
752 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000753 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
754 intel_ring_emit(ring__, 0); \
755 intel_ring_emit(ring__, 0); \
756} while (0)
757
758static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000759pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000760{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100761 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000762 int ret;
763
764 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
765 * incoherent with writes to memory, i.e. completely fubar,
766 * so we need to use PIPE_NOTIFY instead.
767 *
768 * However, we also need to workaround the qword write
769 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
770 * memory before requesting an interrupt.
771 */
772 ret = intel_ring_begin(ring, 32);
773 if (ret)
774 return ret;
775
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200776 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200777 PIPE_CONTROL_WRITE_FLUSH |
778 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100779 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100780 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000781 intel_ring_emit(ring, 0);
782 PIPE_CONTROL_FLUSH(ring, scratch_addr);
783 scratch_addr += 128; /* write to separate cachelines */
784 PIPE_CONTROL_FLUSH(ring, scratch_addr);
785 scratch_addr += 128;
786 PIPE_CONTROL_FLUSH(ring, scratch_addr);
787 scratch_addr += 128;
788 PIPE_CONTROL_FLUSH(ring, scratch_addr);
789 scratch_addr += 128;
790 PIPE_CONTROL_FLUSH(ring, scratch_addr);
791 scratch_addr += 128;
792 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000793
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200794 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200795 PIPE_CONTROL_WRITE_FLUSH |
796 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000797 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100798 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100799 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000800 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100801 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000802
Chris Wilsonc6df5412010-12-15 09:56:50 +0000803 return 0;
804}
805
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800806static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100807gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100808{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100809 /* Workaround to force correct ordering between irq and seqno writes on
810 * ivb (and maybe also on snb) by reading from a CS register (like
811 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100812 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100813 intel_ring_get_active_head(ring);
814 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
815}
816
817static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100818ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800819{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000820 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
821}
822
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200823static void
824ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
825{
826 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
827}
828
Chris Wilsonc6df5412010-12-15 09:56:50 +0000829static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100830pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000831{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100832 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000833}
834
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200835static void
836pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
837{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100838 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200839}
840
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000841static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200842gen5_ring_get_irq(struct intel_ring_buffer *ring)
843{
844 struct drm_device *dev = ring->dev;
845 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100846 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200847
848 if (!dev->irq_enabled)
849 return false;
850
Chris Wilson7338aef2012-04-24 21:48:47 +0100851 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300852 if (ring->irq_refcount++ == 0)
853 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100854 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200855
856 return true;
857}
858
859static void
860gen5_ring_put_irq(struct intel_ring_buffer *ring)
861{
862 struct drm_device *dev = ring->dev;
863 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100864 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200865
Chris Wilson7338aef2012-04-24 21:48:47 +0100866 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300867 if (--ring->irq_refcount == 0)
868 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100869 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200870}
871
872static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200873i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700874{
Chris Wilson78501ea2010-10-27 12:18:21 +0100875 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000876 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100877 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700878
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000879 if (!dev->irq_enabled)
880 return false;
881
Chris Wilson7338aef2012-04-24 21:48:47 +0100882 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200883 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200884 dev_priv->irq_mask &= ~ring->irq_enable_mask;
885 I915_WRITE(IMR, dev_priv->irq_mask);
886 POSTING_READ(IMR);
887 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100888 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000889
890 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700891}
892
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800893static void
Daniel Vettere3670312012-04-11 22:12:53 +0200894i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700895{
Chris Wilson78501ea2010-10-27 12:18:21 +0100896 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000897 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100898 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700899
Chris Wilson7338aef2012-04-24 21:48:47 +0100900 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200901 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200902 dev_priv->irq_mask |= ring->irq_enable_mask;
903 I915_WRITE(IMR, dev_priv->irq_mask);
904 POSTING_READ(IMR);
905 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100906 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700907}
908
Chris Wilsonc2798b12012-04-22 21:13:57 +0100909static bool
910i8xx_ring_get_irq(struct intel_ring_buffer *ring)
911{
912 struct drm_device *dev = ring->dev;
913 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100914 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100915
916 if (!dev->irq_enabled)
917 return false;
918
Chris Wilson7338aef2012-04-24 21:48:47 +0100919 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200920 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100921 dev_priv->irq_mask &= ~ring->irq_enable_mask;
922 I915_WRITE16(IMR, dev_priv->irq_mask);
923 POSTING_READ16(IMR);
924 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100925 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100926
927 return true;
928}
929
930static void
931i8xx_ring_put_irq(struct intel_ring_buffer *ring)
932{
933 struct drm_device *dev = ring->dev;
934 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100935 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100936
Chris Wilson7338aef2012-04-24 21:48:47 +0100937 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200938 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100939 dev_priv->irq_mask |= ring->irq_enable_mask;
940 I915_WRITE16(IMR, dev_priv->irq_mask);
941 POSTING_READ16(IMR);
942 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100943 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100944}
945
Chris Wilson78501ea2010-10-27 12:18:21 +0100946void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800947{
Eric Anholt45930102011-05-06 17:12:35 -0700948 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100949 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700950 u32 mmio = 0;
951
952 /* The ring status page addresses are no longer next to the rest of
953 * the ring registers as of gen7.
954 */
955 if (IS_GEN7(dev)) {
956 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100957 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700958 mmio = RENDER_HWS_PGA_GEN7;
959 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100960 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700961 mmio = BLT_HWS_PGA_GEN7;
962 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100963 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700964 mmio = BSD_HWS_PGA_GEN7;
965 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700966 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700967 mmio = VEBOX_HWS_PGA_GEN7;
968 break;
Eric Anholt45930102011-05-06 17:12:35 -0700969 }
970 } else if (IS_GEN6(ring->dev)) {
971 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
972 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800973 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700974 mmio = RING_HWS_PGA(ring->mmio_base);
975 }
976
Chris Wilson78501ea2010-10-27 12:18:21 +0100977 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
978 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100979
980 /* Flush the TLB for this page */
981 if (INTEL_INFO(dev)->gen >= 6) {
982 u32 reg = RING_INSTPM(ring->mmio_base);
983 I915_WRITE(reg,
984 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
985 INSTPM_SYNC_FLUSH));
986 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
987 1000))
988 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
989 ring->name);
990 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800991}
992
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000993static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100994bsd_ring_flush(struct intel_ring_buffer *ring,
995 u32 invalidate_domains,
996 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800997{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000998 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000999
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001000 ret = intel_ring_begin(ring, 2);
1001 if (ret)
1002 return ret;
1003
1004 intel_ring_emit(ring, MI_FLUSH);
1005 intel_ring_emit(ring, MI_NOOP);
1006 intel_ring_advance(ring);
1007 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001008}
1009
Chris Wilson3cce4692010-10-27 16:11:02 +01001010static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001011i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001012{
Chris Wilson3cce4692010-10-27 16:11:02 +01001013 int ret;
1014
1015 ret = intel_ring_begin(ring, 4);
1016 if (ret)
1017 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001018
Chris Wilson3cce4692010-10-27 16:11:02 +01001019 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1020 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001021 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001022 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001023 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001024
Chris Wilson3cce4692010-10-27 16:11:02 +01001025 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001026}
1027
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001028static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001029gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001030{
1031 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001032 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001033 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001034
1035 if (!dev->irq_enabled)
1036 return false;
1037
Chris Wilson7338aef2012-04-24 21:48:47 +01001038 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001039 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001040 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001041 I915_WRITE_IMR(ring,
1042 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001043 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001044 else
1045 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001046 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001047 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001048 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001049
1050 return true;
1051}
1052
1053static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001054gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001055{
1056 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001057 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001058 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001059
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001061 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001062 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001063 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001064 else
1065 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001066 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001067 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001068 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001069}
1070
Ben Widawskya19d2932013-05-28 19:22:30 -07001071static bool
1072hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1073{
1074 struct drm_device *dev = ring->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076 unsigned long flags;
1077
1078 if (!dev->irq_enabled)
1079 return false;
1080
Daniel Vetter59cdb632013-07-04 23:35:28 +02001081 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001082 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001083 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001084 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001085 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001086 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001087
1088 return true;
1089}
1090
1091static void
1092hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1093{
1094 struct drm_device *dev = ring->dev;
1095 struct drm_i915_private *dev_priv = dev->dev_private;
1096 unsigned long flags;
1097
1098 if (!dev->irq_enabled)
1099 return;
1100
Daniel Vetter59cdb632013-07-04 23:35:28 +02001101 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001102 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001103 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001104 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001105 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001106 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001107}
1108
Ben Widawskyabd58f02013-11-02 21:07:09 -07001109static bool
1110gen8_ring_get_irq(struct intel_ring_buffer *ring)
1111{
1112 struct drm_device *dev = ring->dev;
1113 struct drm_i915_private *dev_priv = dev->dev_private;
1114 unsigned long flags;
1115
1116 if (!dev->irq_enabled)
1117 return false;
1118
1119 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1120 if (ring->irq_refcount++ == 0) {
1121 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1122 I915_WRITE_IMR(ring,
1123 ~(ring->irq_enable_mask |
1124 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1125 } else {
1126 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1127 }
1128 POSTING_READ(RING_IMR(ring->mmio_base));
1129 }
1130 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1131
1132 return true;
1133}
1134
1135static void
1136gen8_ring_put_irq(struct intel_ring_buffer *ring)
1137{
1138 struct drm_device *dev = ring->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 unsigned long flags;
1141
1142 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1143 if (--ring->irq_refcount == 0) {
1144 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1145 I915_WRITE_IMR(ring,
1146 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1147 } else {
1148 I915_WRITE_IMR(ring, ~0);
1149 }
1150 POSTING_READ(RING_IMR(ring->mmio_base));
1151 }
1152 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1153}
1154
Zou Nan haid1b851f2010-05-21 09:08:57 +08001155static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001156i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1157 u32 offset, u32 length,
1158 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001159{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001160 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001161
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001162 ret = intel_ring_begin(ring, 2);
1163 if (ret)
1164 return ret;
1165
Chris Wilson78501ea2010-10-27 12:18:21 +01001166 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001167 MI_BATCH_BUFFER_START |
1168 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001169 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001170 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001171 intel_ring_advance(ring);
1172
Zou Nan haid1b851f2010-05-21 09:08:57 +08001173 return 0;
1174}
1175
Daniel Vetterb45305f2012-12-17 16:21:27 +01001176/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1177#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001178static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001179i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001180 u32 offset, u32 len,
1181 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001182{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001183 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184
Daniel Vetterb45305f2012-12-17 16:21:27 +01001185 if (flags & I915_DISPATCH_PINNED) {
1186 ret = intel_ring_begin(ring, 4);
1187 if (ret)
1188 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001189
Daniel Vetterb45305f2012-12-17 16:21:27 +01001190 intel_ring_emit(ring, MI_BATCH_BUFFER);
1191 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1192 intel_ring_emit(ring, offset + len - 8);
1193 intel_ring_emit(ring, MI_NOOP);
1194 intel_ring_advance(ring);
1195 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001196 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001197
1198 if (len > I830_BATCH_LIMIT)
1199 return -ENOSPC;
1200
1201 ret = intel_ring_begin(ring, 9+3);
1202 if (ret)
1203 return ret;
1204 /* Blit the batch (which has now all relocs applied) to the stable batch
1205 * scratch bo area (so that the CS never stumbles over its tlb
1206 * invalidation bug) ... */
1207 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1208 XY_SRC_COPY_BLT_WRITE_ALPHA |
1209 XY_SRC_COPY_BLT_WRITE_RGB);
1210 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1211 intel_ring_emit(ring, 0);
1212 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1213 intel_ring_emit(ring, cs_offset);
1214 intel_ring_emit(ring, 0);
1215 intel_ring_emit(ring, 4096);
1216 intel_ring_emit(ring, offset);
1217 intel_ring_emit(ring, MI_FLUSH);
1218
1219 /* ... and execute it. */
1220 intel_ring_emit(ring, MI_BATCH_BUFFER);
1221 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1222 intel_ring_emit(ring, cs_offset + len - 8);
1223 intel_ring_advance(ring);
1224 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001225
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001226 return 0;
1227}
1228
1229static int
1230i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001231 u32 offset, u32 len,
1232 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001233{
1234 int ret;
1235
1236 ret = intel_ring_begin(ring, 2);
1237 if (ret)
1238 return ret;
1239
Chris Wilson65f56872012-04-17 16:38:12 +01001240 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001241 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001242 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001243
Eric Anholt62fdfea2010-05-21 13:26:39 -07001244 return 0;
1245}
1246
Chris Wilson78501ea2010-10-27 12:18:21 +01001247static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001248{
Chris Wilson05394f32010-11-08 19:18:58 +00001249 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001251 obj = ring->status_page.obj;
1252 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001253 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001254
Chris Wilson9da3da62012-06-01 15:20:22 +01001255 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001256 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001257 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001258 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001259}
1260
Chris Wilson78501ea2010-10-27 12:18:21 +01001261static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262{
Chris Wilson78501ea2010-10-27 12:18:21 +01001263 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001264 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001265 int ret;
1266
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267 obj = i915_gem_alloc_object(dev, 4096);
1268 if (obj == NULL) {
1269 DRM_ERROR("Failed to allocate status page\n");
1270 ret = -ENOMEM;
1271 goto err;
1272 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001273
1274 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275
Ben Widawskyc37e2202013-07-31 16:59:58 -07001276 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001277 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001278 goto err_unref;
1279 }
1280
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001281 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001282 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001283 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001284 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001285 goto err_unpin;
1286 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001287 ring->status_page.obj = obj;
1288 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001289
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001290 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1291 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292
1293 return 0;
1294
1295err_unpin:
1296 i915_gem_object_unpin(obj);
1297err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001298 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001299err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001300 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301}
1302
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001303static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001304{
1305 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001306
1307 if (!dev_priv->status_page_dmah) {
1308 dev_priv->status_page_dmah =
1309 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1310 if (!dev_priv->status_page_dmah)
1311 return -ENOMEM;
1312 }
1313
Chris Wilson6b8294a2012-11-16 11:43:20 +00001314 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1315 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1316
1317 return 0;
1318}
1319
Ben Widawskyc43b5632012-04-16 14:07:40 -07001320static int intel_init_ring_buffer(struct drm_device *dev,
1321 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322{
Chris Wilson05394f32010-11-08 19:18:58 +00001323 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001325 int ret;
1326
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001327 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001328 INIT_LIST_HEAD(&ring->active_list);
1329 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001330 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001331 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001332
Chris Wilsonb259f672011-03-29 13:19:09 +01001333 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001335 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001336 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001337 if (ret)
1338 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001339 } else {
1340 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001341 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001342 if (ret)
1343 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001344 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001345
Chris Wilsonebc052e2012-11-15 11:32:28 +00001346 obj = NULL;
1347 if (!HAS_LLC(dev))
1348 obj = i915_gem_object_create_stolen(dev, ring->size);
1349 if (obj == NULL)
1350 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001351 if (obj == NULL) {
1352 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001353 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001354 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001355 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001356
Chris Wilson05394f32010-11-08 19:18:58 +00001357 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001358
Ben Widawskyc37e2202013-07-31 16:59:58 -07001359 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001360 if (ret)
1361 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001362
Chris Wilson3eef8912012-06-04 17:05:40 +01001363 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1364 if (ret)
1365 goto err_unpin;
1366
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001367 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001368 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001369 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001370 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001371 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001373 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001374 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001375
Chris Wilson78501ea2010-10-27 12:18:21 +01001376 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001377 if (ret)
1378 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001379
Chris Wilson55249ba2010-12-22 14:04:47 +00001380 /* Workaround an erratum on the i830 which causes a hang if
1381 * the TAIL pointer points to within the last 2 cachelines
1382 * of the buffer.
1383 */
1384 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001385 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001386 ring->effective_size -= 128;
1387
Chris Wilsonc584fe42010-10-29 18:15:52 +01001388 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001389
1390err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001391 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001392err_unpin:
1393 i915_gem_object_unpin(obj);
1394err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001395 drm_gem_object_unreference(&obj->base);
1396 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001397err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001398 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001399 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001400}
1401
Chris Wilson78501ea2010-10-27 12:18:21 +01001402void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001403{
Chris Wilson33626e62010-10-29 16:18:36 +01001404 struct drm_i915_private *dev_priv;
1405 int ret;
1406
Chris Wilson05394f32010-11-08 19:18:58 +00001407 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001408 return;
1409
Chris Wilson33626e62010-10-29 16:18:36 +01001410 /* Disable the ring buffer. The ring must be idle at this point */
1411 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001412 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001413 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001414 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1415 ring->name, ret);
1416
Chris Wilson33626e62010-10-29 16:18:36 +01001417 I915_WRITE_CTL(ring, 0);
1418
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001419 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001420
Chris Wilson05394f32010-11-08 19:18:58 +00001421 i915_gem_object_unpin(ring->obj);
1422 drm_gem_object_unreference(&ring->obj->base);
1423 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001424 ring->preallocated_lazy_request = NULL;
1425 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001426
Zou Nan hai8d192152010-11-02 16:31:01 +08001427 if (ring->cleanup)
1428 ring->cleanup(ring);
1429
Chris Wilson78501ea2010-10-27 12:18:21 +01001430 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001431}
1432
Chris Wilsona71d8d92012-02-15 11:25:36 +00001433static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1434{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001435 int ret;
1436
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001437 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001438 if (!ret)
1439 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001440
1441 return ret;
1442}
1443
1444static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1445{
1446 struct drm_i915_gem_request *request;
1447 u32 seqno = 0;
1448 int ret;
1449
1450 i915_gem_retire_requests_ring(ring);
1451
1452 if (ring->last_retired_head != -1) {
1453 ring->head = ring->last_retired_head;
1454 ring->last_retired_head = -1;
1455 ring->space = ring_space(ring);
1456 if (ring->space >= n)
1457 return 0;
1458 }
1459
1460 list_for_each_entry(request, &ring->request_list, list) {
1461 int space;
1462
1463 if (request->tail == -1)
1464 continue;
1465
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001466 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001467 if (space < 0)
1468 space += ring->size;
1469 if (space >= n) {
1470 seqno = request->seqno;
1471 break;
1472 }
1473
1474 /* Consume this request in case we need more space than
1475 * is available and so need to prevent a race between
1476 * updating last_retired_head and direct reads of
1477 * I915_RING_HEAD. It also provides a nice sanity check.
1478 */
1479 request->tail = -1;
1480 }
1481
1482 if (seqno == 0)
1483 return -ENOSPC;
1484
1485 ret = intel_ring_wait_seqno(ring, seqno);
1486 if (ret)
1487 return ret;
1488
1489 if (WARN_ON(ring->last_retired_head == -1))
1490 return -ENOSPC;
1491
1492 ring->head = ring->last_retired_head;
1493 ring->last_retired_head = -1;
1494 ring->space = ring_space(ring);
1495 if (WARN_ON(ring->space < n))
1496 return -ENOSPC;
1497
1498 return 0;
1499}
1500
Chris Wilson3e960502012-11-27 16:22:54 +00001501static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001502{
Chris Wilson78501ea2010-10-27 12:18:21 +01001503 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001504 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001505 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001506 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001507
Chris Wilsona71d8d92012-02-15 11:25:36 +00001508 ret = intel_ring_wait_request(ring, n);
1509 if (ret != -ENOSPC)
1510 return ret;
1511
Chris Wilson09246732013-08-10 22:16:32 +01001512 /* force the tail write in case we have been skipping them */
1513 __intel_ring_advance(ring);
1514
Chris Wilsondb53a302011-02-03 11:57:46 +00001515 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001516 /* With GEM the hangcheck timer should kick us out of the loop,
1517 * leaving it early runs the risk of corrupting GEM state (due
1518 * to running on almost untested codepaths). But on resume
1519 * timers don't work yet, so prevent a complete hang in that
1520 * case by choosing an insanely large timeout. */
1521 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001522
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001523 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001524 ring->head = I915_READ_HEAD(ring);
1525 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001526 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001527 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001528 return 0;
1529 }
1530
1531 if (dev->primary->master) {
1532 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1533 if (master_priv->sarea_priv)
1534 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1535 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001536
Chris Wilsone60a0b12010-10-13 10:09:14 +01001537 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001538
Daniel Vetter33196de2012-11-14 17:14:05 +01001539 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1540 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001541 if (ret)
1542 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001543 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001544 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001545 return -EBUSY;
1546}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001547
Chris Wilson3e960502012-11-27 16:22:54 +00001548static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1549{
1550 uint32_t __iomem *virt;
1551 int rem = ring->size - ring->tail;
1552
1553 if (ring->space < rem) {
1554 int ret = ring_wait_for_space(ring, rem);
1555 if (ret)
1556 return ret;
1557 }
1558
1559 virt = ring->virtual_start + ring->tail;
1560 rem /= 4;
1561 while (rem--)
1562 iowrite32(MI_NOOP, virt++);
1563
1564 ring->tail = 0;
1565 ring->space = ring_space(ring);
1566
1567 return 0;
1568}
1569
1570int intel_ring_idle(struct intel_ring_buffer *ring)
1571{
1572 u32 seqno;
1573 int ret;
1574
1575 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001576 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001577 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001578 if (ret)
1579 return ret;
1580 }
1581
1582 /* Wait upon the last request to be completed */
1583 if (list_empty(&ring->request_list))
1584 return 0;
1585
1586 seqno = list_entry(ring->request_list.prev,
1587 struct drm_i915_gem_request,
1588 list)->seqno;
1589
1590 return i915_wait_seqno(ring, seqno);
1591}
1592
Chris Wilson9d7730912012-11-27 16:22:52 +00001593static int
1594intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1595{
Chris Wilson18235212013-09-04 10:45:51 +01001596 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001597 return 0;
1598
Chris Wilson3c0e2342013-09-04 10:45:52 +01001599 if (ring->preallocated_lazy_request == NULL) {
1600 struct drm_i915_gem_request *request;
1601
1602 request = kmalloc(sizeof(*request), GFP_KERNEL);
1603 if (request == NULL)
1604 return -ENOMEM;
1605
1606 ring->preallocated_lazy_request = request;
1607 }
1608
Chris Wilson18235212013-09-04 10:45:51 +01001609 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001610}
1611
Chris Wilson304d6952014-01-02 14:32:35 +00001612static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1613 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001614{
1615 int ret;
1616
1617 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1618 ret = intel_wrap_ring_buffer(ring);
1619 if (unlikely(ret))
1620 return ret;
1621 }
1622
1623 if (unlikely(ring->space < bytes)) {
1624 ret = ring_wait_for_space(ring, bytes);
1625 if (unlikely(ret))
1626 return ret;
1627 }
1628
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001629 return 0;
1630}
1631
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001632int intel_ring_begin(struct intel_ring_buffer *ring,
1633 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001634{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001635 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001636 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001637
Daniel Vetter33196de2012-11-14 17:14:05 +01001638 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1639 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001640 if (ret)
1641 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001642
Chris Wilson304d6952014-01-02 14:32:35 +00001643 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1644 if (ret)
1645 return ret;
1646
Chris Wilson9d7730912012-11-27 16:22:52 +00001647 /* Preallocate the olr before touching the ring */
1648 ret = intel_ring_alloc_seqno(ring);
1649 if (ret)
1650 return ret;
1651
Chris Wilson304d6952014-01-02 14:32:35 +00001652 ring->space -= num_dwords * sizeof(uint32_t);
1653 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001654}
1655
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001656void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001657{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001658 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001659
Chris Wilson18235212013-09-04 10:45:51 +01001660 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001661
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001662 if (INTEL_INFO(ring->dev)->gen >= 6) {
1663 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1664 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001665 if (HAS_VEBOX(ring->dev))
1666 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001667 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001668
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001669 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001670 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001671}
1672
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001673static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1674 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001675{
Akshay Joshi0206e352011-08-16 15:34:10 -04001676 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001677
1678 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001679
Chris Wilson12f55812012-07-05 17:14:01 +01001680 /* Disable notification that the ring is IDLE. The GT
1681 * will then assume that it is busy and bring it out of rc6.
1682 */
1683 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1684 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1685
1686 /* Clear the context id. Here be magic! */
1687 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1688
1689 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001690 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001691 GEN6_BSD_SLEEP_INDICATOR) == 0,
1692 50))
1693 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001694
Chris Wilson12f55812012-07-05 17:14:01 +01001695 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001696 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001697 POSTING_READ(RING_TAIL(ring->mmio_base));
1698
1699 /* Let the ring send IDLE messages to the GT again,
1700 * and so let it sleep to conserve power when idle.
1701 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001702 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001703 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001704}
1705
Ben Widawskyea251322013-05-28 19:22:21 -07001706static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1707 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001708{
Chris Wilson71a77e02011-02-02 12:13:49 +00001709 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001710 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001712 ret = intel_ring_begin(ring, 4);
1713 if (ret)
1714 return ret;
1715
Chris Wilson71a77e02011-02-02 12:13:49 +00001716 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001717 if (INTEL_INFO(ring->dev)->gen >= 8)
1718 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001719 /*
1720 * Bspec vol 1c.5 - video engine command streamer:
1721 * "If ENABLED, all TLBs will be invalidated once the flush
1722 * operation is complete. This bit is only valid when the
1723 * Post-Sync Operation field is a value of 1h or 3h."
1724 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001725 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001726 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1727 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001728 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001729 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001730 if (INTEL_INFO(ring->dev)->gen >= 8) {
1731 intel_ring_emit(ring, 0); /* upper addr */
1732 intel_ring_emit(ring, 0); /* value */
1733 } else {
1734 intel_ring_emit(ring, 0);
1735 intel_ring_emit(ring, MI_NOOP);
1736 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001737 intel_ring_advance(ring);
1738 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001739}
1740
1741static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001742gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1743 u32 offset, u32 len,
1744 unsigned flags)
1745{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001746 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1747 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1748 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001749 int ret;
1750
1751 ret = intel_ring_begin(ring, 4);
1752 if (ret)
1753 return ret;
1754
1755 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001756 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001757 intel_ring_emit(ring, offset);
1758 intel_ring_emit(ring, 0);
1759 intel_ring_emit(ring, MI_NOOP);
1760 intel_ring_advance(ring);
1761
1762 return 0;
1763}
1764
1765static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001766hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1767 u32 offset, u32 len,
1768 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001769{
Akshay Joshi0206e352011-08-16 15:34:10 -04001770 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001771
Akshay Joshi0206e352011-08-16 15:34:10 -04001772 ret = intel_ring_begin(ring, 2);
1773 if (ret)
1774 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001775
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001776 intel_ring_emit(ring,
1777 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1778 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1779 /* bit0-7 is the length on GEN6+ */
1780 intel_ring_emit(ring, offset);
1781 intel_ring_advance(ring);
1782
1783 return 0;
1784}
1785
1786static int
1787gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1788 u32 offset, u32 len,
1789 unsigned flags)
1790{
1791 int ret;
1792
1793 ret = intel_ring_begin(ring, 2);
1794 if (ret)
1795 return ret;
1796
1797 intel_ring_emit(ring,
1798 MI_BATCH_BUFFER_START |
1799 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001800 /* bit0-7 is the length on GEN6+ */
1801 intel_ring_emit(ring, offset);
1802 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001803
Akshay Joshi0206e352011-08-16 15:34:10 -04001804 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001805}
1806
Chris Wilson549f7362010-10-19 11:19:32 +01001807/* Blitter support (SandyBridge+) */
1808
Ben Widawskyea251322013-05-28 19:22:21 -07001809static int gen6_ring_flush(struct intel_ring_buffer *ring,
1810 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001811{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001812 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001813 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001814 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001815
Daniel Vetter6a233c72011-12-14 13:57:07 +01001816 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001817 if (ret)
1818 return ret;
1819
Chris Wilson71a77e02011-02-02 12:13:49 +00001820 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001821 if (INTEL_INFO(ring->dev)->gen >= 8)
1822 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001823 /*
1824 * Bspec vol 1c.3 - blitter engine command streamer:
1825 * "If ENABLED, all TLBs will be invalidated once the flush
1826 * operation is complete. This bit is only valid when the
1827 * Post-Sync Operation field is a value of 1h or 3h."
1828 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001829 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001830 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001831 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001832 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001833 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001834 if (INTEL_INFO(ring->dev)->gen >= 8) {
1835 intel_ring_emit(ring, 0); /* upper addr */
1836 intel_ring_emit(ring, 0); /* value */
1837 } else {
1838 intel_ring_emit(ring, 0);
1839 intel_ring_emit(ring, MI_NOOP);
1840 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001841 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001842
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001843 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001844 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1845
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001846 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001847}
1848
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001849int intel_init_render_ring_buffer(struct drm_device *dev)
1850{
1851 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001853
Daniel Vetter59465b52012-04-11 22:12:48 +02001854 ring->name = "render ring";
1855 ring->id = RCS;
1856 ring->mmio_base = RENDER_RING_BASE;
1857
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001858 if (INTEL_INFO(dev)->gen >= 6) {
1859 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001860 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001861 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001862 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001863 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001864 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001865 ring->irq_get = gen8_ring_get_irq;
1866 ring->irq_put = gen8_ring_put_irq;
1867 } else {
1868 ring->irq_get = gen6_ring_get_irq;
1869 ring->irq_put = gen6_ring_put_irq;
1870 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001871 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001872 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001873 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001874 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001875 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1876 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1877 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001878 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001879 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1880 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1881 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001882 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001883 } else if (IS_GEN5(dev)) {
1884 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001885 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001886 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001887 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001888 ring->irq_get = gen5_ring_get_irq;
1889 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001890 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1891 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001892 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001893 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001894 if (INTEL_INFO(dev)->gen < 4)
1895 ring->flush = gen2_render_ring_flush;
1896 else
1897 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001898 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001899 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001900 if (IS_GEN2(dev)) {
1901 ring->irq_get = i8xx_ring_get_irq;
1902 ring->irq_put = i8xx_ring_put_irq;
1903 } else {
1904 ring->irq_get = i9xx_ring_get_irq;
1905 ring->irq_put = i9xx_ring_put_irq;
1906 }
Daniel Vettere3670312012-04-11 22:12:53 +02001907 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001908 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001909 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001910 if (IS_HASWELL(dev))
1911 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001912 else if (IS_GEN8(dev))
1913 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001914 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001915 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1916 else if (INTEL_INFO(dev)->gen >= 4)
1917 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1918 else if (IS_I830(dev) || IS_845G(dev))
1919 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1920 else
1921 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001922 ring->init = init_render_ring;
1923 ring->cleanup = render_ring_cleanup;
1924
Daniel Vetterb45305f2012-12-17 16:21:27 +01001925 /* Workaround batchbuffer to combat CS tlb bug. */
1926 if (HAS_BROKEN_CS_TLB(dev)) {
1927 struct drm_i915_gem_object *obj;
1928 int ret;
1929
1930 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1931 if (obj == NULL) {
1932 DRM_ERROR("Failed to allocate batch bo\n");
1933 return -ENOMEM;
1934 }
1935
Ben Widawskyc37e2202013-07-31 16:59:58 -07001936 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001937 if (ret != 0) {
1938 drm_gem_object_unreference(&obj->base);
1939 DRM_ERROR("Failed to ping batch bo\n");
1940 return ret;
1941 }
1942
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001943 ring->scratch.obj = obj;
1944 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001945 }
1946
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001947 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001948}
1949
Chris Wilsone8616b62011-01-20 09:57:11 +00001950int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1951{
1952 drm_i915_private_t *dev_priv = dev->dev_private;
1953 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001954 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001955
Daniel Vetter59465b52012-04-11 22:12:48 +02001956 ring->name = "render ring";
1957 ring->id = RCS;
1958 ring->mmio_base = RENDER_RING_BASE;
1959
Chris Wilsone8616b62011-01-20 09:57:11 +00001960 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001961 /* non-kms not supported on gen6+ */
1962 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001963 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001964
1965 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1966 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1967 * the special gen5 functions. */
1968 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001969 if (INTEL_INFO(dev)->gen < 4)
1970 ring->flush = gen2_render_ring_flush;
1971 else
1972 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001973 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001974 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001975 if (IS_GEN2(dev)) {
1976 ring->irq_get = i8xx_ring_get_irq;
1977 ring->irq_put = i8xx_ring_put_irq;
1978 } else {
1979 ring->irq_get = i9xx_ring_get_irq;
1980 ring->irq_put = i9xx_ring_put_irq;
1981 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001982 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001983 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001984 if (INTEL_INFO(dev)->gen >= 4)
1985 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1986 else if (IS_I830(dev) || IS_845G(dev))
1987 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1988 else
1989 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001990 ring->init = init_render_ring;
1991 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001992
1993 ring->dev = dev;
1994 INIT_LIST_HEAD(&ring->active_list);
1995 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001996
1997 ring->size = size;
1998 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001999 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00002000 ring->effective_size -= 128;
2001
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002002 ring->virtual_start = ioremap_wc(start, size);
2003 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002004 DRM_ERROR("can not ioremap virtual address for"
2005 " ring buffer\n");
2006 return -ENOMEM;
2007 }
2008
Chris Wilson6b8294a2012-11-16 11:43:20 +00002009 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002010 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002011 if (ret)
2012 return ret;
2013 }
2014
Chris Wilsone8616b62011-01-20 09:57:11 +00002015 return 0;
2016}
2017
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002018int intel_init_bsd_ring_buffer(struct drm_device *dev)
2019{
2020 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002021 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002022
Daniel Vetter58fa3832012-04-11 22:12:49 +02002023 ring->name = "bsd ring";
2024 ring->id = VCS;
2025
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002026 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002027 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002028 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002029 /* gen6 bsd needs a special wa for tail updates */
2030 if (IS_GEN6(dev))
2031 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002032 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002033 ring->add_request = gen6_add_request;
2034 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002035 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002036 if (INTEL_INFO(dev)->gen >= 8) {
2037 ring->irq_enable_mask =
2038 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2039 ring->irq_get = gen8_ring_get_irq;
2040 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002041 ring->dispatch_execbuffer =
2042 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002043 } else {
2044 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2045 ring->irq_get = gen6_ring_get_irq;
2046 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002047 ring->dispatch_execbuffer =
2048 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002049 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002050 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002051 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2052 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2053 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002054 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002055 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2056 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2057 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002058 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002059 } else {
2060 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002061 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002062 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002063 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002064 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002065 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002066 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002067 ring->irq_get = gen5_ring_get_irq;
2068 ring->irq_put = gen5_ring_put_irq;
2069 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002070 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002071 ring->irq_get = i9xx_ring_get_irq;
2072 ring->irq_put = i9xx_ring_put_irq;
2073 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002074 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002075 }
2076 ring->init = init_ring_common;
2077
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002078 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002079}
Chris Wilson549f7362010-10-19 11:19:32 +01002080
2081int intel_init_blt_ring_buffer(struct drm_device *dev)
2082{
2083 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002084 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002085
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002086 ring->name = "blitter ring";
2087 ring->id = BCS;
2088
2089 ring->mmio_base = BLT_RING_BASE;
2090 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002091 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002092 ring->add_request = gen6_add_request;
2093 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002094 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002095 if (INTEL_INFO(dev)->gen >= 8) {
2096 ring->irq_enable_mask =
2097 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2098 ring->irq_get = gen8_ring_get_irq;
2099 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002100 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002101 } else {
2102 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2103 ring->irq_get = gen6_ring_get_irq;
2104 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002105 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002106 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002107 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002108 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2109 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2110 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002111 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002112 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2113 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2114 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002115 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002116 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002117
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002118 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002119}
Chris Wilsona7b97612012-07-20 12:41:08 +01002120
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002121int intel_init_vebox_ring_buffer(struct drm_device *dev)
2122{
2123 drm_i915_private_t *dev_priv = dev->dev_private;
2124 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2125
2126 ring->name = "video enhancement ring";
2127 ring->id = VECS;
2128
2129 ring->mmio_base = VEBOX_RING_BASE;
2130 ring->write_tail = ring_write_tail;
2131 ring->flush = gen6_ring_flush;
2132 ring->add_request = gen6_add_request;
2133 ring->get_seqno = gen6_ring_get_seqno;
2134 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002135
2136 if (INTEL_INFO(dev)->gen >= 8) {
2137 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002138 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002139 ring->irq_get = gen8_ring_get_irq;
2140 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002141 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002142 } else {
2143 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2144 ring->irq_get = hsw_vebox_get_irq;
2145 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002146 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002147 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002148 ring->sync_to = gen6_ring_sync;
2149 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2150 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2151 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2152 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2153 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2154 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2155 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2156 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2157 ring->init = init_ring_common;
2158
2159 return intel_init_ring_buffer(dev, ring);
2160}
2161
Chris Wilsona7b97612012-07-20 12:41:08 +01002162int
2163intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2164{
2165 int ret;
2166
2167 if (!ring->gpu_caches_dirty)
2168 return 0;
2169
2170 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2171 if (ret)
2172 return ret;
2173
2174 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2175
2176 ring->gpu_caches_dirty = false;
2177 return 0;
2178}
2179
2180int
2181intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2182{
2183 uint32_t flush_domains;
2184 int ret;
2185
2186 flush_domains = 0;
2187 if (ring->gpu_caches_dirty)
2188 flush_domains = I915_GEM_GPU_DOMAINS;
2189
2190 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2191 if (ret)
2192 return ret;
2193
2194 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2195
2196 ring->gpu_caches_dirty = false;
2197 return 0;
2198}