blob: 8eac00efadc1ad8f8e477094e26790a1ec317117 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvareb3b8df92014-11-12 10:20:40 +01005 Copyright (C) 2007 - 2014 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018*/
19
20/*
Jean Delvarece316112014-07-17 15:03:24 +020021 * Supports the following Intel I/O Controller Hubs (ICH):
22 *
23 * I/O Block I2C
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020058 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020059 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -070061 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
Devin Ryles3eee17992014-11-05 16:30:03 -050062 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
Mika Westerberg84d7f2e2015-10-13 15:41:39 +030063 * DNV (SOC) 0x19df 32 hard yes yes yes
Jarkko Nikuladd77f422015-10-22 17:16:58 +030064 * Broxton (SOC) 0x5ad4 32 hard yes yes yes
Alexandra Yatescdc5a312015-11-05 11:40:25 -080065 * Lewisburg (PCH) 0xa1a3 32 hard yes yes yes
66 * Lewisburg Supersku (PCH) 0xa223 32 hard yes yes yes
Andy Shevchenko31158762016-09-23 11:56:01 +030067 * Kaby Lake PCH-H (PCH) 0xa2a3 32 hard yes yes yes
Mika Westerberg9827f9e2017-02-01 19:20:59 +030068 * Gemini Lake (SOC) 0x31d4 32 hard yes yes yes
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +030069 * Cannon Lake-H (PCH) 0xa323 32 hard yes yes yes
70 * Cannon Lake-LP (PCH) 0x9da3 32 hard yes yes yes
Jarkko Nikulacb09d942017-09-21 16:23:16 +030071 * Cedar Fork (PCH) 0x18df 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020072 *
73 * Features supported by this driver:
74 * Software PEC no
75 * Hardware PEC yes
76 * Block buffer yes
77 * Block process call transaction no
78 * I2C block read transaction yes (doesn't use the block buffer)
79 * Slave mode no
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020080 * SMBus Host Notify yes
Jean Delvarece316112014-07-17 15:03:24 +020081 * Interrupt processing yes
82 *
83 * See the file Documentation/i2c/busses/i2c-i801 for details.
84 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Daniel Kurtz636752b2012-07-24 14:13:58 +020086#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/kernel.h>
90#include <linux/stddef.h>
91#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <linux/ioport.h>
93#include <linux/init.h>
94#include <linux/i2c.h>
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020095#include <linux/i2c-smbus.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020096#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010097#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +020098#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +010099#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +0200100#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200101#include <linux/err.h>
Mika Westerberg94246932015-08-06 13:46:25 +0100102#include <linux/platform_device.h>
103#include <linux/platform_data/itco_wdt.h>
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200104#include <linux/pm_runtime.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200105
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400106#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200107#include <linux/gpio.h>
108#include <linux/i2c-mux-gpio.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200109#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100112#define SMBHSTSTS(p) (0 + (p)->smba)
113#define SMBHSTCNT(p) (2 + (p)->smba)
114#define SMBHSTCMD(p) (3 + (p)->smba)
115#define SMBHSTADD(p) (4 + (p)->smba)
116#define SMBHSTDAT0(p) (5 + (p)->smba)
117#define SMBHSTDAT1(p) (6 + (p)->smba)
118#define SMBBLKDAT(p) (7 + (p)->smba)
119#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
120#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
121#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200122#define SMBSLVSTS(p) (16 + (p)->smba) /* ICH3 and later */
123#define SMBSLVCMD(p) (17 + (p)->smba) /* ICH3 and later */
124#define SMBNTFDADD(p) (20 + (p)->smba) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200127#define SMBBAR 4
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100128#define SMBPCICTL 0x004
Daniel Kurtz636752b2012-07-24 14:13:58 +0200129#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define SMBHSTCFG 0x040
Mika Westerberg94246932015-08-06 13:46:25 +0100131#define TCOBASE 0x050
132#define TCOCTL 0x054
133
134#define ACPIBASE 0x040
135#define ACPIBASE_SMI_OFF 0x030
136#define ACPICTRL 0x044
137#define ACPICTRL_EN 0x080
138
139#define SBREG_BAR 0x10
140#define SBREG_SMBCTRL 0xc6000c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Daniel Kurtz636752b2012-07-24 14:13:58 +0200142/* Host status bits for SMBPCISTS */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200143#define SMBPCISTS_INTS BIT(3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200144
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100145/* Control bits for SMBPCICTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200146#define SMBPCICTL_INTDIS BIT(10)
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Host configuration bits for SMBHSTCFG */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200149#define SMBHSTCFG_HST_EN BIT(0)
150#define SMBHSTCFG_SMB_SMI_EN BIT(1)
151#define SMBHSTCFG_I2C_EN BIT(2)
152#define SMBHSTCFG_SPD_WD BIT(4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Mika Westerberg94246932015-08-06 13:46:25 +0100154/* TCO configuration bits for TCOCTL */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200155#define TCOCTL_EN BIT(8)
Mika Westerberg94246932015-08-06 13:46:25 +0100156
Ellen Wang97d34ec2016-07-01 22:42:15 +0200157/* Auxiliary status register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200158#define SMBAUXSTS_CRCE BIT(0)
159#define SMBAUXSTS_STCO BIT(1)
Ellen Wang97d34ec2016-07-01 22:42:15 +0200160
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300161/* Auxiliary control register bits, ICH4+ only */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200162#define SMBAUXCTL_CRC BIT(0)
163#define SMBAUXCTL_E32B BIT(1)
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200166#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
168/* I801 command constants */
169#define I801_QUICK 0x00
170#define I801_BYTE 0x04
171#define I801_BYTE_DATA 0x08
172#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100173#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100175#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200176
177/* I801 Host Control register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200178#define SMBHSTCNT_INTREN BIT(0)
179#define SMBHSTCNT_KILL BIT(1)
180#define SMBHSTCNT_LAST_BYTE BIT(5)
181#define SMBHSTCNT_START BIT(6)
182#define SMBHSTCNT_PEC_EN BIT(7) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200184/* I801 Hosts Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200185#define SMBHSTSTS_BYTE_DONE BIT(7)
186#define SMBHSTSTS_INUSE_STS BIT(6)
187#define SMBHSTSTS_SMBALERT_STS BIT(5)
188#define SMBHSTSTS_FAILED BIT(4)
189#define SMBHSTSTS_BUS_ERR BIT(3)
190#define SMBHSTSTS_DEV_ERR BIT(2)
191#define SMBHSTSTS_INTR BIT(1)
192#define SMBHSTSTS_HOST_BUSY BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200194/* Host Notify Status register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200195#define SMBSLVSTS_HST_NTFY_STS BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200196
Benjamin Tissoires9786b1f2016-10-13 14:10:36 +0200197/* Host Notify Command register bits */
Benjamin Tissoiresfe9ba3e2016-10-13 14:10:37 +0200198#define SMBSLVCMD_HST_NTFY_INTREN BIT(0)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200199
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200200#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
201 SMBHSTSTS_DEV_ERR)
202
203#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
204 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200205
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200206/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200207#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
Jarkko Nikulacb09d942017-09-21 16:23:16 +0300208#define PCI_DEVICE_ID_INTEL_CDF_SMBUS 0x18df
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200209#define PCI_DEVICE_ID_INTEL_DNV_SMBUS 0x19df
Jean Delvarece316112014-07-17 15:03:24 +0200210#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
211#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100212/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200213#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
214#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
215#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
216#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
217#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200218#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
Jean Delvarece316112014-07-17 15:03:24 +0200219#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
220#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
Mika Westerberg9827f9e2017-02-01 19:20:59 +0300221#define PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS 0x31d4
Jean Delvarece316112014-07-17 15:03:24 +0200222#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200223#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS 0x5ad4
Jean Delvarece316112014-07-17 15:03:24 +0200224#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200225#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200226#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
227#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
228#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
229#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
230#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800231#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
Devin Ryles3eee17992014-11-05 16:30:03 -0500232#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300233#define PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS 0x9da3
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200234#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
Alexandra Yatescdc5a312015-11-05 11:40:25 -0800235#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS 0xa1a3
236#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS 0xa223
Andy Shevchenko31158762016-09-23 11:56:01 +0300237#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS 0xa2a3
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +0300238#define PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS 0xa323
David Woodhouse55fee8d2010-10-31 21:07:00 +0100239
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200240struct i801_mux_config {
241 char *gpio_chip;
242 unsigned values[3];
243 int n_values;
244 unsigned classes[3];
245 unsigned gpios[2]; /* Relative to gpio_chip->base */
246 int n_gpios;
247};
248
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100249struct i801_priv {
250 struct i2c_adapter adapter;
251 unsigned long smba;
252 unsigned char original_hstcfg;
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200253 unsigned char original_slvcmd;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100254 struct pci_dev *pci_dev;
255 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200256
257 /* isr processing */
258 wait_queue_head_t waitq;
259 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200260
261 /* Command state used by isr for byte-by-byte block transactions */
262 u8 cmd;
263 bool is_read;
264 int count;
265 int len;
266 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200267
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400268#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200269 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200270 struct platform_device *mux_pdev;
271#endif
Mika Westerberg94246932015-08-06 13:46:25 +0100272 struct platform_device *tco_pdev;
Mika Westerberga7ae8192016-06-09 16:56:28 +0300273
274 /*
275 * If set to true the host controller registers are reserved for
276 * ACPI AML use. Protected by acpi_lock.
277 */
278 bool acpi_reserved;
279 struct mutex acpi_lock;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100280};
281
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200282#define FEATURE_SMBUS_PEC BIT(0)
283#define FEATURE_BLOCK_BUFFER BIT(1)
284#define FEATURE_BLOCK_PROC BIT(2)
285#define FEATURE_I2C_BLOCK_READ BIT(3)
286#define FEATURE_IRQ BIT(4)
287#define FEATURE_HOST_NOTIFY BIT(5)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200288/* Not really a feature, but it's convenient to handle it as such */
Benjamin Tissoiresf91fba62016-10-13 14:10:38 +0200289#define FEATURE_IDF BIT(15)
290#define FEATURE_TCO BIT(16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Jean Delvareadff6872010-05-21 18:40:54 +0200292static const char *i801_feature_names[] = {
293 "SMBus PEC",
294 "Block buffer",
295 "Block process call",
296 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200297 "Interrupt",
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200298 "SMBus Host Notify",
Jean Delvareadff6872010-05-21 18:40:54 +0200299};
300
301static unsigned int disable_features;
302module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000303MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
304 "\t\t 0x01 disable SMBus PEC\n"
305 "\t\t 0x02 disable the block buffer\n"
306 "\t\t 0x08 disable the I2C block read functionality\n"
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200307 "\t\t 0x10 don't use interrupts\n"
308 "\t\t 0x20 disable SMBus Host Notify ");
Jean Delvareadff6872010-05-21 18:40:54 +0200309
Jean Delvarecf898dc2008-07-14 22:38:33 +0200310/* Make sure the SMBus host is ready to start transmitting.
311 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100312static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200313{
314 int status;
315
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100316 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200317 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100318 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200319 return -EBUSY;
320 }
321
322 status &= STATUS_FLAGS;
323 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100324 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200325 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100326 outb_p(status, SMBHSTSTS(priv));
327 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200328 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100329 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200330 "Failed clearing status flags (%02x)\n",
331 status);
332 return -EBUSY;
333 }
334 }
335
Ellen Wang97d34ec2016-07-01 22:42:15 +0200336 /*
337 * Clear CRC status if needed.
338 * During normal operation, i801_check_post() takes care
339 * of it after every operation. We do it here only in case
340 * the hardware was already in this state when the driver
341 * started.
342 */
343 if (priv->features & FEATURE_SMBUS_PEC) {
344 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
345 if (status) {
346 dev_dbg(&priv->pci_dev->dev,
347 "Clearing aux status flags (%02x)\n", status);
348 outb_p(status, SMBAUXSTS(priv));
349 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
350 if (status) {
351 dev_err(&priv->pci_dev->dev,
352 "Failed clearing aux status flags (%02x)\n",
353 status);
354 return -EBUSY;
355 }
356 }
357 }
358
Jean Delvarecf898dc2008-07-14 22:38:33 +0200359 return 0;
360}
361
Jean Delvare6cad93c2012-07-24 14:13:58 +0200362/*
363 * Convert the status register to an error code, and clear it.
364 * Note that status only contains the bits we want to clear, not the
365 * actual register value.
366 */
367static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200368{
369 int result = 0;
370
Daniel Kurtz636752b2012-07-24 14:13:58 +0200371 /*
372 * If the SMBus is still busy, we give up
373 * Note: This timeout condition only happens when using polling
374 * transactions. For interrupt operation, NAK/timeout is indicated by
375 * DEV_ERR.
376 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200377 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100378 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200379 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100380 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
381 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
382 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200383 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100384 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
385 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200386
387 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100388 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200389 if ((status & SMBHSTSTS_HOST_BUSY) ||
390 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100391 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200392 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100393 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200394 return -ETIMEDOUT;
395 }
396
397 if (status & SMBHSTSTS_FAILED) {
398 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100399 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200400 }
401 if (status & SMBHSTSTS_DEV_ERR) {
Ellen Wang97d34ec2016-07-01 22:42:15 +0200402 /*
403 * This may be a PEC error, check and clear it.
404 *
405 * AUXSTS is handled differently from HSTSTS.
406 * For HSTSTS, i801_isr() or i801_wait_intr()
407 * has already cleared the error bits in hardware,
408 * and we are passed a copy of the original value
409 * in "status".
410 * For AUXSTS, the hardware register is left
411 * for us to handle here.
412 * This is asymmetric, slightly iffy, but safe,
413 * since all this code is serialized and the CRCE
414 * bit is harmless as long as it's cleared before
415 * the next operation.
416 */
417 if ((priv->features & FEATURE_SMBUS_PEC) &&
418 (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
419 outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
420 result = -EBADMSG;
421 dev_dbg(&priv->pci_dev->dev, "PEC error\n");
422 } else {
423 result = -ENXIO;
424 dev_dbg(&priv->pci_dev->dev, "No response\n");
425 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200426 }
427 if (status & SMBHSTSTS_BUS_ERR) {
428 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100429 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200430 }
431
Jean Delvare6cad93c2012-07-24 14:13:58 +0200432 /* Clear status flags except BYTE_DONE, to be cleared by caller */
433 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200434
435 return result;
436}
437
Jean Delvare6cad93c2012-07-24 14:13:58 +0200438/* Wait for BUSY being cleared and either INTR or an error flag being set */
439static int i801_wait_intr(struct i801_priv *priv)
440{
441 int timeout = 0;
442 int status;
443
444 /* We will always wait for a fraction of a second! */
445 do {
446 usleep_range(250, 500);
447 status = inb_p(SMBHSTSTS(priv));
448 } while (((status & SMBHSTSTS_HOST_BUSY) ||
449 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
450 (timeout++ < MAX_RETRIES));
451
452 if (timeout > MAX_RETRIES) {
453 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
454 return -ETIMEDOUT;
455 }
456 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
457}
458
459/* Wait for either BYTE_DONE or an error flag being set */
460static int i801_wait_byte_done(struct i801_priv *priv)
461{
462 int timeout = 0;
463 int status;
464
465 /* We will always wait for a fraction of a second! */
466 do {
467 usleep_range(250, 500);
468 status = inb_p(SMBHSTSTS(priv));
469 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
470 (timeout++ < MAX_RETRIES));
471
472 if (timeout > MAX_RETRIES) {
473 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
474 return -ETIMEDOUT;
475 }
476 return status & STATUS_ERROR_FLAGS;
477}
478
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100479static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
Jean Delvare2b738092008-07-14 22:38:32 +0200481 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200482 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100483 const struct i2c_adapter *adap = &priv->adapter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100485 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200486 if (result < 0)
487 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Daniel Kurtz636752b2012-07-24 14:13:58 +0200489 if (priv->features & FEATURE_IRQ) {
490 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
491 SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100492 result = wait_event_timeout(priv->waitq,
493 (status = priv->status),
494 adap->timeout);
495 if (!result) {
496 status = -ETIMEDOUT;
497 dev_warn(&priv->pci_dev->dev,
498 "Timeout waiting for interrupt!\n");
499 }
Daniel Kurtz636752b2012-07-24 14:13:58 +0200500 priv->status = 0;
501 return i801_check_post(priv, status);
502 }
503
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200504 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200505 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200506 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Jean Delvare6cad93c2012-07-24 14:13:58 +0200508 status = i801_wait_intr(priv);
509 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200510}
511
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100512static int i801_block_transaction_by_block(struct i801_priv *priv,
513 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200514 char read_write, int hwpec)
515{
516 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200517 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200518
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100519 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200520
521 /* Use 32-byte buffer to process this transaction */
522 if (read_write == I2C_SMBUS_WRITE) {
523 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100524 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200525 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100526 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200527 }
528
Daniel Kurtz37af8712012-07-24 14:13:58 +0200529 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200530 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200531 if (status)
532 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200533
534 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100535 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200536 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200537 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200538
539 data->block[0] = len;
540 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100541 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200542 }
543 return 0;
544}
545
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200546static void i801_isr_byte_done(struct i801_priv *priv)
547{
548 if (priv->is_read) {
549 /* For SMBus block reads, length is received with first byte */
550 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
551 (priv->count == 0)) {
552 priv->len = inb_p(SMBHSTDAT0(priv));
553 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
554 dev_err(&priv->pci_dev->dev,
555 "Illegal SMBus block read size %d\n",
556 priv->len);
557 /* FIXME: Recover */
558 priv->len = I2C_SMBUS_BLOCK_MAX;
559 } else {
560 dev_dbg(&priv->pci_dev->dev,
561 "SMBus block read size is %d\n",
562 priv->len);
563 }
564 priv->data[-1] = priv->len;
565 }
566
567 /* Read next byte */
568 if (priv->count < priv->len)
569 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
570 else
571 dev_dbg(&priv->pci_dev->dev,
572 "Discarding extra byte on block read\n");
573
574 /* Set LAST_BYTE for last byte of read transaction */
575 if (priv->count == priv->len - 1)
576 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
577 SMBHSTCNT(priv));
578 } else if (priv->count < priv->len - 1) {
579 /* Write next byte, except for IRQ after last byte */
580 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
581 }
582
583 /* Clear BYTE_DONE to continue with next byte */
584 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
585}
586
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200587static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
588{
589 unsigned short addr;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200590
591 addr = inb_p(SMBNTFDADD(priv)) >> 1;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200592
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200593 /*
594 * With the tested platforms, reading SMBNTFDDAT (22 + (p)->smba)
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200595 * always returns 0. Our current implementation doesn't provide
596 * data, so we just ignore it.
Benjamin Tissoiresc912a252016-10-13 14:10:39 +0200597 */
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200598 i2c_handle_smbus_host_notify(&priv->adapter, addr);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200599
600 /* clear Host Notify bit and return */
601 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
602 return IRQ_HANDLED;
603}
604
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200605/*
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200606 * There are three kinds of interrupts:
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200607 *
608 * 1) i801 signals transaction completion with one of these interrupts:
609 * INTR - Success
610 * DEV_ERR - Invalid command, NAK or communication timeout
611 * BUS_ERR - SMI# transaction collision
612 * FAILED - transaction was canceled due to a KILL request
613 * When any of these occur, update ->status and wake up the waitq.
614 * ->status must be cleared before kicking off the next transaction.
615 *
616 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
617 * occurs for each byte of a byte-by-byte to prepare the next byte.
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200618 *
619 * 3) Host Notify interrupts
Daniel Kurtz636752b2012-07-24 14:13:58 +0200620 */
621static irqreturn_t i801_isr(int irq, void *dev_id)
622{
623 struct i801_priv *priv = dev_id;
624 u16 pcists;
625 u8 status;
626
627 /* Confirm this is our interrupt */
628 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
629 if (!(pcists & SMBPCISTS_INTS))
630 return IRQ_NONE;
631
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200632 if (priv->features & FEATURE_HOST_NOTIFY) {
633 status = inb_p(SMBSLVSTS(priv));
634 if (status & SMBSLVSTS_HST_NTFY_STS)
635 return i801_host_notify_isr(priv);
636 }
637
Daniel Kurtz636752b2012-07-24 14:13:58 +0200638 status = inb_p(SMBHSTSTS(priv));
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200639 if (status & SMBHSTSTS_BYTE_DONE)
640 i801_isr_byte_done(priv);
641
Daniel Kurtz636752b2012-07-24 14:13:58 +0200642 /*
643 * Clear irq sources and report transaction result.
644 * ->status must be cleared before the next transaction is started.
645 */
646 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
647 if (status) {
648 outb_p(status, SMBHSTSTS(priv));
Jean Delvarea90bc5d2016-05-25 09:37:02 +0200649 priv->status = status;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200650 wake_up(&priv->waitq);
651 }
652
653 return IRQ_HANDLED;
654}
655
656/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200657 * For "byte-by-byte" block transactions:
658 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
659 * I2C read uses cmd=I801_I2C_BLOCK_DATA
660 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100661static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
662 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100663 char read_write, int command,
664 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
666 int i, len;
667 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200668 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200669 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100670 const struct i2c_adapter *adap = &priv->adapter;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200671
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100672 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200673 if (result < 0)
674 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200676 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100679 outb_p(len, SMBHSTDAT0(priv));
680 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 }
682
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200683 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
684 read_write == I2C_SMBUS_READ)
685 smbcmd = I801_I2C_BLOCK_DATA;
686 else
687 smbcmd = I801_BLOCK_DATA;
688
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200689 if (priv->features & FEATURE_IRQ) {
690 priv->is_read = (read_write == I2C_SMBUS_READ);
691 if (len == 1 && priv->is_read)
692 smbcmd |= SMBHSTCNT_LAST_BYTE;
693 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
694 priv->len = len;
695 priv->count = 0;
696 priv->data = &data->block[1];
697
698 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100699 result = wait_event_timeout(priv->waitq,
700 (status = priv->status),
701 adap->timeout);
702 if (!result) {
703 status = -ETIMEDOUT;
704 dev_warn(&priv->pci_dev->dev,
705 "Timeout waiting for interrupt!\n");
706 }
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200707 priv->status = 0;
708 return i801_check_post(priv, status);
709 }
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200712 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200713 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200714 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200717 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100718 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Jean Delvare6cad93c2012-07-24 14:13:58 +0200720 status = i801_wait_byte_done(priv);
721 if (status)
722 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Jean Delvare63420642008-01-27 18:14:50 +0100724 if (i == 1 && read_write == I2C_SMBUS_READ
725 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100726 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200727 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100728 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200729 "Illegal SMBus block read size %d\n",
730 len);
731 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100732 while (inb_p(SMBHSTSTS(priv)) &
733 SMBHSTSTS_HOST_BUSY)
734 outb_p(SMBHSTSTS_BYTE_DONE,
735 SMBHSTSTS(priv));
736 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200737 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 data->block[0] = len;
740 }
741
742 /* Retrieve/store value in SMBBLKDAT */
743 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100744 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100746 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Jean Delvarecf898dc2008-07-14 22:38:33 +0200748 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200749 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200750 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200751
Jean Delvare6cad93c2012-07-24 14:13:58 +0200752 status = i801_wait_intr(priv);
753exit:
754 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200755}
756
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100757static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200758{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100759 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
760 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200761 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200762 return 0;
763}
764
765/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100766static int i801_block_transaction(struct i801_priv *priv,
767 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200768 int command, int hwpec)
769{
770 int result = 0;
771 unsigned char hostc;
772
773 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
774 if (read_write == I2C_SMBUS_WRITE) {
775 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100776 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
777 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200778 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100779 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
780 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100781 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200782 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
785
Jean Delvare63420642008-01-27 18:14:50 +0100786 if (read_write == I2C_SMBUS_WRITE
787 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200788 if (data->block[0] < 1)
789 data->block[0] = 1;
790 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
791 data->block[0] = I2C_SMBUS_BLOCK_MAX;
792 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100793 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200794 }
795
Jean Delvarec074c392010-03-13 20:56:53 +0100796 /* Experience has shown that the block buffer can only be used for
797 SMBus (not I2C) block transactions, even though the datasheet
798 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100799 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100800 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100801 && i801_set_block_buffer_mode(priv) == 0)
802 result = i801_block_transaction_by_block(priv, data,
803 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200804 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100805 result = i801_block_transaction_byte_by_byte(priv, data,
806 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100807 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200808
Jean Delvare63420642008-01-27 18:14:50 +0100809 if (command == I2C_SMBUS_I2C_BLOCK_DATA
810 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100812 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 }
814 return result;
815}
816
David Brownell97140342008-07-14 22:38:25 +0200817/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200818static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200820 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200822 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 int block = 0;
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200824 int ret = 0, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100825 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Mika Westerberga7ae8192016-06-09 16:56:28 +0300827 mutex_lock(&priv->acpi_lock);
828 if (priv->acpi_reserved) {
829 mutex_unlock(&priv->acpi_lock);
830 return -EBUSY;
831 }
832
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200833 pm_runtime_get_sync(&priv->pci_dev->dev);
834
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100835 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200836 && size != I2C_SMBUS_QUICK
837 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 switch (size) {
840 case I2C_SMBUS_QUICK:
841 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100842 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 xact = I801_QUICK;
844 break;
845 case I2C_SMBUS_BYTE:
846 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100847 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100849 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 xact = I801_BYTE;
851 break;
852 case I2C_SMBUS_BYTE_DATA:
853 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100854 SMBHSTADD(priv));
855 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100857 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 xact = I801_BYTE_DATA;
859 break;
860 case I2C_SMBUS_WORD_DATA:
861 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100862 SMBHSTADD(priv));
863 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100865 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
866 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 }
868 xact = I801_WORD_DATA;
869 break;
870 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100872 SMBHSTADD(priv));
873 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 block = 1;
875 break;
Jean Delvare63420642008-01-27 18:14:50 +0100876 case I2C_SMBUS_I2C_BLOCK_DATA:
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200877 /*
878 * NB: page 240 of ICH5 datasheet shows that the R/#W
879 * bit should be cleared here, even when reading.
880 * However if SPD Write Disable is set (Lynx Point and later),
881 * the read will fail if we don't set the R/#W bit.
882 */
883 outb_p(((addr & 0x7f) << 1) |
884 ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
885 (read_write & 0x01) : 0),
886 SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100887 if (read_write == I2C_SMBUS_READ) {
888 /* NB: page 240 of ICH5 datasheet also shows
889 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100890 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100891 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100892 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100893 block = 1;
894 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100896 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
897 size);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200898 ret = -EOPNOTSUPP;
899 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 }
901
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200902 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100903 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200904 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100905 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
906 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200907
Ivo Manca3fb21c62010-05-21 18:40:55 +0200908 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100909 ret = i801_block_transaction(priv, data, read_write, size,
910 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200911 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200912 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Jean Delvarec79cfba2006-04-20 02:43:18 -0700914 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200915 time, so we forcibly disable it after every transaction. Turn off
916 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100917 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100918 outb_p(inb_p(SMBAUXCTL(priv)) &
919 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700920
Ivo Manca3fb21c62010-05-21 18:40:55 +0200921 if (block)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200922 goto out;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200923 if (ret)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200924 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200926 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
928 switch (xact & 0x7f) {
929 case I801_BYTE: /* Result put in SMBHSTDAT0 */
930 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100931 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 break;
933 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100934 data->word = inb_p(SMBHSTDAT0(priv)) +
935 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 break;
937 }
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200938
939out:
940 pm_runtime_mark_last_busy(&priv->pci_dev->dev);
941 pm_runtime_put_autosuspend(&priv->pci_dev->dev);
Mika Westerberga7ae8192016-06-09 16:56:28 +0300942 mutex_unlock(&priv->acpi_lock);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200943 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944}
945
946
947static u32 i801_func(struct i2c_adapter *adapter)
948{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100949 struct i801_priv *priv = i2c_get_adapdata(adapter);
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100952 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
953 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100954 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
955 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200956 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
957 ((priv->features & FEATURE_HOST_NOTIFY) ?
958 I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
959}
960
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200961static void i801_enable_host_notify(struct i2c_adapter *adapter)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200962{
963 struct i801_priv *priv = i2c_get_adapdata(adapter);
964
965 if (!(priv->features & FEATURE_HOST_NOTIFY))
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +0200966 return;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200967
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200968 priv->original_slvcmd = inb_p(SMBSLVCMD(priv));
969
970 if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
971 outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
972 SMBSLVCMD(priv));
973
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200974 /* clear Host Notify bit to allow a new notification */
975 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976}
977
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +0200978static void i801_disable_host_notify(struct i801_priv *priv)
979{
980 if (!(priv->features & FEATURE_HOST_NOTIFY))
981 return;
982
983 outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
984}
985
Jean Delvare8f9082c2006-09-03 22:39:46 +0200986static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 .smbus_xfer = i801_access,
988 .functionality = i801_func,
989};
990
Jingoo Han392debf2013-12-03 08:11:20 +0900991static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
993 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
994 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
995 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
996 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
997 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
998 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
999 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
1000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -07001001 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -08001002 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -08001003 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +01001005 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
1006 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001007 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
1008 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +01001009 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +01001010 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
1011 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
1012 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +01001013 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +02001014 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +02001015 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +02001016 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +00001017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +00001018 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
1019 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
1020 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
1021 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -07001022 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Mika Westerberg9827f9e2017-02-01 19:20:59 +03001023 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GEMINILAKE_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +02001024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -08001025 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +08001026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Alan Cox39e8e302014-08-19 17:37:28 +03001027 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -07001028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
Devin Ryles3eee17992014-11-05 16:30:03 -05001029 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
Jarkko Nikulacb09d942017-09-21 16:23:16 +03001030 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CDF_SMBUS) },
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001031 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
Jarkko Nikuladd77f422015-10-22 17:16:58 +03001032 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
Alexandra Yatescdc5a312015-11-05 11:40:25 -08001033 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
1034 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
Andy Shevchenko31158762016-09-23 11:56:01 +03001035 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001036 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS) },
1037 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 { 0, }
1039};
1040
Ivo Manca3fb21c62010-05-21 18:40:55 +02001041MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Jean Delvare8eacfce2011-05-24 20:58:49 +02001043#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +01001044static unsigned char apanel_addr;
1045
1046/* Scan the system ROM for the signature "FJKEYINF" */
1047static __init const void __iomem *bios_signature(const void __iomem *bios)
1048{
1049 ssize_t offset;
1050 const unsigned char signature[] = "FJKEYINF";
1051
1052 for (offset = 0; offset < 0x10000; offset += 0x10) {
1053 if (check_signature(bios + offset, signature,
1054 sizeof(signature)-1))
1055 return bios + offset;
1056 }
1057 return NULL;
1058}
1059
1060static void __init input_apanel_init(void)
1061{
1062 void __iomem *bios;
1063 const void __iomem *p;
1064
1065 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
1066 p = bios_signature(bios);
1067 if (p) {
1068 /* just use the first address */
1069 apanel_addr = readb(p + 8 + 3) >> 1;
1070 }
1071 iounmap(bios);
1072}
Jean Delvare1561bfe2009-01-07 14:29:17 +01001073
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001074struct dmi_onboard_device_info {
1075 const char *name;
1076 u8 type;
1077 unsigned short i2c_addr;
1078 const char *i2c_type;
1079};
1080
Bill Pemberton0b255e92012-11-27 15:59:38 -05001081static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001082 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
1083 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
1084 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
1085};
1086
Bill Pemberton0b255e92012-11-27 15:59:38 -05001087static void dmi_check_onboard_device(u8 type, const char *name,
1088 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001089{
1090 int i;
1091 struct i2c_board_info info;
1092
1093 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
1094 /* & ~0x80, ignore enabled/disabled bit */
1095 if ((type & ~0x80) != dmi_devices[i].type)
1096 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +02001097 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001098 continue;
1099
1100 memset(&info, 0, sizeof(struct i2c_board_info));
1101 info.addr = dmi_devices[i].i2c_addr;
1102 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
1103 i2c_new_device(adap, &info);
1104 break;
1105 }
1106}
1107
1108/* We use our own function to check for onboard devices instead of
1109 dmi_find_device() as some buggy BIOS's have the devices we are interested
1110 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001111static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001112{
1113 int i, count;
1114
1115 if (dm->type != 10)
1116 return;
1117
1118 count = (dm->length - sizeof(struct dmi_header)) / 2;
1119 for (i = 0; i < count; i++) {
1120 const u8 *d = (char *)(dm + 1) + (i * 2);
1121 const char *name = ((char *) dm) + dm->length;
1122 u8 type = d[0];
1123 u8 s = d[1];
1124
1125 if (!s)
1126 continue;
1127 s--;
1128 while (s > 0 && name[0]) {
1129 name += strlen(name) + 1;
1130 s--;
1131 }
1132 if (name[0] == 0) /* Bogus string reference */
1133 continue;
1134
1135 dmi_check_onboard_device(type, name, adap);
1136 }
1137}
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001138
Jean Delvaree7198fb2011-05-24 20:58:49 +02001139/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001140static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +02001141{
1142 /* Only register slaves on main SMBus channel */
1143 if (priv->features & FEATURE_IDF)
1144 return;
1145
Jean Delvaree7198fb2011-05-24 20:58:49 +02001146 if (apanel_addr) {
1147 struct i2c_board_info info;
1148
1149 memset(&info, 0, sizeof(struct i2c_board_info));
1150 info.addr = apanel_addr;
1151 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
1152 i2c_new_device(&priv->adapter, &info);
1153 }
Jean Delvare8eacfce2011-05-24 20:58:49 +02001154
Jean Delvaree7198fb2011-05-24 20:58:49 +02001155 if (dmi_name_in_vendors("FUJITSU"))
1156 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +02001157}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001158#else
1159static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -05001160static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001161#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +02001162
Javier Martinez Canillas175c7082016-07-21 12:11:01 -04001163#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001164static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
1165 .gpio_chip = "gpio_ich",
1166 .values = { 0x02, 0x03 },
1167 .n_values = 2,
1168 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
1169 .gpios = { 52, 53 },
1170 .n_gpios = 2,
1171};
1172
1173static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
1174 .gpio_chip = "gpio_ich",
1175 .values = { 0x02, 0x03, 0x01 },
1176 .n_values = 3,
1177 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
1178 .gpios = { 52, 53 },
1179 .n_gpios = 2,
1180};
1181
Bill Pemberton0b255e92012-11-27 15:59:38 -05001182static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001183 {
1184 .matches = {
1185 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1186 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1187 },
1188 .driver_data = &i801_mux_config_asus_z8_d12,
1189 },
1190 {
1191 .matches = {
1192 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1193 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1194 },
1195 .driver_data = &i801_mux_config_asus_z8_d12,
1196 },
1197 {
1198 .matches = {
1199 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1200 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1201 },
1202 .driver_data = &i801_mux_config_asus_z8_d12,
1203 },
1204 {
1205 .matches = {
1206 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1207 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1208 },
1209 .driver_data = &i801_mux_config_asus_z8_d12,
1210 },
1211 {
1212 .matches = {
1213 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1214 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1215 },
1216 .driver_data = &i801_mux_config_asus_z8_d12,
1217 },
1218 {
1219 .matches = {
1220 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1221 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1222 },
1223 .driver_data = &i801_mux_config_asus_z8_d12,
1224 },
1225 {
1226 .matches = {
1227 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1228 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1229 },
1230 .driver_data = &i801_mux_config_asus_z8_d18,
1231 },
1232 {
1233 .matches = {
1234 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1235 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1236 },
1237 .driver_data = &i801_mux_config_asus_z8_d18,
1238 },
1239 {
1240 .matches = {
1241 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1242 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1243 },
1244 .driver_data = &i801_mux_config_asus_z8_d12,
1245 },
1246 { }
1247};
1248
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001249/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001250static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001251{
1252 struct device *dev = &priv->adapter.dev;
1253 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001254 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001255 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001256
1257 if (!priv->mux_drvdata)
1258 return 0;
1259 mux_config = priv->mux_drvdata;
1260
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001261 /* Prepare the platform data */
1262 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1263 gpio_data.parent = priv->adapter.nr;
1264 gpio_data.values = mux_config->values;
1265 gpio_data.n_values = mux_config->n_values;
1266 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001267 gpio_data.gpio_chip = mux_config->gpio_chip;
1268 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001269 gpio_data.n_gpios = mux_config->n_gpios;
1270 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1271
1272 /* Register the mux device */
1273 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001274 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001275 sizeof(struct i2c_mux_gpio_platform_data));
1276 if (IS_ERR(priv->mux_pdev)) {
1277 err = PTR_ERR(priv->mux_pdev);
1278 priv->mux_pdev = NULL;
1279 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1280 return err;
1281 }
1282
1283 return 0;
1284}
1285
Bill Pemberton0b255e92012-11-27 15:59:38 -05001286static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001287{
1288 if (priv->mux_pdev)
1289 platform_device_unregister(priv->mux_pdev);
1290}
1291
Bill Pemberton0b255e92012-11-27 15:59:38 -05001292static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001293{
1294 const struct dmi_system_id *id;
1295 const struct i801_mux_config *mux_config;
1296 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1297 int i;
1298
1299 id = dmi_first_match(mux_dmi_table);
1300 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001301 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001302 mux_config = id->driver_data;
1303 for (i = 0; i < mux_config->n_values; i++)
1304 class &= ~mux_config->classes[i];
1305
1306 /* Remember for later */
1307 priv->mux_drvdata = mux_config;
1308 }
1309
1310 return class;
1311}
1312#else
1313static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1314static inline void i801_del_mux(struct i801_priv *priv) { }
1315
1316static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1317{
1318 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1319}
1320#endif
1321
Mika Westerberg94246932015-08-06 13:46:25 +01001322static const struct itco_wdt_platform_data tco_platform_data = {
1323 .name = "Intel PCH",
1324 .version = 4,
1325};
1326
1327static DEFINE_SPINLOCK(p2sb_spinlock);
1328
1329static void i801_add_tco(struct i801_priv *priv)
1330{
1331 struct pci_dev *pci_dev = priv->pci_dev;
1332 struct resource tco_res[3], *res;
1333 struct platform_device *pdev;
1334 unsigned int devfn;
1335 u32 tco_base, tco_ctl;
1336 u32 base_addr, ctrl_val;
1337 u64 base64_addr;
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001338 u8 hidden;
Mika Westerberg94246932015-08-06 13:46:25 +01001339
1340 if (!(priv->features & FEATURE_TCO))
1341 return;
1342
1343 pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
1344 pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
1345 if (!(tco_ctl & TCOCTL_EN))
1346 return;
1347
1348 memset(tco_res, 0, sizeof(tco_res));
1349
1350 res = &tco_res[ICH_RES_IO_TCO];
1351 res->start = tco_base & ~1;
1352 res->end = res->start + 32 - 1;
1353 res->flags = IORESOURCE_IO;
1354
1355 /*
1356 * Power Management registers.
1357 */
1358 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
1359 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);
1360
1361 res = &tco_res[ICH_RES_IO_SMI];
1362 res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
1363 res->end = res->start + 3;
1364 res->flags = IORESOURCE_IO;
1365
1366 /*
1367 * Enable the ACPI I/O space.
1368 */
1369 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
1370 ctrl_val |= ACPICTRL_EN;
1371 pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);
1372
1373 /*
1374 * We must access the NO_REBOOT bit over the Primary to Sideband
1375 * bridge (P2SB). The BIOS prevents the P2SB device from being
1376 * enumerated by the PCI subsystem, so we need to unhide/hide it
1377 * to lookup the P2SB BAR.
1378 */
1379 spin_lock(&p2sb_spinlock);
1380
1381 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);
1382
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001383 /* Unhide the P2SB device, if it is hidden */
1384 pci_bus_read_config_byte(pci_dev->bus, devfn, 0xe1, &hidden);
1385 if (hidden)
1386 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
Mika Westerberg94246932015-08-06 13:46:25 +01001387
1388 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
1389 base64_addr = base_addr & 0xfffffff0;
1390
1391 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
1392 base64_addr |= (u64)base_addr << 32;
1393
Qiuxu Zhuobfd44732017-08-15 00:04:50 +08001394 /* Hide the P2SB device, if it was hidden before */
1395 if (hidden)
1396 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, hidden);
Mika Westerberg94246932015-08-06 13:46:25 +01001397 spin_unlock(&p2sb_spinlock);
1398
1399 res = &tco_res[ICH_RES_MEM_OFF];
1400 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
1401 res->end = res->start + 3;
1402 res->flags = IORESOURCE_MEM;
1403
1404 pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
1405 tco_res, 3, &tco_platform_data,
1406 sizeof(tco_platform_data));
1407 if (IS_ERR(pdev)) {
1408 dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
1409 return;
1410 }
1411
1412 priv->tco_pdev = pdev;
1413}
1414
Mika Westerberga7ae8192016-06-09 16:56:28 +03001415#ifdef CONFIG_ACPI
1416static acpi_status
1417i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
1418 u64 *value, void *handler_context, void *region_context)
1419{
1420 struct i801_priv *priv = handler_context;
1421 struct pci_dev *pdev = priv->pci_dev;
1422 acpi_status status;
1423
1424 /*
1425 * Once BIOS AML code touches the OpRegion we warn and inhibit any
1426 * further access from the driver itself. This device is now owned
1427 * by the system firmware.
1428 */
1429 mutex_lock(&priv->acpi_lock);
1430
1431 if (!priv->acpi_reserved) {
1432 priv->acpi_reserved = true;
1433
1434 dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
1435 dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");
1436
1437 /*
1438 * BIOS is accessing the host controller so prevent it from
1439 * suspending automatically from now on.
1440 */
1441 pm_runtime_get_sync(&pdev->dev);
1442 }
1443
1444 if ((function & ACPI_IO_MASK) == ACPI_READ)
1445 status = acpi_os_read_port(address, (u32 *)value, bits);
1446 else
1447 status = acpi_os_write_port(address, (u32)*value, bits);
1448
1449 mutex_unlock(&priv->acpi_lock);
1450
1451 return status;
1452}
1453
1454static int i801_acpi_probe(struct i801_priv *priv)
1455{
1456 struct acpi_device *adev;
1457 acpi_status status;
1458
1459 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1460 if (adev) {
1461 status = acpi_install_address_space_handler(adev->handle,
1462 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
1463 NULL, priv);
1464 if (ACPI_SUCCESS(status))
1465 return 0;
1466 }
1467
1468 return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
1469}
1470
1471static void i801_acpi_remove(struct i801_priv *priv)
1472{
1473 struct acpi_device *adev;
1474
1475 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1476 if (!adev)
1477 return;
1478
1479 acpi_remove_address_space_handler(adev->handle,
1480 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);
1481
1482 mutex_lock(&priv->acpi_lock);
1483 if (priv->acpi_reserved)
1484 pm_runtime_put(&priv->pci_dev->dev);
1485 mutex_unlock(&priv->acpi_lock);
1486}
1487#else
1488static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
1489static inline void i801_acpi_remove(struct i801_priv *priv) { }
1490#endif
1491
Bill Pemberton0b255e92012-11-27 15:59:38 -05001492static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001494 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001495 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001496 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497
Jarkko Nikula1621c592015-02-13 15:52:23 +02001498 priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001499 if (!priv)
1500 return -ENOMEM;
1501
1502 i2c_set_adapdata(&priv->adapter, priv);
1503 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001504 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001505 priv->adapter.algo = &smbus_algorithm;
Dustin Byford8eb5c872015-10-23 12:27:07 -07001506 priv->adapter.dev.parent = &dev->dev;
1507 ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
1508 priv->adapter.retries = 3;
Mika Westerberga7ae8192016-06-09 16:56:28 +03001509 mutex_init(&priv->acpi_lock);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001510
1511 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001512 switch (dev->device) {
Mika Westerberg94246932015-08-06 13:46:25 +01001513 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
1514 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
Srinivas Pandruvada09a1de02017-05-18 11:23:06 +03001515 case PCI_DEVICE_ID_INTEL_CANNONLAKE_H_SMBUS:
1516 case PCI_DEVICE_ID_INTEL_CANNONLAKE_LP_SMBUS:
Alexandra Yates1a1503c2016-02-17 18:21:21 -08001517 case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
1518 case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
Jarkko Nikulacb09d942017-09-21 16:23:16 +03001519 case PCI_DEVICE_ID_INTEL_CDF_SMBUS:
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001520 case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
Andy Shevchenko31158762016-09-23 11:56:01 +03001521 case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
Mika Westerberg94246932015-08-06 13:46:25 +01001522 priv->features |= FEATURE_I2C_BLOCK_READ;
1523 priv->features |= FEATURE_IRQ;
1524 priv->features |= FEATURE_SMBUS_PEC;
1525 priv->features |= FEATURE_BLOCK_BUFFER;
Mika Westerberg1f6dbb02016-09-20 15:30:53 +03001526 /* If we have ACPI based watchdog use that instead */
1527 if (!acpi_has_watchdog())
1528 priv->features |= FEATURE_TCO;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001529 priv->features |= FEATURE_HOST_NOTIFY;
Mika Westerberg94246932015-08-06 13:46:25 +01001530 break;
1531
Jean Delvaree7198fb2011-05-24 20:58:49 +02001532 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1533 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1534 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001535 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1536 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1537 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001538 priv->features |= FEATURE_IDF;
1539 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001540 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001541 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001542 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001543 /* fall through */
1544 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001545 priv->features |= FEATURE_SMBUS_PEC;
1546 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001547 /* fall through */
1548 case PCI_DEVICE_ID_INTEL_82801CA_3:
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001549 priv->features |= FEATURE_HOST_NOTIFY;
1550 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001551 case PCI_DEVICE_ID_INTEL_82801BA_2:
1552 case PCI_DEVICE_ID_INTEL_82801AB_3:
1553 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001554 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001555 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001556
Jean Delvareadff6872010-05-21 18:40:54 +02001557 /* Disable features on user request */
1558 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001559 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001560 dev_notice(&dev->dev, "%s disabled by user\n",
1561 i801_feature_names[i]);
1562 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001563 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001564
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001565 err = pcim_enable_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001566 if (err) {
1567 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1568 err);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001569 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001570 }
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001571 pcim_pin_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001572
1573 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001574 priv->smba = pci_resource_start(dev, SMBBAR);
1575 if (!priv->smba) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001576 dev_err(&dev->dev,
1577 "SMBus base address uninitialized, upgrade BIOS\n");
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001578 return -ENODEV;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001579 }
1580
Mika Westerberga7ae8192016-06-09 16:56:28 +03001581 if (i801_acpi_probe(priv))
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001582 return -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001583
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001584 err = pcim_iomap_regions(dev, 1 << SMBBAR,
1585 dev_driver_string(&dev->dev));
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001586 if (err) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001587 dev_err(&dev->dev,
1588 "Failed to request SMBus region 0x%lx-0x%Lx\n",
1589 priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001590 (unsigned long long)pci_resource_end(dev, SMBBAR));
Mika Westerberga7ae8192016-06-09 16:56:28 +03001591 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001592 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001593 }
1594
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001595 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1596 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001597 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1598 if (!(temp & SMBHSTCFG_HST_EN)) {
1599 dev_info(&dev->dev, "Enabling SMBus device\n");
1600 temp |= SMBHSTCFG_HST_EN;
1601 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001602 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001603
Daniel Kurtz636752b2012-07-24 14:13:58 +02001604 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001605 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001606 /* Disable SMBus interrupt feature if SMBus using SMI# */
1607 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001608 }
Jean Delvareba9ad2a2016-10-11 13:13:27 +02001609 if (temp & SMBHSTCFG_SPD_WD)
1610 dev_info(&dev->dev, "SPD Write Disable is set\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Jean Delvarea0921b62008-01-27 18:14:50 +01001612 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001613 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1614 outb_p(inb_p(SMBAUXCTL(priv)) &
1615 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001616
Jean Delvareb3b8df92014-11-12 10:20:40 +01001617 /* Default timeout in interrupt mode: 200 ms */
1618 priv->adapter.timeout = HZ / 5;
1619
Hans de Goede6e0c9502017-11-22 12:28:17 +01001620 if (dev->irq == IRQ_NOTCONNECTED)
1621 priv->features &= ~FEATURE_IRQ;
1622
Daniel Kurtz636752b2012-07-24 14:13:58 +02001623 if (priv->features & FEATURE_IRQ) {
Jean Delvareaeb8a3d2014-11-12 10:25:37 +01001624 u16 pcictl, pcists;
1625
1626 /* Complain if an interrupt is already pending */
1627 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1628 if (pcists & SMBPCISTS_INTS)
1629 dev_warn(&dev->dev, "An interrupt is pending!\n");
1630
1631 /* Check if interrupts have been disabled */
1632 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1633 if (pcictl & SMBPCICTL_INTDIS) {
1634 dev_info(&dev->dev, "Interrupts are disabled\n");
1635 priv->features &= ~FEATURE_IRQ;
1636 }
1637 }
1638
1639 if (priv->features & FEATURE_IRQ) {
Daniel Kurtz636752b2012-07-24 14:13:58 +02001640 init_waitqueue_head(&priv->waitq);
1641
Jarkko Nikula1621c592015-02-13 15:52:23 +02001642 err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
1643 IRQF_SHARED,
1644 dev_driver_string(&dev->dev), priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001645 if (err) {
1646 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1647 dev->irq, err);
Jean Delvareae944712014-11-12 10:24:07 +01001648 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001649 }
1650 }
Jean Delvareae944712014-11-12 10:24:07 +01001651 dev_info(&dev->dev, "SMBus using %s\n",
1652 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001653
Mika Westerberg94246932015-08-06 13:46:25 +01001654 i801_add_tco(priv);
1655
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001656 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1657 "SMBus I801 adapter at %04lx", priv->smba);
1658 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001659 if (err) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001660 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001661 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001662 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001663
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001664 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001665
Jean Delvaree7198fb2011-05-24 20:58:49 +02001666 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001667 /* We ignore errors - multiplexing is optional */
1668 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001669
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001670 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001671
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001672 pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
1673 pm_runtime_use_autosuspend(&dev->dev);
1674 pm_runtime_put_autosuspend(&dev->dev);
1675 pm_runtime_allow(&dev->dev);
1676
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001677 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
Bill Pemberton0b255e92012-11-27 15:59:38 -05001680static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001682 struct i801_priv *priv = pci_get_drvdata(dev);
1683
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001684 pm_runtime_forbid(&dev->dev);
1685 pm_runtime_get_noresume(&dev->dev);
1686
Benjamin Tissoires22e94bd2016-10-13 14:10:35 +02001687 i801_disable_host_notify(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001688 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001689 i2c_del_adapter(&priv->adapter);
Mika Westerberga7ae8192016-06-09 16:56:28 +03001690 i801_acpi_remove(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001691 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001692
Mika Westerberg94246932015-08-06 13:46:25 +01001693 platform_device_unregister(priv->tco_pdev);
1694
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001695 /*
1696 * do not call pci_disable_device(dev) since it can cause hard hangs on
1697 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1698 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
Jean Delvarea5aaea32007-03-22 19:49:01 +01001701#ifdef CONFIG_PM
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001702static int i801_suspend(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001703{
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001704 struct pci_dev *pci_dev = to_pci_dev(dev);
1705 struct i801_priv *priv = pci_get_drvdata(pci_dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001706
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001707 pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001708 return 0;
1709}
1710
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001711static int i801_resume(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001712{
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001713 struct pci_dev *pci_dev = to_pci_dev(dev);
1714 struct i801_priv *priv = pci_get_drvdata(pci_dev);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001715
Benjamin Tissoires4d5538f2016-10-13 14:10:40 +02001716 i801_enable_host_notify(&priv->adapter);
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001717
Jarkko Nikulaf85da3f2015-02-13 15:52:24 +02001718 return 0;
Jean Delvarea5aaea32007-03-22 19:49:01 +01001719}
Jean Delvarea5aaea32007-03-22 19:49:01 +01001720#endif
1721
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001722static UNIVERSAL_DEV_PM_OPS(i801_pm_ops, i801_suspend,
1723 i801_resume, NULL);
1724
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 .name = "i801_smbus",
1727 .id_table = i801_ids,
1728 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001729 .remove = i801_remove,
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001730 .driver = {
1731 .pm = &i801_pm_ops,
1732 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733};
1734
1735static int __init i2c_i801_init(void)
1736{
Jean Delvare6aa14642011-05-24 20:58:49 +02001737 if (dmi_name_in_vendors("FUJITSU"))
1738 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 return pci_register_driver(&i801_driver);
1740}
1741
1742static void __exit i2c_i801_exit(void)
1743{
1744 pci_unregister_driver(&i801_driver);
1745}
1746
Jean Delvare7c81c602014-01-29 20:40:08 +01001747MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748MODULE_DESCRIPTION("I801 SMBus driver");
1749MODULE_LICENSE("GPL");
1750
1751module_init(i2c_i801_init);
1752module_exit(i2c_i801_exit);