blob: 22e9f85f40e43dd6ed8c5c370a5bcd9a4db10916 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100138
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000139#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100140#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
141#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
157#define CTX_LRI_HEADER_0 0x01
158#define CTX_CONTEXT_CONTROL 0x02
159#define CTX_RING_HEAD 0x04
160#define CTX_RING_TAIL 0x06
161#define CTX_RING_BUFFER_START 0x08
162#define CTX_RING_BUFFER_CONTROL 0x0a
163#define CTX_BB_HEAD_U 0x0c
164#define CTX_BB_HEAD_L 0x0e
165#define CTX_BB_STATE 0x10
166#define CTX_SECOND_BB_HEAD_U 0x12
167#define CTX_SECOND_BB_HEAD_L 0x14
168#define CTX_SECOND_BB_STATE 0x16
169#define CTX_BB_PER_CTX_PTR 0x18
170#define CTX_RCS_INDIRECT_CTX 0x1a
171#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
172#define CTX_LRI_HEADER_1 0x21
173#define CTX_CTX_TIMESTAMP 0x22
174#define CTX_PDP3_UDW 0x24
175#define CTX_PDP3_LDW 0x26
176#define CTX_PDP2_UDW 0x28
177#define CTX_PDP2_LDW 0x2a
178#define CTX_PDP1_UDW 0x2c
179#define CTX_PDP1_LDW 0x2e
180#define CTX_PDP0_UDW 0x30
181#define CTX_PDP0_LDW 0x32
182#define CTX_LRI_HEADER_2 0x41
183#define CTX_R_PWR_CLK_STATE 0x42
184#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
185
Ben Widawsky84b790f2014-07-24 17:04:36 +0100186#define GEN8_CTX_VALID (1<<0)
187#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
188#define GEN8_CTX_FORCE_RESTORE (1<<2)
189#define GEN8_CTX_L3LLC_COHERENT (1<<5)
190#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100191
192#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300193 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100194 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
195 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
196}
197
Ben Widawsky84b790f2014-07-24 17:04:36 +0100198enum {
199 ADVANCED_CONTEXT = 0,
200 LEGACY_CONTEXT,
201 ADVANCED_AD_CONTEXT,
202 LEGACY_64B_CONTEXT
203};
204#define GEN8_CTX_MODE_SHIFT 3
205enum {
206 FAULT_AND_HANG = 0,
207 FAULT_AND_HALT, /* Debug only */
208 FAULT_AND_STREAM,
209 FAULT_AND_CONTINUE /* Unsupported */
210};
211#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100212#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000214static int intel_lr_context_pin(struct intel_engine_cs *ring,
215 struct intel_context *ctx);
216
Oscar Mateo73e4d072014-07-24 17:04:48 +0100217/**
218 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
219 * @dev: DRM device.
220 * @enable_execlists: value of i915.enable_execlists module parameter.
221 *
222 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000223 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224 *
225 * Return: 1 if Execlists is supported and has to be enabled.
226 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100227int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
228{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200229 WARN_ON(i915.enable_ppgtt == -1);
230
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000231 if (INTEL_INFO(dev)->gen >= 9)
232 return 1;
233
Oscar Mateo127f1002014-07-24 17:04:11 +0100234 if (enable_execlists == 0)
235 return 0;
236
Oscar Mateo14bf9932014-07-24 17:04:34 +0100237 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
238 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100239 return 1;
240
241 return 0;
242}
Oscar Mateoede7d422014-07-24 17:04:12 +0100243
Oscar Mateo73e4d072014-07-24 17:04:48 +0100244/**
245 * intel_execlists_ctx_id() - get the Execlists Context ID
246 * @ctx_obj: Logical Ring Context backing object.
247 *
248 * Do not confuse with ctx->id! Unfortunately we have a name overload
249 * here: the old context ID we pass to userspace as a handler so that
250 * they can refer to a context, and the new context ID we pass to the
251 * ELSP so that the GPU can inform us of the context status via
252 * interrupts.
253 *
254 * Return: 20-bits globally unique context ID.
255 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100256u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
257{
258 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj);
259
260 /* LRCA is required to be 4K aligned so the more significant 20 bits
261 * are globally unique */
262 return lrca >> 12;
263}
264
Nick Hoath203a5712015-02-06 11:30:04 +0000265static uint64_t execlists_ctx_descriptor(struct intel_engine_cs *ring,
266 struct drm_i915_gem_object *ctx_obj)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100267{
Nick Hoath203a5712015-02-06 11:30:04 +0000268 struct drm_device *dev = ring->dev;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100269 uint64_t desc;
270 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj);
Michel Thierryacdd8842014-07-24 17:04:38 +0100271
272 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100273
274 desc = GEN8_CTX_VALID;
275 desc |= LEGACY_CONTEXT << GEN8_CTX_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100276 if (IS_GEN8(ctx_obj->base.dev))
277 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100278 desc |= GEN8_CTX_PRIVILEGE;
279 desc |= lrca;
280 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
281
282 /* TODO: WaDisableLiteRestore when we start using semaphore
283 * signalling between Command Streamers */
284 /* desc |= GEN8_CTX_FORCE_RESTORE; */
285
Nick Hoath203a5712015-02-06 11:30:04 +0000286 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
287 if (IS_GEN9(dev) &&
288 INTEL_REVID(dev) <= SKL_REVID_B0 &&
289 (ring->id == BCS || ring->id == VCS ||
290 ring->id == VECS || ring->id == VCS2))
291 desc |= GEN8_CTX_FORCE_RESTORE;
292
Ben Widawsky84b790f2014-07-24 17:04:36 +0100293 return desc;
294}
295
296static void execlists_elsp_write(struct intel_engine_cs *ring,
297 struct drm_i915_gem_object *ctx_obj0,
298 struct drm_i915_gem_object *ctx_obj1)
299{
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000300 struct drm_device *dev = ring->dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100302 uint64_t temp = 0;
303 uint32_t desc[4];
304
305 /* XXX: You must always write both descriptors in the order below. */
306 if (ctx_obj1)
Nick Hoath203a5712015-02-06 11:30:04 +0000307 temp = execlists_ctx_descriptor(ring, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308 else
309 temp = 0;
310 desc[1] = (u32)(temp >> 32);
311 desc[0] = (u32)temp;
312
Nick Hoath203a5712015-02-06 11:30:04 +0000313 temp = execlists_ctx_descriptor(ring, ctx_obj0);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100314 desc[3] = (u32)(temp >> 32);
315 desc[2] = (u32)temp;
316
Chris Wilsona6111f72015-04-07 16:21:02 +0100317 spin_lock(&dev_priv->uncore.lock);
318 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
319 I915_WRITE_FW(RING_ELSP(ring), desc[1]);
320 I915_WRITE_FW(RING_ELSP(ring), desc[0]);
321 I915_WRITE_FW(RING_ELSP(ring), desc[3]);
Chris Wilson6daccb02015-01-16 11:34:35 +0200322
Ben Widawsky84b790f2014-07-24 17:04:36 +0100323 /* The context is automatically loaded after the following */
Chris Wilsona6111f72015-04-07 16:21:02 +0100324 I915_WRITE_FW(RING_ELSP(ring), desc[2]);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100325
326 /* ELSP is a wo register, so use another nearby reg for posting instead */
Chris Wilsona6111f72015-04-07 16:21:02 +0100327 POSTING_READ_FW(RING_EXECLIST_STATUS(ring));
328 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
329 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100330}
331
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000332static int execlists_update_context(struct drm_i915_gem_object *ctx_obj,
333 struct drm_i915_gem_object *ring_obj,
Michel Thierryd7b26332015-04-08 12:13:34 +0100334 struct i915_hw_ppgtt *ppgtt,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000335 u32 tail)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100336{
337 struct page *page;
338 uint32_t *reg_state;
339
340 page = i915_gem_object_get_page(ctx_obj, 1);
341 reg_state = kmap_atomic(page);
342
343 reg_state[CTX_RING_TAIL+1] = tail;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000344 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(ring_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100345
Michel Thierryd7b26332015-04-08 12:13:34 +0100346 /* True PPGTT with dynamic page allocation: update PDP registers and
347 * point the unallocated PDPs to the scratch page
348 */
349 if (ppgtt) {
350 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
351 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
352 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
353 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
354 }
355
Oscar Mateoae1250b2014-07-24 17:04:37 +0100356 kunmap_atomic(reg_state);
357
358 return 0;
359}
360
Dave Gordoncd0707c2014-10-30 15:41:56 +0000361static void execlists_submit_contexts(struct intel_engine_cs *ring,
362 struct intel_context *to0, u32 tail0,
363 struct intel_context *to1, u32 tail1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100364{
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000365 struct drm_i915_gem_object *ctx_obj0 = to0->engine[ring->id].state;
366 struct intel_ringbuffer *ringbuf0 = to0->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100367 struct drm_i915_gem_object *ctx_obj1 = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000368 struct intel_ringbuffer *ringbuf1 = NULL;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369
Ben Widawsky84b790f2014-07-24 17:04:36 +0100370 BUG_ON(!ctx_obj0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100371 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj0));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000372 WARN_ON(!i915_gem_obj_is_pinned(ringbuf0->obj));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100373
Michel Thierryd7b26332015-04-08 12:13:34 +0100374 execlists_update_context(ctx_obj0, ringbuf0->obj, to0->ppgtt, tail0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Ben Widawsky84b790f2014-07-24 17:04:36 +0100376 if (to1) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000377 ringbuf1 = to1->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100378 ctx_obj1 = to1->engine[ring->id].state;
379 BUG_ON(!ctx_obj1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100380 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj1));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000381 WARN_ON(!i915_gem_obj_is_pinned(ringbuf1->obj));
Oscar Mateoae1250b2014-07-24 17:04:37 +0100382
Michel Thierryd7b26332015-04-08 12:13:34 +0100383 execlists_update_context(ctx_obj1, ringbuf1->obj, to1->ppgtt, tail1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100384 }
385
386 execlists_elsp_write(ring, ctx_obj0, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100387}
388
Michel Thierryacdd8842014-07-24 17:04:38 +0100389static void execlists_context_unqueue(struct intel_engine_cs *ring)
390{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000391 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
392 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100393
394 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100395
Peter Antoine779949f2015-05-11 16:03:27 +0100396 /*
397 * If irqs are not active generate a warning as batches that finish
398 * without the irqs may get lost and a GPU Hang may occur.
399 */
400 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
401
Michel Thierryacdd8842014-07-24 17:04:38 +0100402 if (list_empty(&ring->execlist_queue))
403 return;
404
405 /* Try to read in pairs */
406 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
407 execlist_link) {
408 if (!req0) {
409 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000410 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100411 /* Same ctx: ignore first request, as second request
412 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100413 cursor->elsp_submitted = req0->elsp_submitted;
Michel Thierryacdd8842014-07-24 17:04:38 +0100414 list_del(&req0->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000415 list_add_tail(&req0->execlist_link,
416 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100417 req0 = cursor;
418 } else {
419 req1 = cursor;
420 break;
421 }
422 }
423
Michel Thierry53292cd2015-04-15 18:11:33 +0100424 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
425 /*
426 * WaIdleLiteRestore: make sure we never cause a lite
427 * restore with HEAD==TAIL
428 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100429 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100430 /*
431 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
432 * as we resubmit the request. See gen8_emit_request()
433 * for where we prepare the padding after the end of the
434 * request.
435 */
436 struct intel_ringbuffer *ringbuf;
437
438 ringbuf = req0->ctx->engine[ring->id].ringbuf;
439 req0->tail += 8;
440 req0->tail &= ringbuf->size - 1;
441 }
442 }
443
Oscar Mateoe1fee722014-07-24 17:04:40 +0100444 WARN_ON(req1 && req1->elsp_submitted);
445
Nick Hoath6d3d8272015-01-15 13:10:39 +0000446 execlists_submit_contexts(ring, req0->ctx, req0->tail,
447 req1 ? req1->ctx : NULL,
448 req1 ? req1->tail : 0);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100449
450 req0->elsp_submitted++;
451 if (req1)
452 req1->elsp_submitted++;
Michel Thierryacdd8842014-07-24 17:04:38 +0100453}
454
Thomas Daniele981e7b2014-07-24 17:04:39 +0100455static bool execlists_check_remove_request(struct intel_engine_cs *ring,
456 u32 request_id)
457{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000458 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100459
460 assert_spin_locked(&ring->execlist_lock);
461
462 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000463 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100464 execlist_link);
465
466 if (head_req != NULL) {
467 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000468 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100469 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100470 WARN(head_req->elsp_submitted == 0,
471 "Never submitted head request\n");
472
473 if (--head_req->elsp_submitted <= 0) {
474 list_del(&head_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000475 list_add_tail(&head_req->execlist_link,
476 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100477 return true;
478 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100479 }
480 }
481
482 return false;
483}
484
Oscar Mateo73e4d072014-07-24 17:04:48 +0100485/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100486 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100487 * @ring: Engine Command Streamer to handle.
488 *
489 * Check the unread Context Status Buffers and manage the submission of new
490 * contexts to the ELSP accordingly.
491 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100492void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100493{
494 struct drm_i915_private *dev_priv = ring->dev->dev_private;
495 u32 status_pointer;
496 u8 read_pointer;
497 u8 write_pointer;
498 u32 status;
499 u32 status_id;
500 u32 submit_contexts = 0;
501
502 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
503
504 read_pointer = ring->next_context_status_buffer;
505 write_pointer = status_pointer & 0x07;
506 if (read_pointer > write_pointer)
507 write_pointer += 6;
508
509 spin_lock(&ring->execlist_lock);
510
511 while (read_pointer < write_pointer) {
512 read_pointer++;
513 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
514 (read_pointer % 6) * 8);
515 status_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
516 (read_pointer % 6) * 8 + 4);
517
Oscar Mateoe1fee722014-07-24 17:04:40 +0100518 if (status & GEN8_CTX_STATUS_PREEMPTED) {
519 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
520 if (execlists_check_remove_request(ring, status_id))
521 WARN(1, "Lite Restored request removed from queue\n");
522 } else
523 WARN(1, "Preemption without Lite Restore\n");
524 }
525
526 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
527 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100528 if (execlists_check_remove_request(ring, status_id))
529 submit_contexts++;
530 }
531 }
532
533 if (submit_contexts != 0)
534 execlists_context_unqueue(ring);
535
536 spin_unlock(&ring->execlist_lock);
537
538 WARN(submit_contexts > 2, "More than two context complete events?\n");
539 ring->next_context_status_buffer = write_pointer % 6;
540
541 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
542 ((u32)ring->next_context_status_buffer & 0x07) << 8);
543}
544
John Harrisonae707972015-05-29 17:44:14 +0100545static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100546{
John Harrisonae707972015-05-29 17:44:14 +0100547 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000548 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100549 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100550
John Harrisonae707972015-05-29 17:44:14 +0100551 if (request->ctx != ring->default_context)
552 intel_lr_context_pin(ring, request->ctx);
John Harrison9bb1af42015-05-29 17:44:13 +0100553
554 i915_gem_request_reference(request);
555
John Harrisonae707972015-05-29 17:44:14 +0100556 request->tail = request->ringbuf->tail;
Nick Hoath2d129552015-01-15 13:10:36 +0000557
Chris Wilsonb5eba372015-04-07 16:20:48 +0100558 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100559
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100560 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
561 if (++num_elements > 2)
562 break;
563
564 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000565 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100566
567 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000568 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100569 execlist_link);
570
John Harrisonae707972015-05-29 17:44:14 +0100571 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100572 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000573 "More than 2 already-submitted reqs queued\n");
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100574 list_del(&tail_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000575 list_add_tail(&tail_req->execlist_link,
576 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100577 }
578 }
579
Nick Hoath6d3d8272015-01-15 13:10:39 +0000580 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100581 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100582 execlists_context_unqueue(ring);
583
Chris Wilsonb5eba372015-04-07 16:20:48 +0100584 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100585
586 return 0;
587}
588
John Harrison2f200552015-05-29 17:43:53 +0100589static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100590{
John Harrison2f200552015-05-29 17:43:53 +0100591 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100592 uint32_t flush_domains;
593 int ret;
594
595 flush_domains = 0;
596 if (ring->gpu_caches_dirty)
597 flush_domains = I915_GEM_GPU_DOMAINS;
598
John Harrison7deb4d32015-05-29 17:43:59 +0100599 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100600 if (ret)
601 return ret;
602
603 ring->gpu_caches_dirty = false;
604 return 0;
605}
606
John Harrison535fbe82015-05-29 17:43:32 +0100607static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100608 struct list_head *vmas)
609{
John Harrison535fbe82015-05-29 17:43:32 +0100610 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100611 struct i915_vma *vma;
612 uint32_t flush_domains = 0;
613 bool flush_chipset = false;
614 int ret;
615
616 list_for_each_entry(vma, vmas, exec_list) {
617 struct drm_i915_gem_object *obj = vma->obj;
618
Chris Wilson03ade512015-04-27 13:41:18 +0100619 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100620 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100621 if (ret)
622 return ret;
623 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100624
625 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
626 flush_chipset |= i915_gem_clflush_object(obj, false);
627
628 flush_domains |= obj->base.write_domain;
629 }
630
631 if (flush_domains & I915_GEM_DOMAIN_GTT)
632 wmb();
633
634 /* Unconditionally invalidate gpu caches and ensure that we do flush
635 * any residual writes from the previous batch.
636 */
John Harrison2f200552015-05-29 17:43:53 +0100637 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100638}
639
John Harrison40e895c2015-05-29 17:43:26 +0100640int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000641{
John Harrisonbc0dce32015-03-19 12:30:07 +0000642 int ret;
643
John Harrison40e895c2015-05-29 17:43:26 +0100644 if (request->ctx != request->ring->default_context) {
645 ret = intel_lr_context_pin(request->ring, request->ctx);
John Harrison6689cb22015-03-19 12:30:08 +0000646 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000647 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000648 }
649
John Harrison40e895c2015-05-29 17:43:26 +0100650 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000651
John Harrisonbc0dce32015-03-19 12:30:07 +0000652 return 0;
653}
654
John Harrisonae707972015-05-29 17:44:14 +0100655static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100656 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000657{
John Harrisonae707972015-05-29 17:44:14 +0100658 struct intel_ringbuffer *ringbuf = req->ringbuf;
659 struct intel_engine_cs *ring = req->ring;
660 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100661 unsigned space;
662 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000663
664 if (intel_ring_space(ringbuf) >= bytes)
665 return 0;
666
John Harrison79bbcc22015-06-30 12:40:55 +0100667 /* The whole point of reserving space is to not wait! */
668 WARN_ON(ringbuf->reserved_in_use);
669
John Harrisonae707972015-05-29 17:44:14 +0100670 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000671 /*
672 * The request queue is per-engine, so can contain requests
673 * from multiple ringbuffers. Here, we must ignore any that
674 * aren't from the ringbuffer we're considering.
675 */
John Harrisonae707972015-05-29 17:44:14 +0100676 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000677 continue;
678
679 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100680 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100681 ringbuf->size);
682 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000683 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000684 }
685
John Harrisonae707972015-05-29 17:44:14 +0100686 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000687 return -ENOSPC;
688
John Harrisonae707972015-05-29 17:44:14 +0100689 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000690 if (ret)
691 return ret;
692
Chris Wilsonb4716182015-04-27 13:41:17 +0100693 ringbuf->space = space;
694 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000695}
696
697/*
698 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100699 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000700 *
701 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
702 * really happens during submission is that the context and current tail will be placed
703 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
704 * point, the tail *inside* the context is updated and the ELSP written to.
705 */
706static void
John Harrisonae707972015-05-29 17:44:14 +0100707intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000708{
John Harrisonae707972015-05-29 17:44:14 +0100709 struct intel_engine_cs *ring = request->ring;
John Harrisonbc0dce32015-03-19 12:30:07 +0000710
John Harrisonae707972015-05-29 17:44:14 +0100711 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000712
713 if (intel_ring_stopped(ring))
714 return;
715
John Harrisonae707972015-05-29 17:44:14 +0100716 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000717}
718
John Harrison79bbcc22015-06-30 12:40:55 +0100719static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000720{
721 uint32_t __iomem *virt;
722 int rem = ringbuf->size - ringbuf->tail;
723
John Harrisonbc0dce32015-03-19 12:30:07 +0000724 virt = ringbuf->virtual_start + ringbuf->tail;
725 rem /= 4;
726 while (rem--)
727 iowrite32(MI_NOOP, virt++);
728
729 ringbuf->tail = 0;
730 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000731}
732
John Harrisonae707972015-05-29 17:44:14 +0100733static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000734{
John Harrisonae707972015-05-29 17:44:14 +0100735 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100736 int remain_usable = ringbuf->effective_size - ringbuf->tail;
737 int remain_actual = ringbuf->size - ringbuf->tail;
738 int ret, total_bytes, wait_bytes = 0;
739 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000740
John Harrison79bbcc22015-06-30 12:40:55 +0100741 if (ringbuf->reserved_in_use)
742 total_bytes = bytes;
743 else
744 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100745
John Harrison79bbcc22015-06-30 12:40:55 +0100746 if (unlikely(bytes > remain_usable)) {
747 /*
748 * Not enough space for the basic request. So need to flush
749 * out the remainder and then wait for base + reserved.
750 */
751 wait_bytes = remain_actual + total_bytes;
752 need_wrap = true;
753 } else {
754 if (unlikely(total_bytes > remain_usable)) {
755 /*
756 * The base request will fit but the reserved space
757 * falls off the end. So only need to to wait for the
758 * reserved size after flushing out the remainder.
759 */
760 wait_bytes = remain_actual + ringbuf->reserved_size;
761 need_wrap = true;
762 } else if (total_bytes > ringbuf->space) {
763 /* No wrapping required, just waiting. */
764 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100765 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000766 }
767
John Harrison79bbcc22015-06-30 12:40:55 +0100768 if (wait_bytes) {
769 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000770 if (unlikely(ret))
771 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100772
773 if (need_wrap)
774 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000775 }
776
777 return 0;
778}
779
780/**
781 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
782 *
John Harrison4d616a22015-05-29 17:44:08 +0100783 * @request: The request to start some new work for
Arun Siluvery4d78c8d2015-06-23 15:50:43 +0100784 * @ctx: Logical ring context whose ringbuffer is being prepared.
John Harrisonbc0dce32015-03-19 12:30:07 +0000785 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
786 *
787 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
788 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
789 * and also preallocates a request (every workload submission is still mediated through
790 * requests, same as it did with legacy ringbuffer submission).
791 *
792 * Return: non-zero if the ringbuffer is not ready to be written to.
793 */
John Harrison4d616a22015-05-29 17:44:08 +0100794static int intel_logical_ring_begin(struct drm_i915_gem_request *req,
795 int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000796{
John Harrison4d616a22015-05-29 17:44:08 +0100797 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000798 int ret;
799
John Harrison4d616a22015-05-29 17:44:08 +0100800 WARN_ON(req == NULL);
801 dev_priv = req->ring->dev->dev_private;
802
John Harrisonbc0dce32015-03-19 12:30:07 +0000803 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
804 dev_priv->mm.interruptible);
805 if (ret)
806 return ret;
807
John Harrisonae707972015-05-29 17:44:14 +0100808 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000809 if (ret)
810 return ret;
811
John Harrison4d616a22015-05-29 17:44:08 +0100812 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000813 return 0;
814}
815
John Harrisonccd98fe2015-05-29 17:44:09 +0100816int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
817{
818 /*
819 * The first call merely notes the reserve request and is common for
820 * all back ends. The subsequent localised _begin() call actually
821 * ensures that the reservation is available. Without the begin, if
822 * the request creator immediately submitted the request without
823 * adding any commands to it then there might not actually be
824 * sufficient room for the submission commands.
825 */
826 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
827
828 return intel_logical_ring_begin(request, 0);
829}
830
Oscar Mateo73e4d072014-07-24 17:04:48 +0100831/**
832 * execlists_submission() - submit a batchbuffer for execution, Execlists style
833 * @dev: DRM device.
834 * @file: DRM file.
835 * @ring: Engine Command Streamer to submit to.
836 * @ctx: Context to employ for this submission.
837 * @args: execbuffer call arguments.
838 * @vmas: list of vmas.
839 * @batch_obj: the batchbuffer to submit.
840 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000841 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100842 *
843 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
844 * away the submission details of the execbuffer ioctl call.
845 *
846 * Return: non-zero if the submission fails.
847 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100848int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100849 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100850 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100851{
John Harrison5f19e2b2015-05-29 17:43:27 +0100852 struct drm_device *dev = params->dev;
853 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100854 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100855 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
856 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100857 int instp_mode;
858 u32 instp_mask;
859 int ret;
860
861 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
862 instp_mask = I915_EXEC_CONSTANTS_MASK;
863 switch (instp_mode) {
864 case I915_EXEC_CONSTANTS_REL_GENERAL:
865 case I915_EXEC_CONSTANTS_ABSOLUTE:
866 case I915_EXEC_CONSTANTS_REL_SURFACE:
867 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
868 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
869 return -EINVAL;
870 }
871
872 if (instp_mode != dev_priv->relative_constants_mode) {
873 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
874 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
875 return -EINVAL;
876 }
877
878 /* The HW changed the meaning on this bit on gen6 */
879 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
880 }
881 break;
882 default:
883 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
884 return -EINVAL;
885 }
886
887 if (args->num_cliprects != 0) {
888 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
889 return -EINVAL;
890 } else {
891 if (args->DR4 == 0xffffffff) {
892 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
893 args->DR4 = 0;
894 }
895
896 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
897 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
898 return -EINVAL;
899 }
900 }
901
902 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
903 DRM_DEBUG("sol reset is gen7 only\n");
904 return -EINVAL;
905 }
906
John Harrison535fbe82015-05-29 17:43:32 +0100907 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100908 if (ret)
909 return ret;
910
911 if (ring == &dev_priv->ring[RCS] &&
912 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100913 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100914 if (ret)
915 return ret;
916
917 intel_logical_ring_emit(ringbuf, MI_NOOP);
918 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
919 intel_logical_ring_emit(ringbuf, INSTPM);
920 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
921 intel_logical_ring_advance(ringbuf);
922
923 dev_priv->relative_constants_mode = instp_mode;
924 }
925
John Harrison5f19e2b2015-05-29 17:43:27 +0100926 exec_start = params->batch_obj_vm_offset +
927 args->batch_start_offset;
928
John Harrisonbe795fc2015-05-29 17:44:03 +0100929 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100930 if (ret)
931 return ret;
932
John Harrison95c24162015-05-29 17:43:31 +0100933 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000934
John Harrison8a8edb52015-05-29 17:43:33 +0100935 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100936 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100937
Oscar Mateo454afeb2014-07-24 17:04:22 +0100938 return 0;
939}
940
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000941void intel_execlists_retire_requests(struct intel_engine_cs *ring)
942{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000943 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000944 struct list_head retired_list;
945
946 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
947 if (list_empty(&ring->execlist_retired_req_list))
948 return;
949
950 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100951 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000952 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100953 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000954
955 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000956 struct intel_context *ctx = req->ctx;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000957 struct drm_i915_gem_object *ctx_obj =
958 ctx->engine[ring->id].state;
959
960 if (ctx_obj && (ctx != ring->default_context))
961 intel_lr_context_unpin(ring, ctx);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000962 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000963 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000964 }
965}
966
Oscar Mateo454afeb2014-07-24 17:04:22 +0100967void intel_logical_ring_stop(struct intel_engine_cs *ring)
968{
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100969 struct drm_i915_private *dev_priv = ring->dev->dev_private;
970 int ret;
971
972 if (!intel_ring_initialized(ring))
973 return;
974
975 ret = intel_ring_idle(ring);
976 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
977 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
978 ring->name, ret);
979
980 /* TODO: Is this correct with Execlists enabled? */
981 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
982 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
983 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
984 return;
985 }
986 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100987}
988
John Harrison4866d722015-05-29 17:43:55 +0100989int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100990{
John Harrison4866d722015-05-29 17:43:55 +0100991 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100992 int ret;
993
994 if (!ring->gpu_caches_dirty)
995 return 0;
996
John Harrison7deb4d32015-05-29 17:43:59 +0100997 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100998 if (ret)
999 return ret;
1000
1001 ring->gpu_caches_dirty = false;
1002 return 0;
1003}
1004
Oscar Mateodcb4c122014-11-13 10:28:10 +00001005static int intel_lr_context_pin(struct intel_engine_cs *ring,
1006 struct intel_context *ctx)
1007{
1008 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001009 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001010 int ret = 0;
1011
1012 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001013 if (ctx->engine[ring->id].pin_count++ == 0) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00001014 ret = i915_gem_obj_ggtt_pin(ctx_obj,
1015 GEN8_LR_CONTEXT_ALIGN, 0);
1016 if (ret)
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001017 goto reset_pin_count;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001018
1019 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1020 if (ret)
1021 goto unpin_ctx_obj;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001022 }
1023
1024 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001025
1026unpin_ctx_obj:
1027 i915_gem_object_ggtt_unpin(ctx_obj);
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001028reset_pin_count:
1029 ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001030
1031 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001032}
1033
1034void intel_lr_context_unpin(struct intel_engine_cs *ring,
1035 struct intel_context *ctx)
1036{
1037 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001038 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001039
1040 if (ctx_obj) {
1041 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001042 if (--ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001043 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001044 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001045 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001046 }
1047}
1048
John Harrisone2be4fa2015-05-29 17:43:54 +01001049static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001050{
1051 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001052 struct intel_engine_cs *ring = req->ring;
1053 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001054 struct drm_device *dev = ring->dev;
1055 struct drm_i915_private *dev_priv = dev->dev_private;
1056 struct i915_workarounds *w = &dev_priv->workarounds;
1057
Michel Thierrye6c1abb2014-11-26 14:21:02 +00001058 if (WARN_ON_ONCE(w->count == 0))
Michel Thierry771b9a52014-11-11 16:47:33 +00001059 return 0;
1060
1061 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001062 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001063 if (ret)
1064 return ret;
1065
John Harrison4d616a22015-05-29 17:44:08 +01001066 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001067 if (ret)
1068 return ret;
1069
1070 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1071 for (i = 0; i < w->count; i++) {
1072 intel_logical_ring_emit(ringbuf, w->reg[i].addr);
1073 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1074 }
1075 intel_logical_ring_emit(ringbuf, MI_NOOP);
1076
1077 intel_logical_ring_advance(ringbuf);
1078
1079 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001080 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001081 if (ret)
1082 return ret;
1083
1084 return 0;
1085}
1086
Arun Siluvery17ee9502015-06-19 19:07:01 +01001087#define wa_ctx_emit(batch, cmd) \
1088 do { \
1089 if (WARN_ON(index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
1090 return -ENOSPC; \
1091 } \
1092 batch[index++] = (cmd); \
1093 } while (0)
1094
1095static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1096 uint32_t offset,
1097 uint32_t start_alignment)
1098{
1099 return wa_ctx->offset = ALIGN(offset, start_alignment);
1100}
1101
1102static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1103 uint32_t offset,
1104 uint32_t size_alignment)
1105{
1106 wa_ctx->size = offset - wa_ctx->offset;
1107
1108 WARN(wa_ctx->size % size_alignment,
1109 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1110 wa_ctx->size, size_alignment);
1111 return 0;
1112}
1113
1114/**
1115 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1116 *
1117 * @ring: only applicable for RCS
1118 * @wa_ctx: structure representing wa_ctx
1119 * offset: specifies start of the batch, should be cache-aligned. This is updated
1120 * with the offset value received as input.
1121 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1122 * @batch: page in which WA are loaded
1123 * @offset: This field specifies the start of the batch, it should be
1124 * cache-aligned otherwise it is adjusted accordingly.
1125 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1126 * initialized at the beginning and shared across all contexts but this field
1127 * helps us to have multiple batches at different offsets and select them based
1128 * on a criteria. At the moment this batch always start at the beginning of the page
1129 * and at this point we don't have multiple wa_ctx batch buffers.
1130 *
1131 * The number of WA applied are not known at the beginning; we use this field
1132 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001133 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001134 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1135 * so it adds NOOPs as padding to make it cacheline aligned.
1136 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1137 * makes a complete batch buffer.
1138 *
1139 * Return: non-zero if we exceed the PAGE_SIZE limit.
1140 */
1141
1142static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1143 struct i915_wa_ctx_bb *wa_ctx,
1144 uint32_t *const batch,
1145 uint32_t *offset)
1146{
Arun Siluvery0160f052015-06-23 15:46:57 +01001147 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001148 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1149
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001150 /* WaDisableCtxRestoreArbitration:bdw,chv */
1151 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152
Arun Siluveryc82435b2015-06-19 18:37:13 +01001153 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1154 if (IS_BROADWELL(ring->dev)) {
1155 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1156 uint32_t l3sqc4_flush = (I915_READ(GEN8_L3SQCREG4) |
1157 GEN8_LQSC_FLUSH_COHERENT_LINES);
1158
1159 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1160 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1161 wa_ctx_emit(batch, l3sqc4_flush);
1162
1163 wa_ctx_emit(batch, GFX_OP_PIPE_CONTROL(6));
1164 wa_ctx_emit(batch, (PIPE_CONTROL_CS_STALL |
1165 PIPE_CONTROL_DC_FLUSH_ENABLE));
1166 wa_ctx_emit(batch, 0);
1167 wa_ctx_emit(batch, 0);
1168 wa_ctx_emit(batch, 0);
1169 wa_ctx_emit(batch, 0);
1170
1171 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1172 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1173 wa_ctx_emit(batch, l3sqc4_flush & ~GEN8_LQSC_FLUSH_COHERENT_LINES);
1174 }
1175
Arun Siluvery0160f052015-06-23 15:46:57 +01001176 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1177 /* Actual scratch location is at 128 bytes offset */
1178 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1179
1180 wa_ctx_emit(batch, GFX_OP_PIPE_CONTROL(6));
1181 wa_ctx_emit(batch, (PIPE_CONTROL_FLUSH_L3 |
1182 PIPE_CONTROL_GLOBAL_GTT_IVB |
1183 PIPE_CONTROL_CS_STALL |
1184 PIPE_CONTROL_QW_WRITE));
1185 wa_ctx_emit(batch, scratch_addr);
1186 wa_ctx_emit(batch, 0);
1187 wa_ctx_emit(batch, 0);
1188 wa_ctx_emit(batch, 0);
1189
Arun Siluvery17ee9502015-06-19 19:07:01 +01001190 /* Pad to end of cacheline */
1191 while (index % CACHELINE_DWORDS)
1192 wa_ctx_emit(batch, MI_NOOP);
1193
1194 /*
1195 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1196 * execution depends on the length specified in terms of cache lines
1197 * in the register CTX_RCS_INDIRECT_CTX
1198 */
1199
1200 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1201}
1202
1203/**
1204 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1205 *
1206 * @ring: only applicable for RCS
1207 * @wa_ctx: structure representing wa_ctx
1208 * offset: specifies start of the batch, should be cache-aligned.
1209 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001210 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001211 * @offset: This field specifies the start of this batch.
1212 * This batch is started immediately after indirect_ctx batch. Since we ensure
1213 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1214 *
1215 * The number of DWORDS written are returned using this field.
1216 *
1217 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1218 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1219 */
1220static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1221 struct i915_wa_ctx_bb *wa_ctx,
1222 uint32_t *const batch,
1223 uint32_t *offset)
1224{
1225 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1226
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001227 /* WaDisableCtxRestoreArbitration:bdw,chv */
1228 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1229
Arun Siluvery17ee9502015-06-19 19:07:01 +01001230 wa_ctx_emit(batch, MI_BATCH_BUFFER_END);
1231
1232 return wa_ctx_end(wa_ctx, *offset = index, 1);
1233}
1234
1235static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1236{
1237 int ret;
1238
1239 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1240 if (!ring->wa_ctx.obj) {
1241 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1242 return -ENOMEM;
1243 }
1244
1245 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1246 if (ret) {
1247 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1248 ret);
1249 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1250 return ret;
1251 }
1252
1253 return 0;
1254}
1255
1256static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1257{
1258 if (ring->wa_ctx.obj) {
1259 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1260 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1261 ring->wa_ctx.obj = NULL;
1262 }
1263}
1264
1265static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1266{
1267 int ret;
1268 uint32_t *batch;
1269 uint32_t offset;
1270 struct page *page;
1271 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1272
1273 WARN_ON(ring->id != RCS);
1274
Arun Siluvery5e60d792015-06-23 15:50:44 +01001275 /* update this when WA for higher Gen are added */
1276 if (WARN(INTEL_INFO(ring->dev)->gen > 8,
1277 "WA batch buffer is not initialized for Gen%d\n",
1278 INTEL_INFO(ring->dev)->gen))
1279 return 0;
1280
Arun Siluveryc4db7592015-06-19 18:37:11 +01001281 /* some WA perform writes to scratch page, ensure it is valid */
1282 if (ring->scratch.obj == NULL) {
1283 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1284 return -EINVAL;
1285 }
1286
Arun Siluvery17ee9502015-06-19 19:07:01 +01001287 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1288 if (ret) {
1289 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1290 return ret;
1291 }
1292
1293 page = i915_gem_object_get_page(wa_ctx->obj, 0);
1294 batch = kmap_atomic(page);
1295 offset = 0;
1296
1297 if (INTEL_INFO(ring->dev)->gen == 8) {
1298 ret = gen8_init_indirectctx_bb(ring,
1299 &wa_ctx->indirect_ctx,
1300 batch,
1301 &offset);
1302 if (ret)
1303 goto out;
1304
1305 ret = gen8_init_perctx_bb(ring,
1306 &wa_ctx->per_ctx,
1307 batch,
1308 &offset);
1309 if (ret)
1310 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001311 }
1312
1313out:
1314 kunmap_atomic(batch);
1315 if (ret)
1316 lrc_destroy_wa_ctx_obj(ring);
1317
1318 return ret;
1319}
1320
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321static int gen8_init_common_ring(struct intel_engine_cs *ring)
1322{
1323 struct drm_device *dev = ring->dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
1325
Oscar Mateo73d477f2014-07-24 17:04:31 +01001326 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1327 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1328
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001329 I915_WRITE(RING_MODE_GEN7(ring),
1330 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1331 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1332 POSTING_READ(RING_MODE_GEN7(ring));
Thomas Danielc0a03a22015-01-09 11:09:37 +00001333 ring->next_context_status_buffer = 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001334 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1335
1336 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1337
1338 return 0;
1339}
1340
1341static int gen8_init_render_ring(struct intel_engine_cs *ring)
1342{
1343 struct drm_device *dev = ring->dev;
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 int ret;
1346
1347 ret = gen8_init_common_ring(ring);
1348 if (ret)
1349 return ret;
1350
1351 /* We need to disable the AsyncFlip performance optimisations in order
1352 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1353 * programmed to '1' on all products.
1354 *
1355 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1356 */
1357 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1358
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001359 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1360
Michel Thierry771b9a52014-11-11 16:47:33 +00001361 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001362}
1363
Damien Lespiau82ef8222015-02-09 19:33:08 +00001364static int gen9_init_render_ring(struct intel_engine_cs *ring)
1365{
1366 int ret;
1367
1368 ret = gen8_init_common_ring(ring);
1369 if (ret)
1370 return ret;
1371
1372 return init_workarounds_ring(ring);
1373}
1374
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001375static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1376{
1377 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1378 struct intel_engine_cs *ring = req->ring;
1379 struct intel_ringbuffer *ringbuf = req->ringbuf;
1380 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1381 int i, ret;
1382
1383 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1384 if (ret)
1385 return ret;
1386
1387 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1388 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1389 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1390
1391 intel_logical_ring_emit(ringbuf, GEN8_RING_PDP_UDW(ring, i));
1392 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
1393 intel_logical_ring_emit(ringbuf, GEN8_RING_PDP_LDW(ring, i));
1394 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1395 }
1396
1397 intel_logical_ring_emit(ringbuf, MI_NOOP);
1398 intel_logical_ring_advance(ringbuf);
1399
1400 return 0;
1401}
1402
John Harrisonbe795fc2015-05-29 17:44:03 +01001403static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001404 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001405{
John Harrisonbe795fc2015-05-29 17:44:03 +01001406 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001407 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001408 int ret;
1409
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001410 /* Don't rely in hw updating PDPs, specially in lite-restore.
1411 * Ideally, we should set Force PD Restore in ctx descriptor,
1412 * but we can't. Force Restore would be a second option, but
1413 * it is unsafe in case of lite-restore (because the ctx is
1414 * not idle). */
1415 if (req->ctx->ppgtt &&
1416 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
1417 ret = intel_logical_ring_emit_pdps(req);
1418 if (ret)
1419 return ret;
1420
1421 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1422 }
1423
John Harrison4d616a22015-05-29 17:44:08 +01001424 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001425 if (ret)
1426 return ret;
1427
1428 /* FIXME(BDW): Address space and security selectors. */
1429 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1430 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1431 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1432 intel_logical_ring_emit(ringbuf, MI_NOOP);
1433 intel_logical_ring_advance(ringbuf);
1434
1435 return 0;
1436}
1437
Oscar Mateo73d477f2014-07-24 17:04:31 +01001438static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1439{
1440 struct drm_device *dev = ring->dev;
1441 struct drm_i915_private *dev_priv = dev->dev_private;
1442 unsigned long flags;
1443
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001444 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001445 return false;
1446
1447 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1448 if (ring->irq_refcount++ == 0) {
1449 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1450 POSTING_READ(RING_IMR(ring->mmio_base));
1451 }
1452 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1453
1454 return true;
1455}
1456
1457static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1458{
1459 struct drm_device *dev = ring->dev;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 unsigned long flags;
1462
1463 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1464 if (--ring->irq_refcount == 0) {
1465 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1466 POSTING_READ(RING_IMR(ring->mmio_base));
1467 }
1468 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1469}
1470
John Harrison7deb4d32015-05-29 17:43:59 +01001471static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001472 u32 invalidate_domains,
1473 u32 unused)
1474{
John Harrison7deb4d32015-05-29 17:43:59 +01001475 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001476 struct intel_engine_cs *ring = ringbuf->ring;
1477 struct drm_device *dev = ring->dev;
1478 struct drm_i915_private *dev_priv = dev->dev_private;
1479 uint32_t cmd;
1480 int ret;
1481
John Harrison4d616a22015-05-29 17:44:08 +01001482 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001483 if (ret)
1484 return ret;
1485
1486 cmd = MI_FLUSH_DW + 1;
1487
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001488 /* We always require a command barrier so that subsequent
1489 * commands, such as breadcrumb interrupts, are strictly ordered
1490 * wrt the contents of the write cache being flushed to memory
1491 * (and thus being coherent from the CPU).
1492 */
1493 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1494
1495 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1496 cmd |= MI_INVALIDATE_TLB;
1497 if (ring == &dev_priv->ring[VCS])
1498 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001499 }
1500
1501 intel_logical_ring_emit(ringbuf, cmd);
1502 intel_logical_ring_emit(ringbuf,
1503 I915_GEM_HWS_SCRATCH_ADDR |
1504 MI_FLUSH_DW_USE_GTT);
1505 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1506 intel_logical_ring_emit(ringbuf, 0); /* value */
1507 intel_logical_ring_advance(ringbuf);
1508
1509 return 0;
1510}
1511
John Harrison7deb4d32015-05-29 17:43:59 +01001512static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001513 u32 invalidate_domains,
1514 u32 flush_domains)
1515{
John Harrison7deb4d32015-05-29 17:43:59 +01001516 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001517 struct intel_engine_cs *ring = ringbuf->ring;
1518 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Imre Deak9647ff32015-01-25 13:27:11 -08001519 bool vf_flush_wa;
Oscar Mateo47122742014-07-24 17:04:28 +01001520 u32 flags = 0;
1521 int ret;
1522
1523 flags |= PIPE_CONTROL_CS_STALL;
1524
1525 if (flush_domains) {
1526 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1527 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1528 }
1529
1530 if (invalidate_domains) {
1531 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1532 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1533 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1534 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1535 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1536 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1537 flags |= PIPE_CONTROL_QW_WRITE;
1538 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1539 }
1540
Imre Deak9647ff32015-01-25 13:27:11 -08001541 /*
1542 * On GEN9+ Before VF_CACHE_INVALIDATE we need to emit a NULL pipe
1543 * control.
1544 */
1545 vf_flush_wa = INTEL_INFO(ring->dev)->gen >= 9 &&
1546 flags & PIPE_CONTROL_VF_CACHE_INVALIDATE;
1547
John Harrison4d616a22015-05-29 17:44:08 +01001548 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001549 if (ret)
1550 return ret;
1551
Imre Deak9647ff32015-01-25 13:27:11 -08001552 if (vf_flush_wa) {
1553 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1554 intel_logical_ring_emit(ringbuf, 0);
1555 intel_logical_ring_emit(ringbuf, 0);
1556 intel_logical_ring_emit(ringbuf, 0);
1557 intel_logical_ring_emit(ringbuf, 0);
1558 intel_logical_ring_emit(ringbuf, 0);
1559 }
1560
Oscar Mateo47122742014-07-24 17:04:28 +01001561 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1562 intel_logical_ring_emit(ringbuf, flags);
1563 intel_logical_ring_emit(ringbuf, scratch_addr);
1564 intel_logical_ring_emit(ringbuf, 0);
1565 intel_logical_ring_emit(ringbuf, 0);
1566 intel_logical_ring_emit(ringbuf, 0);
1567 intel_logical_ring_advance(ringbuf);
1568
1569 return 0;
1570}
1571
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001572static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1573{
1574 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1575}
1576
1577static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1578{
1579 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1580}
1581
John Harrisonc4e76632015-05-29 17:44:01 +01001582static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001583{
John Harrisonc4e76632015-05-29 17:44:01 +01001584 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001585 struct intel_engine_cs *ring = ringbuf->ring;
1586 u32 cmd;
1587 int ret;
1588
Michel Thierry53292cd2015-04-15 18:11:33 +01001589 /*
1590 * Reserve space for 2 NOOPs at the end of each request to be
1591 * used as a workaround for not being allowed to do lite
1592 * restore with HEAD==TAIL (WaIdleLiteRestore).
1593 */
John Harrison4d616a22015-05-29 17:44:08 +01001594 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001595 if (ret)
1596 return ret;
1597
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001598 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001599 cmd |= MI_GLOBAL_GTT;
1600
1601 intel_logical_ring_emit(ringbuf, cmd);
1602 intel_logical_ring_emit(ringbuf,
1603 (ring->status_page.gfx_addr +
1604 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1605 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001606 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001607 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1608 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001609 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001610
Michel Thierry53292cd2015-04-15 18:11:33 +01001611 /*
1612 * Here we add two extra NOOPs as padding to avoid
1613 * lite restore of a context with HEAD==TAIL.
1614 */
1615 intel_logical_ring_emit(ringbuf, MI_NOOP);
1616 intel_logical_ring_emit(ringbuf, MI_NOOP);
1617 intel_logical_ring_advance(ringbuf);
1618
Oscar Mateo4da46e12014-07-24 17:04:27 +01001619 return 0;
1620}
1621
John Harrisonbe013632015-05-29 17:43:45 +01001622static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001623{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001624 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001625 int ret;
1626
John Harrisonbe013632015-05-29 17:43:45 +01001627 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001628 if (ret)
1629 return ret;
1630
1631 if (so.rodata == NULL)
1632 return 0;
1633
John Harrisonbe795fc2015-05-29 17:44:03 +01001634 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001635 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001636 if (ret)
1637 goto out;
1638
John Harrisonb2af0372015-05-29 17:43:50 +01001639 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001640
Damien Lespiaucef437a2015-02-10 19:32:19 +00001641out:
1642 i915_gem_render_state_fini(&so);
1643 return ret;
1644}
1645
John Harrison87531812015-05-29 17:43:44 +01001646static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001647{
1648 int ret;
1649
John Harrisone2be4fa2015-05-29 17:43:54 +01001650 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001651 if (ret)
1652 return ret;
1653
John Harrisonbe013632015-05-29 17:43:45 +01001654 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001655}
1656
Oscar Mateo73e4d072014-07-24 17:04:48 +01001657/**
1658 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1659 *
1660 * @ring: Engine Command Streamer.
1661 *
1662 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001663void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1664{
John Harrison6402c332014-10-31 12:00:26 +00001665 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001666
Oscar Mateo48d82382014-07-24 17:04:23 +01001667 if (!intel_ring_initialized(ring))
1668 return;
1669
John Harrison6402c332014-10-31 12:00:26 +00001670 dev_priv = ring->dev->dev_private;
1671
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001672 intel_logical_ring_stop(ring);
1673 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
Oscar Mateo48d82382014-07-24 17:04:23 +01001674
1675 if (ring->cleanup)
1676 ring->cleanup(ring);
1677
1678 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001679 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001680
1681 if (ring->status_page.obj) {
1682 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1683 ring->status_page.obj = NULL;
1684 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001685
1686 lrc_destroy_wa_ctx_obj(ring);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001687}
1688
1689static int logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
1690{
Oscar Mateo48d82382014-07-24 17:04:23 +01001691 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001692
1693 /* Intentionally left blank. */
1694 ring->buffer = NULL;
1695
1696 ring->dev = dev;
1697 INIT_LIST_HEAD(&ring->active_list);
1698 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001699 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001700 init_waitqueue_head(&ring->irq_queue);
1701
Michel Thierryacdd8842014-07-24 17:04:38 +01001702 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001703 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001704 spin_lock_init(&ring->execlist_lock);
1705
Oscar Mateo48d82382014-07-24 17:04:23 +01001706 ret = i915_cmd_parser_init_ring(ring);
1707 if (ret)
1708 return ret;
1709
Oscar Mateo564ddb22014-08-21 11:40:54 +01001710 ret = intel_lr_context_deferred_create(ring->default_context, ring);
1711
1712 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001713}
1714
1715static int logical_render_ring_init(struct drm_device *dev)
1716{
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01001719 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001720
1721 ring->name = "render ring";
1722 ring->id = RCS;
1723 ring->mmio_base = RENDER_RING_BASE;
1724 ring->irq_enable_mask =
1725 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001726 ring->irq_keep_mask =
1727 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
1728 if (HAS_L3_DPF(dev))
1729 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001730
Damien Lespiau82ef8222015-02-09 19:33:08 +00001731 if (INTEL_INFO(dev)->gen >= 9)
1732 ring->init_hw = gen9_init_render_ring;
1733 else
1734 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00001735 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001736 ring->cleanup = intel_fini_pipe_control;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001737 ring->get_seqno = gen8_get_seqno;
1738 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001739 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001740 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001741 ring->irq_get = gen8_logical_ring_get_irq;
1742 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001743 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001744
Daniel Vetter99be1df2014-11-20 00:33:06 +01001745 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01001746
1747 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01001748 if (ret)
1749 return ret;
1750
Arun Siluvery17ee9502015-06-19 19:07:01 +01001751 ret = intel_init_workaround_bb(ring);
1752 if (ret) {
1753 /*
1754 * We continue even if we fail to initialize WA batch
1755 * because we only expect rare glitches but nothing
1756 * critical to prevent us from using GPU
1757 */
1758 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1759 ret);
1760 }
1761
Arun Siluveryc4db7592015-06-19 18:37:11 +01001762 ret = logical_ring_init(dev, ring);
1763 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001764 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001765 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001766
1767 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001768}
1769
1770static int logical_bsd_ring_init(struct drm_device *dev)
1771{
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
1774
1775 ring->name = "bsd ring";
1776 ring->id = VCS;
1777 ring->mmio_base = GEN6_BSD_RING_BASE;
1778 ring->irq_enable_mask =
1779 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001780 ring->irq_keep_mask =
1781 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001782
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001783 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001784 ring->get_seqno = gen8_get_seqno;
1785 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001786 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001787 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001788 ring->irq_get = gen8_logical_ring_get_irq;
1789 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001790 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001791
Oscar Mateo454afeb2014-07-24 17:04:22 +01001792 return logical_ring_init(dev, ring);
1793}
1794
1795static int logical_bsd2_ring_init(struct drm_device *dev)
1796{
1797 struct drm_i915_private *dev_priv = dev->dev_private;
1798 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
1799
1800 ring->name = "bds2 ring";
1801 ring->id = VCS2;
1802 ring->mmio_base = GEN8_BSD2_RING_BASE;
1803 ring->irq_enable_mask =
1804 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001805 ring->irq_keep_mask =
1806 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001807
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001808 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001809 ring->get_seqno = gen8_get_seqno;
1810 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001811 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001812 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001813 ring->irq_get = gen8_logical_ring_get_irq;
1814 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001815 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001816
Oscar Mateo454afeb2014-07-24 17:04:22 +01001817 return logical_ring_init(dev, ring);
1818}
1819
1820static int logical_blt_ring_init(struct drm_device *dev)
1821{
1822 struct drm_i915_private *dev_priv = dev->dev_private;
1823 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
1824
1825 ring->name = "blitter ring";
1826 ring->id = BCS;
1827 ring->mmio_base = BLT_RING_BASE;
1828 ring->irq_enable_mask =
1829 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001830 ring->irq_keep_mask =
1831 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001832
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001833 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001834 ring->get_seqno = gen8_get_seqno;
1835 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001836 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001837 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001838 ring->irq_get = gen8_logical_ring_get_irq;
1839 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001840 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001841
Oscar Mateo454afeb2014-07-24 17:04:22 +01001842 return logical_ring_init(dev, ring);
1843}
1844
1845static int logical_vebox_ring_init(struct drm_device *dev)
1846{
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
1849
1850 ring->name = "video enhancement ring";
1851 ring->id = VECS;
1852 ring->mmio_base = VEBOX_RING_BASE;
1853 ring->irq_enable_mask =
1854 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001855 ring->irq_keep_mask =
1856 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001857
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001858 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001859 ring->get_seqno = gen8_get_seqno;
1860 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001861 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001862 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001863 ring->irq_get = gen8_logical_ring_get_irq;
1864 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001865 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001866
Oscar Mateo454afeb2014-07-24 17:04:22 +01001867 return logical_ring_init(dev, ring);
1868}
1869
Oscar Mateo73e4d072014-07-24 17:04:48 +01001870/**
1871 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
1872 * @dev: DRM device.
1873 *
1874 * This function inits the engines for an Execlists submission style (the equivalent in the
1875 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
1876 * those engines that are present in the hardware.
1877 *
1878 * Return: non-zero if the initialization failed.
1879 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001880int intel_logical_rings_init(struct drm_device *dev)
1881{
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 int ret;
1884
1885 ret = logical_render_ring_init(dev);
1886 if (ret)
1887 return ret;
1888
1889 if (HAS_BSD(dev)) {
1890 ret = logical_bsd_ring_init(dev);
1891 if (ret)
1892 goto cleanup_render_ring;
1893 }
1894
1895 if (HAS_BLT(dev)) {
1896 ret = logical_blt_ring_init(dev);
1897 if (ret)
1898 goto cleanup_bsd_ring;
1899 }
1900
1901 if (HAS_VEBOX(dev)) {
1902 ret = logical_vebox_ring_init(dev);
1903 if (ret)
1904 goto cleanup_blt_ring;
1905 }
1906
1907 if (HAS_BSD2(dev)) {
1908 ret = logical_bsd2_ring_init(dev);
1909 if (ret)
1910 goto cleanup_vebox_ring;
1911 }
1912
1913 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
1914 if (ret)
1915 goto cleanup_bsd2_ring;
1916
1917 return 0;
1918
1919cleanup_bsd2_ring:
1920 intel_logical_ring_cleanup(&dev_priv->ring[VCS2]);
1921cleanup_vebox_ring:
1922 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
1923cleanup_blt_ring:
1924 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
1925cleanup_bsd_ring:
1926 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
1927cleanup_render_ring:
1928 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
1929
1930 return ret;
1931}
1932
Jeff McGee0cea6502015-02-13 10:27:56 -06001933static u32
1934make_rpcs(struct drm_device *dev)
1935{
1936 u32 rpcs = 0;
1937
1938 /*
1939 * No explicit RPCS request is needed to ensure full
1940 * slice/subslice/EU enablement prior to Gen9.
1941 */
1942 if (INTEL_INFO(dev)->gen < 9)
1943 return 0;
1944
1945 /*
1946 * Starting in Gen9, render power gating can leave
1947 * slice/subslice/EU in a partially enabled state. We
1948 * must make an explicit request through RPCS for full
1949 * enablement.
1950 */
1951 if (INTEL_INFO(dev)->has_slice_pg) {
1952 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
1953 rpcs |= INTEL_INFO(dev)->slice_total <<
1954 GEN8_RPCS_S_CNT_SHIFT;
1955 rpcs |= GEN8_RPCS_ENABLE;
1956 }
1957
1958 if (INTEL_INFO(dev)->has_subslice_pg) {
1959 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
1960 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
1961 GEN8_RPCS_SS_CNT_SHIFT;
1962 rpcs |= GEN8_RPCS_ENABLE;
1963 }
1964
1965 if (INTEL_INFO(dev)->has_eu_pg) {
1966 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1967 GEN8_RPCS_EU_MIN_SHIFT;
1968 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1969 GEN8_RPCS_EU_MAX_SHIFT;
1970 rpcs |= GEN8_RPCS_ENABLE;
1971 }
1972
1973 return rpcs;
1974}
1975
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001976static int
1977populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
1978 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
1979{
Thomas Daniel2d965532014-08-19 10:13:36 +01001980 struct drm_device *dev = ring->dev;
1981 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001982 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001983 struct page *page;
1984 uint32_t *reg_state;
1985 int ret;
1986
Thomas Daniel2d965532014-08-19 10:13:36 +01001987 if (!ppgtt)
1988 ppgtt = dev_priv->mm.aliasing_ppgtt;
1989
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001990 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1991 if (ret) {
1992 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1993 return ret;
1994 }
1995
1996 ret = i915_gem_object_get_pages(ctx_obj);
1997 if (ret) {
1998 DRM_DEBUG_DRIVER("Could not get object pages\n");
1999 return ret;
2000 }
2001
2002 i915_gem_object_pin_pages(ctx_obj);
2003
2004 /* The second page of the context object contains some fields which must
2005 * be set up prior to the first execution. */
2006 page = i915_gem_object_get_page(ctx_obj, 1);
2007 reg_state = kmap_atomic(page);
2008
2009 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2010 * commands followed by (reg, value) pairs. The values we are setting here are
2011 * only for the first context restore: on a subsequent save, the GPU will
2012 * recreate this batchbuffer with new values (including all the missing
2013 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
2014 if (ring->id == RCS)
2015 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(14);
2016 else
2017 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(11);
2018 reg_state[CTX_LRI_HEADER_0] |= MI_LRI_FORCE_POSTED;
2019 reg_state[CTX_CONTEXT_CONTROL] = RING_CONTEXT_CONTROL(ring);
2020 reg_state[CTX_CONTEXT_CONTROL+1] =
Zhi Wang5baa22c52015-02-10 17:11:36 +08002021 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2022 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002023 reg_state[CTX_RING_HEAD] = RING_HEAD(ring->mmio_base);
2024 reg_state[CTX_RING_HEAD+1] = 0;
2025 reg_state[CTX_RING_TAIL] = RING_TAIL(ring->mmio_base);
2026 reg_state[CTX_RING_TAIL+1] = 0;
2027 reg_state[CTX_RING_BUFFER_START] = RING_START(ring->mmio_base);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002028 /* Ring buffer start address is not known until the buffer is pinned.
2029 * It is written to the context image in execlists_update_context()
2030 */
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002031 reg_state[CTX_RING_BUFFER_CONTROL] = RING_CTL(ring->mmio_base);
2032 reg_state[CTX_RING_BUFFER_CONTROL+1] =
2033 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID;
2034 reg_state[CTX_BB_HEAD_U] = ring->mmio_base + 0x168;
2035 reg_state[CTX_BB_HEAD_U+1] = 0;
2036 reg_state[CTX_BB_HEAD_L] = ring->mmio_base + 0x140;
2037 reg_state[CTX_BB_HEAD_L+1] = 0;
2038 reg_state[CTX_BB_STATE] = ring->mmio_base + 0x110;
2039 reg_state[CTX_BB_STATE+1] = (1<<5);
2040 reg_state[CTX_SECOND_BB_HEAD_U] = ring->mmio_base + 0x11c;
2041 reg_state[CTX_SECOND_BB_HEAD_U+1] = 0;
2042 reg_state[CTX_SECOND_BB_HEAD_L] = ring->mmio_base + 0x114;
2043 reg_state[CTX_SECOND_BB_HEAD_L+1] = 0;
2044 reg_state[CTX_SECOND_BB_STATE] = ring->mmio_base + 0x118;
2045 reg_state[CTX_SECOND_BB_STATE+1] = 0;
2046 if (ring->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002047 reg_state[CTX_BB_PER_CTX_PTR] = ring->mmio_base + 0x1c0;
2048 reg_state[CTX_BB_PER_CTX_PTR+1] = 0;
2049 reg_state[CTX_RCS_INDIRECT_CTX] = ring->mmio_base + 0x1c4;
2050 reg_state[CTX_RCS_INDIRECT_CTX+1] = 0;
2051 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET] = ring->mmio_base + 0x1c8;
2052 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] = 0;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002053 if (ring->wa_ctx.obj) {
2054 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2055 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2056
2057 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2058 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2059 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2060
2061 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2062 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2063
2064 reg_state[CTX_BB_PER_CTX_PTR+1] =
2065 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2066 0x01;
2067 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002068 }
2069 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9);
2070 reg_state[CTX_LRI_HEADER_1] |= MI_LRI_FORCE_POSTED;
2071 reg_state[CTX_CTX_TIMESTAMP] = ring->mmio_base + 0x3a8;
2072 reg_state[CTX_CTX_TIMESTAMP+1] = 0;
2073 reg_state[CTX_PDP3_UDW] = GEN8_RING_PDP_UDW(ring, 3);
2074 reg_state[CTX_PDP3_LDW] = GEN8_RING_PDP_LDW(ring, 3);
2075 reg_state[CTX_PDP2_UDW] = GEN8_RING_PDP_UDW(ring, 2);
2076 reg_state[CTX_PDP2_LDW] = GEN8_RING_PDP_LDW(ring, 2);
2077 reg_state[CTX_PDP1_UDW] = GEN8_RING_PDP_UDW(ring, 1);
2078 reg_state[CTX_PDP1_LDW] = GEN8_RING_PDP_LDW(ring, 1);
2079 reg_state[CTX_PDP0_UDW] = GEN8_RING_PDP_UDW(ring, 0);
2080 reg_state[CTX_PDP0_LDW] = GEN8_RING_PDP_LDW(ring, 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002081
2082 /* With dynamic page allocation, PDPs may not be allocated at this point,
2083 * Point the unallocated PDPs to the scratch page
Michel Thierrye5815a22015-04-08 12:13:32 +01002084 */
2085 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2086 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2087 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2088 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002089 if (ring->id == RCS) {
2090 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Jeff McGee0cea6502015-02-13 10:27:56 -06002091 reg_state[CTX_R_PWR_CLK_STATE] = GEN8_R_PWR_CLK_STATE;
2092 reg_state[CTX_R_PWR_CLK_STATE+1] = make_rpcs(dev);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002093 }
2094
2095 kunmap_atomic(reg_state);
2096
2097 ctx_obj->dirty = 1;
2098 set_page_dirty(page);
2099 i915_gem_object_unpin_pages(ctx_obj);
2100
2101 return 0;
2102}
2103
Oscar Mateo73e4d072014-07-24 17:04:48 +01002104/**
2105 * intel_lr_context_free() - free the LRC specific bits of a context
2106 * @ctx: the LR context to free.
2107 *
2108 * The real context freeing is done in i915_gem_context_free: this only
2109 * takes care of the bits that are LRC related: the per-engine backing
2110 * objects and the logical ringbuffer.
2111 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002112void intel_lr_context_free(struct intel_context *ctx)
2113{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002114 int i;
2115
2116 for (i = 0; i < I915_NUM_RINGS; i++) {
2117 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002118
Oscar Mateo8c8579172014-07-24 17:04:14 +01002119 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002120 struct intel_ringbuffer *ringbuf =
2121 ctx->engine[i].ringbuf;
2122 struct intel_engine_cs *ring = ringbuf->ring;
2123
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002124 if (ctx == ring->default_context) {
2125 intel_unpin_ringbuffer_obj(ringbuf);
2126 i915_gem_object_ggtt_unpin(ctx_obj);
2127 }
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02002128 WARN_ON(ctx->engine[ring->id].pin_count);
Oscar Mateo84c23772014-07-24 17:04:15 +01002129 intel_destroy_ringbuffer_obj(ringbuf);
2130 kfree(ringbuf);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002131 drm_gem_object_unreference(&ctx_obj->base);
2132 }
2133 }
2134}
2135
2136static uint32_t get_lr_context_size(struct intel_engine_cs *ring)
2137{
2138 int ret = 0;
2139
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002140 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002141
2142 switch (ring->id) {
2143 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002144 if (INTEL_INFO(ring->dev)->gen >= 9)
2145 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2146 else
2147 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002148 break;
2149 case VCS:
2150 case BCS:
2151 case VECS:
2152 case VCS2:
2153 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2154 break;
2155 }
2156
2157 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002158}
2159
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002160static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002161 struct drm_i915_gem_object *default_ctx_obj)
2162{
2163 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2164
2165 /* The status page is offset 0 from the default context object
2166 * in LRC mode. */
2167 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj);
2168 ring->status_page.page_addr =
2169 kmap(sg_page(default_ctx_obj->pages->sgl));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002170 ring->status_page.obj = default_ctx_obj;
2171
2172 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2173 (u32)ring->status_page.gfx_addr);
2174 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002175}
2176
Oscar Mateo73e4d072014-07-24 17:04:48 +01002177/**
2178 * intel_lr_context_deferred_create() - create the LRC specific bits of a context
2179 * @ctx: LR context to create.
2180 * @ring: engine to be used with the context.
2181 *
2182 * This function can be called more than once, with different engines, if we plan
2183 * to use the context with them. The context backing objects and the ringbuffers
2184 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2185 * the creation is a deferred call: it's better to make sure first that we need to use
2186 * a given ring with the context.
2187 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002188 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002189 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002190int intel_lr_context_deferred_create(struct intel_context *ctx,
2191 struct intel_engine_cs *ring)
2192{
Oscar Mateodcb4c122014-11-13 10:28:10 +00002193 const bool is_global_default_ctx = (ctx == ring->default_context);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002194 struct drm_device *dev = ring->dev;
2195 struct drm_i915_gem_object *ctx_obj;
2196 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002197 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002198 int ret;
2199
Oscar Mateoede7d422014-07-24 17:04:12 +01002200 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002201 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002202
Oscar Mateo8c8579172014-07-24 17:04:14 +01002203 context_size = round_up(get_lr_context_size(ring), 4096);
2204
Chris Wilson149c86e2015-04-07 16:21:11 +01002205 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002206 if (!ctx_obj) {
2207 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2208 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002209 }
2210
Oscar Mateodcb4c122014-11-13 10:28:10 +00002211 if (is_global_default_ctx) {
2212 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN, 0);
2213 if (ret) {
2214 DRM_DEBUG_DRIVER("Pin LRC backing obj failed: %d\n",
2215 ret);
2216 drm_gem_object_unreference(&ctx_obj->base);
2217 return ret;
2218 }
Oscar Mateo8c8579172014-07-24 17:04:14 +01002219 }
2220
Oscar Mateo84c23772014-07-24 17:04:15 +01002221 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2222 if (!ringbuf) {
2223 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2224 ring->name);
Oscar Mateo84c23772014-07-24 17:04:15 +01002225 ret = -ENOMEM;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002226 goto error_unpin_ctx;
Oscar Mateo84c23772014-07-24 17:04:15 +01002227 }
2228
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002229 ringbuf->ring = ring;
Oscar Mateo582d67f2014-07-24 17:04:16 +01002230
Oscar Mateo84c23772014-07-24 17:04:15 +01002231 ringbuf->size = 32 * PAGE_SIZE;
2232 ringbuf->effective_size = ringbuf->size;
2233 ringbuf->head = 0;
2234 ringbuf->tail = 0;
Oscar Mateo84c23772014-07-24 17:04:15 +01002235 ringbuf->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002236 intel_ring_update_space(ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +01002237
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002238 if (ringbuf->obj == NULL) {
2239 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2240 if (ret) {
2241 DRM_DEBUG_DRIVER(
2242 "Failed to allocate ringbuffer obj %s: %d\n",
Oscar Mateo84c23772014-07-24 17:04:15 +01002243 ring->name, ret);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002244 goto error_free_rbuf;
2245 }
2246
2247 if (is_global_default_ctx) {
2248 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2249 if (ret) {
2250 DRM_ERROR(
2251 "Failed to pin and map ringbuffer %s: %d\n",
2252 ring->name, ret);
2253 goto error_destroy_rbuf;
2254 }
2255 }
2256
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002257 }
2258
2259 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2260 if (ret) {
2261 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002262 goto error;
Oscar Mateo84c23772014-07-24 17:04:15 +01002263 }
2264
2265 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002266 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002267
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002268 if (ctx == ring->default_context)
2269 lrc_setup_hardware_status_page(ring, ctx_obj);
Thomas Daniele7778be2014-12-02 12:50:48 +00002270 else if (ring->id == RCS && !ctx->rcs_initialized) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002271 if (ring->init_context) {
John Harrison76c39162015-05-29 17:43:43 +01002272 struct drm_i915_gem_request *req;
2273
2274 ret = i915_gem_request_alloc(ring, ctx, &req);
2275 if (ret)
2276 return ret;
2277
John Harrison87531812015-05-29 17:43:44 +01002278 ret = ring->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002279 if (ret) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002280 DRM_ERROR("ring init context: %d\n", ret);
John Harrison76c39162015-05-29 17:43:43 +01002281 i915_gem_request_cancel(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002282 ctx->engine[ring->id].ringbuf = NULL;
2283 ctx->engine[ring->id].state = NULL;
2284 goto error;
2285 }
John Harrison76c39162015-05-29 17:43:43 +01002286
John Harrison75289872015-05-29 17:43:49 +01002287 i915_add_request_no_flush(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00002288 }
2289
Oscar Mateo564ddb22014-08-21 11:40:54 +01002290 ctx->rcs_initialized = true;
2291 }
2292
Oscar Mateoede7d422014-07-24 17:04:12 +01002293 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002294
2295error:
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002296 if (is_global_default_ctx)
2297 intel_unpin_ringbuffer_obj(ringbuf);
2298error_destroy_rbuf:
2299 intel_destroy_ringbuffer_obj(ringbuf);
2300error_free_rbuf:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002301 kfree(ringbuf);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002302error_unpin_ctx:
Oscar Mateodcb4c122014-11-13 10:28:10 +00002303 if (is_global_default_ctx)
2304 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002305 drm_gem_object_unreference(&ctx_obj->base);
2306 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002307}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002308
2309void intel_lr_context_reset(struct drm_device *dev,
2310 struct intel_context *ctx)
2311{
2312 struct drm_i915_private *dev_priv = dev->dev_private;
2313 struct intel_engine_cs *ring;
2314 int i;
2315
2316 for_each_ring(ring, dev_priv, i) {
2317 struct drm_i915_gem_object *ctx_obj =
2318 ctx->engine[ring->id].state;
2319 struct intel_ringbuffer *ringbuf =
2320 ctx->engine[ring->id].ringbuf;
2321 uint32_t *reg_state;
2322 struct page *page;
2323
2324 if (!ctx_obj)
2325 continue;
2326
2327 if (i915_gem_object_get_pages(ctx_obj)) {
2328 WARN(1, "Failed get_pages for context obj\n");
2329 continue;
2330 }
2331 page = i915_gem_object_get_page(ctx_obj, 1);
2332 reg_state = kmap_atomic(page);
2333
2334 reg_state[CTX_RING_HEAD+1] = 0;
2335 reg_state[CTX_RING_TAIL+1] = 0;
2336
2337 kunmap_atomic(reg_state);
2338
2339 ringbuf->head = 0;
2340 ringbuf->tail = 0;
2341 }
2342}