blob: b74a0e20b6ed8e6a5148ada84c11ebf89f50d5fc [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudharyc68cdbf2012-08-22 07:55:09 -04003 * Copyright (c) 2003-2012 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -040045#include "ql4_83xx.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070046
47#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
48#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
49#endif
50
51#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
52#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080053#endif
54
55#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
56#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
57#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070058
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053059#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
60#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
61#endif
62
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -040063#ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
64#define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
65#endif
66
Vikas Chaudharyb37ca412013-08-16 07:03:02 -040067#ifndef PCI_DEVICE_ID_QLOGIC_ISP8042
68#define PCI_DEVICE_ID_QLOGIC_ISP8042 0x8042
69#endif
70
Karen Higgins7eece5a2011-03-21 03:34:29 -070071#define ISP4XXX_PCI_FN_1 0x1
72#define ISP4XXX_PCI_FN_2 0x3
73
David Somayajuluafaf5a22006-09-19 10:28:00 -070074#define QLA_SUCCESS 0
75#define QLA_ERROR 1
76
77/*
78 * Data bit definitions
79 */
80#define BIT_0 0x1
81#define BIT_1 0x2
82#define BIT_2 0x4
83#define BIT_3 0x8
84#define BIT_4 0x10
85#define BIT_5 0x20
86#define BIT_6 0x40
87#define BIT_7 0x80
88#define BIT_8 0x100
89#define BIT_9 0x200
90#define BIT_10 0x400
91#define BIT_11 0x800
92#define BIT_12 0x1000
93#define BIT_13 0x2000
94#define BIT_14 0x4000
95#define BIT_15 0x8000
96#define BIT_16 0x10000
97#define BIT_17 0x20000
98#define BIT_18 0x40000
99#define BIT_19 0x80000
100#define BIT_20 0x100000
101#define BIT_21 0x200000
102#define BIT_22 0x400000
103#define BIT_23 0x800000
104#define BIT_24 0x1000000
105#define BIT_25 0x2000000
106#define BIT_26 0x4000000
107#define BIT_27 0x8000000
108#define BIT_28 0x10000000
109#define BIT_29 0x20000000
110#define BIT_30 0x40000000
111#define BIT_31 0x80000000
112
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530113/**
114 * Macros to help code, maintain, etc.
115 **/
116#define ql4_printk(level, ha, format, arg...) \
117 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
118
119
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120/*
121 * Host adapter default definitions
122 ***********************************/
123#define MAX_HBAS 16
124#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530125#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500127#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530128#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700129#define MAX_PDU_ENTRIES 32
130#define INVALID_ENTRY 0xFFFF
131#define MAX_CMDS_TO_RISC 1024
132#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700133#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700134#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700135
136/*
137 * Buffer sizes
138 */
139#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
140#define RESPONSE_QUEUE_DEPTH 64
141#define QUEUE_SIZE 64
142#define DMA_BUFFER_SIZE 512
Karen Higgins5b1c1bf2013-01-20 23:51:00 -0500143#define IOCB_HIWAT_CUSHION 4
David Somayajuluafaf5a22006-09-19 10:28:00 -0700144
145/*
146 * Misc
147 */
148#define MAC_ADDR_LEN 6 /* in bytes */
149#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530150#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700151#define DRIVER_NAME "qla4xxx"
152
153#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530154#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700155
156#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200157#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700158#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700159
Mike Christie13483732011-12-01 21:38:41 -0600160#define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530161 /* recovery timeout */
162
David Somayajuluafaf5a22006-09-19 10:28:00 -0700163#define LSDW(x) ((u32)((u64)(x)))
164#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
165
Adheer Chandravanshi1e9e2be2013-03-22 07:41:31 -0400166#define DEV_DB_NON_PERSISTENT 0
167#define DEV_DB_PERSISTENT 1
168
169#define COPY_ISID(dst_isid, src_isid) { \
170 int i, j; \
171 for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
172 dst_isid[i++] = src_isid[j--]; \
173}
174
175#define SET_BITVAL(o, n, v) { \
176 if (o) \
177 n |= v; \
178 else \
179 n &= ~v; \
180}
181
David Somayajuluafaf5a22006-09-19 10:28:00 -0700182/*
183 * Retry & Timeout Values
184 */
185#define MBOX_TOV 60
186#define SOFT_RESET_TOV 30
187#define RESET_INTR_TOV 3
188#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530189#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700190#define ADAPTER_RESET_TOV 180
191#define EXTEND_CMD_TOV 60
192#define WAIT_CMD_TOV 30
193#define EH_WAIT_CMD_TOV 120
194#define FIRMWARE_UP_TOV 60
195#define RESET_FIRMWARE_TOV 30
196#define LOGOUT_TOV 10
197#define IOCB_TOV_MARGIN 10
198#define RELOGIN_TOV 18
199#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700200#define HBA_ONLINE_TOV 30
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700201#define DISABLE_ACB_TOV 30
Mike Christie13483732011-12-01 21:38:41 -0600202#define IP_CONFIG_TOV 30
203#define LOGIN_TOV 12
Manish Rangankar1dc8ed52013-01-20 23:51:03 -0500204#define BOOT_LOGIN_RESP_TOV 60
David Somayajuluafaf5a22006-09-19 10:28:00 -0700205
206#define MAX_RESET_HA_RETRIES 2
Shyam Sunder9ee91a32011-12-01 22:42:13 -0800207#define FW_ALIVE_WAIT_TOV 3
Nilesh Javali7ab284c2013-08-16 07:03:03 -0400208#define IDC_EXTEND_TOV 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700209
Vikas Chaudhary53698872010-04-28 11:41:59 +0530210#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
211
David Somayajuluafaf5a22006-09-19 10:28:00 -0700212/*
213 * SCSI Request Block structure (srb) that is placed
214 * on cmd->SCp location of every I/O [We have 22 bytes available]
215 */
216struct srb {
217 struct list_head list; /* (8) */
218 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800219 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700220 uint16_t flags; /* (1) Status flags. */
221
222#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300223#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700224 uint8_t state; /* (1) Status flags. */
225
226#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
227#define SRB_FREE_STATE 1
228#define SRB_ACTIVE_STATE 3
229#define SRB_ACTIVE_TIMEOUT_STATE 4
230#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
231
232 struct scsi_cmnd *cmd; /* (4) SCSI command block */
233 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530234 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700235 uint8_t err_id; /* error id */
236#define SRB_ERR_PORT 1 /* Request failed because "port down" */
237#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
238#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
239#define SRB_ERR_OTHER 4
240
241 uint16_t reserved;
242 uint16_t iocb_tov;
243 uint16_t iocb_cnt; /* Number of used iocbs */
244 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500245
246 /* Used for extended sense / status continuation */
247 uint8_t *req_sense_ptr;
248 uint16_t req_sense_len;
249 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700250};
251
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530252/* Mailbox request block structure */
253struct mrb {
254 struct scsi_qla_host *ha;
255 struct mbox_cmd_iocb *mbox;
256 uint32_t mbox_cmd;
257 uint16_t iocb_cnt; /* Number of used iocbs */
258 uint32_t pid;
259};
260
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700261/*
262 * Asynchronous Event Queue structure
263 */
264struct aen {
265 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
266};
267
268struct ql4_aen_log {
269 int count;
270 struct aen entry[MAX_AEN_ENTRIES];
271};
272
273/*
274 * Device Database (DDB) structure
275 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700276struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700277 struct scsi_qla_host *ha;
278 struct iscsi_cls_session *sess;
279 struct iscsi_cls_conn *conn;
280
David Somayajuluafaf5a22006-09-19 10:28:00 -0700281 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700282 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
Mike Christie13483732011-12-01 21:38:41 -0600283 uint16_t ddb_type;
284#define FLASH_DDB 0x01
285
286 struct dev_db_entry fw_ddb_entry;
287 int (*unblock_sess)(struct iscsi_cls_session *cls_session);
288 int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
289 struct ddb_entry *ddb_entry, uint32_t state);
290
291 /* Driver Re-login */
292 unsigned long flags; /* DDB Flags */
293 uint16_t default_relogin_timeout; /* Max time to wait for
294 * relogin to complete */
295 atomic_t retry_relogin_timer; /* Min Time between relogins
296 * (4000 only) */
297 atomic_t relogin_timer; /* Max Time to wait for
298 * relogin to complete */
299 atomic_t relogin_retry_count; /* Num of times relogin has been
300 * retried */
301 uint32_t default_time2wait; /* Default Min time between
302 * relogins (+aens) */
Nilesh Javali376738a2012-02-27 03:08:52 -0800303 uint16_t chap_tbl_idx;
Mike Christie13483732011-12-01 21:38:41 -0600304};
305
306struct qla_ddb_index {
307 struct list_head list;
308 uint16_t fw_ddb_idx;
309 struct dev_db_entry fw_ddb;
Vikas Chaudhary1cb78d72012-06-14 06:35:48 -0400310 uint8_t flash_isid[6];
Mike Christie13483732011-12-01 21:38:41 -0600311};
312
313#define DDB_IPADDR_LEN 64
314
315struct ql4_tuple_ddb {
316 int port;
317 int tpgt;
318 char ip_addr[DDB_IPADDR_LEN];
319 char iscsi_name[ISCSI_NAME_SIZE];
320 uint16_t options;
321#define DDB_OPT_IPV6 0x0e0e
322#define DDB_OPT_IPV4 0x0f0f
Manish Rangankar173269e2012-02-27 03:08:55 -0800323 uint8_t isid[6];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700324};
325
326/*
327 * DDB states.
328 */
329#define DDB_STATE_DEAD 0 /* We can no longer talk to
330 * this device */
331#define DDB_STATE_ONLINE 1 /* Device ready to accept
332 * commands */
333#define DDB_STATE_MISSING 2 /* Device logged off, trying
334 * to re-login */
335
336/*
337 * DDB flags.
338 */
339#define DF_RELOGIN 0 /* Relogin to device */
Manish Rangankar1dc8ed52013-01-20 23:51:03 -0500340#define DF_BOOT_TGT 1 /* Boot target entry */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700341#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
342#define DF_FO_MASKED 3
Adheer Chandravanshi99c6a332013-07-08 08:33:05 -0400343#define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700344
Vikas Chaudharyff884432011-08-29 23:43:02 +0530345enum qla4_work_type {
346 QLA4_EVENT_AEN,
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530347 QLA4_EVENT_PING_STATUS,
Vikas Chaudharyff884432011-08-29 23:43:02 +0530348};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700349
Vikas Chaudharyff884432011-08-29 23:43:02 +0530350struct qla4_work_evt {
351 struct list_head list;
352 enum qla4_work_type type;
353 union {
354 struct {
355 enum iscsi_host_event_code code;
356 uint32_t data_size;
357 uint8_t data[0];
358 } aen;
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530359 struct {
360 uint32_t status;
361 uint32_t pid;
362 uint32_t data_size;
363 uint8_t data[0];
364 } ping;
Vikas Chaudharyff884432011-08-29 23:43:02 +0530365 } u;
366};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700367
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530368struct ql82xx_hw_data {
369 /* Offsets for flash/nvram access (set to ~0 if not used). */
370 uint32_t flash_conf_off;
371 uint32_t flash_data_off;
372
373 uint32_t fdt_wrt_disable;
374 uint32_t fdt_erase_cmd;
375 uint32_t fdt_block_size;
376 uint32_t fdt_unprotect_sec_cmd;
377 uint32_t fdt_protect_sec_cmd;
378
379 uint32_t flt_region_flt;
380 uint32_t flt_region_fdt;
381 uint32_t flt_region_boot;
382 uint32_t flt_region_bootload;
383 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500384
385 uint32_t flt_iscsi_param;
Lalit Chandivade45494152011-10-07 16:55:42 -0700386 uint32_t flt_region_chap;
387 uint32_t flt_chap_size;
Adheer Chandravanshi1e9e2be2013-03-22 07:41:31 -0400388 uint32_t flt_region_ddb;
389 uint32_t flt_ddb_size;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530390};
391
392struct qla4_8xxx_legacy_intr_set {
393 uint32_t int_vec_bit;
394 uint32_t tgt_status_reg;
395 uint32_t tgt_mask_reg;
396 uint32_t pci_int_reg;
397};
398
399/* MSI-X Support */
400
401#define QLA_MSIX_DEFAULT 0x00
402#define QLA_MSIX_RSP_Q 0x01
403
404#define QLA_MSIX_ENTRIES 2
405#define QLA_MIDX_DEFAULT 0
406#define QLA_MIDX_RSP_Q 1
407
408struct ql4_msix_entry {
409 int have_irq;
410 uint16_t msix_vector;
411 uint16_t msix_entry;
412};
413
414/*
415 * ISP Operations
416 */
417struct isp_operations {
418 int (*iospace_config) (struct scsi_qla_host *ha);
419 void (*pci_config) (struct scsi_qla_host *);
420 void (*disable_intrs) (struct scsi_qla_host *);
421 void (*enable_intrs) (struct scsi_qla_host *);
422 int (*start_firmware) (struct scsi_qla_host *);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400423 int (*restart_firmware) (struct scsi_qla_host *);
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530424 irqreturn_t (*intr_handler) (int , void *);
425 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400426 int (*need_reset) (struct scsi_qla_host *);
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530427 int (*reset_chip) (struct scsi_qla_host *);
428 int (*reset_firmware) (struct scsi_qla_host *);
429 void (*queue_iocb) (struct scsi_qla_host *);
430 void (*complete_iocb) (struct scsi_qla_host *);
431 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
432 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
433 int (*get_sys_info) (struct scsi_qla_host *);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400434 uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
435 void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
436 int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
437 int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
438 int (*idc_lock) (struct scsi_qla_host *);
439 void (*idc_unlock) (struct scsi_qla_host *);
440 void (*rom_lock_recovery) (struct scsi_qla_host *);
441 void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
442 void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530443};
444
Tej Parkash068237c82012-05-18 04:41:44 -0400445struct ql4_mdump_size_table {
446 uint32_t size;
447 uint32_t size_cmask_02;
448 uint32_t size_cmask_04;
449 uint32_t size_cmask_08;
450 uint32_t size_cmask_10;
451 uint32_t size_cmask_FF;
452 uint32_t version;
453};
454
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500455/*qla4xxx ipaddress configuration details */
456struct ipaddress_config {
457 uint16_t ipv4_options;
458 uint16_t tcp_options;
459 uint16_t ipv4_vlan_tag;
460 uint8_t ipv4_addr_state;
461 uint8_t ip_address[IP_ADDR_LEN];
462 uint8_t subnet_mask[IP_ADDR_LEN];
463 uint8_t gateway[IP_ADDR_LEN];
464 uint32_t ipv6_options;
465 uint32_t ipv6_addl_options;
466 uint8_t ipv6_link_local_state;
467 uint8_t ipv6_addr0_state;
468 uint8_t ipv6_addr1_state;
469 uint8_t ipv6_default_router_state;
470 uint16_t ipv6_vlan_tag;
471 struct in6_addr ipv6_link_local_addr;
472 struct in6_addr ipv6_addr0;
473 struct in6_addr ipv6_addr1;
474 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700475 uint16_t eth_mtu_size;
Vikas Chaudhary2ada7fc2011-08-01 03:26:19 -0700476 uint16_t ipv4_port;
477 uint16_t ipv6_port;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500478};
479
Manish Rangankar2a991c22011-07-25 13:48:55 -0500480#define QL4_CHAP_MAX_NAME_LEN 256
481#define QL4_CHAP_MAX_SECRET_LEN 100
Lalit Chandivade0854f662011-10-07 16:55:41 -0700482#define LOCAL_CHAP 0
483#define BIDI_CHAP 1
Manish Rangankar2a991c22011-07-25 13:48:55 -0500484
485struct ql4_chap_format {
486 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
487 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
488 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
489 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
490 u16 intr_chap_name_length;
491 u16 intr_secret_length;
492 u16 target_chap_name_length;
493 u16 target_secret_length;
494};
495
496struct ip_address_format {
497 u8 ip_type;
498 u8 ip_address[16];
499};
500
501struct ql4_conn_info {
502 u16 dest_port;
503 struct ip_address_format dest_ipaddr;
504 struct ql4_chap_format chap;
505};
506
507struct ql4_boot_session_info {
508 u8 target_name[224];
509 struct ql4_conn_info conn_list[1];
510};
511
512struct ql4_boot_tgt_info {
513 struct ql4_boot_session_info boot_pri_sess;
514 struct ql4_boot_session_info boot_sec_sess;
515};
516
David Somayajuluafaf5a22006-09-19 10:28:00 -0700517/*
518 * Linux Host Adapter structure
519 */
520struct scsi_qla_host {
521 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700522 unsigned long flags;
523
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700524#define AF_ONLINE 0 /* 0x00000001 */
525#define AF_INIT_DONE 1 /* 0x00000002 */
526#define AF_MBOX_COMMAND 2 /* 0x00000004 */
527#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
Adheer Chandravanshi1e9e2be2013-03-22 07:41:31 -0400528#define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700529#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
530#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
531#define AF_LINK_UP 8 /* 0x00000100 */
Nilesh Javali026fbd32013-01-20 23:50:58 -0500532#define AF_LOOPBACK 9 /* 0x00000200 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700533#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
534#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700535#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530536#define AF_INTx_ENABLED 15 /* 0x00008000 */
537#define AF_MSI_ENABLED 16 /* 0x00010000 */
538#define AF_MSIX_ENABLED 17 /* 0x00020000 */
539#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530540#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530541#define AF_EEH_BUSY 20 /* 0x00100000 */
542#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
Mike Christie13483732011-12-01 21:38:41 -0600543#define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400544#define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
Vikas Chaudharyde8c72d2012-08-22 09:14:24 -0400545#define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400546#define AF_82XX_DUMP_READING 26 /* 0x04000000 */
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400547#define AF_83XX_NO_FW_DUMP 27 /* 0x08000000 */
Vikas Chaudhary5c19b922012-11-23 06:58:38 -0500548#define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
549#define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400550
David Somayajuluafaf5a22006-09-19 10:28:00 -0700551 unsigned long dpc_flags;
552
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700553#define DPC_RESET_HA 1 /* 0x00000002 */
554#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
555#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530556#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700557#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
558#define DPC_ISNS_RESTART 7 /* 0x00000080 */
559#define DPC_AEN 9 /* 0x00000200 */
560#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530561#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530562#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
563#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
564#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
Nilesh Javali320a61d2012-09-20 07:35:10 -0400565#define DPC_POST_IDC_ACK 23 /* 0x00200000 */
Nilesh Javali7ab284c2013-08-16 07:03:03 -0400566#define DPC_RESTORE_ACB 24 /* 0x01000000 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700567
568 struct Scsi_Host *host; /* pointer to host data */
569 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700570
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530571 uint16_t iocb_cnt;
Karen Higgins5b1c1bf2013-01-20 23:51:00 -0500572 uint16_t iocb_hiwat;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700573
574 /* SRB cache. */
575#define SRB_MIN_REQ 128
576 mempool_t *srb_mempool;
577
578 /* pci information */
579 struct pci_dev *pdev;
580
581 struct isp_reg __iomem *reg; /* Base I/O address */
582 unsigned long pio_address;
583 unsigned long pio_length;
584#define MIN_IOBASE_LEN 0x100
585
586 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700587
588 unsigned long host_no;
589
590 /* NVRAM registers */
591 struct eeprom_data *nvram;
592 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530593 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700594
595 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800596 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700597 uint64_t adapter_error_count;
598 uint64_t device_error_count;
599 uint64_t total_io_count;
600 uint64_t total_mbytes_xferred;
601 uint64_t link_failure_count;
602 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800603 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700604 uint32_t spurious_int_count;
605 uint32_t aborted_io_count;
606 uint32_t io_timeout_count;
607 uint32_t mailbox_timeout_count;
608 uint32_t seconds_since_last_intr;
609 uint32_t seconds_since_last_heartbeat;
610 uint32_t mac_index;
611
612 /* Info Needed for Management App */
613 /* --- From GetFwVersion --- */
614 uint32_t firmware_version[2];
615 uint32_t patch_number;
616 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700617 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700618
619 /* --- From Init_FW --- */
620 /* init_cb_t *init_cb; */
621 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700622 uint8_t alias[32];
623 uint8_t name_string[256];
624 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700625
626 /* --- From FlashSysInfo --- */
627 uint8_t my_mac[MAC_ADDR_LEN];
628 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500629 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700630 /* --- From GetFwState --- */
631 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700632 uint32_t addl_fw_state;
633
634 /* Linux kernel thread */
635 struct workqueue_struct *dpc_thread;
636 struct work_struct dpc_work;
637
638 /* Linux timer thread */
639 struct timer_list timer;
640 uint32_t timer_active;
641
642 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700643 atomic_t check_relogin_timeouts;
644 uint32_t retry_reset_ha_cnt;
645 uint32_t isp_reset_timer; /* reset test timer */
646 uint32_t nic_reset_timer; /* simulated nic reset test timer */
647 int eh_start;
648 struct list_head free_srb_q;
649 uint16_t free_srb_q_count;
650 uint16_t num_srbs_allocated;
651
652 /* DMA Memory Block */
653 void *queues;
654 dma_addr_t queues_dma;
655 unsigned long queues_len;
656
657#define MEM_ALIGN_VALUE \
658 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
659 sizeof(struct queue_entry))
660 /* request and response queue variables */
661 dma_addr_t request_dma;
662 struct queue_entry *request_ring;
663 struct queue_entry *request_ptr;
664 dma_addr_t response_dma;
665 struct queue_entry *response_ring;
666 struct queue_entry *response_ptr;
667 dma_addr_t shadow_regs_dma;
668 struct shadow_regs *shadow_regs;
669 uint16_t request_in; /* Current indexes. */
670 uint16_t request_out;
671 uint16_t response_in;
672 uint16_t response_out;
673
674 /* aen queue variables */
675 uint16_t aen_q_count; /* Number of available aen_q entries */
676 uint16_t aen_in; /* Current indexes */
677 uint16_t aen_out;
678 struct aen aen_q[MAX_AEN_ENTRIES];
679
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700680 struct ql4_aen_log aen_log;/* tracks all aens */
681
David Somayajuluafaf5a22006-09-19 10:28:00 -0700682 /* This mutex protects several threads to do mailbox commands
683 * concurrently.
684 */
685 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700686
687 /* temporary mailbox status registers */
688 volatile uint8_t mbox_status_count;
689 volatile uint32_t mbox_status[MBOX_REG_COUNT];
690
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500691 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700692 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
693
Karen Higgins94bced32009-07-15 15:02:58 -0500694 /* Saved srb for status continuation entry processing */
695 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530696
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530697 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530698
699 /* qla82xx specific fields */
Vikas Chaudhary7664a1f2012-08-22 07:55:00 -0400700 struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530701 unsigned long nx_pcibase; /* Base I/O address */
702 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
703 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
704 unsigned long first_page_group_start;
705 unsigned long first_page_group_end;
706
707 uint32_t crb_win;
708 uint32_t curr_window;
709 uint32_t ddr_mn_window;
710 unsigned long mn_win_crb;
711 unsigned long ms_win_crb;
712 int qdr_sn_window;
713 rwlock_t hw_lock;
714 uint16_t func_num;
715 int link_width;
716
717 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
718 u32 nx_crb_mask;
719
720 uint8_t revision_id;
721 uint32_t fw_heartbeat_counter;
722
723 struct isp_operations *isp_ops;
724 struct ql82xx_hw_data hw;
725
726 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
727
728 uint32_t nx_dev_init_timeout;
729 uint32_t nx_reset_timeout;
Tej Parkash068237c82012-05-18 04:41:44 -0400730 void *fw_dump;
731 uint32_t fw_dump_size;
732 uint32_t fw_dump_capture_mask;
733 void *fw_dump_tmplt_hdr;
734 uint32_t fw_dump_tmplt_size;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530735
736 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700737
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500738 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500739 struct iscsi_iface *iface_ipv4;
740 struct iscsi_iface *iface_ipv6_0;
741 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500742
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700743 /* --- From About Firmware --- */
Adheer Chandravanshieee06a02013-07-08 08:33:10 -0400744 struct about_fw_info fw_info;
745 uint32_t fw_uptime_secs; /* seconds elapsed since fw bootup */
746 uint32_t fw_uptime_msecs; /* milliseconds beyond elapsed seconds */
Mike Christie13483732011-12-01 21:38:41 -0600747 uint16_t def_timeout; /* Default login timeout */
Vikas Chaudharya3559432011-07-25 13:48:51 -0500748
749 uint32_t flash_state;
750#define QLFLASH_WAITING 0
751#define QLFLASH_READING 1
752#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500753 struct dma_pool *chap_dma_pool;
Lalit Chandivade45494152011-10-07 16:55:42 -0700754 uint8_t *chap_list; /* CHAP table cache */
755 struct mutex chap_sem;
Nilesh Javali376738a2012-02-27 03:08:52 -0800756
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500757#define CHAP_DMA_BLOCK_SIZE 512
758 struct workqueue_struct *task_wq;
759 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500760#define SYSFS_FLAG_FW_SEL_BOOT 2
761 struct iscsi_boot_kset *boot_kset;
762 struct ql4_boot_tgt_info boot_tgt;
Vikas Chaudhary91ec7ce2011-08-01 03:26:17 -0700763 uint16_t phy_port_num;
764 uint16_t phy_port_cnt;
765 uint16_t iscsi_pci_func_cnt;
766 uint8_t model_name[16];
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700767 struct completion disable_acb_comp;
Mike Christie13483732011-12-01 21:38:41 -0600768 struct dma_pool *fw_ddb_dma_pool;
769#define DDB_DMA_BLOCK_SIZE 512
770 uint16_t pri_ddb_idx;
771 uint16_t sec_ddb_idx;
772 int is_reset;
Mike Hernandez4f770832012-01-11 02:44:15 -0800773 uint16_t temperature;
Vikas Chaudharyff884432011-08-29 23:43:02 +0530774
775 /* event work list */
776 struct list_head work_list;
777 spinlock_t work_lock;
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530778
779 /* mbox iocb */
780#define MAX_MRB 128
781 struct mrb *active_mrb_array[MAX_MRB];
782 uint32_t mrb_index;
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400783
784 uint32_t *reg_tbl;
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400785 struct qla4_83xx_reset_template reset_tmplt;
786 struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
Vikas Chaudharyb37ca412013-08-16 07:03:02 -0400787 for ISP8324 and
788 and ISP8042 */
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400789 uint32_t pf_bit;
Nilesh Javali320a61d2012-09-20 07:35:10 -0400790 struct qla4_83xx_idc_information idc_info;
Nilesh Javali7ab284c2013-08-16 07:03:03 -0400791 struct addr_ctrl_blk *saved_acb;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500792};
793
794struct ql4_task_data {
795 struct scsi_qla_host *ha;
796 uint8_t iocb_req_cnt;
797 dma_addr_t data_dma;
798 void *req_buffer;
799 dma_addr_t req_dma;
Manish Rangankar69ca2162011-10-07 16:55:50 -0700800 uint32_t req_len;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500801 void *resp_buffer;
802 dma_addr_t resp_dma;
803 uint32_t resp_len;
804 struct iscsi_task *task;
805 struct passthru_status sts;
806 struct work_struct task_work;
807};
808
809struct qla_endpoint {
810 struct Scsi_Host *host;
Manish Rangankard46bdeb12012-08-07 07:57:13 -0400811 struct sockaddr_storage dst_addr;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500812};
813
814struct qla_conn {
815 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700816};
817
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530818static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
819{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500820 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530821}
822
823static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
824{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500825 return ((ha->ip_config.ipv6_options &
826 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530827}
828
David Somayajuluafaf5a22006-09-19 10:28:00 -0700829static inline int is_qla4010(struct scsi_qla_host *ha)
830{
831 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
832}
833
834static inline int is_qla4022(struct scsi_qla_host *ha)
835{
836 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
837}
838
David C Somayajulud9150582006-11-15 17:38:40 -0800839static inline int is_qla4032(struct scsi_qla_host *ha)
840{
841 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
842}
843
Lalit Chandivade45494152011-10-07 16:55:42 -0700844static inline int is_qla40XX(struct scsi_qla_host *ha)
845{
846 return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
847}
848
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530849static inline int is_qla8022(struct scsi_qla_host *ha)
850{
851 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
852}
853
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400854static inline int is_qla8032(struct scsi_qla_host *ha)
855{
856 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
857}
858
Vikas Chaudharyb37ca412013-08-16 07:03:02 -0400859static inline int is_qla8042(struct scsi_qla_host *ha)
860{
861 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042;
862}
863
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400864static inline int is_qla80XX(struct scsi_qla_host *ha)
865{
Vikas Chaudharyb37ca412013-08-16 07:03:02 -0400866 return is_qla8022(ha) || is_qla8032(ha) || is_qla8042(ha);
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400867}
868
Lalit Chandivade2232be02010-07-30 14:38:47 +0530869static inline int is_aer_supported(struct scsi_qla_host *ha)
870{
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400871 return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
872 (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324));
Lalit Chandivade2232be02010-07-30 14:38:47 +0530873}
874
David Somayajuluafaf5a22006-09-19 10:28:00 -0700875static inline int adapter_up(struct scsi_qla_host *ha)
876{
877 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
Nilesh Javali026fbd32013-01-20 23:50:58 -0500878 (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
879 (!test_bit(AF_LOOPBACK, &ha->flags));
David Somayajuluafaf5a22006-09-19 10:28:00 -0700880}
881
882static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
883{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500884 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700885}
886
887static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
888{
David C Somayajulud9150582006-11-15 17:38:40 -0800889 return (is_qla4010(ha) ?
890 &ha->reg->u1.isp4010.nvram :
891 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700892}
893
894static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
895{
David C Somayajulud9150582006-11-15 17:38:40 -0800896 return (is_qla4010(ha) ?
897 &ha->reg->u1.isp4010.nvram :
898 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700899}
900
901static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
902{
David C Somayajulud9150582006-11-15 17:38:40 -0800903 return (is_qla4010(ha) ?
904 &ha->reg->u2.isp4010.ext_hw_conf :
905 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700906}
907
908static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
909{
David C Somayajulud9150582006-11-15 17:38:40 -0800910 return (is_qla4010(ha) ?
911 &ha->reg->u2.isp4010.port_status :
912 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700913}
914
915static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
916{
David C Somayajulud9150582006-11-15 17:38:40 -0800917 return (is_qla4010(ha) ?
918 &ha->reg->u2.isp4010.port_ctrl :
919 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700920}
921
922static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
923{
David C Somayajulud9150582006-11-15 17:38:40 -0800924 return (is_qla4010(ha) ?
925 &ha->reg->u2.isp4010.port_err_status :
926 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700927}
928
929static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
930{
David C Somayajulud9150582006-11-15 17:38:40 -0800931 return (is_qla4010(ha) ?
932 &ha->reg->u2.isp4010.gp_out :
933 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700934}
935
936static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
937{
David C Somayajulud9150582006-11-15 17:38:40 -0800938 return (is_qla4010(ha) ?
939 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
940 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700941}
942
943int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
944void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
945int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
946
947static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
948{
David C Somayajulud9150582006-11-15 17:38:40 -0800949 if (is_qla4010(a))
950 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
951 QL4010_FLASH_SEM_BITS);
952 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700953 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
954 (QL4022_RESOURCE_BITS_BASE_CODE |
955 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700956}
957
958static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
959{
David C Somayajulud9150582006-11-15 17:38:40 -0800960 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700961 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800962 else
963 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700964}
965
966static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
967{
David C Somayajulud9150582006-11-15 17:38:40 -0800968 if (is_qla4010(a))
969 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
970 QL4010_NVRAM_SEM_BITS);
971 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700972 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
973 (QL4022_RESOURCE_BITS_BASE_CODE |
974 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700975}
976
977static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
978{
David C Somayajulud9150582006-11-15 17:38:40 -0800979 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700980 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800981 else
982 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700983}
984
985static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
986{
David C Somayajulud9150582006-11-15 17:38:40 -0800987 if (is_qla4010(a))
988 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
989 QL4010_DRVR_SEM_BITS);
990 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700991 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
992 (QL4022_RESOURCE_BITS_BASE_CODE |
993 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700994}
995
996static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
997{
David C Somayajulud9150582006-11-15 17:38:40 -0800998 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700999 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -08001000 else
1001 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -07001002}
1003
Harish Zunjarraoef7830b2011-08-01 03:26:14 -07001004static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
1005{
1006 return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
1007 test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
1008 test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
1009 test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
1010 test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
1011 test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
1012
1013}
Vikas Chaudhary33693c72012-08-22 07:55:04 -04001014
1015static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
1016 const uint32_t crb_reg)
1017{
1018 return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
1019}
1020
1021static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
1022 const uint32_t crb_reg,
1023 const uint32_t value)
1024{
1025 ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
1026}
1027
David Somayajuluafaf5a22006-09-19 10:28:00 -07001028/*---------------------------------------------------------------------------*/
1029
1030/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
Mike Christie13483732011-12-01 21:38:41 -06001031
1032#define INIT_ADAPTER 0
1033#define RESET_ADAPTER 1
1034
David Somayajuluafaf5a22006-09-19 10:28:00 -07001035#define PRESERVE_DDB_LIST 0
1036#define REBUILD_DDB_LIST 1
1037
1038/* Defines for process_aen() */
1039#define PROCESS_ALL_AENS 0
1040#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -07001041
Tej Parkash068237c82012-05-18 04:41:44 -04001042/* Defines for udev events */
1043#define QL4_UEVENT_CODE_FW_DUMP 0
1044
David Somayajuluafaf5a22006-09-19 10:28:00 -07001045#endif /*_QLA4XXX_H */