Grant Likely | ca632f5 | 2011-06-06 01:16:30 -0600 | [diff] [blame] | 1 | /* |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2 | * Copyright (C) 2009 Samsung Electronics Ltd. |
| 3 | * Jaswinder Singh <jassi.brar@samsung.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/module.h> |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 18 | #include <linux/interrupt.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 19 | #include <linux/delay.h> |
| 20 | #include <linux/clk.h> |
| 21 | #include <linux/dma-mapping.h> |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 22 | #include <linux/dmaengine.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 23 | #include <linux/platform_device.h> |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 24 | #include <linux/pm_runtime.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 25 | #include <linux/spi/spi.h> |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 26 | #include <linux/gpio.h> |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 27 | #include <linux/of.h> |
| 28 | #include <linux/of_gpio.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 29 | |
Arnd Bergmann | 436d42c | 2012-08-24 15:22:12 +0200 | [diff] [blame] | 30 | #include <linux/platform_data/spi-s3c64xx.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 31 | |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 32 | #define MAX_SPI_PORTS 6 |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 33 | #define S3C64XX_SPI_QUIRK_POLL (1 << 0) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 34 | #define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1) |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 35 | #define AUTOSUSPEND_TIMEOUT 2000 |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 36 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 37 | /* Registers and bit-fields */ |
| 38 | |
| 39 | #define S3C64XX_SPI_CH_CFG 0x00 |
| 40 | #define S3C64XX_SPI_CLK_CFG 0x04 |
| 41 | #define S3C64XX_SPI_MODE_CFG 0x08 |
| 42 | #define S3C64XX_SPI_SLAVE_SEL 0x0C |
| 43 | #define S3C64XX_SPI_INT_EN 0x10 |
| 44 | #define S3C64XX_SPI_STATUS 0x14 |
| 45 | #define S3C64XX_SPI_TX_DATA 0x18 |
| 46 | #define S3C64XX_SPI_RX_DATA 0x1C |
| 47 | #define S3C64XX_SPI_PACKET_CNT 0x20 |
| 48 | #define S3C64XX_SPI_PENDING_CLR 0x24 |
| 49 | #define S3C64XX_SPI_SWAP_CFG 0x28 |
| 50 | #define S3C64XX_SPI_FB_CLK 0x2C |
| 51 | |
| 52 | #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */ |
| 53 | #define S3C64XX_SPI_CH_SW_RST (1<<5) |
| 54 | #define S3C64XX_SPI_CH_SLAVE (1<<4) |
| 55 | #define S3C64XX_SPI_CPOL_L (1<<3) |
| 56 | #define S3C64XX_SPI_CPHA_B (1<<2) |
| 57 | #define S3C64XX_SPI_CH_RXCH_ON (1<<1) |
| 58 | #define S3C64XX_SPI_CH_TXCH_ON (1<<0) |
| 59 | |
| 60 | #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9) |
| 61 | #define S3C64XX_SPI_CLKSEL_SRCSHFT 9 |
| 62 | #define S3C64XX_SPI_ENCLK_ENABLE (1<<8) |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 63 | #define S3C64XX_SPI_PSR_MASK 0xff |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 64 | |
| 65 | #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29) |
| 66 | #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29) |
| 67 | #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29) |
| 68 | #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29) |
| 69 | #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17) |
| 70 | #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17) |
| 71 | #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17) |
| 72 | #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17) |
| 73 | #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2) |
| 74 | #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1) |
| 75 | #define S3C64XX_SPI_MODE_4BURST (1<<0) |
| 76 | |
| 77 | #define S3C64XX_SPI_SLAVE_AUTO (1<<1) |
| 78 | #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 79 | #define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 80 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 81 | #define S3C64XX_SPI_INT_TRAILING_EN (1<<6) |
| 82 | #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5) |
| 83 | #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4) |
| 84 | #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3) |
| 85 | #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2) |
| 86 | #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1) |
| 87 | #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0) |
| 88 | |
| 89 | #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5) |
| 90 | #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4) |
| 91 | #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3) |
| 92 | #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2) |
| 93 | #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1) |
| 94 | #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0) |
| 95 | |
| 96 | #define S3C64XX_SPI_PACKET_CNT_EN (1<<16) |
| 97 | |
| 98 | #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4) |
| 99 | #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3) |
| 100 | #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2) |
| 101 | #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1) |
| 102 | #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0) |
| 103 | |
| 104 | #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7) |
| 105 | #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6) |
| 106 | #define S3C64XX_SPI_SWAP_RX_BIT (1<<5) |
| 107 | #define S3C64XX_SPI_SWAP_RX_EN (1<<4) |
| 108 | #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3) |
| 109 | #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2) |
| 110 | #define S3C64XX_SPI_SWAP_TX_BIT (1<<1) |
| 111 | #define S3C64XX_SPI_SWAP_TX_EN (1<<0) |
| 112 | |
| 113 | #define S3C64XX_SPI_FBCLK_MSK (3<<0) |
| 114 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 115 | #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id]) |
| 116 | #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \ |
| 117 | (1 << (i)->port_conf->tx_st_done)) ? 1 : 0) |
| 118 | #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i)) |
| 119 | #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \ |
| 120 | FIFO_LVL_MASK(i)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 121 | |
| 122 | #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff |
| 123 | #define S3C64XX_SPI_TRAILCNT_OFF 19 |
| 124 | |
| 125 | #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT |
| 126 | |
| 127 | #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t) |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 128 | #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 129 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 130 | #define RXBUSY (1<<2) |
| 131 | #define TXBUSY (1<<3) |
| 132 | |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 133 | struct s3c64xx_spi_dma_data { |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 134 | struct dma_chan *ch; |
Arnd Bergmann | c10356b | 2012-04-30 16:31:27 +0000 | [diff] [blame] | 135 | enum dma_transfer_direction direction; |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 136 | }; |
| 137 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 138 | /** |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 139 | * struct s3c64xx_spi_info - SPI Controller hardware info |
| 140 | * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register. |
| 141 | * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter. |
| 142 | * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter. |
| 143 | * @high_speed: True, if the controller supports HIGH_SPEED_EN bit. |
| 144 | * @clk_from_cmu: True, if the controller does not include a clock mux and |
| 145 | * prescaler unit. |
| 146 | * |
| 147 | * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but |
| 148 | * differ in some aspects such as the size of the fifo and spi bus clock |
| 149 | * setup. Such differences are specified to the driver using this structure |
| 150 | * which is provided as driver data to the driver. |
| 151 | */ |
| 152 | struct s3c64xx_spi_port_config { |
| 153 | int fifo_lvl_mask[MAX_SPI_PORTS]; |
| 154 | int rx_lvl_offset; |
| 155 | int tx_st_done; |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 156 | int quirks; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 157 | bool high_speed; |
| 158 | bool clk_from_cmu; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 159 | bool clk_ioclk; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 160 | }; |
| 161 | |
| 162 | /** |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 163 | * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver. |
| 164 | * @clk: Pointer to the spi clock. |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 165 | * @src_clk: Pointer to the clock used to generate SPI signals. |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 166 | * @ioclk: Pointer to the i/o clock between master and slave |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 167 | * @master: Pointer to the SPI Protocol master. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 168 | * @cntrlr_info: Platform specific data for the controller this driver manages. |
| 169 | * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 170 | * @lock: Controller specific lock. |
| 171 | * @state: Set of FLAGS to indicate status. |
| 172 | * @rx_dmach: Controller's DMA channel for Rx. |
| 173 | * @tx_dmach: Controller's DMA channel for Tx. |
| 174 | * @sfr_start: BUS address of SPI controller regs. |
| 175 | * @regs: Pointer to ioremap'ed controller registers. |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 176 | * @irq: interrupt |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 177 | * @xfer_completion: To indicate completion of xfer task. |
| 178 | * @cur_mode: Stores the active configuration of the controller. |
| 179 | * @cur_bpw: Stores the active bits per word settings. |
| 180 | * @cur_speed: Stores the active xfer clock speed. |
| 181 | */ |
| 182 | struct s3c64xx_spi_driver_data { |
| 183 | void __iomem *regs; |
| 184 | struct clk *clk; |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 185 | struct clk *src_clk; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 186 | struct clk *ioclk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 187 | struct platform_device *pdev; |
| 188 | struct spi_master *master; |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 189 | struct s3c64xx_spi_info *cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 190 | struct spi_device *tgl_spi; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 191 | spinlock_t lock; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 192 | unsigned long sfr_start; |
| 193 | struct completion xfer_completion; |
| 194 | unsigned state; |
| 195 | unsigned cur_mode, cur_bpw; |
| 196 | unsigned cur_speed; |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 197 | struct s3c64xx_spi_dma_data rx_dma; |
| 198 | struct s3c64xx_spi_dma_data tx_dma; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 199 | struct s3c64xx_spi_port_config *port_conf; |
| 200 | unsigned int port_id; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 201 | }; |
| 202 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 203 | static void flush_fifo(struct s3c64xx_spi_driver_data *sdd) |
| 204 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 205 | void __iomem *regs = sdd->regs; |
| 206 | unsigned long loops; |
| 207 | u32 val; |
| 208 | |
| 209 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 210 | |
| 211 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Kyoungil Kim | 7d859ff | 2012-05-23 21:29:51 +0900 | [diff] [blame] | 212 | val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON); |
| 213 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 214 | |
| 215 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 216 | val |= S3C64XX_SPI_CH_SW_RST; |
| 217 | val &= ~S3C64XX_SPI_CH_HS_EN; |
| 218 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 219 | |
| 220 | /* Flush TxFIFO*/ |
| 221 | loops = msecs_to_loops(1); |
| 222 | do { |
| 223 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 224 | } while (TX_FIFO_LVL(val, sdd) && loops--); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 225 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 226 | if (loops == 0) |
| 227 | dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n"); |
| 228 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 229 | /* Flush RxFIFO*/ |
| 230 | loops = msecs_to_loops(1); |
| 231 | do { |
| 232 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 233 | if (RX_FIFO_LVL(val, sdd)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 234 | readl(regs + S3C64XX_SPI_RX_DATA); |
| 235 | else |
| 236 | break; |
| 237 | } while (loops--); |
| 238 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 239 | if (loops == 0) |
| 240 | dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n"); |
| 241 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 242 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 243 | val &= ~S3C64XX_SPI_CH_SW_RST; |
| 244 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 245 | |
| 246 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 247 | val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 248 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 251 | static void s3c64xx_spi_dmacb(void *data) |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 252 | { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 253 | struct s3c64xx_spi_driver_data *sdd; |
| 254 | struct s3c64xx_spi_dma_data *dma = data; |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 255 | unsigned long flags; |
| 256 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 257 | if (dma->direction == DMA_DEV_TO_MEM) |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 258 | sdd = container_of(data, |
| 259 | struct s3c64xx_spi_driver_data, rx_dma); |
| 260 | else |
| 261 | sdd = container_of(data, |
| 262 | struct s3c64xx_spi_driver_data, tx_dma); |
| 263 | |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 264 | spin_lock_irqsave(&sdd->lock, flags); |
| 265 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 266 | if (dma->direction == DMA_DEV_TO_MEM) { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 267 | sdd->state &= ~RXBUSY; |
| 268 | if (!(sdd->state & TXBUSY)) |
| 269 | complete(&sdd->xfer_completion); |
| 270 | } else { |
| 271 | sdd->state &= ~TXBUSY; |
| 272 | if (!(sdd->state & RXBUSY)) |
| 273 | complete(&sdd->xfer_completion); |
| 274 | } |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 275 | |
| 276 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 277 | } |
| 278 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 279 | static void prepare_dma(struct s3c64xx_spi_dma_data *dma, |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 280 | struct sg_table *sgt) |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 281 | { |
| 282 | struct s3c64xx_spi_driver_data *sdd; |
| 283 | struct dma_slave_config config; |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 284 | struct dma_async_tx_descriptor *desc; |
| 285 | |
Tomasz Figa | b1a8e78 | 2013-08-11 02:33:28 +0200 | [diff] [blame] | 286 | memset(&config, 0, sizeof(config)); |
| 287 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 288 | if (dma->direction == DMA_DEV_TO_MEM) { |
| 289 | sdd = container_of((void *)dma, |
| 290 | struct s3c64xx_spi_driver_data, rx_dma); |
| 291 | config.direction = dma->direction; |
| 292 | config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA; |
| 293 | config.src_addr_width = sdd->cur_bpw / 8; |
| 294 | config.src_maxburst = 1; |
| 295 | dmaengine_slave_config(dma->ch, &config); |
| 296 | } else { |
| 297 | sdd = container_of((void *)dma, |
| 298 | struct s3c64xx_spi_driver_data, tx_dma); |
| 299 | config.direction = dma->direction; |
| 300 | config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA; |
| 301 | config.dst_addr_width = sdd->cur_bpw / 8; |
| 302 | config.dst_maxburst = 1; |
| 303 | dmaengine_slave_config(dma->ch, &config); |
| 304 | } |
| 305 | |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 306 | desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents, |
| 307 | dma->direction, DMA_PREP_INTERRUPT); |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 308 | |
| 309 | desc->callback = s3c64xx_spi_dmacb; |
| 310 | desc->callback_param = dma; |
| 311 | |
| 312 | dmaengine_submit(desc); |
| 313 | dma_async_issue_pending(dma->ch); |
| 314 | } |
| 315 | |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 316 | static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable) |
| 317 | { |
| 318 | struct s3c64xx_spi_driver_data *sdd = |
| 319 | spi_master_get_devdata(spi->master); |
| 320 | |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 321 | if (sdd->cntrlr_info->no_cs) |
| 322 | return; |
| 323 | |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 324 | if (enable) { |
| 325 | if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) { |
| 326 | writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 327 | } else { |
| 328 | u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 329 | |
| 330 | ssel |= (S3C64XX_SPI_SLAVE_AUTO | |
| 331 | S3C64XX_SPI_SLAVE_NSC_CNT_2); |
| 332 | writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 333 | } |
| 334 | } else { |
| 335 | if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) |
Dan Carpenter | 47c169e | 2016-07-04 10:47:48 +0300 | [diff] [blame] | 336 | writel(S3C64XX_SPI_SLAVE_SIG_INACT, |
| 337 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 338 | } |
| 339 | } |
| 340 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 341 | static int s3c64xx_spi_prepare_transfer(struct spi_master *spi) |
| 342 | { |
| 343 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi); |
| 344 | dma_filter_fn filter = sdd->cntrlr_info->filter; |
| 345 | struct device *dev = &sdd->pdev->dev; |
| 346 | dma_cap_mask_t mask; |
| 347 | |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 348 | if (is_polling(sdd)) |
| 349 | return 0; |
Girish K S | d96760f9 | 2013-06-27 12:26:53 +0530 | [diff] [blame] | 350 | |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 351 | dma_cap_zero(mask); |
| 352 | dma_cap_set(DMA_SLAVE, mask); |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 353 | |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 354 | /* Acquire DMA channels */ |
| 355 | sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter, |
| 356 | sdd->cntrlr_info->dma_rx, dev, "rx"); |
| 357 | if (!sdd->rx_dma.ch) { |
| 358 | dev_err(dev, "Failed to get RX DMA channel\n"); |
| 359 | return -EBUSY; |
Mark Brown | fb9d044 | 2013-04-18 18:12:00 +0100 | [diff] [blame] | 360 | } |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 361 | spi->dma_rx = sdd->rx_dma.ch; |
| 362 | |
| 363 | sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter, |
| 364 | sdd->cntrlr_info->dma_tx, dev, "tx"); |
| 365 | if (!sdd->tx_dma.ch) { |
| 366 | dev_err(dev, "Failed to get TX DMA channel\n"); |
| 367 | dma_release_channel(sdd->rx_dma.ch); |
| 368 | return -EBUSY; |
| 369 | } |
| 370 | spi->dma_tx = sdd->tx_dma.ch; |
Mark Brown | fb9d044 | 2013-04-18 18:12:00 +0100 | [diff] [blame] | 371 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 372 | return 0; |
| 373 | } |
| 374 | |
| 375 | static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi) |
| 376 | { |
| 377 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi); |
| 378 | |
| 379 | /* Free DMA channels */ |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 380 | if (!is_polling(sdd)) { |
| 381 | dma_release_channel(sdd->rx_dma.ch); |
| 382 | dma_release_channel(sdd->tx_dma.ch); |
| 383 | } |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 384 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 385 | return 0; |
| 386 | } |
| 387 | |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 388 | static bool s3c64xx_spi_can_dma(struct spi_master *master, |
| 389 | struct spi_device *spi, |
| 390 | struct spi_transfer *xfer) |
| 391 | { |
| 392 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 393 | |
| 394 | return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1; |
| 395 | } |
| 396 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 397 | static void enable_datapath(struct s3c64xx_spi_driver_data *sdd, |
| 398 | struct spi_device *spi, |
| 399 | struct spi_transfer *xfer, int dma_mode) |
| 400 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 401 | void __iomem *regs = sdd->regs; |
| 402 | u32 modecfg, chcfg; |
| 403 | |
| 404 | modecfg = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 405 | modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 406 | |
| 407 | chcfg = readl(regs + S3C64XX_SPI_CH_CFG); |
| 408 | chcfg &= ~S3C64XX_SPI_CH_TXCH_ON; |
| 409 | |
| 410 | if (dma_mode) { |
| 411 | chcfg &= ~S3C64XX_SPI_CH_RXCH_ON; |
| 412 | } else { |
| 413 | /* Always shift in data in FIFO, even if xfer is Tx only, |
| 414 | * this helps setting PCKT_CNT value for generating clocks |
| 415 | * as exactly needed. |
| 416 | */ |
| 417 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
| 418 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff) |
| 419 | | S3C64XX_SPI_PACKET_CNT_EN, |
| 420 | regs + S3C64XX_SPI_PACKET_CNT); |
| 421 | } |
| 422 | |
| 423 | if (xfer->tx_buf != NULL) { |
| 424 | sdd->state |= TXBUSY; |
| 425 | chcfg |= S3C64XX_SPI_CH_TXCH_ON; |
| 426 | if (dma_mode) { |
| 427 | modecfg |= S3C64XX_SPI_MODE_TXDMA_ON; |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 428 | prepare_dma(&sdd->tx_dma, &xfer->tx_sg); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 429 | } else { |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 430 | switch (sdd->cur_bpw) { |
| 431 | case 32: |
| 432 | iowrite32_rep(regs + S3C64XX_SPI_TX_DATA, |
| 433 | xfer->tx_buf, xfer->len / 4); |
| 434 | break; |
| 435 | case 16: |
| 436 | iowrite16_rep(regs + S3C64XX_SPI_TX_DATA, |
| 437 | xfer->tx_buf, xfer->len / 2); |
| 438 | break; |
| 439 | default: |
| 440 | iowrite8_rep(regs + S3C64XX_SPI_TX_DATA, |
| 441 | xfer->tx_buf, xfer->len); |
| 442 | break; |
| 443 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 444 | } |
| 445 | } |
| 446 | |
| 447 | if (xfer->rx_buf != NULL) { |
| 448 | sdd->state |= RXBUSY; |
| 449 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 450 | if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 451 | && !(sdd->cur_mode & SPI_CPHA)) |
| 452 | chcfg |= S3C64XX_SPI_CH_HS_EN; |
| 453 | |
| 454 | if (dma_mode) { |
| 455 | modecfg |= S3C64XX_SPI_MODE_RXDMA_ON; |
| 456 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
| 457 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff) |
| 458 | | S3C64XX_SPI_PACKET_CNT_EN, |
| 459 | regs + S3C64XX_SPI_PACKET_CNT); |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 460 | prepare_dma(&sdd->rx_dma, &xfer->rx_sg); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 461 | } |
| 462 | } |
| 463 | |
| 464 | writel(modecfg, regs + S3C64XX_SPI_MODE_CFG); |
| 465 | writel(chcfg, regs + S3C64XX_SPI_CH_CFG); |
| 466 | } |
| 467 | |
Mark Brown | 7961707 | 2013-06-19 19:12:39 +0100 | [diff] [blame] | 468 | static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd, |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 469 | int timeout_ms) |
| 470 | { |
| 471 | void __iomem *regs = sdd->regs; |
| 472 | unsigned long val = 1; |
| 473 | u32 status; |
| 474 | |
| 475 | /* max fifo depth available */ |
| 476 | u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1; |
| 477 | |
| 478 | if (timeout_ms) |
| 479 | val = msecs_to_loops(timeout_ms); |
| 480 | |
| 481 | do { |
| 482 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 483 | } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val); |
| 484 | |
| 485 | /* return the actual received data length */ |
| 486 | return RX_FIFO_LVL(status, sdd); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 489 | static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd, |
| 490 | struct spi_transfer *xfer) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 491 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 492 | void __iomem *regs = sdd->regs; |
| 493 | unsigned long val; |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 494 | u32 status; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 495 | int ms; |
| 496 | |
| 497 | /* millisecs to xfer 'len' bytes @ 'cur_speed' */ |
| 498 | ms = xfer->len * 8 * 1000 / sdd->cur_speed; |
Mark Brown | 9d8f86b | 2010-09-07 16:37:52 +0100 | [diff] [blame] | 499 | ms += 10; /* some tolerance */ |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 500 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 501 | val = msecs_to_jiffies(ms) + 10; |
| 502 | val = wait_for_completion_timeout(&sdd->xfer_completion, val); |
| 503 | |
| 504 | /* |
| 505 | * If the previous xfer was completed within timeout, then |
| 506 | * proceed further else return -EIO. |
| 507 | * DmaTx returns after simply writing data in the FIFO, |
| 508 | * w/o waiting for real transmission on the bus to finish. |
| 509 | * DmaRx returns only after Dma read data from FIFO which |
| 510 | * needs bus transmission to finish, so we don't worry if |
| 511 | * Xfer involved Rx(with or without Tx). |
| 512 | */ |
| 513 | if (val && !xfer->rx_buf) { |
| 514 | val = msecs_to_loops(10); |
| 515 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 516 | while ((TX_FIFO_LVL(status, sdd) |
| 517 | || !S3C64XX_SPI_ST_TX_DONE(status, sdd)) |
| 518 | && --val) { |
| 519 | cpu_relax(); |
Jassi Brar | c3f139b | 2010-09-03 10:36:46 +0900 | [diff] [blame] | 520 | status = readl(regs + S3C64XX_SPI_STATUS); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 521 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 522 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 523 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 524 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 525 | /* If timed out while checking rx/tx status return error */ |
| 526 | if (!val) |
| 527 | return -EIO; |
| 528 | |
| 529 | return 0; |
| 530 | } |
| 531 | |
| 532 | static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd, |
| 533 | struct spi_transfer *xfer) |
| 534 | { |
| 535 | void __iomem *regs = sdd->regs; |
| 536 | unsigned long val; |
| 537 | u32 status; |
| 538 | int loops; |
| 539 | u32 cpy_len; |
| 540 | u8 *buf; |
| 541 | int ms; |
| 542 | |
| 543 | /* millisecs to xfer 'len' bytes @ 'cur_speed' */ |
| 544 | ms = xfer->len * 8 * 1000 / sdd->cur_speed; |
| 545 | ms += 10; /* some tolerance */ |
| 546 | |
| 547 | val = msecs_to_loops(ms); |
| 548 | do { |
| 549 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 550 | } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val); |
| 551 | |
| 552 | |
| 553 | /* If it was only Tx */ |
| 554 | if (!xfer->rx_buf) { |
| 555 | sdd->state &= ~TXBUSY; |
| 556 | return 0; |
| 557 | } |
| 558 | |
| 559 | /* |
| 560 | * If the receive length is bigger than the controller fifo |
| 561 | * size, calculate the loops and read the fifo as many times. |
| 562 | * loops = length / max fifo size (calculated by using the |
| 563 | * fifo mask). |
| 564 | * For any size less than the fifo size the below code is |
| 565 | * executed atleast once. |
| 566 | */ |
| 567 | loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1); |
| 568 | buf = xfer->rx_buf; |
| 569 | do { |
| 570 | /* wait for data to be received in the fifo */ |
| 571 | cpy_len = s3c64xx_spi_wait_for_timeout(sdd, |
| 572 | (loops ? ms : 0)); |
| 573 | |
| 574 | switch (sdd->cur_bpw) { |
| 575 | case 32: |
| 576 | ioread32_rep(regs + S3C64XX_SPI_RX_DATA, |
| 577 | buf, cpy_len / 4); |
| 578 | break; |
| 579 | case 16: |
| 580 | ioread16_rep(regs + S3C64XX_SPI_RX_DATA, |
| 581 | buf, cpy_len / 2); |
| 582 | break; |
| 583 | default: |
| 584 | ioread8_rep(regs + S3C64XX_SPI_RX_DATA, |
| 585 | buf, cpy_len); |
| 586 | break; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 587 | } |
| 588 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 589 | buf = buf + cpy_len; |
| 590 | } while (loops--); |
| 591 | sdd->state &= ~RXBUSY; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 592 | |
| 593 | return 0; |
| 594 | } |
| 595 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 596 | static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd) |
| 597 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 598 | void __iomem *regs = sdd->regs; |
| 599 | u32 val; |
| 600 | |
| 601 | /* Disable Clock */ |
Andi Shyti | d9aaf1d | 2016-07-07 16:23:57 +0900 | [diff] [blame] | 602 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 603 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 604 | val &= ~S3C64XX_SPI_ENCLK_ENABLE; |
| 605 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 606 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 607 | |
| 608 | /* Set Polarity and Phase */ |
| 609 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 610 | val &= ~(S3C64XX_SPI_CH_SLAVE | |
| 611 | S3C64XX_SPI_CPOL_L | |
| 612 | S3C64XX_SPI_CPHA_B); |
| 613 | |
| 614 | if (sdd->cur_mode & SPI_CPOL) |
| 615 | val |= S3C64XX_SPI_CPOL_L; |
| 616 | |
| 617 | if (sdd->cur_mode & SPI_CPHA) |
| 618 | val |= S3C64XX_SPI_CPHA_B; |
| 619 | |
| 620 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 621 | |
| 622 | /* Set Channel & DMA Mode */ |
| 623 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 624 | val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK |
| 625 | | S3C64XX_SPI_MODE_CH_TSZ_MASK); |
| 626 | |
| 627 | switch (sdd->cur_bpw) { |
| 628 | case 32: |
| 629 | val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 630 | val |= S3C64XX_SPI_MODE_CH_TSZ_WORD; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 631 | break; |
| 632 | case 16: |
| 633 | val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 634 | val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 635 | break; |
| 636 | default: |
| 637 | val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 638 | val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 639 | break; |
| 640 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 641 | |
| 642 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 643 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 644 | if (sdd->port_conf->clk_from_cmu) { |
Andi Shyti | 0dbe70a | 2016-07-12 19:02:15 +0900 | [diff] [blame] | 645 | /* The src_clk clock is divided internally by 2 */ |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 646 | clk_set_rate(sdd->src_clk, sdd->cur_speed * 2); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 647 | } else { |
| 648 | /* Configure Clock */ |
| 649 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 650 | val &= ~S3C64XX_SPI_PSR_MASK; |
| 651 | val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1) |
| 652 | & S3C64XX_SPI_PSR_MASK); |
| 653 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 654 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 655 | /* Enable Clock */ |
| 656 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 657 | val |= S3C64XX_SPI_ENCLK_ENABLE; |
| 658 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 659 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 660 | } |
| 661 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 662 | #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32) |
| 663 | |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 664 | static int s3c64xx_spi_prepare_message(struct spi_master *master, |
| 665 | struct spi_message *msg) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 666 | { |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 667 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 668 | struct spi_device *spi = msg->spi; |
| 669 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 670 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 671 | /* Configure feedback delay */ |
| 672 | writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK); |
| 673 | |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 674 | return 0; |
| 675 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 676 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 677 | static int s3c64xx_spi_transfer_one(struct spi_master *master, |
| 678 | struct spi_device *spi, |
| 679 | struct spi_transfer *xfer) |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 680 | { |
| 681 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 682 | int status; |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 683 | u32 speed; |
| 684 | u8 bpw; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 685 | unsigned long flags; |
| 686 | int use_dma; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 687 | |
Geert Uytterhoeven | 3e83c19 | 2014-01-12 14:07:50 +0100 | [diff] [blame] | 688 | reinit_completion(&sdd->xfer_completion); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 689 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 690 | /* Only BPW and Speed may change across transfers */ |
| 691 | bpw = xfer->bits_per_word; |
Jarkko Nikula | 88d4a74 | 2015-09-15 16:26:14 +0300 | [diff] [blame] | 692 | speed = xfer->speed_hz; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 693 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 694 | if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) { |
| 695 | sdd->cur_bpw = bpw; |
| 696 | sdd->cur_speed = speed; |
Andi Shyti | 11f66f0 | 2016-06-28 11:41:13 +0900 | [diff] [blame] | 697 | sdd->cur_mode = spi->mode; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 698 | s3c64xx_spi_config(sdd); |
| 699 | } |
| 700 | |
| 701 | /* Polling method for xfers not bigger than FIFO capacity */ |
| 702 | use_dma = 0; |
| 703 | if (!is_polling(sdd) && |
| 704 | (sdd->rx_dma.ch && sdd->tx_dma.ch && |
| 705 | (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1)))) |
| 706 | use_dma = 1; |
| 707 | |
| 708 | spin_lock_irqsave(&sdd->lock, flags); |
| 709 | |
| 710 | /* Pending only which is to be done */ |
| 711 | sdd->state &= ~RXBUSY; |
| 712 | sdd->state &= ~TXBUSY; |
| 713 | |
| 714 | enable_datapath(sdd, spi, xfer, use_dma); |
| 715 | |
| 716 | /* Start the signals */ |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 717 | s3c64xx_spi_set_cs(spi, true); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 718 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 719 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 720 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 721 | if (use_dma) |
| 722 | status = wait_for_dma(sdd, xfer); |
| 723 | else |
| 724 | status = wait_for_pio(sdd, xfer); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 725 | |
| 726 | if (status) { |
| 727 | dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n", |
| 728 | xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0, |
| 729 | (sdd->state & RXBUSY) ? 'f' : 'p', |
| 730 | (sdd->state & TXBUSY) ? 'f' : 'p', |
| 731 | xfer->len); |
| 732 | |
| 733 | if (use_dma) { |
| 734 | if (xfer->tx_buf != NULL |
| 735 | && (sdd->state & TXBUSY)) |
Mark Brown | 1b5e1b6 | 2014-02-07 12:39:22 +0000 | [diff] [blame] | 736 | dmaengine_terminate_all(sdd->tx_dma.ch); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 737 | if (xfer->rx_buf != NULL |
| 738 | && (sdd->state & RXBUSY)) |
Mark Brown | 1b5e1b6 | 2014-02-07 12:39:22 +0000 | [diff] [blame] | 739 | dmaengine_terminate_all(sdd->rx_dma.ch); |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 740 | } |
Mark Brown | 8c09daa | 2013-09-27 19:56:31 +0100 | [diff] [blame] | 741 | } else { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 742 | flush_fifo(sdd); |
| 743 | } |
| 744 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 745 | return status; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 746 | } |
| 747 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 748 | static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata( |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 749 | struct spi_device *spi) |
| 750 | { |
| 751 | struct s3c64xx_spi_csinfo *cs; |
Arnd Bergmann | 4732cc6 | 2012-08-04 11:18:20 +0000 | [diff] [blame] | 752 | struct device_node *slave_np, *data_np = NULL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 753 | u32 fb_delay = 0; |
| 754 | |
| 755 | slave_np = spi->dev.of_node; |
| 756 | if (!slave_np) { |
| 757 | dev_err(&spi->dev, "device node not found\n"); |
| 758 | return ERR_PTR(-EINVAL); |
| 759 | } |
| 760 | |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 761 | data_np = of_get_child_by_name(slave_np, "controller-data"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 762 | if (!data_np) { |
| 763 | dev_err(&spi->dev, "child node 'controller-data' not found\n"); |
| 764 | return ERR_PTR(-EINVAL); |
| 765 | } |
| 766 | |
| 767 | cs = kzalloc(sizeof(*cs), GFP_KERNEL); |
| 768 | if (!cs) { |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 769 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 770 | return ERR_PTR(-ENOMEM); |
| 771 | } |
| 772 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 773 | of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay); |
| 774 | cs->fb_delay = fb_delay; |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 775 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 776 | return cs; |
| 777 | } |
| 778 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 779 | /* |
| 780 | * Here we only check the validity of requested configuration |
| 781 | * and save the configuration in a local data-structure. |
| 782 | * The controller is actually configured only just before we |
| 783 | * get a message to transfer. |
| 784 | */ |
| 785 | static int s3c64xx_spi_setup(struct spi_device *spi) |
| 786 | { |
| 787 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
| 788 | struct s3c64xx_spi_driver_data *sdd; |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 789 | struct s3c64xx_spi_info *sci; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 790 | int err; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 791 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 792 | sdd = spi_master_get_devdata(spi->master); |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 793 | if (spi->dev.of_node) { |
Matthias Brugger | 5c725b3 | 2013-03-26 10:27:35 +0100 | [diff] [blame] | 794 | cs = s3c64xx_get_slave_ctrldata(spi); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 795 | spi->controller_data = cs; |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 796 | } else if (cs) { |
| 797 | /* On non-DT platforms the SPI core will set spi->cs_gpio |
| 798 | * to -ENOENT. The GPIO pin used to drive the chip select |
| 799 | * is defined by using platform data so spi->cs_gpio value |
| 800 | * has to be override to have the proper GPIO pin number. |
| 801 | */ |
| 802 | spi->cs_gpio = cs->line; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 803 | } |
| 804 | |
| 805 | if (IS_ERR_OR_NULL(cs)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 806 | dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select); |
| 807 | return -ENODEV; |
| 808 | } |
| 809 | |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 810 | if (!spi_get_ctldata(spi)) { |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 811 | if (gpio_is_valid(spi->cs_gpio)) { |
| 812 | err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH, |
| 813 | dev_name(&spi->dev)); |
| 814 | if (err) { |
| 815 | dev_err(&spi->dev, |
| 816 | "Failed to get /CS gpio [%d]: %d\n", |
| 817 | spi->cs_gpio, err); |
| 818 | goto err_gpio_req; |
| 819 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 820 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 821 | |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 822 | spi_set_ctldata(spi, cs); |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 823 | } |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 824 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 825 | sci = sdd->cntrlr_info; |
| 826 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 827 | pm_runtime_get_sync(&sdd->pdev->dev); |
| 828 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 829 | /* Check if we can provide the requested rate */ |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 830 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 831 | u32 psr, speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 832 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 833 | /* Max possible */ |
| 834 | speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 835 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 836 | if (spi->max_speed_hz > speed) |
| 837 | spi->max_speed_hz = speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 838 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 839 | psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1; |
| 840 | psr &= S3C64XX_SPI_PSR_MASK; |
| 841 | if (psr == S3C64XX_SPI_PSR_MASK) |
| 842 | psr--; |
| 843 | |
| 844 | speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
| 845 | if (spi->max_speed_hz < speed) { |
| 846 | if (psr+1 < S3C64XX_SPI_PSR_MASK) { |
| 847 | psr++; |
| 848 | } else { |
| 849 | err = -EINVAL; |
| 850 | goto setup_exit; |
| 851 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 852 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 853 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 854 | speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 855 | if (spi->max_speed_hz >= speed) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 856 | spi->max_speed_hz = speed; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 857 | } else { |
Mark Brown | e1b0f0d | 2012-12-20 18:27:31 +0000 | [diff] [blame] | 858 | dev_err(&spi->dev, "Can't set %dHz transfer speed\n", |
| 859 | spi->max_speed_hz); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 860 | err = -EINVAL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 861 | goto setup_exit; |
| 862 | } |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 863 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 864 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 865 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 866 | pm_runtime_put_autosuspend(&sdd->pdev->dev); |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 867 | s3c64xx_spi_set_cs(spi, false); |
| 868 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 869 | return 0; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 870 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 871 | setup_exit: |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 872 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 873 | pm_runtime_put_autosuspend(&sdd->pdev->dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 874 | /* setup() returns with device de-selected */ |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 875 | s3c64xx_spi_set_cs(spi, false); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 876 | |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 877 | if (gpio_is_valid(spi->cs_gpio)) |
| 878 | gpio_free(spi->cs_gpio); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 879 | spi_set_ctldata(spi, NULL); |
| 880 | |
| 881 | err_gpio_req: |
Sylwester Nawrocki | 5bee3b9 | 2012-09-13 16:31:30 +0200 | [diff] [blame] | 882 | if (spi->dev.of_node) |
| 883 | kfree(cs); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 884 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 885 | return err; |
| 886 | } |
| 887 | |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 888 | static void s3c64xx_spi_cleanup(struct spi_device *spi) |
| 889 | { |
| 890 | struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi); |
| 891 | |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 892 | if (gpio_is_valid(spi->cs_gpio)) { |
Mark Brown | dd97e26 | 2013-09-27 18:58:55 +0100 | [diff] [blame] | 893 | gpio_free(spi->cs_gpio); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 894 | if (spi->dev.of_node) |
| 895 | kfree(cs); |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 896 | else { |
| 897 | /* On non-DT platforms, the SPI core sets |
| 898 | * spi->cs_gpio to -ENOENT and .setup() |
| 899 | * overrides it with the GPIO pin value |
| 900 | * passed using platform data. |
| 901 | */ |
| 902 | spi->cs_gpio = -ENOENT; |
| 903 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 904 | } |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 905 | |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 906 | spi_set_ctldata(spi, NULL); |
| 907 | } |
| 908 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 909 | static irqreturn_t s3c64xx_spi_irq(int irq, void *data) |
| 910 | { |
| 911 | struct s3c64xx_spi_driver_data *sdd = data; |
| 912 | struct spi_master *spi = sdd->master; |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 913 | unsigned int val, clr = 0; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 914 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 915 | val = readl(sdd->regs + S3C64XX_SPI_STATUS); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 916 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 917 | if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) { |
| 918 | clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 919 | dev_err(&spi->dev, "RX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 920 | } |
| 921 | if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) { |
| 922 | clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 923 | dev_err(&spi->dev, "RX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 924 | } |
| 925 | if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) { |
| 926 | clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 927 | dev_err(&spi->dev, "TX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 928 | } |
| 929 | if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) { |
| 930 | clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 931 | dev_err(&spi->dev, "TX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 932 | } |
| 933 | |
| 934 | /* Clear the pending irq by setting and then clearing it */ |
| 935 | writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
| 936 | writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 937 | |
| 938 | return IRQ_HANDLED; |
| 939 | } |
| 940 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 941 | static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel) |
| 942 | { |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 943 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 944 | void __iomem *regs = sdd->regs; |
| 945 | unsigned int val; |
| 946 | |
| 947 | sdd->cur_speed = 0; |
| 948 | |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 949 | if (sci->no_cs) |
| 950 | writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 951 | else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 952 | writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 953 | |
| 954 | /* Disable Interrupts - we use Polling if not DMA mode */ |
| 955 | writel(0, regs + S3C64XX_SPI_INT_EN); |
| 956 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 957 | if (!sdd->port_conf->clk_from_cmu) |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 958 | writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 959 | regs + S3C64XX_SPI_CLK_CFG); |
| 960 | writel(0, regs + S3C64XX_SPI_MODE_CFG); |
| 961 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 962 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 963 | /* Clear any irq pending bits, should set and clear the bits */ |
| 964 | val = S3C64XX_SPI_PND_RX_OVERRUN_CLR | |
| 965 | S3C64XX_SPI_PND_RX_UNDERRUN_CLR | |
| 966 | S3C64XX_SPI_PND_TX_OVERRUN_CLR | |
| 967 | S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
| 968 | writel(val, regs + S3C64XX_SPI_PENDING_CLR); |
| 969 | writel(0, regs + S3C64XX_SPI_PENDING_CLR); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 970 | |
| 971 | writel(0, regs + S3C64XX_SPI_SWAP_CFG); |
| 972 | |
| 973 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 974 | val &= ~S3C64XX_SPI_MODE_4BURST; |
| 975 | val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 976 | val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 977 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 978 | |
| 979 | flush_fifo(sdd); |
| 980 | } |
| 981 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 982 | #ifdef CONFIG_OF |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 983 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 984 | { |
| 985 | struct s3c64xx_spi_info *sci; |
| 986 | u32 temp; |
| 987 | |
| 988 | sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL); |
Jingoo Han | 1273eb0 | 2014-04-29 17:20:20 +0900 | [diff] [blame] | 989 | if (!sci) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 990 | return ERR_PTR(-ENOMEM); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 991 | |
| 992 | if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 993 | dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 994 | sci->src_clk_nr = 0; |
| 995 | } else { |
| 996 | sci->src_clk_nr = temp; |
| 997 | } |
| 998 | |
| 999 | if (of_property_read_u32(dev->of_node, "num-cs", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1000 | dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1001 | sci->num_cs = 1; |
| 1002 | } else { |
| 1003 | sci->num_cs = temp; |
| 1004 | } |
| 1005 | |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 1006 | sci->no_cs = of_property_read_bool(dev->of_node, "broken-cs"); |
| 1007 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1008 | return sci; |
| 1009 | } |
| 1010 | #else |
| 1011 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
| 1012 | { |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1013 | return dev_get_platdata(dev); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1014 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1015 | #endif |
| 1016 | |
| 1017 | static const struct of_device_id s3c64xx_spi_dt_match[]; |
| 1018 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1019 | static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config( |
| 1020 | struct platform_device *pdev) |
| 1021 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1022 | #ifdef CONFIG_OF |
| 1023 | if (pdev->dev.of_node) { |
| 1024 | const struct of_device_id *match; |
| 1025 | match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node); |
| 1026 | return (struct s3c64xx_spi_port_config *)match->data; |
| 1027 | } |
| 1028 | #endif |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1029 | return (struct s3c64xx_spi_port_config *) |
| 1030 | platform_get_device_id(pdev)->driver_data; |
| 1031 | } |
| 1032 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 1033 | static int s3c64xx_spi_probe(struct platform_device *pdev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1034 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1035 | struct resource *mem_res; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1036 | struct s3c64xx_spi_driver_data *sdd; |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1037 | struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1038 | struct spi_master *master; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1039 | int ret, irq; |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1040 | char clk_name[16]; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1041 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1042 | if (!sci && pdev->dev.of_node) { |
| 1043 | sci = s3c64xx_spi_parse_dt(&pdev->dev); |
| 1044 | if (IS_ERR(sci)) |
| 1045 | return PTR_ERR(sci); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1048 | if (!sci) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1049 | dev_err(&pdev->dev, "platform_data missing!\n"); |
| 1050 | return -ENODEV; |
| 1051 | } |
| 1052 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1053 | mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1054 | if (mem_res == NULL) { |
| 1055 | dev_err(&pdev->dev, "Unable to get SPI MEM resource\n"); |
| 1056 | return -ENXIO; |
| 1057 | } |
| 1058 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1059 | irq = platform_get_irq(pdev, 0); |
| 1060 | if (irq < 0) { |
| 1061 | dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq); |
| 1062 | return irq; |
| 1063 | } |
| 1064 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1065 | master = spi_alloc_master(&pdev->dev, |
| 1066 | sizeof(struct s3c64xx_spi_driver_data)); |
| 1067 | if (master == NULL) { |
| 1068 | dev_err(&pdev->dev, "Unable to allocate SPI Master\n"); |
| 1069 | return -ENOMEM; |
| 1070 | } |
| 1071 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1072 | platform_set_drvdata(pdev, master); |
| 1073 | |
| 1074 | sdd = spi_master_get_devdata(master); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1075 | sdd->port_conf = s3c64xx_spi_get_port_config(pdev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1076 | sdd->master = master; |
| 1077 | sdd->cntrlr_info = sci; |
| 1078 | sdd->pdev = pdev; |
| 1079 | sdd->sfr_start = mem_res->start; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1080 | if (pdev->dev.of_node) { |
| 1081 | ret = of_alias_get_id(pdev->dev.of_node, "spi"); |
| 1082 | if (ret < 0) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1083 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", |
| 1084 | ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1085 | goto err_deref_master; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1086 | } |
| 1087 | sdd->port_id = ret; |
| 1088 | } else { |
| 1089 | sdd->port_id = pdev->id; |
| 1090 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1091 | |
| 1092 | sdd->cur_bpw = 8; |
| 1093 | |
Arnd Bergmann | a0067db | 2015-11-18 15:21:32 +0100 | [diff] [blame] | 1094 | if (!sdd->pdev->dev.of_node && (!sci->dma_tx || !sci->dma_rx)) { |
| 1095 | dev_warn(&pdev->dev, "Unable to get SPI tx/rx DMA data. Switching to poll mode\n"); |
| 1096 | sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL; |
Padmavathi Venna | b5be04d | 2013-01-18 17:17:03 +0530 | [diff] [blame] | 1097 | } |
| 1098 | |
| 1099 | sdd->tx_dma.direction = DMA_MEM_TO_DEV; |
| 1100 | sdd->rx_dma.direction = DMA_DEV_TO_MEM; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1101 | |
| 1102 | master->dev.of_node = pdev->dev.of_node; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1103 | master->bus_num = sdd->port_id; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1104 | master->setup = s3c64xx_spi_setup; |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1105 | master->cleanup = s3c64xx_spi_cleanup; |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 1106 | master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer; |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 1107 | master->prepare_message = s3c64xx_spi_prepare_message; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 1108 | master->transfer_one = s3c64xx_spi_transfer_one; |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 1109 | master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1110 | master->num_chipselect = sci->num_cs; |
| 1111 | master->dma_alignment = 8; |
Stephen Warren | 24778be | 2013-05-21 20:36:35 -0600 | [diff] [blame] | 1112 | master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) | |
| 1113 | SPI_BPW_MASK(8); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1114 | /* the spi->mode bits understood by this driver: */ |
| 1115 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; |
Mark Brown | fc0f81b | 2013-07-28 15:24:54 +0100 | [diff] [blame] | 1116 | master->auto_runtime_pm = true; |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 1117 | if (!is_polling(sdd)) |
| 1118 | master->can_dma = s3c64xx_spi_can_dma; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1119 | |
Thierry Reding | b0ee560 | 2013-01-21 11:09:18 +0100 | [diff] [blame] | 1120 | sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res); |
| 1121 | if (IS_ERR(sdd->regs)) { |
| 1122 | ret = PTR_ERR(sdd->regs); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1123 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1124 | } |
| 1125 | |
Thomas Abraham | 00ab539 | 2013-04-15 20:42:57 -0700 | [diff] [blame] | 1126 | if (sci->cfg_gpio && sci->cfg_gpio()) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1127 | dev_err(&pdev->dev, "Unable to config gpio\n"); |
| 1128 | ret = -EBUSY; |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1129 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1130 | } |
| 1131 | |
| 1132 | /* Setup clocks */ |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1133 | sdd->clk = devm_clk_get(&pdev->dev, "spi"); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1134 | if (IS_ERR(sdd->clk)) { |
| 1135 | dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n"); |
| 1136 | ret = PTR_ERR(sdd->clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1137 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1138 | } |
| 1139 | |
Andi Shyti | 25981d8 | 2016-07-12 19:02:13 +0900 | [diff] [blame] | 1140 | ret = clk_prepare_enable(sdd->clk); |
| 1141 | if (ret) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1142 | dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n"); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1143 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1146 | sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr); |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1147 | sdd->src_clk = devm_clk_get(&pdev->dev, clk_name); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1148 | if (IS_ERR(sdd->src_clk)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1149 | dev_err(&pdev->dev, |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1150 | "Unable to acquire clock '%s'\n", clk_name); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1151 | ret = PTR_ERR(sdd->src_clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1152 | goto err_disable_clk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1153 | } |
| 1154 | |
Andi Shyti | 25981d8 | 2016-07-12 19:02:13 +0900 | [diff] [blame] | 1155 | ret = clk_prepare_enable(sdd->src_clk); |
| 1156 | if (ret) { |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1157 | dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1158 | goto err_disable_clk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1159 | } |
| 1160 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1161 | if (sdd->port_conf->clk_ioclk) { |
| 1162 | sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk"); |
| 1163 | if (IS_ERR(sdd->ioclk)) { |
| 1164 | dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n"); |
| 1165 | ret = PTR_ERR(sdd->ioclk); |
| 1166 | goto err_disable_src_clk; |
| 1167 | } |
| 1168 | |
| 1169 | ret = clk_prepare_enable(sdd->ioclk); |
| 1170 | if (ret) { |
| 1171 | dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n"); |
| 1172 | goto err_disable_src_clk; |
| 1173 | } |
| 1174 | } |
| 1175 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1176 | pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT); |
| 1177 | pm_runtime_use_autosuspend(&pdev->dev); |
| 1178 | pm_runtime_set_active(&pdev->dev); |
| 1179 | pm_runtime_enable(&pdev->dev); |
| 1180 | pm_runtime_get_sync(&pdev->dev); |
| 1181 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1182 | /* Setup Deufult Mode */ |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1183 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1184 | |
| 1185 | spin_lock_init(&sdd->lock); |
| 1186 | init_completion(&sdd->xfer_completion); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1187 | |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1188 | ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0, |
| 1189 | "spi-s3c64xx", sdd); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1190 | if (ret != 0) { |
| 1191 | dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n", |
| 1192 | irq, ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1193 | goto err_pm_put; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1194 | } |
| 1195 | |
| 1196 | writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN | |
| 1197 | S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN, |
| 1198 | sdd->regs + S3C64XX_SPI_INT_EN); |
| 1199 | |
Mark Brown | 91800f0 | 2013-08-31 18:55:53 +0100 | [diff] [blame] | 1200 | ret = devm_spi_register_master(&pdev->dev, master); |
| 1201 | if (ret != 0) { |
| 1202 | dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1203 | goto err_pm_put; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1204 | } |
| 1205 | |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1206 | dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n", |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1207 | sdd->port_id, master->num_chipselect); |
Arnd Bergmann | a0067db | 2015-11-18 15:21:32 +0100 | [diff] [blame] | 1208 | dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\tDMA=[Rx-%p, Tx-%p]\n", |
Michal Suchanek | ed425dc | 2015-07-24 17:36:49 +0200 | [diff] [blame] | 1209 | mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1, |
Arnd Bergmann | a0067db | 2015-11-18 15:21:32 +0100 | [diff] [blame] | 1210 | sci->dma_rx, sci->dma_tx); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1211 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1212 | pm_runtime_mark_last_busy(&pdev->dev); |
| 1213 | pm_runtime_put_autosuspend(&pdev->dev); |
| 1214 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1215 | return 0; |
| 1216 | |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1217 | err_pm_put: |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1218 | pm_runtime_put_noidle(&pdev->dev); |
Heiner Kallweit | 3c86379 | 2015-09-03 22:38:46 +0200 | [diff] [blame] | 1219 | pm_runtime_disable(&pdev->dev); |
| 1220 | pm_runtime_set_suspended(&pdev->dev); |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1221 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1222 | clk_disable_unprepare(sdd->ioclk); |
| 1223 | err_disable_src_clk: |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1224 | clk_disable_unprepare(sdd->src_clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1225 | err_disable_clk: |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1226 | clk_disable_unprepare(sdd->clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1227 | err_deref_master: |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1228 | spi_master_put(master); |
| 1229 | |
| 1230 | return ret; |
| 1231 | } |
| 1232 | |
| 1233 | static int s3c64xx_spi_remove(struct platform_device *pdev) |
| 1234 | { |
Wei Yongjun | 9f13578 | 2016-07-12 11:08:42 +0000 | [diff] [blame] | 1235 | struct spi_master *master = platform_get_drvdata(pdev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1236 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1237 | |
Heiner Kallweit | 8ebe9d1 | 2015-09-03 22:40:53 +0200 | [diff] [blame] | 1238 | pm_runtime_get_sync(&pdev->dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1239 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1240 | writel(0, sdd->regs + S3C64XX_SPI_INT_EN); |
| 1241 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1242 | clk_disable_unprepare(sdd->ioclk); |
| 1243 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1244 | clk_disable_unprepare(sdd->src_clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1245 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1246 | clk_disable_unprepare(sdd->clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1247 | |
Heiner Kallweit | 8ebe9d1 | 2015-09-03 22:40:53 +0200 | [diff] [blame] | 1248 | pm_runtime_put_noidle(&pdev->dev); |
| 1249 | pm_runtime_disable(&pdev->dev); |
| 1250 | pm_runtime_set_suspended(&pdev->dev); |
| 1251 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1252 | return 0; |
| 1253 | } |
| 1254 | |
Jingoo Han | 997230d | 2013-03-22 02:09:08 +0000 | [diff] [blame] | 1255 | #ifdef CONFIG_PM_SLEEP |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1256 | static int s3c64xx_spi_suspend(struct device *dev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1257 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1258 | struct spi_master *master = dev_get_drvdata(dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1259 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1260 | |
Krzysztof Kozlowski | 347de6b | 2013-10-21 15:42:49 +0200 | [diff] [blame] | 1261 | int ret = spi_master_suspend(master); |
| 1262 | if (ret) |
| 1263 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1264 | |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1265 | ret = pm_runtime_force_suspend(dev); |
| 1266 | if (ret < 0) |
| 1267 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1268 | |
| 1269 | sdd->cur_speed = 0; /* Output Clock is stopped */ |
| 1270 | |
| 1271 | return 0; |
| 1272 | } |
| 1273 | |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1274 | static int s3c64xx_spi_resume(struct device *dev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1275 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1276 | struct spi_master *master = dev_get_drvdata(dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1277 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1278 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1279 | int ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1280 | |
Thomas Abraham | 00ab539 | 2013-04-15 20:42:57 -0700 | [diff] [blame] | 1281 | if (sci->cfg_gpio) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1282 | sci->cfg_gpio(); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1283 | |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1284 | ret = pm_runtime_force_resume(dev); |
| 1285 | if (ret < 0) |
| 1286 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1287 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1288 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1289 | |
Krzysztof Kozlowski | 347de6b | 2013-10-21 15:42:49 +0200 | [diff] [blame] | 1290 | return spi_master_resume(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1291 | } |
Jingoo Han | 997230d | 2013-03-22 02:09:08 +0000 | [diff] [blame] | 1292 | #endif /* CONFIG_PM_SLEEP */ |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1293 | |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1294 | #ifdef CONFIG_PM |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1295 | static int s3c64xx_spi_runtime_suspend(struct device *dev) |
| 1296 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1297 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1298 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 1299 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1300 | clk_disable_unprepare(sdd->clk); |
| 1301 | clk_disable_unprepare(sdd->src_clk); |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1302 | clk_disable_unprepare(sdd->ioclk); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1303 | |
| 1304 | return 0; |
| 1305 | } |
| 1306 | |
| 1307 | static int s3c64xx_spi_runtime_resume(struct device *dev) |
| 1308 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1309 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1310 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Mark Brown | 8b06d5b | 2013-09-27 18:44:53 +0100 | [diff] [blame] | 1311 | int ret; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1312 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1313 | if (sdd->port_conf->clk_ioclk) { |
| 1314 | ret = clk_prepare_enable(sdd->ioclk); |
| 1315 | if (ret != 0) |
| 1316 | return ret; |
Mark Brown | 8b06d5b | 2013-09-27 18:44:53 +0100 | [diff] [blame] | 1317 | } |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1318 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1319 | ret = clk_prepare_enable(sdd->src_clk); |
| 1320 | if (ret != 0) |
| 1321 | goto err_disable_ioclk; |
| 1322 | |
| 1323 | ret = clk_prepare_enable(sdd->clk); |
| 1324 | if (ret != 0) |
| 1325 | goto err_disable_src_clk; |
| 1326 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1327 | return 0; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1328 | |
| 1329 | err_disable_src_clk: |
| 1330 | clk_disable_unprepare(sdd->src_clk); |
| 1331 | err_disable_ioclk: |
| 1332 | clk_disable_unprepare(sdd->ioclk); |
| 1333 | |
| 1334 | return ret; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1335 | } |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1336 | #endif /* CONFIG_PM */ |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1337 | |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1338 | static const struct dev_pm_ops s3c64xx_spi_pm = { |
| 1339 | SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume) |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1340 | SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend, |
| 1341 | s3c64xx_spi_runtime_resume, NULL) |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1342 | }; |
| 1343 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1344 | static struct s3c64xx_spi_port_config s3c2443_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1345 | .fifo_lvl_mask = { 0x7f }, |
| 1346 | .rx_lvl_offset = 13, |
| 1347 | .tx_st_done = 21, |
| 1348 | .high_speed = true, |
| 1349 | }; |
| 1350 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1351 | static struct s3c64xx_spi_port_config s3c6410_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1352 | .fifo_lvl_mask = { 0x7f, 0x7F }, |
| 1353 | .rx_lvl_offset = 13, |
| 1354 | .tx_st_done = 21, |
| 1355 | }; |
| 1356 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1357 | static struct s3c64xx_spi_port_config s5pv210_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1358 | .fifo_lvl_mask = { 0x1ff, 0x7F }, |
| 1359 | .rx_lvl_offset = 15, |
| 1360 | .tx_st_done = 25, |
| 1361 | .high_speed = true, |
| 1362 | }; |
| 1363 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1364 | static struct s3c64xx_spi_port_config exynos4_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1365 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F }, |
| 1366 | .rx_lvl_offset = 15, |
| 1367 | .tx_st_done = 25, |
| 1368 | .high_speed = true, |
| 1369 | .clk_from_cmu = true, |
| 1370 | }; |
| 1371 | |
Girish K S | bff8203 | 2013-06-21 11:26:13 +0530 | [diff] [blame] | 1372 | static struct s3c64xx_spi_port_config exynos5440_spi_port_config = { |
| 1373 | .fifo_lvl_mask = { 0x1ff }, |
| 1374 | .rx_lvl_offset = 15, |
| 1375 | .tx_st_done = 25, |
| 1376 | .high_speed = true, |
| 1377 | .clk_from_cmu = true, |
| 1378 | .quirks = S3C64XX_SPI_QUIRK_POLL, |
| 1379 | }; |
| 1380 | |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 1381 | static struct s3c64xx_spi_port_config exynos7_spi_port_config = { |
| 1382 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff}, |
| 1383 | .rx_lvl_offset = 15, |
| 1384 | .tx_st_done = 25, |
| 1385 | .high_speed = true, |
| 1386 | .clk_from_cmu = true, |
| 1387 | .quirks = S3C64XX_SPI_QUIRK_CS_AUTO, |
| 1388 | }; |
| 1389 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1390 | static struct s3c64xx_spi_port_config exynos5433_spi_port_config = { |
| 1391 | .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff}, |
| 1392 | .rx_lvl_offset = 15, |
| 1393 | .tx_st_done = 25, |
| 1394 | .high_speed = true, |
| 1395 | .clk_from_cmu = true, |
| 1396 | .clk_ioclk = true, |
| 1397 | .quirks = S3C64XX_SPI_QUIRK_CS_AUTO, |
| 1398 | }; |
| 1399 | |
Krzysztof Kozlowski | 23f6d39 | 2015-05-02 00:44:06 +0900 | [diff] [blame] | 1400 | static const struct platform_device_id s3c64xx_spi_driver_ids[] = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1401 | { |
| 1402 | .name = "s3c2443-spi", |
| 1403 | .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config, |
| 1404 | }, { |
| 1405 | .name = "s3c6410-spi", |
| 1406 | .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1407 | }, |
| 1408 | { }, |
| 1409 | }; |
| 1410 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1411 | static const struct of_device_id s3c64xx_spi_dt_match[] = { |
Mateusz Krawczuk | a3b924d | 2013-09-23 11:45:45 +0200 | [diff] [blame] | 1412 | { .compatible = "samsung,s3c2443-spi", |
| 1413 | .data = (void *)&s3c2443_spi_port_config, |
| 1414 | }, |
| 1415 | { .compatible = "samsung,s3c6410-spi", |
| 1416 | .data = (void *)&s3c6410_spi_port_config, |
| 1417 | }, |
Mateusz Krawczuk | a3b924d | 2013-09-23 11:45:45 +0200 | [diff] [blame] | 1418 | { .compatible = "samsung,s5pv210-spi", |
| 1419 | .data = (void *)&s5pv210_spi_port_config, |
| 1420 | }, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1421 | { .compatible = "samsung,exynos4210-spi", |
| 1422 | .data = (void *)&exynos4_spi_port_config, |
| 1423 | }, |
Girish K S | bff8203 | 2013-06-21 11:26:13 +0530 | [diff] [blame] | 1424 | { .compatible = "samsung,exynos5440-spi", |
| 1425 | .data = (void *)&exynos5440_spi_port_config, |
| 1426 | }, |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 1427 | { .compatible = "samsung,exynos7-spi", |
| 1428 | .data = (void *)&exynos7_spi_port_config, |
| 1429 | }, |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1430 | { .compatible = "samsung,exynos5433-spi", |
| 1431 | .data = (void *)&exynos5433_spi_port_config, |
| 1432 | }, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1433 | { }, |
| 1434 | }; |
| 1435 | MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1436 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1437 | static struct platform_driver s3c64xx_spi_driver = { |
| 1438 | .driver = { |
| 1439 | .name = "s3c64xx-spi", |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1440 | .pm = &s3c64xx_spi_pm, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1441 | .of_match_table = of_match_ptr(s3c64xx_spi_dt_match), |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1442 | }, |
Lukasz Czerwinski | 50c959f | 2013-09-09 16:09:25 +0200 | [diff] [blame] | 1443 | .probe = s3c64xx_spi_probe, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1444 | .remove = s3c64xx_spi_remove, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1445 | .id_table = s3c64xx_spi_driver_ids, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1446 | }; |
| 1447 | MODULE_ALIAS("platform:s3c64xx-spi"); |
| 1448 | |
Lukasz Czerwinski | 50c959f | 2013-09-09 16:09:25 +0200 | [diff] [blame] | 1449 | module_platform_driver(s3c64xx_spi_driver); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1450 | |
| 1451 | MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>"); |
| 1452 | MODULE_DESCRIPTION("S3C64XX SPI Controller Driver"); |
| 1453 | MODULE_LICENSE("GPL"); |