blob: d3f19951d501ad9145b0939de7657e61449d3369 [file] [log] [blame]
Maxime Ripard8aed3b32013-03-10 16:09:06 +01001/*
2 * Copyright 2013 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14/include/ "skeleton.dtsi"
15
16/ {
17 interrupt-parent = <&gic>;
18
Maxime Ripard54428d42014-01-02 22:05:04 +010019 aliases {
20 serial0 = &uart0;
21 serial1 = &uart1;
22 serial2 = &uart2;
23 serial3 = &uart3;
24 serial4 = &uart4;
25 serial5 = &uart5;
26 };
27
28
Maxime Ripard8aed3b32013-03-10 16:09:06 +010029 cpus {
30 #address-cells = <1>;
31 #size-cells = <0>;
32
33 cpu@0 {
34 compatible = "arm,cortex-a7";
35 device_type = "cpu";
36 reg = <0>;
37 };
38
39 cpu@1 {
40 compatible = "arm,cortex-a7";
41 device_type = "cpu";
42 reg = <1>;
43 };
44
45 cpu@2 {
46 compatible = "arm,cortex-a7";
47 device_type = "cpu";
48 reg = <2>;
49 };
50
51 cpu@3 {
52 compatible = "arm,cortex-a7";
53 device_type = "cpu";
54 reg = <3>;
55 };
56 };
57
58 memory {
59 reg = <0x40000000 0x80000000>;
60 };
61
62 clocks {
63 #address-cells = <1>;
Maxime Ripard98096562013-07-23 23:54:19 +020064 #size-cells = <1>;
65 ranges;
Maxime Ripard8aed3b32013-03-10 16:09:06 +010066
Maxime Ripard98096562013-07-23 23:54:19 +020067 osc24M: osc24M {
Maxime Ripard8aed3b32013-03-10 16:09:06 +010068 #clock-cells = <0>;
69 compatible = "fixed-clock";
70 clock-frequency = <24000000>;
71 };
Maxime Ripard98096562013-07-23 23:54:19 +020072
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +080073 osc32k: clk@0 {
Maxime Ripard98096562013-07-23 23:54:19 +020074 #clock-cells = <0>;
75 compatible = "fixed-clock";
76 clock-frequency = <32768>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +080077 clock-output-names = "osc32k";
Maxime Ripard98096562013-07-23 23:54:19 +020078 };
79
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +080080 pll1: clk@01c20000 {
Maxime Ripard98096562013-07-23 23:54:19 +020081 #clock-cells = <0>;
82 compatible = "allwinner,sun6i-a31-pll1-clk";
83 reg = <0x01c20000 0x4>;
84 clocks = <&osc24M>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +080085 clock-output-names = "pll1";
Maxime Ripard98096562013-07-23 23:54:19 +020086 };
87
Maxime Ripardb0a09c72014-02-05 14:05:04 +010088 pll6: clk@01c20028 {
Maxime Ripard98096562013-07-23 23:54:19 +020089 #clock-cells = <0>;
Maxime Ripardb0a09c72014-02-05 14:05:04 +010090 compatible = "allwinner,sun6i-a31-pll6-clk";
91 reg = <0x01c20028 0x4>;
92 clocks = <&osc24M>;
93 clock-output-names = "pll6";
Maxime Ripard98096562013-07-23 23:54:19 +020094 };
95
96 cpu: cpu@01c20050 {
97 #clock-cells = <0>;
98 compatible = "allwinner,sun4i-cpu-clk";
99 reg = <0x01c20050 0x4>;
100
101 /*
102 * PLL1 is listed twice here.
103 * While it looks suspicious, it's actually documented
104 * that way both in the datasheet and in the code from
105 * Allwinner.
106 */
107 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800108 clock-output-names = "cpu";
Maxime Ripard98096562013-07-23 23:54:19 +0200109 };
110
111 axi: axi@01c20050 {
112 #clock-cells = <0>;
113 compatible = "allwinner,sun4i-axi-clk";
114 reg = <0x01c20050 0x4>;
115 clocks = <&cpu>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800116 clock-output-names = "axi";
Maxime Ripard98096562013-07-23 23:54:19 +0200117 };
118
119 ahb1_mux: ahb1_mux@01c20054 {
120 #clock-cells = <0>;
121 compatible = "allwinner,sun6i-a31-ahb1-mux-clk";
122 reg = <0x01c20054 0x4>;
123 clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800124 clock-output-names = "ahb1_mux";
Maxime Ripard98096562013-07-23 23:54:19 +0200125 };
126
127 ahb1: ahb1@01c20054 {
128 #clock-cells = <0>;
129 compatible = "allwinner,sun4i-ahb-clk";
130 reg = <0x01c20054 0x4>;
131 clocks = <&ahb1_mux>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800132 clock-output-names = "ahb1";
Maxime Ripard98096562013-07-23 23:54:19 +0200133 };
134
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800135 ahb1_gates: clk@01c20060 {
Maxime Ripard98096562013-07-23 23:54:19 +0200136 #clock-cells = <1>;
137 compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
138 reg = <0x01c20060 0x8>;
139 clocks = <&ahb1>;
140 clock-output-names = "ahb1_mipidsi", "ahb1_ss",
141 "ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
142 "ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
143 "ahb1_nand0", "ahb1_sdram",
144 "ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
145 "ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
146 "ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
147 "ahb1_ehci1", "ahb1_ohci0",
148 "ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
149 "ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
150 "ahb1_hdmi", "ahb1_de0", "ahb1_de1",
151 "ahb1_fe0", "ahb1_fe1", "ahb1_mp",
152 "ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
153 "ahb1_drc0", "ahb1_drc1";
154 };
155
156 apb1: apb1@01c20054 {
157 #clock-cells = <0>;
158 compatible = "allwinner,sun4i-apb0-clk";
159 reg = <0x01c20054 0x4>;
160 clocks = <&ahb1>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800161 clock-output-names = "apb1";
Maxime Ripard98096562013-07-23 23:54:19 +0200162 };
163
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800164 apb1_gates: clk@01c20068 {
Maxime Ripard98096562013-07-23 23:54:19 +0200165 #clock-cells = <1>;
166 compatible = "allwinner,sun6i-a31-apb1-gates-clk";
167 reg = <0x01c20068 0x4>;
168 clocks = <&apb1>;
169 clock-output-names = "apb1_codec", "apb1_digital_mic",
170 "apb1_pio", "apb1_daudio0",
171 "apb1_daudio1";
172 };
173
174 apb2_mux: apb2_mux@01c20058 {
175 #clock-cells = <0>;
176 compatible = "allwinner,sun4i-apb1-mux-clk";
177 reg = <0x01c20058 0x4>;
178 clocks = <&osc32k>, <&osc24M>, <&pll6>, <&pll6>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800179 clock-output-names = "apb2_mux";
Maxime Ripard98096562013-07-23 23:54:19 +0200180 };
181
182 apb2: apb2@01c20058 {
183 #clock-cells = <0>;
184 compatible = "allwinner,sun6i-a31-apb2-div-clk";
185 reg = <0x01c20058 0x4>;
186 clocks = <&apb2_mux>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800187 clock-output-names = "apb2";
Maxime Ripard98096562013-07-23 23:54:19 +0200188 };
189
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800190 apb2_gates: clk@01c2006c {
Maxime Ripard98096562013-07-23 23:54:19 +0200191 #clock-cells = <1>;
192 compatible = "allwinner,sun6i-a31-apb2-gates-clk";
Maxime Ripard439d9f52013-09-24 16:30:05 +0300193 reg = <0x01c2006c 0x4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200194 clocks = <&apb2>;
195 clock-output-names = "apb2_i2c0", "apb2_i2c1",
196 "apb2_i2c2", "apb2_i2c3", "apb2_uart0",
197 "apb2_uart1", "apb2_uart2", "apb2_uart3",
198 "apb2_uart4", "apb2_uart5";
199 };
Maxime Ripardb0a09c72014-02-05 14:05:04 +0100200
201 spi0_clk: clk@01c200a0 {
202 #clock-cells = <0>;
203 compatible = "allwinner,sun4i-mod0-clk";
204 reg = <0x01c200a0 0x4>;
205 clocks = <&osc24M>, <&pll6>;
206 clock-output-names = "spi0";
207 };
208
209 spi1_clk: clk@01c200a4 {
210 #clock-cells = <0>;
211 compatible = "allwinner,sun4i-mod0-clk";
212 reg = <0x01c200a4 0x4>;
213 clocks = <&osc24M>, <&pll6>;
214 clock-output-names = "spi1";
215 };
216
217 spi2_clk: clk@01c200a8 {
218 #clock-cells = <0>;
219 compatible = "allwinner,sun4i-mod0-clk";
220 reg = <0x01c200a8 0x4>;
221 clocks = <&osc24M>, <&pll6>;
222 clock-output-names = "spi2";
223 };
224
225 spi3_clk: clk@01c200ac {
226 #clock-cells = <0>;
227 compatible = "allwinner,sun4i-mod0-clk";
228 reg = <0x01c200ac 0x4>;
229 clocks = <&osc24M>, <&pll6>;
230 clock-output-names = "spi3";
231 };
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100232 };
233
234 soc@01c00000 {
235 compatible = "simple-bus";
236 #address-cells = <1>;
237 #size-cells = <1>;
238 ranges;
239
Maxime Ripard140e1722013-03-12 22:16:05 +0100240 pio: pinctrl@01c20800 {
241 compatible = "allwinner,sun6i-a31-pinctrl";
242 reg = <0x01c20800 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100243 interrupts = <0 11 4>,
244 <0 15 4>,
245 <0 16 4>,
246 <0 17 4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200247 clocks = <&apb1_gates 5>;
Maxime Ripard140e1722013-03-12 22:16:05 +0100248 gpio-controller;
249 interrupt-controller;
250 #address-cells = <1>;
251 #size-cells = <0>;
252 #gpio-cells = <3>;
Maxime Ripardab4238c2013-06-22 23:56:40 +0200253
254 uart0_pins_a: uart0@0 {
255 allwinner,pins = "PH20", "PH21";
256 allwinner,function = "uart0";
257 allwinner,drive = <0>;
258 allwinner,pull = <0>;
259 };
Maxime Ripard140e1722013-03-12 22:16:05 +0100260 };
261
Maxime Ripard24a661e92013-09-24 11:10:41 +0300262 ahb1_rst: reset@01c202c0 {
263 #reset-cells = <1>;
264 compatible = "allwinner,sun6i-a31-ahb1-reset";
265 reg = <0x01c202c0 0xc>;
266 };
267
268 apb1_rst: reset@01c202d0 {
269 #reset-cells = <1>;
270 compatible = "allwinner,sun6i-a31-clock-reset";
271 reg = <0x01c202d0 0x4>;
272 };
273
274 apb2_rst: reset@01c202d8 {
275 #reset-cells = <1>;
276 compatible = "allwinner,sun6i-a31-clock-reset";
277 reg = <0x01c202d8 0x4>;
278 };
279
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100280 timer@01c20c00 {
281 compatible = "allwinner,sun4i-timer";
282 reg = <0x01c20c00 0xa0>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100283 interrupts = <0 18 4>,
284 <0 19 4>,
285 <0 20 4>,
286 <0 21 4>,
287 <0 22 4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200288 clocks = <&osc24M>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100289 };
290
291 wdt1: watchdog@01c20ca0 {
292 compatible = "allwinner,sun6i-wdt";
293 reg = <0x01c20ca0 0x20>;
294 };
295
296 uart0: serial@01c28000 {
297 compatible = "snps,dw-apb-uart";
298 reg = <0x01c28000 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100299 interrupts = <0 0 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100300 reg-shift = <2>;
301 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200302 clocks = <&apb2_gates 16>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300303 resets = <&apb2_rst 16>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100304 status = "disabled";
305 };
306
307 uart1: serial@01c28400 {
308 compatible = "snps,dw-apb-uart";
309 reg = <0x01c28400 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100310 interrupts = <0 1 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100311 reg-shift = <2>;
312 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200313 clocks = <&apb2_gates 17>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300314 resets = <&apb2_rst 17>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100315 status = "disabled";
316 };
317
318 uart2: serial@01c28800 {
319 compatible = "snps,dw-apb-uart";
320 reg = <0x01c28800 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100321 interrupts = <0 2 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100322 reg-shift = <2>;
323 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200324 clocks = <&apb2_gates 18>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300325 resets = <&apb2_rst 18>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100326 status = "disabled";
327 };
328
329 uart3: serial@01c28c00 {
330 compatible = "snps,dw-apb-uart";
331 reg = <0x01c28c00 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100332 interrupts = <0 3 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100333 reg-shift = <2>;
334 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200335 clocks = <&apb2_gates 19>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300336 resets = <&apb2_rst 19>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100337 status = "disabled";
338 };
339
340 uart4: serial@01c29000 {
341 compatible = "snps,dw-apb-uart";
342 reg = <0x01c29000 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100343 interrupts = <0 4 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100344 reg-shift = <2>;
345 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200346 clocks = <&apb2_gates 20>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300347 resets = <&apb2_rst 20>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100348 status = "disabled";
349 };
350
351 uart5: serial@01c29400 {
352 compatible = "snps,dw-apb-uart";
353 reg = <0x01c29400 0x400>;
Maxime Ripard6f97dc82013-12-10 19:37:22 +0100354 interrupts = <0 5 4>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100355 reg-shift = <2>;
356 reg-io-width = <4>;
Maxime Ripard98096562013-07-23 23:54:19 +0200357 clocks = <&apb2_gates 21>;
Maxime Ripard24a661e92013-09-24 11:10:41 +0300358 resets = <&apb2_rst 21>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100359 status = "disabled";
360 };
361
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100362 spi0: spi@01c68000 {
363 compatible = "allwinner,sun6i-a31-spi";
364 reg = <0x01c68000 0x1000>;
365 interrupts = <0 65 4>;
366 clocks = <&ahb1_gates 20>, <&spi0_clk>;
367 clock-names = "ahb", "mod";
368 resets = <&ahb1_rst 20>;
369 status = "disabled";
370 };
371
372 spi1: spi@01c69000 {
373 compatible = "allwinner,sun6i-a31-spi";
374 reg = <0x01c69000 0x1000>;
375 interrupts = <0 66 4>;
376 clocks = <&ahb1_gates 21>, <&spi1_clk>;
377 clock-names = "ahb", "mod";
378 resets = <&ahb1_rst 21>;
379 status = "disabled";
380 };
381
382 spi2: spi@01c6a000 {
383 compatible = "allwinner,sun6i-a31-spi";
384 reg = <0x01c6a000 0x1000>;
385 interrupts = <0 67 4>;
386 clocks = <&ahb1_gates 22>, <&spi2_clk>;
387 clock-names = "ahb", "mod";
388 resets = <&ahb1_rst 22>;
389 status = "disabled";
390 };
391
392 spi3: spi@01c6b000 {
393 compatible = "allwinner,sun6i-a31-spi";
394 reg = <0x01c6b000 0x1000>;
395 interrupts = <0 68 4>;
396 clocks = <&ahb1_gates 23>, <&spi3_clk>;
397 clock-names = "ahb", "mod";
398 resets = <&ahb1_rst 23>;
399 status = "disabled";
400 };
401
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100402 gic: interrupt-controller@01c81000 {
403 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
404 reg = <0x01c81000 0x1000>,
405 <0x01c82000 0x1000>,
406 <0x01c84000 0x2000>,
407 <0x01c86000 0x2000>;
408 interrupt-controller;
409 #interrupt-cells = <3>;
410 interrupts = <1 9 0xf04>;
411 };
Maxime Ripard81ee4292013-11-03 10:30:12 +0100412
413 cpucfg@01f01c00 {
414 compatible = "allwinner,sun6i-a31-cpuconfig";
415 reg = <0x01f01c00 0x300>;
416 };
417
418 prcm@01f01c00 {
419 compatible = "allwinner,sun6i-a31-prcm";
420 reg = <0x01f01400 0x200>;
421 };
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100422 };
423};