blob: e2b5da031f964c013478eb735a988bcb9ff12d0d [file] [log] [blame]
Saeed Bisharaedabd382009-08-06 15:12:43 +03001/*
2 * arch/arm/mach-dove/common.c
3 *
4 * Core functions for Marvell Dove 88AP510 System On Chip
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
Andrew Lunn2f129bf2011-12-15 08:15:07 +010011#include <linux/clk-provider.h>
Sebastian Hesselbarth5b03df92012-11-17 15:22:27 +010012#include <linux/clk/mvebu.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010013#include <linux/dma-mapping.h>
14#include <linux/init.h>
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +020015#include <linux/of.h>
16#include <linux/of_platform.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010017#include <linux/platform_data/dma-mv_xor.h>
18#include <linux/platform_data/usb-ehci-orion.h>
19#include <linux/platform_device.h>
Lennert Buytenhek573a6522009-11-24 19:33:52 +020020#include <asm/hardware/cache-tauros2.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010021#include <asm/mach/arch.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030022#include <asm/mach/map.h>
23#include <asm/mach/time.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030024#include <mach/bridge-regs.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010025#include <mach/pm.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020026#include <plat/common.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010027#include <plat/irq.h>
28#include <plat/time.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030029#include "common.h"
30
31/*****************************************************************************
32 * I/O Address Mapping
33 ****************************************************************************/
34static struct map_desc dove_io_desc[] __initdata = {
35 {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020036 .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030037 .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
38 .length = DOVE_SB_REGS_SIZE,
39 .type = MT_DEVICE,
40 }, {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020041 .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030042 .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
43 .length = DOVE_NB_REGS_SIZE,
44 .type = MT_DEVICE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030045 },
46};
47
48void __init dove_map_io(void)
49{
50 iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
51}
52
53/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010054 * CLK tree
55 ****************************************************************************/
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020056static int dove_tclk;
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020057
58static DEFINE_SPINLOCK(gating_lock);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010059static struct clk *tclk;
60
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020061static struct clk __init *dove_register_gate(const char *name,
62 const char *parent, u8 bit_idx)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010063{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020064 return clk_register_gate(NULL, name, parent, 0,
65 (void __iomem *)CLOCK_GATING_CONTROL,
66 bit_idx, 0, &gating_lock);
67}
Andrew Lunn4574b882012-04-06 17:17:26 +020068
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020069static void __init dove_clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010070{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020071 struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
72 struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
73 struct clk *xor0, *xor1, *ge, *gephy;
74
Andrew Lunn2f129bf2011-12-15 08:15:07 +010075 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020076 dove_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020077
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020078 usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
79 usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
80 sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
81 pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
82 pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
83 sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
84 sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
85 nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
86 camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
87 i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
88 i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
89 crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
90 ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
91 pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
92 xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
93 xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
94 gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
95 ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
96
97 orion_clkdev_add(NULL, "orion_spi.0", tclk);
98 orion_clkdev_add(NULL, "orion_spi.1", tclk);
99 orion_clkdev_add(NULL, "orion_wdt", tclk);
100 orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
101
102 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
103 orion_clkdev_add(NULL, "orion-ehci.1", usb1);
Sebastian Hesselbarth3fbcd3d2012-09-25 02:02:15 +0200104 orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
105 orion_clkdev_add(NULL, "sata_mv.0", sata);
Sebastian Hesselbarth52167472012-08-15 19:07:31 +0200106 orion_clkdev_add("0", "pcie", pex0);
107 orion_clkdev_add("1", "pcie", pex1);
108 orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
109 orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
110 orion_clkdev_add(NULL, "orion_nand", nand);
111 orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
112 orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
113 orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
114 orion_clkdev_add(NULL, "mv_crypto", crypto);
115 orion_clkdev_add(NULL, "dove-ac97", ac97);
116 orion_clkdev_add(NULL, "dove-pdma", pdma);
Thomas Petazzoni0dddee72012-10-30 11:59:42 +0100117 orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
118 orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100119}
120
121/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300122 * EHCI0
123 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300124void __init dove_ehci0_init(void)
125{
Andrew Lunn72053352012-02-08 15:52:47 +0100126 orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300127}
128
129/*****************************************************************************
130 * EHCI1
131 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300132void __init dove_ehci1_init(void)
133{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100134 orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300135}
136
137/*****************************************************************************
138 * GE00
139 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300140void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
141{
Hannes Reinecke30e0f582012-06-12 15:59:45 +0200142 orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200143 IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
144 1600);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300145}
146
147/*****************************************************************************
148 * SoC RTC
149 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300150void __init dove_rtc_init(void)
151{
Andrew Lunnf6eaccb2011-05-15 13:32:42 +0200152 orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300153}
154
155/*****************************************************************************
156 * SATA
157 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300158void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
159{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100160 orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
Andrew Lunn9e613f82011-05-15 13:32:50 +0200161
Saeed Bisharaedabd382009-08-06 15:12:43 +0300162}
163
164/*****************************************************************************
165 * UART0
166 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300167void __init dove_uart0_init(void)
168{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200169 orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100170 IRQ_DOVE_UART_0, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300171}
172
173/*****************************************************************************
174 * UART1
175 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300176void __init dove_uart1_init(void)
177{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200178 orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100179 IRQ_DOVE_UART_1, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300180}
181
182/*****************************************************************************
183 * UART2
184 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300185void __init dove_uart2_init(void)
186{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200187 orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100188 IRQ_DOVE_UART_2, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300189}
190
191/*****************************************************************************
192 * UART3
193 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300194void __init dove_uart3_init(void)
195{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200196 orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100197 IRQ_DOVE_UART_3, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300198}
199
200/*****************************************************************************
Andrew Lunn980f9f62011-05-15 13:32:46 +0200201 * SPI
Saeed Bisharaedabd382009-08-06 15:12:43 +0300202 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300203void __init dove_spi0_init(void)
204{
Andrew Lunn4574b882012-04-06 17:17:26 +0200205 orion_spi_init(DOVE_SPI0_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300206}
207
Saeed Bisharaedabd382009-08-06 15:12:43 +0300208void __init dove_spi1_init(void)
209{
Andrew Lunn4574b882012-04-06 17:17:26 +0200210 orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300211}
212
213/*****************************************************************************
214 * I2C
215 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300216void __init dove_i2c_init(void)
217{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200218 orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300219}
220
221/*****************************************************************************
222 * Time handling
223 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200224void __init dove_init_early(void)
225{
226 orion_time_set_base(TIMER_VIRT_BASE);
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100227 mvebu_mbus_init("marvell,dove-mbus",
228 BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
229 DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200230}
231
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200232static int __init dove_find_tclk(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300233{
Saeed Bisharaedabd382009-08-06 15:12:43 +0300234 return 166666667;
235}
236
Stephen Warren6bb27d72012-11-08 12:40:59 -0700237void __init dove_timer_init(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300238{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200239 dove_tclk = dove_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200240 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200241 IRQ_DOVE_BRIDGE, dove_tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300242}
243
Saeed Bisharaedabd382009-08-06 15:12:43 +0300244/*****************************************************************************
Sebastian Hesselbarth624d0b52012-08-15 19:07:32 +0200245 * Cryptographic Engines and Security Accelerator (CESA)
246 ****************************************************************************/
247void __init dove_crypto_init(void)
248{
249 orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
250 DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
251}
252
253/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300254 * XOR 0
255 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300256void __init dove_xor0_init(void)
257{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100258 orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200259 IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300260}
261
262/*****************************************************************************
263 * XOR 1
264 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300265void __init dove_xor1_init(void)
266{
Andrew Lunnee962722011-05-15 13:32:48 +0200267 orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
268 IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300269}
270
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300271/*****************************************************************************
272 * SDIO
273 ****************************************************************************/
274static u64 sdio_dmamask = DMA_BIT_MASK(32);
275
276static struct resource dove_sdio0_resources[] = {
277 {
278 .start = DOVE_SDIO0_PHYS_BASE,
279 .end = DOVE_SDIO0_PHYS_BASE + 0xff,
280 .flags = IORESOURCE_MEM,
281 }, {
282 .start = IRQ_DOVE_SDIO0,
283 .end = IRQ_DOVE_SDIO0,
284 .flags = IORESOURCE_IRQ,
285 },
286};
287
288static struct platform_device dove_sdio0 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200289 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300290 .id = 0,
291 .dev = {
292 .dma_mask = &sdio_dmamask,
293 .coherent_dma_mask = DMA_BIT_MASK(32),
294 },
295 .resource = dove_sdio0_resources,
296 .num_resources = ARRAY_SIZE(dove_sdio0_resources),
297};
298
299void __init dove_sdio0_init(void)
300{
301 platform_device_register(&dove_sdio0);
302}
303
304static struct resource dove_sdio1_resources[] = {
305 {
306 .start = DOVE_SDIO1_PHYS_BASE,
307 .end = DOVE_SDIO1_PHYS_BASE + 0xff,
308 .flags = IORESOURCE_MEM,
309 }, {
310 .start = IRQ_DOVE_SDIO1,
311 .end = IRQ_DOVE_SDIO1,
312 .flags = IORESOURCE_IRQ,
313 },
314};
315
316static struct platform_device dove_sdio1 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200317 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300318 .id = 1,
319 .dev = {
320 .dma_mask = &sdio_dmamask,
321 .coherent_dma_mask = DMA_BIT_MASK(32),
322 },
323 .resource = dove_sdio1_resources,
324 .num_resources = ARRAY_SIZE(dove_sdio1_resources),
325};
326
327void __init dove_sdio1_init(void)
328{
329 platform_device_register(&dove_sdio1);
330}
331
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100332void __init dove_setup_cpu_wins(void)
333{
334 /*
335 * The PCIe windows will no longer be statically allocated
336 * here once Dove is migrated to the pci-mvebu driver.
337 */
338 mvebu_mbus_add_window_remap_flags("pcie0.0",
339 DOVE_PCIE0_IO_PHYS_BASE,
340 DOVE_PCIE0_IO_SIZE,
341 DOVE_PCIE0_IO_BUS_BASE,
342 MVEBU_MBUS_PCI_IO);
343 mvebu_mbus_add_window_remap_flags("pcie1.0",
344 DOVE_PCIE1_IO_PHYS_BASE,
345 DOVE_PCIE1_IO_SIZE,
346 DOVE_PCIE1_IO_BUS_BASE,
347 MVEBU_MBUS_PCI_IO);
348 mvebu_mbus_add_window_remap_flags("pcie0.0",
349 DOVE_PCIE0_MEM_PHYS_BASE,
350 DOVE_PCIE0_MEM_SIZE,
351 MVEBU_MBUS_NO_REMAP,
352 MVEBU_MBUS_PCI_MEM);
353 mvebu_mbus_add_window_remap_flags("pcie1.0",
354 DOVE_PCIE1_MEM_PHYS_BASE,
355 DOVE_PCIE1_MEM_SIZE,
356 MVEBU_MBUS_NO_REMAP,
357 MVEBU_MBUS_PCI_MEM);
358 mvebu_mbus_add_window("cesa", DOVE_CESA_PHYS_BASE,
359 DOVE_CESA_SIZE);
360 mvebu_mbus_add_window("bootrom", DOVE_BOOTROM_PHYS_BASE,
361 DOVE_BOOTROM_SIZE);
362 mvebu_mbus_add_window("scratchpad", DOVE_SCRATCHPAD_PHYS_BASE,
363 DOVE_SCRATCHPAD_SIZE);
364}
365
Saeed Bisharaedabd382009-08-06 15:12:43 +0300366void __init dove_init(void)
367{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200368 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
369 (dove_tclk + 499999) / 1000000);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300370
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200371#ifdef CONFIG_CACHE_TAUROS2
Chao Xie5cc58152012-07-31 14:13:13 +0800372 tauros2_init(0);
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200373#endif
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100374 dove_setup_cpu_wins();
Saeed Bisharaedabd382009-08-06 15:12:43 +0300375
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100376 /* Setup root of clk tree */
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200377 dove_clk_init();
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100378
Saeed Bisharaedabd382009-08-06 15:12:43 +0300379 /* internal devices that every board has */
380 dove_rtc_init();
381 dove_xor0_init();
382 dove_xor1_init();
383}
Russell King6ca6ff92011-11-05 09:48:52 +0000384
385void dove_restart(char mode, const char *cmd)
386{
387 /*
388 * Enable soft reset to assert RSTOUTn.
389 */
390 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
391
392 /*
393 * Assert soft reset.
394 */
395 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
396
397 while (1)
398 ;
399}