blob: 87210091720bc74811f2dcaf1a603ae22ebf9c5b [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040068
Alex Deucherb80d8472015-08-16 22:55:02 -040069#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080070#include "amdgpu_virt.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040071
Alex Deucher97b2e202015-04-20 16:51:00 -040072/*
73 * Modules parameters.
74 */
75extern int amdgpu_modeset;
76extern int amdgpu_vram_limit;
77extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020078extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040079extern int amdgpu_benchmarking;
80extern int amdgpu_testing;
81extern int amdgpu_audio;
82extern int amdgpu_disp_priority;
83extern int amdgpu_hw_i2c;
84extern int amdgpu_pcie_gen2;
85extern int amdgpu_msi;
86extern int amdgpu_lockup_timeout;
87extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080088extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040089extern int amdgpu_aspm;
90extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040091extern unsigned amdgpu_ip_block_mask;
92extern int amdgpu_bapm;
93extern int amdgpu_deep_color;
94extern int amdgpu_vm_size;
95extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020096extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020097extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080098extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080099extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800100extern int amdgpu_no_evict;
101extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -0500102extern unsigned amdgpu_pcie_gen_cap;
103extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200104extern unsigned amdgpu_cg_mask;
105extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200106extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800107extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800108extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200109extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400110extern int amdgpu_ngg;
111extern int amdgpu_prim_buf_per_se;
112extern int amdgpu_pos_buf_per_se;
113extern int amdgpu_cntl_sb_buf_per_se;
114extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800115extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800116extern int amdgpu_lbpw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400117
Felix Kuehling7df28982017-06-05 18:43:27 +0900118#ifdef CONFIG_DRM_AMDGPU_CIK
119extern int amdgpu_cik_support;
120#endif
121
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800122#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800123#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400124#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
125#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
126/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
127#define AMDGPU_IB_POOL_SIZE 16
128#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
129#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400130#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400131
Jammy Zhou36f523a2015-09-01 12:54:27 +0800132/* max number of IP instances */
133#define AMDGPU_MAX_SDMA_INSTANCES 2
134
Alex Deucher97b2e202015-04-20 16:51:00 -0400135/* hard reset data */
136#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
137
138/* reset flags */
139#define AMDGPU_RESET_GFX (1 << 0)
140#define AMDGPU_RESET_COMPUTE (1 << 1)
141#define AMDGPU_RESET_DMA (1 << 2)
142#define AMDGPU_RESET_CP (1 << 3)
143#define AMDGPU_RESET_GRBM (1 << 4)
144#define AMDGPU_RESET_DMA1 (1 << 5)
145#define AMDGPU_RESET_RLC (1 << 6)
146#define AMDGPU_RESET_SEM (1 << 7)
147#define AMDGPU_RESET_IH (1 << 8)
148#define AMDGPU_RESET_VMC (1 << 9)
149#define AMDGPU_RESET_MC (1 << 10)
150#define AMDGPU_RESET_DISPLAY (1 << 11)
151#define AMDGPU_RESET_UVD (1 << 12)
152#define AMDGPU_RESET_VCE (1 << 13)
153#define AMDGPU_RESET_VCE1 (1 << 14)
154
Alex Deucher97b2e202015-04-20 16:51:00 -0400155/* GFX current status */
156#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
157#define AMDGPU_GFX_SAFE_MODE 0x00000001L
158#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
159#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
160#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
161
162/* max cursor sizes (in pixels) */
163#define CIK_CURSOR_WIDTH 128
164#define CIK_CURSOR_HEIGHT 128
165
166struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400167struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400168struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800169struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400170struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400171struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400172
173enum amdgpu_cp_irq {
174 AMDGPU_CP_IRQ_GFX_EOP = 0,
175 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
176 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
177 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
178 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
179 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
180 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
181 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
182 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
183
184 AMDGPU_CP_IRQ_LAST
185};
186
187enum amdgpu_sdma_irq {
188 AMDGPU_SDMA_IRQ_TRAP0 = 0,
189 AMDGPU_SDMA_IRQ_TRAP1,
190
191 AMDGPU_SDMA_IRQ_LAST
192};
193
194enum amdgpu_thermal_irq {
195 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
196 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
197
198 AMDGPU_THERMAL_IRQ_LAST
199};
200
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800201enum amdgpu_kiq_irq {
202 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
203 AMDGPU_CP_KIQ_IRQ_LAST
204};
205
Alex Deucher97b2e202015-04-20 16:51:00 -0400206int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400207 enum amd_ip_block_type block_type,
208 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400209int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400210 enum amd_ip_block_type block_type,
211 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800212void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400213int amdgpu_wait_for_idle(struct amdgpu_device *adev,
214 enum amd_ip_block_type block_type);
215bool amdgpu_is_idle(struct amdgpu_device *adev,
216 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400217
Alex Deuchera1255102016-10-13 17:41:13 -0400218#define AMDGPU_MAX_IP_NUM 16
219
220struct amdgpu_ip_block_status {
221 bool valid;
222 bool sw;
223 bool hw;
224 bool late_initialized;
225 bool hang;
226};
227
Alex Deucher97b2e202015-04-20 16:51:00 -0400228struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400229 const enum amd_ip_block_type type;
230 const u32 major;
231 const u32 minor;
232 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400233 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400234};
235
Alex Deuchera1255102016-10-13 17:41:13 -0400236struct amdgpu_ip_block {
237 struct amdgpu_ip_block_status status;
238 const struct amdgpu_ip_block_version *version;
239};
240
Alex Deucher97b2e202015-04-20 16:51:00 -0400241int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400242 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400243 u32 major, u32 minor);
244
Alex Deuchera1255102016-10-13 17:41:13 -0400245struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
246 enum amd_ip_block_type type);
247
248int amdgpu_ip_block_add(struct amdgpu_device *adev,
249 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400250
251/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
252struct amdgpu_buffer_funcs {
253 /* maximum bytes in a single operation */
254 uint32_t copy_max_bytes;
255
256 /* number of dw to reserve per operation */
257 unsigned copy_num_dw;
258
259 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800260 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400261 /* src addr in bytes */
262 uint64_t src_offset,
263 /* dst addr in bytes */
264 uint64_t dst_offset,
265 /* number of byte to transfer */
266 uint32_t byte_count);
267
268 /* maximum bytes in a single operation */
269 uint32_t fill_max_bytes;
270
271 /* number of dw to reserve per operation */
272 unsigned fill_num_dw;
273
274 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800275 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400276 /* value to write to memory */
277 uint32_t src_data,
278 /* dst addr in bytes */
279 uint64_t dst_offset,
280 /* number of byte to fill */
281 uint32_t byte_count);
282};
283
284/* provided by hw blocks that can write ptes, e.g., sdma */
285struct amdgpu_vm_pte_funcs {
286 /* copy pte entries from GART */
287 void (*copy_pte)(struct amdgpu_ib *ib,
288 uint64_t pe, uint64_t src,
289 unsigned count);
290 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200291 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
292 uint64_t value, unsigned count,
293 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400294 /* for linear pte/pde updates without addr mapping */
295 void (*set_pte_pde)(struct amdgpu_ib *ib,
296 uint64_t pe,
297 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800298 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400299};
300
301/* provided by the gmc block */
302struct amdgpu_gart_funcs {
303 /* flush the vm tlb via mmio */
304 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
305 uint32_t vmid);
306 /* write pte/pde updates using the cpu */
307 int (*set_pte_pde)(struct amdgpu_device *adev,
308 void *cpu_pt_addr, /* cpu addr of page table */
309 uint32_t gpu_page_idx, /* pte/pde to update */
310 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800311 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100312 /* enable/disable PRT support */
313 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500314 /* set pte flags based per asic */
315 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
316 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200317 /* get the pde for a given mc addr */
318 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200319 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500320};
321
Alex Deucher97b2e202015-04-20 16:51:00 -0400322/* provided by the ih block */
323struct amdgpu_ih_funcs {
324 /* ring read/write ptr handling, called from interrupt context */
325 u32 (*get_wptr)(struct amdgpu_device *adev);
326 void (*decode_iv)(struct amdgpu_device *adev,
327 struct amdgpu_iv_entry *entry);
328 void (*set_rptr)(struct amdgpu_device *adev);
329};
330
Alex Deucher97b2e202015-04-20 16:51:00 -0400331/*
332 * BIOS.
333 */
334bool amdgpu_get_bios(struct amdgpu_device *adev);
335bool amdgpu_read_bios(struct amdgpu_device *adev);
336
337/*
338 * Dummy page
339 */
340struct amdgpu_dummy_page {
341 struct page *page;
342 dma_addr_t addr;
343};
344int amdgpu_dummy_page_init(struct amdgpu_device *adev);
345void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
346
347
348/*
349 * Clocks
350 */
351
352#define AMDGPU_MAX_PPLL 3
353
354struct amdgpu_clock {
355 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
356 struct amdgpu_pll spll;
357 struct amdgpu_pll mpll;
358 /* 10 Khz units */
359 uint32_t default_mclk;
360 uint32_t default_sclk;
361 uint32_t default_dispclk;
362 uint32_t current_dispclk;
363 uint32_t dp_extclk;
364 uint32_t max_pixel_clock;
365};
366
367/*
Flora Cuic632d792016-08-02 11:32:41 +0800368 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400369 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400370struct amdgpu_bo_list_entry {
371 struct amdgpu_bo *robj;
372 struct ttm_validate_buffer tv;
373 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400374 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100375 struct page **user_pages;
376 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400377};
378
379struct amdgpu_bo_va_mapping {
380 struct list_head list;
Christian Königa9f87f62017-03-30 14:03:59 +0200381 struct rb_node rb;
382 uint64_t start;
383 uint64_t last;
384 uint64_t __subtree_last;
Alex Deucher97b2e202015-04-20 16:51:00 -0400385 uint64_t offset;
Christian König268c3002017-01-18 14:49:43 +0100386 uint64_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400387};
388
389/* bo virtual addresses in a specific vm */
390struct amdgpu_bo_va {
391 /* protected by bo being reserved */
392 struct list_head bo_list;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100393 struct dma_fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400394 unsigned ref_count;
395
Christian König7fc11952015-07-30 11:53:42 +0200396 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400397 struct list_head vm_status;
398
Christian König7fc11952015-07-30 11:53:42 +0200399 /* mappings for this bo_va */
400 struct list_head invalids;
401 struct list_head valids;
402
Alex Deucher97b2e202015-04-20 16:51:00 -0400403 /* constant after initialization */
404 struct amdgpu_vm *vm;
405 struct amdgpu_bo *bo;
406};
407
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800408#define AMDGPU_GEM_DOMAIN_MAX 0x3
409
Alex Deucher97b2e202015-04-20 16:51:00 -0400410struct amdgpu_bo {
Alex Deucher97b2e202015-04-20 16:51:00 -0400411 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100412 u32 prefered_domains;
413 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800414 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400415 struct ttm_placement placement;
416 struct ttm_buffer_object tbo;
417 struct ttm_bo_kmap_obj kmap;
418 u64 flags;
419 unsigned pin_count;
420 void *kptr;
421 u64 tiling_flags;
422 u64 metadata_flags;
423 void *metadata;
424 u32 metadata_size;
Mario Kleiner8e94a462016-11-09 02:25:15 +0100425 unsigned prime_shared_count;
Alex Deucher97b2e202015-04-20 16:51:00 -0400426 /* list of all virtual address to which this bo
427 * is associated to
428 */
429 struct list_head va;
430 /* Constant after initialization */
Alex Deucher97b2e202015-04-20 16:51:00 -0400431 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100432 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800433 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400434
435 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400436 struct amdgpu_mn *mn;
437 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800438 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400439};
440#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
441
442void amdgpu_gem_object_free(struct drm_gem_object *obj);
443int amdgpu_gem_object_open(struct drm_gem_object *obj,
444 struct drm_file *file_priv);
445void amdgpu_gem_object_close(struct drm_gem_object *obj,
446 struct drm_file *file_priv);
447unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
448struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200449struct drm_gem_object *
450amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
451 struct dma_buf_attachment *attach,
452 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400453struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
454 struct drm_gem_object *gobj,
455 int flags);
456int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
457void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
458struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
459void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
460void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
461int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
462
463/* sub-allocation manager, it has to be protected by another lock.
464 * By conception this is an helper for other part of the driver
465 * like the indirect buffer or semaphore, which both have their
466 * locking.
467 *
468 * Principe is simple, we keep a list of sub allocation in offset
469 * order (first entry has offset == 0, last entry has the highest
470 * offset).
471 *
472 * When allocating new object we first check if there is room at
473 * the end total_size - (last_object_offset + last_object_size) >=
474 * alloc_size. If so we allocate new object there.
475 *
476 * When there is not enough room at the end, we start waiting for
477 * each sub object until we reach object_offset+object_size >=
478 * alloc_size, this object then become the sub object we return.
479 *
480 * Alignment can't be bigger than page size.
481 *
482 * Hole are not considered for allocation to keep things simple.
483 * Assumption is that there won't be hole (all object on same
484 * alignment).
485 */
Christian König6ba60b82016-03-11 14:50:08 +0100486
487#define AMDGPU_SA_NUM_FENCE_LISTS 32
488
Alex Deucher97b2e202015-04-20 16:51:00 -0400489struct amdgpu_sa_manager {
490 wait_queue_head_t wq;
491 struct amdgpu_bo *bo;
492 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100493 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400494 struct list_head olist;
495 unsigned size;
496 uint64_t gpu_addr;
497 void *cpu_ptr;
498 uint32_t domain;
499 uint32_t align;
500};
501
Alex Deucher97b2e202015-04-20 16:51:00 -0400502/* sub-allocation buffer */
503struct amdgpu_sa_bo {
504 struct list_head olist;
505 struct list_head flist;
506 struct amdgpu_sa_manager *manager;
507 unsigned soffset;
508 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100509 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400510};
511
512/*
513 * GEM objects.
514 */
Christian König418aa0c2016-02-15 16:59:57 +0100515void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400516int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
517 int alignment, u32 initial_domain,
518 u64 flags, bool kernel,
519 struct drm_gem_object **obj);
520
521int amdgpu_mode_dumb_create(struct drm_file *file_priv,
522 struct drm_device *dev,
523 struct drm_mode_create_dumb *args);
524int amdgpu_mode_dumb_mmap(struct drm_file *filp,
525 struct drm_device *dev,
526 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800527int amdgpu_fence_slab_init(void);
528void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400529
530/*
531 * GART structures, functions & helpers
532 */
533struct amdgpu_mc;
534
535#define AMDGPU_GPU_PAGE_SIZE 4096
536#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
537#define AMDGPU_GPU_PAGE_SHIFT 12
538#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
539
540struct amdgpu_gart {
541 dma_addr_t table_addr;
542 struct amdgpu_bo *robj;
543 void *ptr;
544 unsigned num_gpu_pages;
545 unsigned num_cpu_pages;
546 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200547#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400548 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200549#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400550 bool ready;
Alex Xie4b98e0c2017-02-14 12:31:36 -0500551
552 /* Asic default pte flags */
553 uint64_t gart_pte_flags;
554
Alex Deucher97b2e202015-04-20 16:51:00 -0400555 const struct amdgpu_gart_funcs *gart_funcs;
556};
557
558int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
559void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
560int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
561void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
562int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
563void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
564int amdgpu_gart_init(struct amdgpu_device *adev);
565void amdgpu_gart_fini(struct amdgpu_device *adev);
Roger.He738f64c2017-05-05 13:27:10 +0800566int amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400567 int pages);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400568int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400569 int pages, struct page **pagelist,
Chunming Zhou6b777602016-09-21 16:19:19 +0800570 dma_addr_t *dma_addr, uint64_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800571int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400572
573/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500574 * VMHUB structures, functions & helpers
575 */
576struct amdgpu_vmhub {
577 uint32_t ctx0_ptb_addr_lo32;
578 uint32_t ctx0_ptb_addr_hi32;
579 uint32_t vm_inv_eng0_req;
580 uint32_t vm_inv_eng0_ack;
581 uint32_t vm_context0_cntl;
582 uint32_t vm_l2_pro_fault_status;
583 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500584};
585
586/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400587 * GPU MC structures, functions & helpers
588 */
589struct amdgpu_mc {
590 resource_size_t aper_size;
591 resource_size_t aper_base;
592 resource_size_t agp_base;
593 /* for some chips with <= 32MB we need to lie
594 * about vram size near mc fb location */
595 u64 mc_vram_size;
596 u64 visible_vram_size;
597 u64 gtt_size;
598 u64 gtt_start;
599 u64 gtt_end;
600 u64 vram_start;
601 u64 vram_end;
602 unsigned vram_width;
603 u64 real_vram_size;
604 int vram_mtrr;
605 u64 gtt_base_align;
606 u64 mc_mask;
607 const struct firmware *fw; /* MC firmware */
608 uint32_t fw_version;
609 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800610 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800611 uint32_t srbm_soft_reset;
612 struct amdgpu_mode_mc_save save;
Christian Königf7c35ab2017-01-27 11:56:05 +0100613 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800614 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800615 /* apertures */
616 u64 shared_aperture_start;
617 u64 shared_aperture_end;
618 u64 private_aperture_start;
619 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500620 /* protects concurrent invalidation */
621 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400622};
623
624/*
625 * GPU doorbell structures, functions & helpers
626 */
627typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
628{
629 AMDGPU_DOORBELL_KIQ = 0x000,
630 AMDGPU_DOORBELL_HIQ = 0x001,
631 AMDGPU_DOORBELL_DIQ = 0x002,
632 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
633 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
634 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
635 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
636 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
637 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
638 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
639 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
640 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
641 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
642 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
643 AMDGPU_DOORBELL_IH = 0x1E8,
644 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
645 AMDGPU_DOORBELL_INVALID = 0xFFFF
646} AMDGPU_DOORBELL_ASSIGNMENT;
647
648struct amdgpu_doorbell {
649 /* doorbell mmio */
650 resource_size_t base;
651 resource_size_t size;
652 u32 __iomem *ptr;
653 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
654};
655
Ken Wang39807b92016-03-18 15:41:42 +0800656/*
657 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
658 */
659typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
660{
661 /*
662 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
663 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
664 * Compute related doorbells are allocated from 0x00 to 0x8a
665 */
666
667
668 /* kernel scheduling */
669 AMDGPU_DOORBELL64_KIQ = 0x00,
670
671 /* HSA interface queue and debug queue */
672 AMDGPU_DOORBELL64_HIQ = 0x01,
673 AMDGPU_DOORBELL64_DIQ = 0x02,
674
675 /* Compute engines */
676 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
677 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
678 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
679 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
680 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
681 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
682 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
683 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
684
685 /* User queue doorbell range (128 doorbells) */
686 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
687 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
688
689 /* Graphics engine */
690 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
691
692 /*
693 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
694 * Graphics voltage island aperture 1
695 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
696 */
697
698 /* sDMA engines */
699 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
700 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
701 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
702 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
703
704 /* Interrupt handler */
705 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
706 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
707 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
708
Monk Liue6b3ecb2016-12-30 16:18:56 +0800709 /* VCN engine use 32 bits doorbell */
710 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
711 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
712 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
713 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
714
715 /* overlap the doorbell assignment with VCN as they are mutually exclusive
716 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
717 */
718 AMDGPU_DOORBELL64_RING0_1 = 0xF8,
719 AMDGPU_DOORBELL64_RING2_3 = 0xF9,
720 AMDGPU_DOORBELL64_RING4_5 = 0xFA,
721 AMDGPU_DOORBELL64_RING6_7 = 0xFB,
722
723 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
724 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
725 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
726 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800727
728 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
729 AMDGPU_DOORBELL64_INVALID = 0xFFFF
730} AMDGPU_DOORBELL64_ASSIGNMENT;
731
732
Alex Deucher97b2e202015-04-20 16:51:00 -0400733void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
734 phys_addr_t *aperture_base,
735 size_t *aperture_size,
736 size_t *start_offset);
737
738/*
739 * IRQS.
740 */
741
742struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900743 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400744 struct work_struct unpin_work;
745 struct amdgpu_device *adev;
746 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900747 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400748 uint64_t base;
749 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200750 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100751 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200752 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100753 struct dma_fence **shared;
754 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400755 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400756};
757
758
759/*
760 * CP & rings.
761 */
762
763struct amdgpu_ib {
764 struct amdgpu_sa_bo *sa_bo;
765 uint32_t length_dw;
766 uint64_t gpu_addr;
767 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800768 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400769};
770
Nils Wallménius62250a92016-04-10 16:30:00 +0200771extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800772
Christian König50838c82016-02-03 13:44:52 +0100773int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800774 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100775int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
776 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800777
Christian Königa5fb4ec2016-06-29 15:10:31 +0200778void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100779void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100780int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100781 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100782 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100783
Alex Deucher97b2e202015-04-20 16:51:00 -0400784/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500785 * Queue manager
786 */
787struct amdgpu_queue_mapper {
788 int hw_ip;
789 struct mutex lock;
790 /* protected by lock */
791 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
792};
793
794struct amdgpu_queue_mgr {
795 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
796};
797
798int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
799 struct amdgpu_queue_mgr *mgr);
800int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
801 struct amdgpu_queue_mgr *mgr);
802int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
803 struct amdgpu_queue_mgr *mgr,
804 int hw_ip, int instance, int ring,
805 struct amdgpu_ring **out_ring);
806
807/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400808 * context related structures
809 */
810
Christian König21c16bf2015-07-07 17:24:49 +0200811struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200812 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100813 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200814 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200815};
816
Alex Deucher97b2e202015-04-20 16:51:00 -0400817struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400818 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800819 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500820 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400821 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200822 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100823 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200824 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800825 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400826};
827
828struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400829 struct amdgpu_device *adev;
830 struct mutex lock;
831 /* protected by lock */
832 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400833};
834
Alex Deucher0b492a42015-08-16 22:48:26 -0400835struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
836int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
837
Christian König21c16bf2015-07-07 17:24:49 +0200838uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100839 struct dma_fence *fence);
840struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200841 struct amdgpu_ring *ring, uint64_t seq);
842
Alex Deucher0b492a42015-08-16 22:48:26 -0400843int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
844 struct drm_file *filp);
845
Christian Königefd4ccb2015-08-04 16:20:31 +0200846void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
847void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400848
Alex Deucher97b2e202015-04-20 16:51:00 -0400849/*
850 * file private structure
851 */
852
853struct amdgpu_fpriv {
854 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800855 struct amdgpu_bo_va *prt_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400856 struct mutex bo_list_lock;
857 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400858 struct amdgpu_ctx_mgr ctx_mgr;
Chunming Zhouf1892132017-05-15 16:48:27 +0800859 u32 vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400860};
861
862/*
863 * residency list
864 */
865
866struct amdgpu_bo_list {
867 struct mutex lock;
868 struct amdgpu_bo *gds_obj;
869 struct amdgpu_bo *gws_obj;
870 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100871 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400872 unsigned num_entries;
873 struct amdgpu_bo_list_entry *array;
874};
875
876struct amdgpu_bo_list *
877amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100878void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
879 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400880void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
881void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
882
883/*
884 * GFX stuff
885 */
886#include "clearstate_defs.h"
887
Alex Deucher79e54122016-04-08 15:45:13 -0400888struct amdgpu_rlc_funcs {
889 void (*enter_safe_mode)(struct amdgpu_device *adev);
890 void (*exit_safe_mode)(struct amdgpu_device *adev);
891};
892
Alex Deucher97b2e202015-04-20 16:51:00 -0400893struct amdgpu_rlc {
894 /* for power gating */
895 struct amdgpu_bo *save_restore_obj;
896 uint64_t save_restore_gpu_addr;
897 volatile uint32_t *sr_ptr;
898 const u32 *reg_list;
899 u32 reg_list_size;
900 /* for clear state */
901 struct amdgpu_bo *clear_state_obj;
902 uint64_t clear_state_gpu_addr;
903 volatile uint32_t *cs_ptr;
904 const struct cs_section_def *cs_data;
905 u32 clear_state_size;
906 /* for cp tables */
907 struct amdgpu_bo *cp_table_obj;
908 uint64_t cp_table_gpu_addr;
909 volatile uint32_t *cp_table_ptr;
910 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400911
912 /* safe mode for updating CG/PG state */
913 bool in_safe_mode;
914 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400915
916 /* for firmware data */
917 u32 save_and_restore_offset;
918 u32 clear_state_descriptor_offset;
919 u32 avail_scratch_ram_locations;
920 u32 reg_restore_list_size;
921 u32 reg_list_format_start;
922 u32 reg_list_format_separate_start;
923 u32 starting_offsets_start;
924 u32 reg_list_format_size_bytes;
925 u32 reg_list_size_bytes;
926
927 u32 *register_list_format;
928 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400929};
930
Andres Rodriguez78c16832017-02-02 00:38:22 -0500931#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
932
Alex Deucher97b2e202015-04-20 16:51:00 -0400933struct amdgpu_mec {
934 struct amdgpu_bo *hpd_eop_obj;
935 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500936 struct amdgpu_bo *mec_fw_obj;
937 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400938 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500939 u32 num_pipe_per_mec;
940 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800941 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500942
943 /* These are the resources for which amdgpu takes ownership */
944 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400945};
946
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800947struct amdgpu_kiq {
948 u64 eop_gpu_addr;
949 struct amdgpu_bo *eop_obj;
Shaoyun Liucdf6adb2017-04-28 17:18:26 -0400950 struct mutex ring_mutex;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800951 struct amdgpu_ring ring;
952 struct amdgpu_irq_src irq;
953};
954
Alex Deucher97b2e202015-04-20 16:51:00 -0400955/*
956 * GPU scratch registers structures, functions & helpers
957 */
958struct amdgpu_scratch {
959 unsigned num_reg;
960 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100961 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400962};
963
964/*
965 * GFX configurations
966 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400967#define AMDGPU_GFX_MAX_SE 4
968#define AMDGPU_GFX_MAX_SH_PER_SE 2
969
970struct amdgpu_rb_config {
971 uint32_t rb_backend_disable;
972 uint32_t user_rb_backend_disable;
973 uint32_t raster_config;
974 uint32_t raster_config_1;
975};
976
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500977struct gb_addr_config {
978 uint16_t pipe_interleave_size;
979 uint8_t num_pipes;
980 uint8_t max_compress_frags;
981 uint8_t num_banks;
982 uint8_t num_se;
983 uint8_t num_rb_per_se;
984};
985
Junwei Zhangea323f82017-02-21 10:32:37 +0800986struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400987 unsigned max_shader_engines;
988 unsigned max_tile_pipes;
989 unsigned max_cu_per_sh;
990 unsigned max_sh_per_se;
991 unsigned max_backends_per_se;
992 unsigned max_texture_channel_caches;
993 unsigned max_gprs;
994 unsigned max_gs_threads;
995 unsigned max_hw_contexts;
996 unsigned sc_prim_fifo_size_frontend;
997 unsigned sc_prim_fifo_size_backend;
998 unsigned sc_hiz_tile_fifo_size;
999 unsigned sc_earlyz_tile_fifo_size;
1000
1001 unsigned num_tile_pipes;
1002 unsigned backend_enable_mask;
1003 unsigned mem_max_burst_length_bytes;
1004 unsigned mem_row_size_in_kb;
1005 unsigned shader_engine_tile_size;
1006 unsigned num_gpus;
1007 unsigned multi_gpu_tile_size;
1008 unsigned mc_arb_ramcfg;
1009 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001010 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +08001011 unsigned gs_vgt_table_depth;
1012 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -04001013
1014 uint32_t tile_mode_array[32];
1015 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -04001016
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -05001017 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -04001018 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +08001019
1020 /* gfx configure feature */
1021 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -04001022};
1023
Alex Deucher7dae69a2016-05-03 16:25:53 -04001024struct amdgpu_cu_info {
1025 uint32_t number; /* total active CU number */
1026 uint32_t ao_cu_mask;
Junwei Zhang408bfe72017-04-27 11:12:07 +08001027 uint32_t wave_front_size;
Alex Deucher7dae69a2016-05-03 16:25:53 -04001028 uint32_t bitmap[4][4];
1029};
1030
Alex Deucherb95e31f2016-07-07 15:01:42 -04001031struct amdgpu_gfx_funcs {
1032 /* get the gpu clock counter */
1033 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -04001034 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -04001035 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -05001036 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
1037 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -04001038};
1039
Alex Deucherbce23e02017-03-28 12:52:08 -04001040struct amdgpu_ngg_buf {
1041 struct amdgpu_bo *bo;
1042 uint64_t gpu_addr;
1043 uint32_t size;
1044 uint32_t bo_size;
1045};
1046
1047enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -07001048 NGG_PRIM = 0,
1049 NGG_POS,
1050 NGG_CNTL,
1051 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -04001052 NGG_BUF_MAX
1053};
1054
1055struct amdgpu_ngg {
1056 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
1057 uint32_t gds_reserve_addr;
1058 uint32_t gds_reserve_size;
1059 bool init;
1060};
1061
Alex Deucher97b2e202015-04-20 16:51:00 -04001062struct amdgpu_gfx {
1063 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +08001064 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001065 struct amdgpu_rlc rlc;
1066 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +08001067 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -04001068 struct amdgpu_scratch scratch;
1069 const struct firmware *me_fw; /* ME firmware */
1070 uint32_t me_fw_version;
1071 const struct firmware *pfp_fw; /* PFP firmware */
1072 uint32_t pfp_fw_version;
1073 const struct firmware *ce_fw; /* CE firmware */
1074 uint32_t ce_fw_version;
1075 const struct firmware *rlc_fw; /* RLC firmware */
1076 uint32_t rlc_fw_version;
1077 const struct firmware *mec_fw; /* MEC firmware */
1078 uint32_t mec_fw_version;
1079 const struct firmware *mec2_fw; /* MEC2 firmware */
1080 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001081 uint32_t me_feature_version;
1082 uint32_t ce_feature_version;
1083 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001084 uint32_t rlc_feature_version;
1085 uint32_t mec_feature_version;
1086 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001087 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1088 unsigned num_gfx_rings;
1089 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1090 unsigned num_compute_rings;
1091 struct amdgpu_irq_src eop_irq;
1092 struct amdgpu_irq_src priv_reg_irq;
1093 struct amdgpu_irq_src priv_inst_irq;
1094 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001095 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001096 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001097 unsigned ce_ram_size;
1098 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001099 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001100
1101 /* reset mask */
1102 uint32_t grbm_soft_reset;
1103 uint32_t srbm_soft_reset;
Monk Liu223049c2017-01-26 15:32:16 +08001104 bool in_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001105 /* s3/s4 mask */
1106 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001107 /* NGG */
1108 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001109};
1110
Christian Königb07c60c2016-01-31 12:29:04 +01001111int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001112 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001113void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001114 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001115int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001116 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1117 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001118int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1119void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1120int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001121
1122/*
1123 * CS.
1124 */
1125struct amdgpu_cs_chunk {
1126 uint32_t chunk_id;
1127 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001128 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001129};
1130
1131struct amdgpu_cs_parser {
1132 struct amdgpu_device *adev;
1133 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001134 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001135
Alex Deucher97b2e202015-04-20 16:51:00 -04001136 /* chunks */
1137 unsigned nchunks;
1138 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001139
Christian König50838c82016-02-03 13:44:52 +01001140 /* scheduler job object */
1141 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001142
Christian Königc3cca412015-12-15 14:41:33 +01001143 /* buffer objects */
1144 struct ww_acquire_ctx ticket;
1145 struct amdgpu_bo_list *bo_list;
1146 struct amdgpu_bo_list_entry vm_pd;
1147 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001148 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001149 uint64_t bytes_moved_threshold;
1150 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +02001151 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001152
1153 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001154 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001155};
1156
Monk Liu753ad492016-08-26 13:28:28 +08001157#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1158#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1159#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1160
Chunming Zhoubb977d32015-08-18 15:16:40 +08001161struct amdgpu_job {
1162 struct amd_sched_job base;
1163 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001164 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001165 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001166 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001167 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001168 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001169 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001170 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001171 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001172 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001173 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001174 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001175 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001176 unsigned vm_id;
1177 uint64_t vm_pd_addr;
1178 uint32_t gds_base, gds_size;
1179 uint32_t gws_base, gws_size;
1180 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001181
1182 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001183 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001184 uint64_t uf_sequence;
1185
Chunming Zhoubb977d32015-08-18 15:16:40 +08001186};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001187#define to_amdgpu_job(sched_job) \
1188 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001189
Christian König7270f832016-01-31 11:00:41 +01001190static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1191 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001192{
Christian König50838c82016-02-03 13:44:52 +01001193 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001194}
1195
Christian König7270f832016-01-31 11:00:41 +01001196static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1197 uint32_t ib_idx, int idx,
1198 uint32_t value)
1199{
Christian König50838c82016-02-03 13:44:52 +01001200 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001201}
1202
Alex Deucher97b2e202015-04-20 16:51:00 -04001203/*
1204 * Writeback
1205 */
1206#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1207
1208struct amdgpu_wb {
1209 struct amdgpu_bo *wb_obj;
1210 volatile uint32_t *wb;
1211 uint64_t gpu_addr;
1212 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1213 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1214};
1215
1216int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1217void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
Ken Wang70142852016-03-18 15:08:49 +08001218int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
1219void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
Alex Deucher97b2e202015-04-20 16:51:00 -04001220
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001221void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1222
Alex Deucher97b2e202015-04-20 16:51:00 -04001223/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001224 * SDMA
1225 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001226struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001227 /* SDMA firmware */
1228 const struct firmware *fw;
1229 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001230 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001231
1232 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001233 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001234};
1235
Alex Deucherc113ea12015-10-08 16:30:37 -04001236struct amdgpu_sdma {
1237 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001238#ifdef CONFIG_DRM_AMDGPU_SI
1239 //SI DMA has a difference trap irq number for the second engine
1240 struct amdgpu_irq_src trap_irq_1;
1241#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001242 struct amdgpu_irq_src trap_irq;
1243 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001244 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001245 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001246};
1247
Alex Deucher97b2e202015-04-20 16:51:00 -04001248/*
1249 * Firmware
1250 */
Huang Ruie635ee02016-11-01 15:35:38 +08001251enum amdgpu_firmware_load_type {
1252 AMDGPU_FW_LOAD_DIRECT = 0,
1253 AMDGPU_FW_LOAD_SMU,
1254 AMDGPU_FW_LOAD_PSP,
1255};
1256
Alex Deucher97b2e202015-04-20 16:51:00 -04001257struct amdgpu_firmware {
1258 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001259 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001260 struct amdgpu_bo *fw_buf;
1261 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001262 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001263 /* firmwares are loaded by psp instead of smu from vega10 */
1264 const struct amdgpu_psp_funcs *funcs;
1265 struct amdgpu_bo *rbuf;
1266 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001267};
1268
1269/*
1270 * Benchmarking
1271 */
1272void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1273
1274
1275/*
1276 * Testing
1277 */
1278void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001279
1280/*
1281 * MMU Notifier
1282 */
1283#if defined(CONFIG_MMU_NOTIFIER)
1284int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1285void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1286#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001287static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001288{
1289 return -ENODEV;
1290}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001291static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001292#endif
1293
1294/*
1295 * Debugfs
1296 */
1297struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001298 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001299 unsigned num_files;
1300};
1301
1302int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001303 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001304 unsigned nfiles);
1305int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1306
1307#if defined(CONFIG_DEBUG_FS)
1308int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001309#endif
1310
Huang Rui50ab2532016-06-12 15:51:09 +08001311int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1312
Alex Deucher97b2e202015-04-20 16:51:00 -04001313/*
1314 * amdgpu smumgr functions
1315 */
1316struct amdgpu_smumgr_funcs {
1317 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1318 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1319 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1320};
1321
1322/*
1323 * amdgpu smumgr
1324 */
1325struct amdgpu_smumgr {
1326 struct amdgpu_bo *toc_buf;
1327 struct amdgpu_bo *smu_buf;
1328 /* asic priv smu data */
1329 void *priv;
1330 spinlock_t smu_lock;
1331 /* smumgr functions */
1332 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1333 /* ucode loading complete flag */
1334 uint32_t fw_flags;
1335};
1336
1337/*
1338 * ASIC specific register table accessible by UMD
1339 */
1340struct amdgpu_allowed_register_entry {
1341 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001342 bool grbm_indexed;
1343};
1344
Alex Deucher97b2e202015-04-20 16:51:00 -04001345/*
1346 * ASIC specific functions.
1347 */
1348struct amdgpu_asic_funcs {
1349 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001350 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1351 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001352 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1353 u32 sh_num, u32 reg_offset, u32 *value);
1354 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1355 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001356 /* get the reference clock */
1357 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001358 /* MM block clocks */
1359 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1360 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001361 /* static power management */
1362 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1363 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001364 /* get config memsize register */
1365 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001366};
1367
1368/*
1369 * IOCTL.
1370 */
1371int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1372 struct drm_file *filp);
1373int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1374 struct drm_file *filp);
1375
1376int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1377 struct drm_file *filp);
1378int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1379 struct drm_file *filp);
1380int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1381 struct drm_file *filp);
1382int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *filp);
1384int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1385 struct drm_file *filp);
1386int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1387 struct drm_file *filp);
1388int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1389int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001390int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1391 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001392
1393int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1394 struct drm_file *filp);
1395
1396/* VRAM scratch page for HDP bug, default vram page */
1397struct amdgpu_vram_scratch {
1398 struct amdgpu_bo *robj;
1399 volatile uint32_t *ptr;
1400 u64 gpu_addr;
1401};
1402
1403/*
1404 * ACPI
1405 */
1406struct amdgpu_atif_notification_cfg {
1407 bool enabled;
1408 int command_code;
1409};
1410
1411struct amdgpu_atif_notifications {
1412 bool display_switch;
1413 bool expansion_mode_change;
1414 bool thermal_state;
1415 bool forced_power_state;
1416 bool system_power_state;
1417 bool display_conf_change;
1418 bool px_gfx_switch;
1419 bool brightness_change;
1420 bool dgpu_display_event;
1421};
1422
1423struct amdgpu_atif_functions {
1424 bool system_params;
1425 bool sbios_requests;
1426 bool select_active_disp;
1427 bool lid_state;
1428 bool get_tv_standard;
1429 bool set_tv_standard;
1430 bool get_panel_expansion_mode;
1431 bool set_panel_expansion_mode;
1432 bool temperature_change;
1433 bool graphics_device_types;
1434};
1435
1436struct amdgpu_atif {
1437 struct amdgpu_atif_notifications notifications;
1438 struct amdgpu_atif_functions functions;
1439 struct amdgpu_atif_notification_cfg notification_cfg;
1440 struct amdgpu_encoder *encoder_for_bl;
1441};
1442
1443struct amdgpu_atcs_functions {
1444 bool get_ext_state;
1445 bool pcie_perf_req;
1446 bool pcie_dev_rdy;
1447 bool pcie_bus_width;
1448};
1449
1450struct amdgpu_atcs {
1451 struct amdgpu_atcs_functions functions;
1452};
1453
Alex Deucher97b2e202015-04-20 16:51:00 -04001454/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001455 * CGS
1456 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001457struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1458void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001459
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001460/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001461 * Core structure, functions and helpers.
1462 */
1463typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1464typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1465
1466typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1467typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1468
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001469#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001470struct amdgpu_device {
1471 struct device *dev;
1472 struct drm_device *ddev;
1473 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001474
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001475#ifdef CONFIG_DRM_AMD_ACP
1476 struct amdgpu_acp acp;
1477#endif
1478
Alex Deucher97b2e202015-04-20 16:51:00 -04001479 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001480 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001481 uint32_t family;
1482 uint32_t rev_id;
1483 uint32_t external_rev_id;
1484 unsigned long flags;
1485 int usec_timeout;
1486 const struct amdgpu_asic_funcs *asic_funcs;
1487 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001488 bool need_dma32;
1489 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001490 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001491 struct notifier_block acpi_nb;
1492 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1493 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001494 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001495#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001496 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001497#endif
1498 struct amdgpu_atif atif;
1499 struct amdgpu_atcs atcs;
1500 struct mutex srbm_mutex;
1501 /* GRBM index mutex. Protects concurrent access to GRBM index */
1502 struct mutex grbm_idx_mutex;
1503 struct dev_pm_domain vga_pm_domain;
1504 bool have_disp_power_ref;
1505
1506 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001507 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001508 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001509 uint32_t bios_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001510 struct amdgpu_bo *stollen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001511 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001512 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1513
1514 /* Register/doorbell mmio */
1515 resource_size_t rmmio_base;
1516 resource_size_t rmmio_size;
1517 void __iomem *rmmio;
1518 /* protects concurrent MM_INDEX/DATA based register access */
1519 spinlock_t mmio_idx_lock;
1520 /* protects concurrent SMC based register access */
1521 spinlock_t smc_idx_lock;
1522 amdgpu_rreg_t smc_rreg;
1523 amdgpu_wreg_t smc_wreg;
1524 /* protects concurrent PCIE register access */
1525 spinlock_t pcie_idx_lock;
1526 amdgpu_rreg_t pcie_rreg;
1527 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001528 amdgpu_rreg_t pciep_rreg;
1529 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001530 /* protects concurrent UVD register access */
1531 spinlock_t uvd_ctx_idx_lock;
1532 amdgpu_rreg_t uvd_ctx_rreg;
1533 amdgpu_wreg_t uvd_ctx_wreg;
1534 /* protects concurrent DIDT register access */
1535 spinlock_t didt_idx_lock;
1536 amdgpu_rreg_t didt_rreg;
1537 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001538 /* protects concurrent gc_cac register access */
1539 spinlock_t gc_cac_idx_lock;
1540 amdgpu_rreg_t gc_cac_rreg;
1541 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001542 /* protects concurrent ENDPOINT (audio) register access */
1543 spinlock_t audio_endpt_idx_lock;
1544 amdgpu_block_rreg_t audio_endpt_rreg;
1545 amdgpu_block_wreg_t audio_endpt_wreg;
1546 void __iomem *rio_mem;
1547 resource_size_t rio_mem_size;
1548 struct amdgpu_doorbell doorbell;
1549
1550 /* clock/pll info */
1551 struct amdgpu_clock clock;
1552
1553 /* MC */
1554 struct amdgpu_mc mc;
1555 struct amdgpu_gart gart;
1556 struct amdgpu_dummy_page dummy_page;
1557 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001558 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001559
1560 /* memory management */
1561 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562 struct amdgpu_vram_scratch vram_scratch;
1563 struct amdgpu_wb wb;
1564 atomic64_t vram_usage;
1565 atomic64_t vram_vis_usage;
1566 atomic64_t gtt_usage;
1567 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001568 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001569 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001570 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001571 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001572
Marek Olšák95844d22016-08-17 23:49:27 +02001573 /* data for buffer migration throttling */
1574 struct {
1575 spinlock_t lock;
1576 s64 last_update_us;
1577 s64 accum_us; /* accumulated microseconds */
1578 u32 log2_max_MBps;
1579 } mm_stats;
1580
Alex Deucher97b2e202015-04-20 16:51:00 -04001581 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001582 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001583 struct amdgpu_mode_info mode_info;
1584 struct work_struct hotplug_work;
1585 struct amdgpu_irq_src crtc_irq;
1586 struct amdgpu_irq_src pageflip_irq;
1587 struct amdgpu_irq_src hpd_irq;
1588
1589 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001590 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001591 unsigned num_rings;
1592 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1593 bool ib_pool_ready;
1594 struct amdgpu_sa_manager ring_tmp_bo;
1595
1596 /* interrupts */
1597 struct amdgpu_irq irq;
1598
Alex Deucher1f7371b2015-12-02 17:46:21 -05001599 /* powerplay */
1600 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001601 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001602 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001603
Alex Deucher97b2e202015-04-20 16:51:00 -04001604 /* dpm */
1605 struct amdgpu_pm pm;
1606 u32 cg_flags;
1607 u32 pg_flags;
1608
1609 /* amdgpu smumgr */
1610 struct amdgpu_smumgr smu;
1611
1612 /* gfx */
1613 struct amdgpu_gfx gfx;
1614
1615 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001616 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001617
Leo Liu95d09062016-12-21 13:21:52 -05001618 union {
1619 struct {
1620 /* uvd */
1621 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001622
Leo Liu95d09062016-12-21 13:21:52 -05001623 /* vce */
1624 struct amdgpu_vce vce;
1625 };
1626
1627 /* vcn */
1628 struct amdgpu_vcn vcn;
1629 };
Alex Deucher97b2e202015-04-20 16:51:00 -04001630
1631 /* firmwares */
1632 struct amdgpu_firmware firmware;
1633
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001634 /* PSP */
1635 struct psp_context psp;
1636
Alex Deucher97b2e202015-04-20 16:51:00 -04001637 /* GDS */
1638 struct amdgpu_gds gds;
1639
Alex Deuchera1255102016-10-13 17:41:13 -04001640 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001641 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001642 struct mutex mn_lock;
1643 DECLARE_HASHTABLE(mn_hash, 7);
1644
1645 /* tracking pinned memory */
1646 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001647 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001648 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001649
1650 /* amdkfd interface */
1651 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001652
Shirish S2dc80b02017-05-25 10:05:25 +05301653 /* delayed work_func for deferring clockgating during resume */
1654 struct delayed_work late_init_work;
1655
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001656 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001657
1658 /* link all shadow bo */
1659 struct list_head shadow_list;
1660 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001661 /* link all gtt */
1662 spinlock_t gtt_list_lock;
1663 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001664 /* keep an lru list of rings by HW IP */
1665 struct list_head ring_lru_list;
1666 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001667
Jim Quc836fec2017-02-10 15:59:59 +08001668 /* record hw reset is performed */
1669 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001670 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001671
Alex Deucher97b2e202015-04-20 16:51:00 -04001672};
1673
Christian Königa7d64de2016-09-15 14:58:48 +02001674static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1675{
1676 return container_of(bdev, struct amdgpu_device, mman.bdev);
1677}
1678
Alex Deucher97b2e202015-04-20 16:51:00 -04001679bool amdgpu_device_is_px(struct drm_device *dev);
1680int amdgpu_device_init(struct amdgpu_device *adev,
1681 struct drm_device *ddev,
1682 struct pci_dev *pdev,
1683 uint32_t flags);
1684void amdgpu_device_fini(struct amdgpu_device *adev);
1685int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1686
1687uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001688 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001689void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001690 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001691u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1692void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1693
1694u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1695void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001696u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1697void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001698
1699/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001700 * Registers read & write functions.
1701 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001702
1703#define AMDGPU_REGS_IDX (1<<0)
1704#define AMDGPU_REGS_NO_KIQ (1<<1)
1705
1706#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1707#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1708
1709#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1710#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1711#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1712#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1713#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001714#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1715#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1716#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1717#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001718#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1719#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001720#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1721#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1722#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1723#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1724#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1725#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001726#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1727#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001728#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1729#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1730#define WREG32_P(reg, val, mask) \
1731 do { \
1732 uint32_t tmp_ = RREG32(reg); \
1733 tmp_ &= (mask); \
1734 tmp_ |= ((val) & ~(mask)); \
1735 WREG32(reg, tmp_); \
1736 } while (0)
1737#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1738#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1739#define WREG32_PLL_P(reg, val, mask) \
1740 do { \
1741 uint32_t tmp_ = RREG32_PLL(reg); \
1742 tmp_ &= (mask); \
1743 tmp_ |= ((val) & ~(mask)); \
1744 WREG32_PLL(reg, tmp_); \
1745 } while (0)
1746#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1747#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1748#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1749
1750#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1751#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001752#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1753#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001754
1755#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1756#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1757
1758#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1759 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1760 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1761
1762#define REG_GET_FIELD(value, reg, field) \
1763 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1764
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001765#define WREG32_FIELD(reg, field, val) \
1766 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1767
Tom St Denisccaf3572017-04-04 09:14:13 -04001768#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1769 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1770
Alex Deucher97b2e202015-04-20 16:51:00 -04001771/*
1772 * BIOS helpers.
1773 */
1774#define RBIOS8(i) (adev->bios[i])
1775#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1776#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1777
1778/*
1779 * RING helpers.
1780 */
1781static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
1782{
1783 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08001784 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Ken Wang536fbf92016-03-12 09:32:30 +08001785 ring->ring[ring->wptr++ & ring->buf_mask] = v;
Alex Deucher97b2e202015-04-20 16:51:00 -04001786 ring->wptr &= ring->ptr_mask;
1787 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04001788}
1789
Monk Liu0a8e1472017-01-17 10:52:33 +08001790static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
1791{
1792 unsigned occupied, chunk1, chunk2;
1793 void *dst;
1794
Nikola Pajkovsky5b9c58f2017-05-04 12:39:50 -04001795 if (unlikely(ring->count_dw < count_dw)) {
Monk Liu0a8e1472017-01-17 10:52:33 +08001796 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Nikola Pajkovsky5b9c58f2017-05-04 12:39:50 -04001797 return;
Monk Liu0a8e1472017-01-17 10:52:33 +08001798 }
Nikola Pajkovsky5b9c58f2017-05-04 12:39:50 -04001799
1800 occupied = ring->wptr & ring->buf_mask;
1801 dst = (void *)&ring->ring[occupied];
1802 chunk1 = ring->buf_mask + 1 - occupied;
1803 chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
1804 chunk2 = count_dw - chunk1;
1805 chunk1 <<= 2;
1806 chunk2 <<= 2;
1807
1808 if (chunk1)
1809 memcpy(dst, src, chunk1);
1810
1811 if (chunk2) {
1812 src += chunk1;
1813 dst = (void *)ring->ring;
1814 memcpy(dst, src, chunk2);
1815 }
1816
1817 ring->wptr += count_dw;
1818 ring->wptr &= ring->ptr_mask;
1819 ring->count_dw -= count_dw;
Monk Liu0a8e1472017-01-17 10:52:33 +08001820}
1821
Alex Deucherc113ea12015-10-08 16:30:37 -04001822static inline struct amdgpu_sdma_instance *
1823amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001824{
1825 struct amdgpu_device *adev = ring->adev;
1826 int i;
1827
Alex Deucherc113ea12015-10-08 16:30:37 -04001828 for (i = 0; i < adev->sdma.num_instances; i++)
1829 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001830 break;
1831
1832 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001833 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001834 else
1835 return NULL;
1836}
1837
Alex Deucher97b2e202015-04-20 16:51:00 -04001838/*
1839 * ASICs macro.
1840 */
1841#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1842#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001843#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1844#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1845#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001846#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1847#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1848#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001849#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001850#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001851#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001852#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001853#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1854#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001855#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001856#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001857#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001858#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001859#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001860#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1861#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001862#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001863#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1864#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1865#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001866#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001867#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001868#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001869#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001870#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001871#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001872#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001873#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001874#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001875#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1876#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001877#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001878#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001879#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1880#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001881#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1882#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1883#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
1884#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
1885#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1886#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001887#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1888#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1889#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1890#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1891#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1892#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001893#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001894#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1895#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1896#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1897#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
1898#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001899#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001900#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001901#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001902#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001903#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001904#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001905
1906/* Common functions */
1907int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001908bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001909void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001910bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001911void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001912
Alex Deucher97b2e202015-04-20 16:51:00 -04001913int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
Samuel Pitoisetfad06122017-02-09 11:33:37 +01001914void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001915void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001916bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001917int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001918int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1919 uint32_t flags);
1920bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001921struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001922bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1923 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001924bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1925 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001926bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
Chunming Zhou6b777602016-09-21 16:19:19 +08001927uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001928 struct ttm_mem_reg *mem);
1929void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
1930void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1931void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b2016-09-15 21:43:26 +08001932int amdgpu_ttm_init(struct amdgpu_device *adev);
1933void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001934void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1935 const u32 *registers,
1936 const u32 array_size);
1937
1938bool amdgpu_device_is_px(struct drm_device *dev);
1939/* atpx handler */
1940#if defined(CONFIG_VGA_SWITCHEROO)
1941void amdgpu_register_atpx_handler(void);
1942void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001943bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001944bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001945bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001946bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001947#else
1948static inline void amdgpu_register_atpx_handler(void) {}
1949static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001950static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001951static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001952static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001953static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001954#endif
1955
1956/*
1957 * KMS
1958 */
1959extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001960extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001961
Chunming Zhouf1892132017-05-15 16:48:27 +08001962bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
1963 struct amdgpu_fpriv *fpriv);
Alex Deucher97b2e202015-04-20 16:51:00 -04001964int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001965void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001966void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1967int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1968void amdgpu_driver_postclose_kms(struct drm_device *dev,
1969 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001970int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001971int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1972int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001973u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1974int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1975void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001976long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1977 unsigned long arg);
1978
1979/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001980 * functions used by amdgpu_encoder.c
1981 */
1982struct amdgpu_afmt_acr {
1983 u32 clock;
1984
1985 int n_32khz;
1986 int cts_32khz;
1987
1988 int n_44_1khz;
1989 int cts_44_1khz;
1990
1991 int n_48khz;
1992 int cts_48khz;
1993
1994};
1995
1996struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1997
1998/* amdgpu_acpi.c */
1999#if defined(CONFIG_ACPI)
2000int amdgpu_acpi_init(struct amdgpu_device *adev);
2001void amdgpu_acpi_fini(struct amdgpu_device *adev);
2002bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2003int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2004 u8 perf_req, bool advertise);
2005int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2006#else
2007static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2008static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2009#endif
2010
2011struct amdgpu_bo_va_mapping *
2012amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2013 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02002014int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04002015
2016#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002017#endif