blob: 908550c72a0d49952165bede651c649281774354 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Jesse Barnes585fb112008-07-29 11:54:06 -070030/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020033 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070035 */
36#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100037#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080038
Jesse Barnes585fb112008-07-29 11:54:06 -070039/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070042#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070043#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080047#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070053#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070072#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070073
74/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070075#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070080
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070081#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
Daniel Vetter5eb719c2012-02-09 17:15:48 +010089#define GEN6_MBCTL 0x0907c
90#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
91#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
92#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
93#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
94#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
95
Eric Anholtcff458c2010-11-18 09:31:14 +080096#define GEN6_GDRST 0x941c
97#define GEN6_GRDOM_FULL (1 << 0)
98#define GEN6_GRDOM_RENDER (1 << 1)
99#define GEN6_GRDOM_MEDIA (1 << 2)
100#define GEN6_GRDOM_BLT (1 << 3)
101
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100102/* PPGTT stuff */
103#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
104
105#define GEN6_PDE_VALID (1 << 0)
106#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
107/* gen6+ has bit 11-4 for physical addr bit 39-32 */
108#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
109
110#define GEN6_PTE_VALID (1 << 0)
111#define GEN6_PTE_UNCACHED (1 << 1)
112#define GEN6_PTE_CACHE_LLC (2 << 1)
113#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
114#define GEN6_PTE_CACHE_BITS (3 << 1)
115#define GEN6_PTE_GFDT (1 << 3)
116#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
117
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
125#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
126#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
127
Jesse Barnes585fb112008-07-29 11:54:06 -0700128/* VGA stuff */
129
130#define VGA_ST01_MDA 0x3ba
131#define VGA_ST01_CGA 0x3da
132
133#define VGA_MSR_WRITE 0x3c2
134#define VGA_MSR_READ 0x3cc
135#define VGA_MSR_MEM_EN (1<<1)
136#define VGA_MSR_CGA_MODE (1<<0)
137
138#define VGA_SR_INDEX 0x3c4
139#define VGA_SR_DATA 0x3c5
140
141#define VGA_AR_INDEX 0x3c0
142#define VGA_AR_VID_EN (1<<5)
143#define VGA_AR_DATA_WRITE 0x3c0
144#define VGA_AR_DATA_READ 0x3c1
145
146#define VGA_GR_INDEX 0x3ce
147#define VGA_GR_DATA 0x3cf
148/* GR05 */
149#define VGA_GR_MEM_READ_MODE_SHIFT 3
150#define VGA_GR_MEM_READ_MODE_PLANE 1
151/* GR06 */
152#define VGA_GR_MEM_MODE_MASK 0xc
153#define VGA_GR_MEM_MODE_SHIFT 2
154#define VGA_GR_MEM_A0000_AFFFF 0
155#define VGA_GR_MEM_A0000_BFFFF 1
156#define VGA_GR_MEM_B0000_B7FFF 2
157#define VGA_GR_MEM_B0000_BFFFF 3
158
159#define VGA_DACMASK 0x3c6
160#define VGA_DACRX 0x3c7
161#define VGA_DACWX 0x3c8
162#define VGA_DACDATA 0x3c9
163
164#define VGA_CR_INDEX_MDA 0x3b4
165#define VGA_CR_DATA_MDA 0x3b5
166#define VGA_CR_INDEX_CGA 0x3d4
167#define VGA_CR_DATA_CGA 0x3d5
168
169/*
170 * Memory interface instructions used by the kernel
171 */
172#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
173
174#define MI_NOOP MI_INSTR(0, 0)
175#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
176#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200177#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700178#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
179#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
180#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
181#define MI_FLUSH MI_INSTR(0x04, 0)
182#define MI_READ_FLUSH (1 << 0)
183#define MI_EXE_FLUSH (1 << 1)
184#define MI_NO_WRITE_FLUSH (1 << 2)
185#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
186#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800187#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700188#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800189#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
190#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700191#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400192#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200193#define MI_OVERLAY_CONTINUE (0x0<<21)
194#define MI_OVERLAY_ON (0x1<<21)
195#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700196#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500197#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700198#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500199#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800200#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
201#define MI_MM_SPACE_GTT (1<<8)
202#define MI_MM_SPACE_PHYSICAL (0<<8)
203#define MI_SAVE_EXT_STATE_EN (1<<3)
204#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800205#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800206#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
208#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
209#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
210#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000211/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
212 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
213 * simply ignores the register load under certain conditions.
214 * - One can actually load arbitrary many arbitrary registers: Simply issue x
215 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
216 */
217#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000218#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
219#define MI_INVALIDATE_TLB (1<<18)
220#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700221#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
222#define MI_BATCH_NON_SECURE (1)
223#define MI_BATCH_NON_SECURE_I965 (1<<8)
224#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000225#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
226#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
227#define MI_SEMAPHORE_UPDATE (1<<21)
228#define MI_SEMAPHORE_COMPARE (1<<20)
229#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700230#define MI_SEMAPHORE_SYNC_RV (2<<16)
231#define MI_SEMAPHORE_SYNC_RB (0<<16)
232#define MI_SEMAPHORE_SYNC_VR (0<<16)
233#define MI_SEMAPHORE_SYNC_VB (2<<16)
234#define MI_SEMAPHORE_SYNC_BR (2<<16)
235#define MI_SEMAPHORE_SYNC_BV (0<<16)
236#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700237/*
238 * 3D instructions used by the kernel
239 */
240#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
241
242#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
243#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
244#define SC_UPDATE_SCISSOR (0x1<<1)
245#define SC_ENABLE_MASK (0x1<<0)
246#define SC_ENABLE (0x1<<0)
247#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
248#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
249#define SCI_YMIN_MASK (0xffff<<16)
250#define SCI_XMIN_MASK (0xffff<<0)
251#define SCI_YMAX_MASK (0xffff<<16)
252#define SCI_XMAX_MASK (0xffff<<0)
253#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
255#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
256#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
257#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
258#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
259#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
260#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
261#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
262#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
263#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
264#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
265#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
266#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
267#define BLT_DEPTH_8 (0<<24)
268#define BLT_DEPTH_16_565 (1<<24)
269#define BLT_DEPTH_16_1555 (2<<24)
270#define BLT_DEPTH_32 (3<<24)
271#define BLT_ROP_GXCOPY (0xcc<<16)
272#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
273#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
274#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
275#define ASYNC_FLIP (1<<22)
276#define DISPLAY_PLANE_A (0<<20)
277#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200278#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200279#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200280#define PIPE_CONTROL_QW_WRITE (1<<14)
281#define PIPE_CONTROL_DEPTH_STALL (1<<13)
282#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200283#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200284#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
285#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
286#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
287#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200288#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
289#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
290#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200291#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200292#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700293#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700294
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100295
296/*
297 * Reset registers
298 */
299#define DEBUG_RESET_I830 0x6070
300#define DEBUG_RESET_FULL (1<<7)
301#define DEBUG_RESET_RENDER (1<<8)
302#define DEBUG_RESET_DISPLAY (1<<9)
303
Jesse Barnes57f350b2012-03-28 13:39:25 -0700304/*
305 * DPIO - a special bus for various display related registers to hide behind:
306 * 0x800c: m1, m2, n, p1, p2, k dividers
307 * 0x8014: REF and SFR select
308 * 0x8014: N divider, VCO select
309 * 0x801c/3c: core clock bits
310 * 0x8048/68: low pass filter coefficients
311 * 0x8100: fast clock controls
312 */
313#define DPIO_PKT 0x2100
314#define DPIO_RID (0<<24)
315#define DPIO_OP_WRITE (1<<16)
316#define DPIO_OP_READ (0<<16)
317#define DPIO_PORTID (0x12<<8)
318#define DPIO_BYTE (0xf<<4)
319#define DPIO_BUSY (1<<0) /* status only */
320#define DPIO_DATA 0x2104
321#define DPIO_REG 0x2108
322#define DPIO_CTL 0x2110
323#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
324#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
325#define DPIO_SFR_BYPASS (1<<1)
326#define DPIO_RESET (1<<0)
327
328#define _DPIO_DIV_A 0x800c
329#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
330#define DPIO_K_SHIFT (24) /* 4 bits */
331#define DPIO_P1_SHIFT (21) /* 3 bits */
332#define DPIO_P2_SHIFT (16) /* 5 bits */
333#define DPIO_N_SHIFT (12) /* 4 bits */
334#define DPIO_ENABLE_CALIBRATION (1<<11)
335#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
336#define DPIO_M2DIV_MASK 0xff
337#define _DPIO_DIV_B 0x802c
338#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
339
340#define _DPIO_REFSFR_A 0x8014
341#define DPIO_REFSEL_OVERRIDE 27
342#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
343#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
344#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
345#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
346#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
347#define _DPIO_REFSFR_B 0x8034
348#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
349
350#define _DPIO_CORE_CLK_A 0x801c
351#define _DPIO_CORE_CLK_B 0x803c
352#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
353
354#define _DPIO_LFP_COEFF_A 0x8048
355#define _DPIO_LFP_COEFF_B 0x8068
356#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
357
358#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100359
Jesse Barnes585fb112008-07-29 11:54:06 -0700360/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800361 * Fence registers
362 */
363#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700364#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800365#define I830_FENCE_START_MASK 0x07f80000
366#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800367#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800368#define I830_FENCE_PITCH_SHIFT 4
369#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200370#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700371#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200372#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800373
374#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800375#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800376
377#define FENCE_REG_965_0 0x03000
378#define I965_FENCE_PITCH_SHIFT 2
379#define I965_FENCE_TILING_Y_SHIFT 1
380#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200381#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800382
Eric Anholt4e901fd2009-10-26 16:44:17 -0700383#define FENCE_REG_SANDYBRIDGE_0 0x100000
384#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
385
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100386/* control register for cpu gtt access */
387#define TILECTL 0x101000
388#define TILECTL_SWZCTL (1 << 0)
389#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
390#define TILECTL_BACKSNOOP_DIS (1 << 3)
391
Jesse Barnesde151cf2008-11-12 10:03:55 -0800392/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700393 * Instruction and interrupt control regs
394 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700395#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200396#define RENDER_RING_BASE 0x02000
397#define BSD_RING_BASE 0x04000
398#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100399#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200400#define RING_TAIL(base) ((base)+0x30)
401#define RING_HEAD(base) ((base)+0x34)
402#define RING_START(base) ((base)+0x38)
403#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000404#define RING_SYNC_0(base) ((base)+0x40)
405#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700406#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
407#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
408#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
409#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
410#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
411#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000412#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200413#define RING_HWS_PGA(base) ((base)+0x80)
414#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100415#define ARB_MODE 0x04030
416#define ARB_MODE_SWIZZLE_SNB (1<<4)
417#define ARB_MODE_SWIZZLE_IVB (1<<5)
418#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
419#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
Eric Anholt45930102011-05-06 17:12:35 -0700420#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100421#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
422#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700423#define BSD_HWS_PGA_GEN7 (0x04180)
424#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200425#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000426#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000427#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700428#define TAIL_ADDR 0x001FFFF8
429#define HEAD_WRAP_COUNT 0xFFE00000
430#define HEAD_WRAP_ONE 0x00200000
431#define HEAD_ADDR 0x001FFFFC
432#define RING_NR_PAGES 0x001FF000
433#define RING_REPORT_MASK 0x00000006
434#define RING_REPORT_64K 0x00000002
435#define RING_REPORT_128K 0x00000004
436#define RING_NO_REPORT 0x00000000
437#define RING_VALID_MASK 0x00000001
438#define RING_VALID 0x00000001
439#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100440#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
441#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000443#if 0
444#define PRB0_TAIL 0x02030
445#define PRB0_HEAD 0x02034
446#define PRB0_START 0x02038
447#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700448#define PRB1_TAIL 0x02040 /* 915+ only */
449#define PRB1_HEAD 0x02044 /* 915+ only */
450#define PRB1_START 0x02048 /* 915+ only */
451#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000452#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700453#define IPEIR_I965 0x02064
454#define IPEHR_I965 0x02068
455#define INSTDONE_I965 0x0206c
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100456#define RING_IPEIR(base) ((base)+0x64)
457#define RING_IPEHR(base) ((base)+0x68)
458#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100459#define RING_INSTPS(base) ((base)+0x70)
460#define RING_DMA_FADD(base) ((base)+0x78)
461#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700462#define INSTPS 0x02070 /* 965+ only */
463#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700464#define ACTHD_I965 0x02074
465#define HWS_PGA 0x02080
466#define HWS_ADDRESS_MASK 0xfffff000
467#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700468#define PWRCTXA 0x2088 /* 965GM+ only */
469#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700470#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700471#define IPEHR 0x0208c
472#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700473#define NOPID 0x02094
474#define HWSTAM 0x02098
Eric Anholt71cf39b2010-03-08 23:41:55 -0800475
Chris Wilsonf4068392010-10-27 20:36:41 +0100476#define ERROR_GEN6 0x040a0
477
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700478/* GM45+ chicken bits -- debug workaround bits that may be required
479 * for various sorts of correct behavior. The top 16 bits of each are
480 * the enables for writing to the corresponding low bit.
481 */
482#define _3D_CHICKEN 0x02084
483#define _3D_CHICKEN2 0x0208c
484/* Disables pipelining of read flushes past the SF-WIZ interface.
485 * Required on all Ironlake steppings according to the B-Spec, but the
486 * particular danger of not doing so is not specified.
487 */
488# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
489#define _3D_CHICKEN3 0x02090
490
Eric Anholt71cf39b2010-03-08 23:41:55 -0800491#define MI_MODE 0x0209c
492# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800493# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800494
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000495#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700496#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100497#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000498#define GFX_RUN_LIST_ENABLE (1<<15)
499#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
500#define GFX_SURFACE_FAULT_ENABLE (1<<12)
501#define GFX_REPLAY_MODE (1<<11)
502#define GFX_PSMI_GRANULARITY (1<<10)
503#define GFX_PPGTT_ENABLE (1<<9)
504
Jesse Barnesb095cd02011-08-12 15:28:32 -0700505#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
506#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
507
Jesse Barnes585fb112008-07-29 11:54:06 -0700508#define SCPD0 0x0209c /* 915+ only */
509#define IER 0x020a0
510#define IIR 0x020a4
511#define IMR 0x020a8
512#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700513#define VLV_IIR_RW 0x182084
514#define VLV_IER 0x1820a0
515#define VLV_IIR 0x1820a4
516#define VLV_IMR 0x1820a8
517#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700518#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
519#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
520#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800521#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700522#define I915_HWB_OOM_INTERRUPT (1<<13)
523#define I915_SYNC_STATUS_INTERRUPT (1<<12)
524#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
525#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
526#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
527#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
528#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
529#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
530#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
531#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
532#define I915_DEBUG_INTERRUPT (1<<2)
533#define I915_USER_INTERRUPT (1<<1)
534#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800535#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700536#define EIR 0x020b0
537#define EMR 0x020b4
538#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700539#define GM45_ERROR_PAGE_TABLE (1<<5)
540#define GM45_ERROR_MEM_PRIV (1<<4)
541#define I915_ERROR_PAGE_TABLE (1<<4)
542#define GM45_ERROR_CP_PRIV (1<<3)
543#define I915_ERROR_MEMORY_REFRESH (1<<1)
544#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700545#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800546#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000547#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
548 will not assert AGPBUSY# and will only
549 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800550#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700551#define ACTHD 0x020c8
552#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000553#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700554#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800555#define FW_BLC_SELF_EN_MASK (1<<31)
556#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
557#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800558#define MM_BURST_LENGTH 0x00700000
559#define MM_FIFO_WATERMARK 0x0001F000
560#define LM_BURST_LENGTH 0x00000700
561#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700562#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700563#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
564
565/* Make render/texture TLB fetches lower priorty than associated data
566 * fetches. This is not turned on by default
567 */
568#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
569
570/* Isoch request wait on GTT enable (Display A/B/C streams).
571 * Make isoch requests stall on the TLB update. May cause
572 * display underruns (test mode only)
573 */
574#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
575
576/* Block grant count for isoch requests when block count is
577 * set to a finite value.
578 */
579#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
580#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
581#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
582#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
583#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
584
585/* Enable render writes to complete in C2/C3/C4 power states.
586 * If this isn't enabled, render writes are prevented in low
587 * power states. That seems bad to me.
588 */
589#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
590
591/* This acknowledges an async flip immediately instead
592 * of waiting for 2TLB fetches.
593 */
594#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
595
596/* Enables non-sequential data reads through arbiter
597 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400598#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700599
600/* Disable FSB snooping of cacheable write cycles from binner/render
601 * command stream
602 */
603#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
604
605/* Arbiter time slice for non-isoch streams */
606#define MI_ARB_TIME_SLICE_MASK (7 << 5)
607#define MI_ARB_TIME_SLICE_1 (0 << 5)
608#define MI_ARB_TIME_SLICE_2 (1 << 5)
609#define MI_ARB_TIME_SLICE_4 (2 << 5)
610#define MI_ARB_TIME_SLICE_6 (3 << 5)
611#define MI_ARB_TIME_SLICE_8 (4 << 5)
612#define MI_ARB_TIME_SLICE_10 (5 << 5)
613#define MI_ARB_TIME_SLICE_14 (6 << 5)
614#define MI_ARB_TIME_SLICE_16 (7 << 5)
615
616/* Low priority grace period page size */
617#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
618#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
619
620/* Disable display A/B trickle feed */
621#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
622
623/* Set display plane priority */
624#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
625#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
626
Jesse Barnes585fb112008-07-29 11:54:06 -0700627#define CACHE_MODE_0 0x02120 /* 915+ only */
628#define CM0_MASK_SHIFT 16
629#define CM0_IZ_OPT_DISABLE (1<<6)
630#define CM0_ZR_OPT_DISABLE (1<<5)
631#define CM0_DEPTH_EVICT_DISABLE (1<<4)
632#define CM0_COLOR_EVICT_DISABLE (1<<3)
633#define CM0_DEPTH_WRITE_DISABLE (1<<1)
634#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000635#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700636#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700637#define ECOSKPD 0x021d0
638#define ECO_GATING_CX_ONLY (1<<3)
639#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700640
Jesse Barnesfb046852012-03-28 13:39:26 -0700641#define CACHE_MODE_1 0x7004 /* IVB+ */
642#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
643
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800644/* GEN6 interrupt control */
645#define GEN6_RENDER_HWSTAM 0x2098
646#define GEN6_RENDER_IMR 0x20a8
647#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
648#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200649#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800650#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
651#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
652#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
653#define GEN6_RENDER_SYNC_STATUS (1 << 2)
654#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
655#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
656
657#define GEN6_BLITTER_HWSTAM 0x22098
658#define GEN6_BLITTER_IMR 0x220a8
659#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
660#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
661#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
662#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100663
Jesse Barnes4efe0702011-01-18 11:25:41 -0800664#define GEN6_BLITTER_ECOSKPD 0x221d0
665#define GEN6_BLITTER_LOCK_SHIFT 16
666#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
667
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100668#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
669#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
670#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
671#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
672#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
673
Chris Wilsonec6a8902011-06-21 18:37:59 +0100674#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100675#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100677
678#define GEN6_BSD_RNCID 0x12198
679
680/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700681 * Framebuffer compression (915+ only)
682 */
683
684#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
685#define FBC_LL_BASE 0x03204 /* 4k page aligned */
686#define FBC_CONTROL 0x03208
687#define FBC_CTL_EN (1<<31)
688#define FBC_CTL_PERIODIC (1<<30)
689#define FBC_CTL_INTERVAL_SHIFT (16)
690#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200691#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700692#define FBC_CTL_STRIDE_SHIFT (5)
693#define FBC_CTL_FENCENO (1<<0)
694#define FBC_COMMAND 0x0320c
695#define FBC_CMD_COMPRESS (1<<0)
696#define FBC_STATUS 0x03210
697#define FBC_STAT_COMPRESSING (1<<31)
698#define FBC_STAT_COMPRESSED (1<<30)
699#define FBC_STAT_MODIFIED (1<<29)
700#define FBC_STAT_CURRENT_LINE (1<<0)
701#define FBC_CONTROL2 0x03214
702#define FBC_CTL_FENCE_DBL (0<<4)
703#define FBC_CTL_IDLE_IMM (0<<2)
704#define FBC_CTL_IDLE_FULL (1<<2)
705#define FBC_CTL_IDLE_LINE (2<<2)
706#define FBC_CTL_IDLE_DEBUG (3<<2)
707#define FBC_CTL_CPU_FENCE (1<<1)
708#define FBC_CTL_PLANEA (0<<0)
709#define FBC_CTL_PLANEB (1<<0)
710#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700711#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700712
713#define FBC_LL_SIZE (1536)
714
Jesse Barnes74dff282009-09-14 15:39:40 -0700715/* Framebuffer compression for GM45+ */
716#define DPFC_CB_BASE 0x3200
717#define DPFC_CONTROL 0x3208
718#define DPFC_CTL_EN (1<<31)
719#define DPFC_CTL_PLANEA (0<<30)
720#define DPFC_CTL_PLANEB (1<<30)
721#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100722#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700723#define DPFC_SR_EN (1<<10)
724#define DPFC_CTL_LIMIT_1X (0<<6)
725#define DPFC_CTL_LIMIT_2X (1<<6)
726#define DPFC_CTL_LIMIT_4X (2<<6)
727#define DPFC_RECOMP_CTL 0x320c
728#define DPFC_RECOMP_STALL_EN (1<<27)
729#define DPFC_RECOMP_STALL_WM_SHIFT (16)
730#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
731#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
732#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
733#define DPFC_STATUS 0x3210
734#define DPFC_INVAL_SEG_SHIFT (16)
735#define DPFC_INVAL_SEG_MASK (0x07ff0000)
736#define DPFC_COMP_SEG_SHIFT (0)
737#define DPFC_COMP_SEG_MASK (0x000003ff)
738#define DPFC_STATUS2 0x3214
739#define DPFC_FENCE_YOFF 0x3218
740#define DPFC_CHICKEN 0x3224
741#define DPFC_HT_MODIFY (1<<31)
742
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800743/* Framebuffer compression for Ironlake */
744#define ILK_DPFC_CB_BASE 0x43200
745#define ILK_DPFC_CONTROL 0x43208
746/* The bit 28-8 is reserved */
747#define DPFC_RESERVED (0x1FFFFF00)
748#define ILK_DPFC_RECOMP_CTL 0x4320c
749#define ILK_DPFC_STATUS 0x43210
750#define ILK_DPFC_FENCE_YOFF 0x43218
751#define ILK_DPFC_CHICKEN 0x43224
752#define ILK_FBC_RT_BASE 0x2128
753#define ILK_FBC_RT_VALID (1<<0)
754
755#define ILK_DISPLAY_CHICKEN1 0x42000
756#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400757#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800758
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800759
Jesse Barnes585fb112008-07-29 11:54:06 -0700760/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800761 * Framebuffer compression for Sandybridge
762 *
763 * The following two registers are of type GTTMMADR
764 */
765#define SNB_DPFC_CTL_SA 0x100100
766#define SNB_CPU_FENCE_ENABLE (1<<29)
767#define DPFC_CPU_FENCE_OFFSET 0x100104
768
769
770/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700771 * GPIO regs
772 */
773#define GPIOA 0x5010
774#define GPIOB 0x5014
775#define GPIOC 0x5018
776#define GPIOD 0x501c
777#define GPIOE 0x5020
778#define GPIOF 0x5024
779#define GPIOG 0x5028
780#define GPIOH 0x502c
781# define GPIO_CLOCK_DIR_MASK (1 << 0)
782# define GPIO_CLOCK_DIR_IN (0 << 1)
783# define GPIO_CLOCK_DIR_OUT (1 << 1)
784# define GPIO_CLOCK_VAL_MASK (1 << 2)
785# define GPIO_CLOCK_VAL_OUT (1 << 3)
786# define GPIO_CLOCK_VAL_IN (1 << 4)
787# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
788# define GPIO_DATA_DIR_MASK (1 << 8)
789# define GPIO_DATA_DIR_IN (0 << 9)
790# define GPIO_DATA_DIR_OUT (1 << 9)
791# define GPIO_DATA_VAL_MASK (1 << 10)
792# define GPIO_DATA_VAL_OUT (1 << 11)
793# define GPIO_DATA_VAL_IN (1 << 12)
794# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
795
Chris Wilsonf899fc62010-07-20 15:44:45 -0700796#define GMBUS0 0x5100 /* clock/port select */
797#define GMBUS_RATE_100KHZ (0<<8)
798#define GMBUS_RATE_50KHZ (1<<8)
799#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
800#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
801#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
802#define GMBUS_PORT_DISABLED 0
803#define GMBUS_PORT_SSC 1
804#define GMBUS_PORT_VGADDC 2
805#define GMBUS_PORT_PANEL 3
806#define GMBUS_PORT_DPC 4 /* HDMIC */
807#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800808#define GMBUS_PORT_DPD 6 /* HDMID */
809#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800810#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700811#define GMBUS1 0x5104 /* command/status */
812#define GMBUS_SW_CLR_INT (1<<31)
813#define GMBUS_SW_RDY (1<<30)
814#define GMBUS_ENT (1<<29) /* enable timeout */
815#define GMBUS_CYCLE_NONE (0<<25)
816#define GMBUS_CYCLE_WAIT (1<<25)
817#define GMBUS_CYCLE_INDEX (2<<25)
818#define GMBUS_CYCLE_STOP (4<<25)
819#define GMBUS_BYTE_COUNT_SHIFT 16
820#define GMBUS_SLAVE_INDEX_SHIFT 8
821#define GMBUS_SLAVE_ADDR_SHIFT 1
822#define GMBUS_SLAVE_READ (1<<0)
823#define GMBUS_SLAVE_WRITE (0<<0)
824#define GMBUS2 0x5108 /* status */
825#define GMBUS_INUSE (1<<15)
826#define GMBUS_HW_WAIT_PHASE (1<<14)
827#define GMBUS_STALL_TIMEOUT (1<<13)
828#define GMBUS_INT (1<<12)
829#define GMBUS_HW_RDY (1<<11)
830#define GMBUS_SATOER (1<<10)
831#define GMBUS_ACTIVE (1<<9)
832#define GMBUS3 0x510c /* data buffer bytes 3-0 */
833#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
834#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
835#define GMBUS_NAK_EN (1<<3)
836#define GMBUS_IDLE_EN (1<<2)
837#define GMBUS_HW_WAIT_EN (1<<1)
838#define GMBUS_HW_RDY_EN (1<<0)
839#define GMBUS5 0x5120 /* byte index */
840#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800841
Jesse Barnes585fb112008-07-29 11:54:06 -0700842/*
843 * Clock control & power management
844 */
845
846#define VGA0 0x6000
847#define VGA1 0x6004
848#define VGA_PD 0x6010
849#define VGA0_PD_P2_DIV_4 (1 << 7)
850#define VGA0_PD_P1_DIV_2 (1 << 5)
851#define VGA0_PD_P1_SHIFT 0
852#define VGA0_PD_P1_MASK (0x1f << 0)
853#define VGA1_PD_P2_DIV_4 (1 << 15)
854#define VGA1_PD_P1_DIV_2 (1 << 13)
855#define VGA1_PD_P1_SHIFT 8
856#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800857#define _DPLL_A 0x06014
858#define _DPLL_B 0x06018
859#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700860#define DPLL_VCO_ENABLE (1 << 31)
861#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700862#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700863#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700864#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700865#define DPLL_VGA_MODE_DIS (1 << 28)
866#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
867#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
868#define DPLL_MODE_MASK (3 << 26)
869#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
870#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
871#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
872#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
873#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
874#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500875#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700876#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700877
Jesse Barnes585fb112008-07-29 11:54:06 -0700878#define SRX_INDEX 0x3c4
879#define SRX_DATA 0x3c5
880#define SR01 1
881#define SR01_SCREEN_OFF (1<<5)
882
883#define PPCR 0x61204
884#define PPCR_ON (1<<0)
885
886#define DVOB 0x61140
887#define DVOB_ON (1<<31)
888#define DVOC 0x61160
889#define DVOC_ON (1<<31)
890#define LVDS 0x61180
891#define LVDS_ON (1<<31)
892
Jesse Barnes585fb112008-07-29 11:54:06 -0700893/* Scratch pad debug 0 reg:
894 */
895#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
896/*
897 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
898 * this field (only one bit may be set).
899 */
900#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
901#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500902#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700903/* i830, required in DVO non-gang */
904#define PLL_P2_DIVIDE_BY_4 (1 << 23)
905#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
906#define PLL_REF_INPUT_DREFCLK (0 << 13)
907#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
908#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
909#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
910#define PLL_REF_INPUT_MASK (3 << 13)
911#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500912/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800913# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
914# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
915# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
916# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
917# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
918
Jesse Barnes585fb112008-07-29 11:54:06 -0700919/*
920 * Parallel to Serial Load Pulse phase selection.
921 * Selects the phase for the 10X DPLL clock for the PCIe
922 * digital display port. The range is 4 to 13; 10 or more
923 * is just a flip delay. The default is 6
924 */
925#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
926#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
927/*
928 * SDVO multiplier for 945G/GM. Not used on 965.
929 */
930#define SDVO_MULTIPLIER_MASK 0x000000ff
931#define SDVO_MULTIPLIER_SHIFT_HIRES 4
932#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800933#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700934/*
935 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
936 *
937 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
938 */
939#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
940#define DPLL_MD_UDI_DIVIDER_SHIFT 24
941/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
942#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
943#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
944/*
945 * SDVO/UDI pixel multiplier.
946 *
947 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
948 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
949 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
950 * dummy bytes in the datastream at an increased clock rate, with both sides of
951 * the link knowing how many bytes are fill.
952 *
953 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
954 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
955 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
956 * through an SDVO command.
957 *
958 * This register field has values of multiplication factor minus 1, with
959 * a maximum multiplier of 5 for SDVO.
960 */
961#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
962#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
963/*
964 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
965 * This best be set to the default value (3) or the CRT won't work. No,
966 * I don't entirely understand what this does...
967 */
968#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
969#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800970#define _DPLL_B_MD 0x06020 /* 965+ only */
971#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700972
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800973#define _FPA0 0x06040
974#define _FPA1 0x06044
975#define _FPB0 0x06048
976#define _FPB1 0x0604c
977#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
978#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700979#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500980#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700981#define FP_N_DIV_SHIFT 16
982#define FP_M1_DIV_MASK 0x00003f00
983#define FP_M1_DIV_SHIFT 8
984#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500985#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700986#define FP_M2_DIV_SHIFT 0
987#define DPLL_TEST 0x606c
988#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
989#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
990#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
991#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
992#define DPLLB_TEST_N_BYPASS (1 << 19)
993#define DPLLB_TEST_M_BYPASS (1 << 18)
994#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
995#define DPLLA_TEST_N_BYPASS (1 << 3)
996#define DPLLA_TEST_M_BYPASS (1 << 2)
997#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
998#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100999#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001000#define DSTATE_PLL_D3_OFF (1<<3)
1001#define DSTATE_GFX_CLOCK_GATING (1<<1)
1002#define DSTATE_DOT_CLOCK_GATING (1<<0)
1003#define DSPCLK_GATE_D 0x6200
1004# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1005# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1006# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1007# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1008# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1009# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1010# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1011# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1012# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1013# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1014# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1015# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1016# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1017# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1018# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1019# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1020# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1021# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1022# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1023# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1024# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1025# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1026# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1027# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1028# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1029# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1030# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1031# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1032/**
1033 * This bit must be set on the 830 to prevent hangs when turning off the
1034 * overlay scaler.
1035 */
1036# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1037# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1038# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1039# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1040# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1041
1042#define RENCLK_GATE_D1 0x6204
1043# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1044# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1045# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1046# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1047# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1048# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1049# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1050# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1051# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1052/** This bit must be unset on 855,865 */
1053# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1054# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1055# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1056# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1057/** This bit must be set on 855,865. */
1058# define SV_CLOCK_GATE_DISABLE (1 << 0)
1059# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1060# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1061# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1062# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1063# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1064# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1065# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1066# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1067# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1068# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1069# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1070# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1071# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1072# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1073# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1074# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1075# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1076
1077# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1078/** This bit must always be set on 965G/965GM */
1079# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1080# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1081# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1082# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1083# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1084# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1085/** This bit must always be set on 965G */
1086# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1087# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1088# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1089# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1090# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1091# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1092# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1093# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1094# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1095# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1096# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1097# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1098# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1099# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1100# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1101# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1102# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1103# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1104# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1105
1106#define RENCLK_GATE_D2 0x6208
1107#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1108#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1109#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1110#define RAMCLK_GATE_D 0x6210 /* CRL only */
1111#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001112
Jesse Barnesceb04242012-03-28 13:39:22 -07001113#define FW_BLC_SELF_VLV 0x6500
1114#define FW_CSPWRDWNEN (1<<15)
1115
Jesse Barnes585fb112008-07-29 11:54:06 -07001116/*
1117 * Palette regs
1118 */
1119
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120#define _PALETTE_A 0x0a000
1121#define _PALETTE_B 0x0a800
1122#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001123
Eric Anholt673a3942008-07-30 12:06:12 -07001124/* MCH MMIO space */
1125
1126/*
1127 * MCHBAR mirror.
1128 *
1129 * This mirrors the MCHBAR MMIO space whose location is determined by
1130 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1131 * every way. It is not accessible from the CP register read instructions.
1132 *
1133 */
1134#define MCHBAR_MIRROR_BASE 0x10000
1135
Yuanhan Liu13982612010-12-15 15:42:31 +08001136#define MCHBAR_MIRROR_BASE_SNB 0x140000
1137
Eric Anholt673a3942008-07-30 12:06:12 -07001138/** 915-945 and GM965 MCH register controlling DRAM channel access */
1139#define DCC 0x10200
1140#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1141#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1142#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1143#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1144#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001145#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001146
Li Peng95534262010-05-18 18:58:44 +08001147/** Pineview MCH register contains DDR3 setting */
1148#define CSHRDDR3CTL 0x101a8
1149#define CSHRDDR3CTL_DDR3 (1 << 2)
1150
Eric Anholt673a3942008-07-30 12:06:12 -07001151/** 965 MCH register controlling DRAM channel configuration */
1152#define C0DRB3 0x10206
1153#define C1DRB3 0x10606
1154
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001155/** snb MCH registers for reading the DRAM channel configuration */
1156#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1157#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1158#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1159#define MAD_DIMM_ECC_MASK (0x3 << 24)
1160#define MAD_DIMM_ECC_OFF (0x0 << 24)
1161#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1162#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1163#define MAD_DIMM_ECC_ON (0x3 << 24)
1164#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1165#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1166#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1167#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1168#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1169#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1170#define MAD_DIMM_A_SELECT (0x1 << 16)
1171/* DIMM sizes are in multiples of 256mb. */
1172#define MAD_DIMM_B_SIZE_SHIFT 8
1173#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1174#define MAD_DIMM_A_SIZE_SHIFT 0
1175#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1176
1177
Keith Packardb11248d2009-06-11 22:28:56 -07001178/* Clocking configuration register */
1179#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001180#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001181#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1182#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1183#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1184#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1185#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001186/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001187#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001188#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001189#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001190#define CLKCFG_MEM_533 (1 << 4)
1191#define CLKCFG_MEM_667 (2 << 4)
1192#define CLKCFG_MEM_800 (3 << 4)
1193#define CLKCFG_MEM_MASK (7 << 4)
1194
Jesse Barnesea056c12010-09-10 10:02:13 -07001195#define TSC1 0x11001
1196#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001197#define TR1 0x11006
1198#define TSFS 0x11020
1199#define TSFS_SLOPE_MASK 0x0000ff00
1200#define TSFS_SLOPE_SHIFT 8
1201#define TSFS_INTR_MASK 0x000000ff
1202
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203#define CRSTANDVID 0x11100
1204#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1205#define PXVFREQ_PX_MASK 0x7f000000
1206#define PXVFREQ_PX_SHIFT 24
1207#define VIDFREQ_BASE 0x11110
1208#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1209#define VIDFREQ2 0x11114
1210#define VIDFREQ3 0x11118
1211#define VIDFREQ4 0x1111c
1212#define VIDFREQ_P0_MASK 0x1f000000
1213#define VIDFREQ_P0_SHIFT 24
1214#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1215#define VIDFREQ_P0_CSCLK_SHIFT 20
1216#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1217#define VIDFREQ_P0_CRCLK_SHIFT 16
1218#define VIDFREQ_P1_MASK 0x00001f00
1219#define VIDFREQ_P1_SHIFT 8
1220#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1221#define VIDFREQ_P1_CSCLK_SHIFT 4
1222#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1223#define INTTOEXT_BASE_ILK 0x11300
1224#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1225#define INTTOEXT_MAP3_SHIFT 24
1226#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1227#define INTTOEXT_MAP2_SHIFT 16
1228#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1229#define INTTOEXT_MAP1_SHIFT 8
1230#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1231#define INTTOEXT_MAP0_SHIFT 0
1232#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1233#define MEMSWCTL 0x11170 /* Ironlake only */
1234#define MEMCTL_CMD_MASK 0xe000
1235#define MEMCTL_CMD_SHIFT 13
1236#define MEMCTL_CMD_RCLK_OFF 0
1237#define MEMCTL_CMD_RCLK_ON 1
1238#define MEMCTL_CMD_CHFREQ 2
1239#define MEMCTL_CMD_CHVID 3
1240#define MEMCTL_CMD_VMMOFF 4
1241#define MEMCTL_CMD_VMMON 5
1242#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1243 when command complete */
1244#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1245#define MEMCTL_FREQ_SHIFT 8
1246#define MEMCTL_SFCAVM (1<<7)
1247#define MEMCTL_TGT_VID_MASK 0x007f
1248#define MEMIHYST 0x1117c
1249#define MEMINTREN 0x11180 /* 16 bits */
1250#define MEMINT_RSEXIT_EN (1<<8)
1251#define MEMINT_CX_SUPR_EN (1<<7)
1252#define MEMINT_CONT_BUSY_EN (1<<6)
1253#define MEMINT_AVG_BUSY_EN (1<<5)
1254#define MEMINT_EVAL_CHG_EN (1<<4)
1255#define MEMINT_MON_IDLE_EN (1<<3)
1256#define MEMINT_UP_EVAL_EN (1<<2)
1257#define MEMINT_DOWN_EVAL_EN (1<<1)
1258#define MEMINT_SW_CMD_EN (1<<0)
1259#define MEMINTRSTR 0x11182 /* 16 bits */
1260#define MEM_RSEXIT_MASK 0xc000
1261#define MEM_RSEXIT_SHIFT 14
1262#define MEM_CONT_BUSY_MASK 0x3000
1263#define MEM_CONT_BUSY_SHIFT 12
1264#define MEM_AVG_BUSY_MASK 0x0c00
1265#define MEM_AVG_BUSY_SHIFT 10
1266#define MEM_EVAL_CHG_MASK 0x0300
1267#define MEM_EVAL_BUSY_SHIFT 8
1268#define MEM_MON_IDLE_MASK 0x00c0
1269#define MEM_MON_IDLE_SHIFT 6
1270#define MEM_UP_EVAL_MASK 0x0030
1271#define MEM_UP_EVAL_SHIFT 4
1272#define MEM_DOWN_EVAL_MASK 0x000c
1273#define MEM_DOWN_EVAL_SHIFT 2
1274#define MEM_SW_CMD_MASK 0x0003
1275#define MEM_INT_STEER_GFX 0
1276#define MEM_INT_STEER_CMR 1
1277#define MEM_INT_STEER_SMI 2
1278#define MEM_INT_STEER_SCI 3
1279#define MEMINTRSTS 0x11184
1280#define MEMINT_RSEXIT (1<<7)
1281#define MEMINT_CONT_BUSY (1<<6)
1282#define MEMINT_AVG_BUSY (1<<5)
1283#define MEMINT_EVAL_CHG (1<<4)
1284#define MEMINT_MON_IDLE (1<<3)
1285#define MEMINT_UP_EVAL (1<<2)
1286#define MEMINT_DOWN_EVAL (1<<1)
1287#define MEMINT_SW_CMD (1<<0)
1288#define MEMMODECTL 0x11190
1289#define MEMMODE_BOOST_EN (1<<31)
1290#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1291#define MEMMODE_BOOST_FREQ_SHIFT 24
1292#define MEMMODE_IDLE_MODE_MASK 0x00030000
1293#define MEMMODE_IDLE_MODE_SHIFT 16
1294#define MEMMODE_IDLE_MODE_EVAL 0
1295#define MEMMODE_IDLE_MODE_CONT 1
1296#define MEMMODE_HWIDLE_EN (1<<15)
1297#define MEMMODE_SWMODE_EN (1<<14)
1298#define MEMMODE_RCLK_GATE (1<<13)
1299#define MEMMODE_HW_UPDATE (1<<12)
1300#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1301#define MEMMODE_FSTART_SHIFT 8
1302#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1303#define MEMMODE_FMAX_SHIFT 4
1304#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1305#define RCBMAXAVG 0x1119c
1306#define MEMSWCTL2 0x1119e /* Cantiga only */
1307#define SWMEMCMD_RENDER_OFF (0 << 13)
1308#define SWMEMCMD_RENDER_ON (1 << 13)
1309#define SWMEMCMD_SWFREQ (2 << 13)
1310#define SWMEMCMD_TARVID (3 << 13)
1311#define SWMEMCMD_VRM_OFF (4 << 13)
1312#define SWMEMCMD_VRM_ON (5 << 13)
1313#define CMDSTS (1<<12)
1314#define SFCAVM (1<<11)
1315#define SWFREQ_MASK 0x0380 /* P0-7 */
1316#define SWFREQ_SHIFT 7
1317#define TARVID_MASK 0x001f
1318#define MEMSTAT_CTG 0x111a0
1319#define RCBMINAVG 0x111a0
1320#define RCUPEI 0x111b0
1321#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001322#define RSTDBYCTL 0x111b8
1323#define RS1EN (1<<31)
1324#define RS2EN (1<<30)
1325#define RS3EN (1<<29)
1326#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1327#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1328#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1329#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1330#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1331#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1332#define RSX_STATUS_MASK (7<<20)
1333#define RSX_STATUS_ON (0<<20)
1334#define RSX_STATUS_RC1 (1<<20)
1335#define RSX_STATUS_RC1E (2<<20)
1336#define RSX_STATUS_RS1 (3<<20)
1337#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1338#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1339#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1340#define RSX_STATUS_RSVD2 (7<<20)
1341#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1342#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1343#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1344#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1345#define RS1CONTSAV_MASK (3<<14)
1346#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1347#define RS1CONTSAV_RSVD (1<<14)
1348#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1349#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1350#define NORMSLEXLAT_MASK (3<<12)
1351#define SLOW_RS123 (0<<12)
1352#define SLOW_RS23 (1<<12)
1353#define SLOW_RS3 (2<<12)
1354#define NORMAL_RS123 (3<<12)
1355#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1356#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1357#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1358#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1359#define RS_CSTATE_MASK (3<<4)
1360#define RS_CSTATE_C367_RS1 (0<<4)
1361#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1362#define RS_CSTATE_RSVD (2<<4)
1363#define RS_CSTATE_C367_RS2 (3<<4)
1364#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1365#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001366#define VIDCTL 0x111c0
1367#define VIDSTS 0x111c8
1368#define VIDSTART 0x111cc /* 8 bits */
1369#define MEMSTAT_ILK 0x111f8
1370#define MEMSTAT_VID_MASK 0x7f00
1371#define MEMSTAT_VID_SHIFT 8
1372#define MEMSTAT_PSTATE_MASK 0x00f8
1373#define MEMSTAT_PSTATE_SHIFT 3
1374#define MEMSTAT_MON_ACTV (1<<2)
1375#define MEMSTAT_SRC_CTL_MASK 0x0003
1376#define MEMSTAT_SRC_CTL_CORE 0
1377#define MEMSTAT_SRC_CTL_TRB 1
1378#define MEMSTAT_SRC_CTL_THM 2
1379#define MEMSTAT_SRC_CTL_STDBY 3
1380#define RCPREVBSYTUPAVG 0x113b8
1381#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001382#define PMMISC 0x11214
1383#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001384#define SDEW 0x1124c
1385#define CSIEW0 0x11250
1386#define CSIEW1 0x11254
1387#define CSIEW2 0x11258
1388#define PEW 0x1125c
1389#define DEW 0x11270
1390#define MCHAFE 0x112c0
1391#define CSIEC 0x112e0
1392#define DMIEC 0x112e4
1393#define DDREC 0x112e8
1394#define PEG0EC 0x112ec
1395#define PEG1EC 0x112f0
1396#define GFXEC 0x112f4
1397#define RPPREVBSYTUPAVG 0x113b8
1398#define RPPREVBSYTDNAVG 0x113bc
1399#define ECR 0x11600
1400#define ECR_GPFE (1<<31)
1401#define ECR_IMONE (1<<30)
1402#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1403#define OGW0 0x11608
1404#define OGW1 0x1160c
1405#define EG0 0x11610
1406#define EG1 0x11614
1407#define EG2 0x11618
1408#define EG3 0x1161c
1409#define EG4 0x11620
1410#define EG5 0x11624
1411#define EG6 0x11628
1412#define EG7 0x1162c
1413#define PXW 0x11664
1414#define PXWL 0x11680
1415#define LCFUSE02 0x116c0
1416#define LCFUSE_HIV_MASK 0x000000ff
1417#define CSIPLL0 0x12c10
1418#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001419#define PEG_BAND_GAP_DATA 0x14d68
1420
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001421#define GEN6_GT_PERF_STATUS 0x145948
1422#define GEN6_RP_STATE_LIMITS 0x145994
1423#define GEN6_RP_STATE_CAP 0x145998
1424
Jesse Barnes585fb112008-07-29 11:54:06 -07001425/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001426 * Logical Context regs
1427 */
1428#define CCID 0x2180
1429#define CCID_EN (1<<0)
1430/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001431 * Overlay regs
1432 */
1433
1434#define OVADD 0x30000
1435#define DOVSTA 0x30008
1436#define OC_BUF (0x3<<20)
1437#define OGAMC5 0x30010
1438#define OGAMC4 0x30014
1439#define OGAMC3 0x30018
1440#define OGAMC2 0x3001c
1441#define OGAMC1 0x30020
1442#define OGAMC0 0x30024
1443
1444/*
1445 * Display engine regs
1446 */
1447
1448/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449#define _HTOTAL_A 0x60000
1450#define _HBLANK_A 0x60004
1451#define _HSYNC_A 0x60008
1452#define _VTOTAL_A 0x6000c
1453#define _VBLANK_A 0x60010
1454#define _VSYNC_A 0x60014
1455#define _PIPEASRC 0x6001c
1456#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001457#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001458
1459/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460#define _HTOTAL_B 0x61000
1461#define _HBLANK_B 0x61004
1462#define _HSYNC_B 0x61008
1463#define _VTOTAL_B 0x6100c
1464#define _VBLANK_B 0x61010
1465#define _VSYNC_B 0x61014
1466#define _PIPEBSRC 0x6101c
1467#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001468#define _VSYNCSHIFT_B 0x61028
1469
Jesse Barnes585fb112008-07-29 11:54:06 -07001470
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1472#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1473#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1474#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1475#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1476#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1477#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001478#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001479
Jesse Barnes585fb112008-07-29 11:54:06 -07001480/* VGA port control */
1481#define ADPA 0x61100
1482#define ADPA_DAC_ENABLE (1<<31)
1483#define ADPA_DAC_DISABLE 0
1484#define ADPA_PIPE_SELECT_MASK (1<<30)
1485#define ADPA_PIPE_A_SELECT 0
1486#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001487#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001488#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1489#define ADPA_SETS_HVPOLARITY 0
1490#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1491#define ADPA_VSYNC_CNTL_ENABLE 0
1492#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1493#define ADPA_HSYNC_CNTL_ENABLE 0
1494#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1495#define ADPA_VSYNC_ACTIVE_LOW 0
1496#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1497#define ADPA_HSYNC_ACTIVE_LOW 0
1498#define ADPA_DPMS_MASK (~(3<<10))
1499#define ADPA_DPMS_ON (0<<10)
1500#define ADPA_DPMS_SUSPEND (1<<10)
1501#define ADPA_DPMS_STANDBY (2<<10)
1502#define ADPA_DPMS_OFF (3<<10)
1503
Chris Wilson939fe4d2010-10-09 10:33:26 +01001504
Jesse Barnes585fb112008-07-29 11:54:06 -07001505/* Hotplug control (945+ only) */
1506#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001507#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001508#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001509#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001510#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001511#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001512#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001513#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1514#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1515#define TV_HOTPLUG_INT_EN (1 << 18)
1516#define CRT_HOTPLUG_INT_EN (1 << 9)
1517#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001518#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1519/* must use period 64 on GM45 according to docs */
1520#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1521#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1522#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1523#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1524#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1525#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1526#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1527#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1528#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1529#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1530#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1531#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001532
1533#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001534#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001535#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001536#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001537#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001538#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001539#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001540#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1541#define TV_HOTPLUG_INT_STATUS (1 << 10)
1542#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1543#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1544#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1545#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1546#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1547#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1548
1549/* SDVO port control */
1550#define SDVOB 0x61140
1551#define SDVOC 0x61160
1552#define SDVO_ENABLE (1 << 31)
1553#define SDVO_PIPE_B_SELECT (1 << 30)
1554#define SDVO_STALL_SELECT (1 << 29)
1555#define SDVO_INTERRUPT_ENABLE (1 << 26)
1556/**
1557 * 915G/GM SDVO pixel multiplier.
1558 *
1559 * Programmed value is multiplier - 1, up to 5x.
1560 *
1561 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1562 */
1563#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1564#define SDVO_PORT_MULTIPLY_SHIFT 23
1565#define SDVO_PHASE_SELECT_MASK (15 << 19)
1566#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1567#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1568#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001569#define SDVO_ENCODING_SDVO (0x0 << 10)
1570#define SDVO_ENCODING_HDMI (0x2 << 10)
1571/** Requird for HDMI operation */
1572#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001573#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001574#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001575#define SDVO_AUDIO_ENABLE (1 << 6)
1576/** New with 965, default is to be set */
1577#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1578/** New with 965, default is to be set */
1579#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001580#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1581#define SDVO_DETECTED (1 << 2)
1582/* Bits to be preserved when writing */
1583#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1584#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1585
1586/* DVO port control */
1587#define DVOA 0x61120
1588#define DVOB 0x61140
1589#define DVOC 0x61160
1590#define DVO_ENABLE (1 << 31)
1591#define DVO_PIPE_B_SELECT (1 << 30)
1592#define DVO_PIPE_STALL_UNUSED (0 << 28)
1593#define DVO_PIPE_STALL (1 << 28)
1594#define DVO_PIPE_STALL_TV (2 << 28)
1595#define DVO_PIPE_STALL_MASK (3 << 28)
1596#define DVO_USE_VGA_SYNC (1 << 15)
1597#define DVO_DATA_ORDER_I740 (0 << 14)
1598#define DVO_DATA_ORDER_FP (1 << 14)
1599#define DVO_VSYNC_DISABLE (1 << 11)
1600#define DVO_HSYNC_DISABLE (1 << 10)
1601#define DVO_VSYNC_TRISTATE (1 << 9)
1602#define DVO_HSYNC_TRISTATE (1 << 8)
1603#define DVO_BORDER_ENABLE (1 << 7)
1604#define DVO_DATA_ORDER_GBRG (1 << 6)
1605#define DVO_DATA_ORDER_RGGB (0 << 6)
1606#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1607#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1608#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1609#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1610#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1611#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1612#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1613#define DVO_PRESERVE_MASK (0x7<<24)
1614#define DVOA_SRCDIM 0x61124
1615#define DVOB_SRCDIM 0x61144
1616#define DVOC_SRCDIM 0x61164
1617#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1618#define DVO_SRCDIM_VERTICAL_SHIFT 0
1619
1620/* LVDS port control */
1621#define LVDS 0x61180
1622/*
1623 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1624 * the DPLL semantics change when the LVDS is assigned to that pipe.
1625 */
1626#define LVDS_PORT_EN (1 << 31)
1627/* Selects pipe B for LVDS data. Must be set on pre-965. */
1628#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001629#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001630#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001631/* LVDS dithering flag on 965/g4x platform */
1632#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001633/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1634#define LVDS_VSYNC_POLARITY (1 << 21)
1635#define LVDS_HSYNC_POLARITY (1 << 20)
1636
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001637/* Enable border for unscaled (or aspect-scaled) display */
1638#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001639/*
1640 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1641 * pixel.
1642 */
1643#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1644#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1645#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1646/*
1647 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1648 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1649 * on.
1650 */
1651#define LVDS_A3_POWER_MASK (3 << 6)
1652#define LVDS_A3_POWER_DOWN (0 << 6)
1653#define LVDS_A3_POWER_UP (3 << 6)
1654/*
1655 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1656 * is set.
1657 */
1658#define LVDS_CLKB_POWER_MASK (3 << 4)
1659#define LVDS_CLKB_POWER_DOWN (0 << 4)
1660#define LVDS_CLKB_POWER_UP (3 << 4)
1661/*
1662 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1663 * setting for whether we are in dual-channel mode. The B3 pair will
1664 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1665 */
1666#define LVDS_B0B3_POWER_MASK (3 << 2)
1667#define LVDS_B0B3_POWER_DOWN (0 << 2)
1668#define LVDS_B0B3_POWER_UP (3 << 2)
1669
David Härdeman3c17fe42010-09-24 21:44:32 +02001670/* Video Data Island Packet control */
1671#define VIDEO_DIP_DATA 0x61178
1672#define VIDEO_DIP_CTL 0x61170
1673#define VIDEO_DIP_ENABLE (1 << 31)
1674#define VIDEO_DIP_PORT_B (1 << 29)
1675#define VIDEO_DIP_PORT_C (2 << 29)
1676#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1677#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1678#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1679#define VIDEO_DIP_SELECT_AVI (0 << 19)
1680#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1681#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001682#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001683#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1684#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1685#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1686
Jesse Barnes585fb112008-07-29 11:54:06 -07001687/* Panel power sequencing */
1688#define PP_STATUS 0x61200
1689#define PP_ON (1 << 31)
1690/*
1691 * Indicates that all dependencies of the panel are on:
1692 *
1693 * - PLL enabled
1694 * - pipe enabled
1695 * - LVDS/DVOB/DVOC on
1696 */
1697#define PP_READY (1 << 30)
1698#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001699#define PP_SEQUENCE_POWER_UP (1 << 28)
1700#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1701#define PP_SEQUENCE_MASK (3 << 28)
1702#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001703#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001704#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001705#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1706#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1707#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1708#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1709#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1710#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1711#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1712#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1713#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001714#define PP_CONTROL 0x61204
1715#define POWER_TARGET_ON (1 << 0)
1716#define PP_ON_DELAYS 0x61208
1717#define PP_OFF_DELAYS 0x6120c
1718#define PP_DIVISOR 0x61210
1719
1720/* Panel fitting */
1721#define PFIT_CONTROL 0x61230
1722#define PFIT_ENABLE (1 << 31)
1723#define PFIT_PIPE_MASK (3 << 29)
1724#define PFIT_PIPE_SHIFT 29
1725#define VERT_INTERP_DISABLE (0 << 10)
1726#define VERT_INTERP_BILINEAR (1 << 10)
1727#define VERT_INTERP_MASK (3 << 10)
1728#define VERT_AUTO_SCALE (1 << 9)
1729#define HORIZ_INTERP_DISABLE (0 << 6)
1730#define HORIZ_INTERP_BILINEAR (1 << 6)
1731#define HORIZ_INTERP_MASK (3 << 6)
1732#define HORIZ_AUTO_SCALE (1 << 5)
1733#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001734#define PFIT_FILTER_FUZZY (0 << 24)
1735#define PFIT_SCALING_AUTO (0 << 26)
1736#define PFIT_SCALING_PROGRAMMED (1 << 26)
1737#define PFIT_SCALING_PILLAR (2 << 26)
1738#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001739#define PFIT_PGM_RATIOS 0x61234
1740#define PFIT_VERT_SCALE_MASK 0xfff00000
1741#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001742/* Pre-965 */
1743#define PFIT_VERT_SCALE_SHIFT 20
1744#define PFIT_VERT_SCALE_MASK 0xfff00000
1745#define PFIT_HORIZ_SCALE_SHIFT 4
1746#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1747/* 965+ */
1748#define PFIT_VERT_SCALE_SHIFT_965 16
1749#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1750#define PFIT_HORIZ_SCALE_SHIFT_965 0
1751#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1752
Jesse Barnes585fb112008-07-29 11:54:06 -07001753#define PFIT_AUTO_RATIOS 0x61238
1754
1755/* Backlight control */
1756#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001757#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001758#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001759#define BLM_COMBINATION_MODE (1 << 30)
1760/*
1761 * This is the most significant 15 bits of the number of backlight cycles in a
1762 * complete cycle of the modulated backlight control.
1763 *
1764 * The actual value is this field multiplied by two.
1765 */
1766#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1767#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001768/*
1769 * This is the number of cycles out of the backlight modulation cycle for which
1770 * the backlight is on.
1771 *
1772 * This field must be no greater than the number of cycles in the complete
1773 * backlight modulation cycle.
1774 */
1775#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1776#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1777
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001778#define BLC_HIST_CTL 0x61260
1779
Jesse Barnes585fb112008-07-29 11:54:06 -07001780/* TV port control */
1781#define TV_CTL 0x68000
1782/** Enables the TV encoder */
1783# define TV_ENC_ENABLE (1 << 31)
1784/** Sources the TV encoder input from pipe B instead of A. */
1785# define TV_ENC_PIPEB_SELECT (1 << 30)
1786/** Outputs composite video (DAC A only) */
1787# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1788/** Outputs SVideo video (DAC B/C) */
1789# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1790/** Outputs Component video (DAC A/B/C) */
1791# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1792/** Outputs Composite and SVideo (DAC A/B/C) */
1793# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1794# define TV_TRILEVEL_SYNC (1 << 21)
1795/** Enables slow sync generation (945GM only) */
1796# define TV_SLOW_SYNC (1 << 20)
1797/** Selects 4x oversampling for 480i and 576p */
1798# define TV_OVERSAMPLE_4X (0 << 18)
1799/** Selects 2x oversampling for 720p and 1080i */
1800# define TV_OVERSAMPLE_2X (1 << 18)
1801/** Selects no oversampling for 1080p */
1802# define TV_OVERSAMPLE_NONE (2 << 18)
1803/** Selects 8x oversampling */
1804# define TV_OVERSAMPLE_8X (3 << 18)
1805/** Selects progressive mode rather than interlaced */
1806# define TV_PROGRESSIVE (1 << 17)
1807/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1808# define TV_PAL_BURST (1 << 16)
1809/** Field for setting delay of Y compared to C */
1810# define TV_YC_SKEW_MASK (7 << 12)
1811/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1812# define TV_ENC_SDP_FIX (1 << 11)
1813/**
1814 * Enables a fix for the 915GM only.
1815 *
1816 * Not sure what it does.
1817 */
1818# define TV_ENC_C0_FIX (1 << 10)
1819/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001820# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001821# define TV_FUSE_STATE_MASK (3 << 4)
1822/** Read-only state that reports all features enabled */
1823# define TV_FUSE_STATE_ENABLED (0 << 4)
1824/** Read-only state that reports that Macrovision is disabled in hardware*/
1825# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1826/** Read-only state that reports that TV-out is disabled in hardware. */
1827# define TV_FUSE_STATE_DISABLED (2 << 4)
1828/** Normal operation */
1829# define TV_TEST_MODE_NORMAL (0 << 0)
1830/** Encoder test pattern 1 - combo pattern */
1831# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1832/** Encoder test pattern 2 - full screen vertical 75% color bars */
1833# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1834/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1835# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1836/** Encoder test pattern 4 - random noise */
1837# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1838/** Encoder test pattern 5 - linear color ramps */
1839# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1840/**
1841 * This test mode forces the DACs to 50% of full output.
1842 *
1843 * This is used for load detection in combination with TVDAC_SENSE_MASK
1844 */
1845# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1846# define TV_TEST_MODE_MASK (7 << 0)
1847
1848#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001849# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001850/**
1851 * Reports that DAC state change logic has reported change (RO).
1852 *
1853 * This gets cleared when TV_DAC_STATE_EN is cleared
1854*/
1855# define TVDAC_STATE_CHG (1 << 31)
1856# define TVDAC_SENSE_MASK (7 << 28)
1857/** Reports that DAC A voltage is above the detect threshold */
1858# define TVDAC_A_SENSE (1 << 30)
1859/** Reports that DAC B voltage is above the detect threshold */
1860# define TVDAC_B_SENSE (1 << 29)
1861/** Reports that DAC C voltage is above the detect threshold */
1862# define TVDAC_C_SENSE (1 << 28)
1863/**
1864 * Enables DAC state detection logic, for load-based TV detection.
1865 *
1866 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1867 * to off, for load detection to work.
1868 */
1869# define TVDAC_STATE_CHG_EN (1 << 27)
1870/** Sets the DAC A sense value to high */
1871# define TVDAC_A_SENSE_CTL (1 << 26)
1872/** Sets the DAC B sense value to high */
1873# define TVDAC_B_SENSE_CTL (1 << 25)
1874/** Sets the DAC C sense value to high */
1875# define TVDAC_C_SENSE_CTL (1 << 24)
1876/** Overrides the ENC_ENABLE and DAC voltage levels */
1877# define DAC_CTL_OVERRIDE (1 << 7)
1878/** Sets the slew rate. Must be preserved in software */
1879# define ENC_TVDAC_SLEW_FAST (1 << 6)
1880# define DAC_A_1_3_V (0 << 4)
1881# define DAC_A_1_1_V (1 << 4)
1882# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001883# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001884# define DAC_B_1_3_V (0 << 2)
1885# define DAC_B_1_1_V (1 << 2)
1886# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001887# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001888# define DAC_C_1_3_V (0 << 0)
1889# define DAC_C_1_1_V (1 << 0)
1890# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001891# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001892
1893/**
1894 * CSC coefficients are stored in a floating point format with 9 bits of
1895 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1896 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1897 * -1 (0x3) being the only legal negative value.
1898 */
1899#define TV_CSC_Y 0x68010
1900# define TV_RY_MASK 0x07ff0000
1901# define TV_RY_SHIFT 16
1902# define TV_GY_MASK 0x00000fff
1903# define TV_GY_SHIFT 0
1904
1905#define TV_CSC_Y2 0x68014
1906# define TV_BY_MASK 0x07ff0000
1907# define TV_BY_SHIFT 16
1908/**
1909 * Y attenuation for component video.
1910 *
1911 * Stored in 1.9 fixed point.
1912 */
1913# define TV_AY_MASK 0x000003ff
1914# define TV_AY_SHIFT 0
1915
1916#define TV_CSC_U 0x68018
1917# define TV_RU_MASK 0x07ff0000
1918# define TV_RU_SHIFT 16
1919# define TV_GU_MASK 0x000007ff
1920# define TV_GU_SHIFT 0
1921
1922#define TV_CSC_U2 0x6801c
1923# define TV_BU_MASK 0x07ff0000
1924# define TV_BU_SHIFT 16
1925/**
1926 * U attenuation for component video.
1927 *
1928 * Stored in 1.9 fixed point.
1929 */
1930# define TV_AU_MASK 0x000003ff
1931# define TV_AU_SHIFT 0
1932
1933#define TV_CSC_V 0x68020
1934# define TV_RV_MASK 0x0fff0000
1935# define TV_RV_SHIFT 16
1936# define TV_GV_MASK 0x000007ff
1937# define TV_GV_SHIFT 0
1938
1939#define TV_CSC_V2 0x68024
1940# define TV_BV_MASK 0x07ff0000
1941# define TV_BV_SHIFT 16
1942/**
1943 * V attenuation for component video.
1944 *
1945 * Stored in 1.9 fixed point.
1946 */
1947# define TV_AV_MASK 0x000007ff
1948# define TV_AV_SHIFT 0
1949
1950#define TV_CLR_KNOBS 0x68028
1951/** 2s-complement brightness adjustment */
1952# define TV_BRIGHTNESS_MASK 0xff000000
1953# define TV_BRIGHTNESS_SHIFT 24
1954/** Contrast adjustment, as a 2.6 unsigned floating point number */
1955# define TV_CONTRAST_MASK 0x00ff0000
1956# define TV_CONTRAST_SHIFT 16
1957/** Saturation adjustment, as a 2.6 unsigned floating point number */
1958# define TV_SATURATION_MASK 0x0000ff00
1959# define TV_SATURATION_SHIFT 8
1960/** Hue adjustment, as an integer phase angle in degrees */
1961# define TV_HUE_MASK 0x000000ff
1962# define TV_HUE_SHIFT 0
1963
1964#define TV_CLR_LEVEL 0x6802c
1965/** Controls the DAC level for black */
1966# define TV_BLACK_LEVEL_MASK 0x01ff0000
1967# define TV_BLACK_LEVEL_SHIFT 16
1968/** Controls the DAC level for blanking */
1969# define TV_BLANK_LEVEL_MASK 0x000001ff
1970# define TV_BLANK_LEVEL_SHIFT 0
1971
1972#define TV_H_CTL_1 0x68030
1973/** Number of pixels in the hsync. */
1974# define TV_HSYNC_END_MASK 0x1fff0000
1975# define TV_HSYNC_END_SHIFT 16
1976/** Total number of pixels minus one in the line (display and blanking). */
1977# define TV_HTOTAL_MASK 0x00001fff
1978# define TV_HTOTAL_SHIFT 0
1979
1980#define TV_H_CTL_2 0x68034
1981/** Enables the colorburst (needed for non-component color) */
1982# define TV_BURST_ENA (1 << 31)
1983/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1984# define TV_HBURST_START_SHIFT 16
1985# define TV_HBURST_START_MASK 0x1fff0000
1986/** Length of the colorburst */
1987# define TV_HBURST_LEN_SHIFT 0
1988# define TV_HBURST_LEN_MASK 0x0001fff
1989
1990#define TV_H_CTL_3 0x68038
1991/** End of hblank, measured in pixels minus one from start of hsync */
1992# define TV_HBLANK_END_SHIFT 16
1993# define TV_HBLANK_END_MASK 0x1fff0000
1994/** Start of hblank, measured in pixels minus one from start of hsync */
1995# define TV_HBLANK_START_SHIFT 0
1996# define TV_HBLANK_START_MASK 0x0001fff
1997
1998#define TV_V_CTL_1 0x6803c
1999/** XXX */
2000# define TV_NBR_END_SHIFT 16
2001# define TV_NBR_END_MASK 0x07ff0000
2002/** XXX */
2003# define TV_VI_END_F1_SHIFT 8
2004# define TV_VI_END_F1_MASK 0x00003f00
2005/** XXX */
2006# define TV_VI_END_F2_SHIFT 0
2007# define TV_VI_END_F2_MASK 0x0000003f
2008
2009#define TV_V_CTL_2 0x68040
2010/** Length of vsync, in half lines */
2011# define TV_VSYNC_LEN_MASK 0x07ff0000
2012# define TV_VSYNC_LEN_SHIFT 16
2013/** Offset of the start of vsync in field 1, measured in one less than the
2014 * number of half lines.
2015 */
2016# define TV_VSYNC_START_F1_MASK 0x00007f00
2017# define TV_VSYNC_START_F1_SHIFT 8
2018/**
2019 * Offset of the start of vsync in field 2, measured in one less than the
2020 * number of half lines.
2021 */
2022# define TV_VSYNC_START_F2_MASK 0x0000007f
2023# define TV_VSYNC_START_F2_SHIFT 0
2024
2025#define TV_V_CTL_3 0x68044
2026/** Enables generation of the equalization signal */
2027# define TV_EQUAL_ENA (1 << 31)
2028/** Length of vsync, in half lines */
2029# define TV_VEQ_LEN_MASK 0x007f0000
2030# define TV_VEQ_LEN_SHIFT 16
2031/** Offset of the start of equalization in field 1, measured in one less than
2032 * the number of half lines.
2033 */
2034# define TV_VEQ_START_F1_MASK 0x0007f00
2035# define TV_VEQ_START_F1_SHIFT 8
2036/**
2037 * Offset of the start of equalization in field 2, measured in one less than
2038 * the number of half lines.
2039 */
2040# define TV_VEQ_START_F2_MASK 0x000007f
2041# define TV_VEQ_START_F2_SHIFT 0
2042
2043#define TV_V_CTL_4 0x68048
2044/**
2045 * Offset to start of vertical colorburst, measured in one less than the
2046 * number of lines from vertical start.
2047 */
2048# define TV_VBURST_START_F1_MASK 0x003f0000
2049# define TV_VBURST_START_F1_SHIFT 16
2050/**
2051 * Offset to the end of vertical colorburst, measured in one less than the
2052 * number of lines from the start of NBR.
2053 */
2054# define TV_VBURST_END_F1_MASK 0x000000ff
2055# define TV_VBURST_END_F1_SHIFT 0
2056
2057#define TV_V_CTL_5 0x6804c
2058/**
2059 * Offset to start of vertical colorburst, measured in one less than the
2060 * number of lines from vertical start.
2061 */
2062# define TV_VBURST_START_F2_MASK 0x003f0000
2063# define TV_VBURST_START_F2_SHIFT 16
2064/**
2065 * Offset to the end of vertical colorburst, measured in one less than the
2066 * number of lines from the start of NBR.
2067 */
2068# define TV_VBURST_END_F2_MASK 0x000000ff
2069# define TV_VBURST_END_F2_SHIFT 0
2070
2071#define TV_V_CTL_6 0x68050
2072/**
2073 * Offset to start of vertical colorburst, measured in one less than the
2074 * number of lines from vertical start.
2075 */
2076# define TV_VBURST_START_F3_MASK 0x003f0000
2077# define TV_VBURST_START_F3_SHIFT 16
2078/**
2079 * Offset to the end of vertical colorburst, measured in one less than the
2080 * number of lines from the start of NBR.
2081 */
2082# define TV_VBURST_END_F3_MASK 0x000000ff
2083# define TV_VBURST_END_F3_SHIFT 0
2084
2085#define TV_V_CTL_7 0x68054
2086/**
2087 * Offset to start of vertical colorburst, measured in one less than the
2088 * number of lines from vertical start.
2089 */
2090# define TV_VBURST_START_F4_MASK 0x003f0000
2091# define TV_VBURST_START_F4_SHIFT 16
2092/**
2093 * Offset to the end of vertical colorburst, measured in one less than the
2094 * number of lines from the start of NBR.
2095 */
2096# define TV_VBURST_END_F4_MASK 0x000000ff
2097# define TV_VBURST_END_F4_SHIFT 0
2098
2099#define TV_SC_CTL_1 0x68060
2100/** Turns on the first subcarrier phase generation DDA */
2101# define TV_SC_DDA1_EN (1 << 31)
2102/** Turns on the first subcarrier phase generation DDA */
2103# define TV_SC_DDA2_EN (1 << 30)
2104/** Turns on the first subcarrier phase generation DDA */
2105# define TV_SC_DDA3_EN (1 << 29)
2106/** Sets the subcarrier DDA to reset frequency every other field */
2107# define TV_SC_RESET_EVERY_2 (0 << 24)
2108/** Sets the subcarrier DDA to reset frequency every fourth field */
2109# define TV_SC_RESET_EVERY_4 (1 << 24)
2110/** Sets the subcarrier DDA to reset frequency every eighth field */
2111# define TV_SC_RESET_EVERY_8 (2 << 24)
2112/** Sets the subcarrier DDA to never reset the frequency */
2113# define TV_SC_RESET_NEVER (3 << 24)
2114/** Sets the peak amplitude of the colorburst.*/
2115# define TV_BURST_LEVEL_MASK 0x00ff0000
2116# define TV_BURST_LEVEL_SHIFT 16
2117/** Sets the increment of the first subcarrier phase generation DDA */
2118# define TV_SCDDA1_INC_MASK 0x00000fff
2119# define TV_SCDDA1_INC_SHIFT 0
2120
2121#define TV_SC_CTL_2 0x68064
2122/** Sets the rollover for the second subcarrier phase generation DDA */
2123# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2124# define TV_SCDDA2_SIZE_SHIFT 16
2125/** Sets the increent of the second subcarrier phase generation DDA */
2126# define TV_SCDDA2_INC_MASK 0x00007fff
2127# define TV_SCDDA2_INC_SHIFT 0
2128
2129#define TV_SC_CTL_3 0x68068
2130/** Sets the rollover for the third subcarrier phase generation DDA */
2131# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2132# define TV_SCDDA3_SIZE_SHIFT 16
2133/** Sets the increent of the third subcarrier phase generation DDA */
2134# define TV_SCDDA3_INC_MASK 0x00007fff
2135# define TV_SCDDA3_INC_SHIFT 0
2136
2137#define TV_WIN_POS 0x68070
2138/** X coordinate of the display from the start of horizontal active */
2139# define TV_XPOS_MASK 0x1fff0000
2140# define TV_XPOS_SHIFT 16
2141/** Y coordinate of the display from the start of vertical active (NBR) */
2142# define TV_YPOS_MASK 0x00000fff
2143# define TV_YPOS_SHIFT 0
2144
2145#define TV_WIN_SIZE 0x68074
2146/** Horizontal size of the display window, measured in pixels*/
2147# define TV_XSIZE_MASK 0x1fff0000
2148# define TV_XSIZE_SHIFT 16
2149/**
2150 * Vertical size of the display window, measured in pixels.
2151 *
2152 * Must be even for interlaced modes.
2153 */
2154# define TV_YSIZE_MASK 0x00000fff
2155# define TV_YSIZE_SHIFT 0
2156
2157#define TV_FILTER_CTL_1 0x68080
2158/**
2159 * Enables automatic scaling calculation.
2160 *
2161 * If set, the rest of the registers are ignored, and the calculated values can
2162 * be read back from the register.
2163 */
2164# define TV_AUTO_SCALE (1 << 31)
2165/**
2166 * Disables the vertical filter.
2167 *
2168 * This is required on modes more than 1024 pixels wide */
2169# define TV_V_FILTER_BYPASS (1 << 29)
2170/** Enables adaptive vertical filtering */
2171# define TV_VADAPT (1 << 28)
2172# define TV_VADAPT_MODE_MASK (3 << 26)
2173/** Selects the least adaptive vertical filtering mode */
2174# define TV_VADAPT_MODE_LEAST (0 << 26)
2175/** Selects the moderately adaptive vertical filtering mode */
2176# define TV_VADAPT_MODE_MODERATE (1 << 26)
2177/** Selects the most adaptive vertical filtering mode */
2178# define TV_VADAPT_MODE_MOST (3 << 26)
2179/**
2180 * Sets the horizontal scaling factor.
2181 *
2182 * This should be the fractional part of the horizontal scaling factor divided
2183 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2184 *
2185 * (src width - 1) / ((oversample * dest width) - 1)
2186 */
2187# define TV_HSCALE_FRAC_MASK 0x00003fff
2188# define TV_HSCALE_FRAC_SHIFT 0
2189
2190#define TV_FILTER_CTL_2 0x68084
2191/**
2192 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2193 *
2194 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2195 */
2196# define TV_VSCALE_INT_MASK 0x00038000
2197# define TV_VSCALE_INT_SHIFT 15
2198/**
2199 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2200 *
2201 * \sa TV_VSCALE_INT_MASK
2202 */
2203# define TV_VSCALE_FRAC_MASK 0x00007fff
2204# define TV_VSCALE_FRAC_SHIFT 0
2205
2206#define TV_FILTER_CTL_3 0x68088
2207/**
2208 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2209 *
2210 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2211 *
2212 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2213 */
2214# define TV_VSCALE_IP_INT_MASK 0x00038000
2215# define TV_VSCALE_IP_INT_SHIFT 15
2216/**
2217 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2218 *
2219 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2220 *
2221 * \sa TV_VSCALE_IP_INT_MASK
2222 */
2223# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2224# define TV_VSCALE_IP_FRAC_SHIFT 0
2225
2226#define TV_CC_CONTROL 0x68090
2227# define TV_CC_ENABLE (1 << 31)
2228/**
2229 * Specifies which field to send the CC data in.
2230 *
2231 * CC data is usually sent in field 0.
2232 */
2233# define TV_CC_FID_MASK (1 << 27)
2234# define TV_CC_FID_SHIFT 27
2235/** Sets the horizontal position of the CC data. Usually 135. */
2236# define TV_CC_HOFF_MASK 0x03ff0000
2237# define TV_CC_HOFF_SHIFT 16
2238/** Sets the vertical position of the CC data. Usually 21 */
2239# define TV_CC_LINE_MASK 0x0000003f
2240# define TV_CC_LINE_SHIFT 0
2241
2242#define TV_CC_DATA 0x68094
2243# define TV_CC_RDY (1 << 31)
2244/** Second word of CC data to be transmitted. */
2245# define TV_CC_DATA_2_MASK 0x007f0000
2246# define TV_CC_DATA_2_SHIFT 16
2247/** First word of CC data to be transmitted. */
2248# define TV_CC_DATA_1_MASK 0x0000007f
2249# define TV_CC_DATA_1_SHIFT 0
2250
2251#define TV_H_LUMA_0 0x68100
2252#define TV_H_LUMA_59 0x681ec
2253#define TV_H_CHROMA_0 0x68200
2254#define TV_H_CHROMA_59 0x682ec
2255#define TV_V_LUMA_0 0x68300
2256#define TV_V_LUMA_42 0x683a8
2257#define TV_V_CHROMA_0 0x68400
2258#define TV_V_CHROMA_42 0x684a8
2259
Keith Packard040d87f2009-05-30 20:42:33 -07002260/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002261#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002262#define DP_B 0x64100
2263#define DP_C 0x64200
2264#define DP_D 0x64300
2265
2266#define DP_PORT_EN (1 << 31)
2267#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002268#define DP_PIPE_MASK (1 << 30)
2269
Keith Packard040d87f2009-05-30 20:42:33 -07002270/* Link training mode - select a suitable mode for each stage */
2271#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2272#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2273#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2274#define DP_LINK_TRAIN_OFF (3 << 28)
2275#define DP_LINK_TRAIN_MASK (3 << 28)
2276#define DP_LINK_TRAIN_SHIFT 28
2277
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002278/* CPT Link training mode */
2279#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2280#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2281#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2282#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2283#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2284#define DP_LINK_TRAIN_SHIFT_CPT 8
2285
Keith Packard040d87f2009-05-30 20:42:33 -07002286/* Signal voltages. These are mostly controlled by the other end */
2287#define DP_VOLTAGE_0_4 (0 << 25)
2288#define DP_VOLTAGE_0_6 (1 << 25)
2289#define DP_VOLTAGE_0_8 (2 << 25)
2290#define DP_VOLTAGE_1_2 (3 << 25)
2291#define DP_VOLTAGE_MASK (7 << 25)
2292#define DP_VOLTAGE_SHIFT 25
2293
2294/* Signal pre-emphasis levels, like voltages, the other end tells us what
2295 * they want
2296 */
2297#define DP_PRE_EMPHASIS_0 (0 << 22)
2298#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2299#define DP_PRE_EMPHASIS_6 (2 << 22)
2300#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2301#define DP_PRE_EMPHASIS_MASK (7 << 22)
2302#define DP_PRE_EMPHASIS_SHIFT 22
2303
2304/* How many wires to use. I guess 3 was too hard */
2305#define DP_PORT_WIDTH_1 (0 << 19)
2306#define DP_PORT_WIDTH_2 (1 << 19)
2307#define DP_PORT_WIDTH_4 (3 << 19)
2308#define DP_PORT_WIDTH_MASK (7 << 19)
2309
2310/* Mystic DPCD version 1.1 special mode */
2311#define DP_ENHANCED_FRAMING (1 << 18)
2312
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002313/* eDP */
2314#define DP_PLL_FREQ_270MHZ (0 << 16)
2315#define DP_PLL_FREQ_160MHZ (1 << 16)
2316#define DP_PLL_FREQ_MASK (3 << 16)
2317
Keith Packard040d87f2009-05-30 20:42:33 -07002318/** locked once port is enabled */
2319#define DP_PORT_REVERSAL (1 << 15)
2320
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002321/* eDP */
2322#define DP_PLL_ENABLE (1 << 14)
2323
Keith Packard040d87f2009-05-30 20:42:33 -07002324/** sends the clock on lane 15 of the PEG for debug */
2325#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2326
2327#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002328#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002329
2330/** limit RGB values to avoid confusing TVs */
2331#define DP_COLOR_RANGE_16_235 (1 << 8)
2332
2333/** Turn on the audio link */
2334#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2335
2336/** vs and hs sync polarity */
2337#define DP_SYNC_VS_HIGH (1 << 4)
2338#define DP_SYNC_HS_HIGH (1 << 3)
2339
2340/** A fantasy */
2341#define DP_DETECTED (1 << 2)
2342
2343/** The aux channel provides a way to talk to the
2344 * signal sink for DDC etc. Max packet size supported
2345 * is 20 bytes in each direction, hence the 5 fixed
2346 * data registers
2347 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002348#define DPA_AUX_CH_CTL 0x64010
2349#define DPA_AUX_CH_DATA1 0x64014
2350#define DPA_AUX_CH_DATA2 0x64018
2351#define DPA_AUX_CH_DATA3 0x6401c
2352#define DPA_AUX_CH_DATA4 0x64020
2353#define DPA_AUX_CH_DATA5 0x64024
2354
Keith Packard040d87f2009-05-30 20:42:33 -07002355#define DPB_AUX_CH_CTL 0x64110
2356#define DPB_AUX_CH_DATA1 0x64114
2357#define DPB_AUX_CH_DATA2 0x64118
2358#define DPB_AUX_CH_DATA3 0x6411c
2359#define DPB_AUX_CH_DATA4 0x64120
2360#define DPB_AUX_CH_DATA5 0x64124
2361
2362#define DPC_AUX_CH_CTL 0x64210
2363#define DPC_AUX_CH_DATA1 0x64214
2364#define DPC_AUX_CH_DATA2 0x64218
2365#define DPC_AUX_CH_DATA3 0x6421c
2366#define DPC_AUX_CH_DATA4 0x64220
2367#define DPC_AUX_CH_DATA5 0x64224
2368
2369#define DPD_AUX_CH_CTL 0x64310
2370#define DPD_AUX_CH_DATA1 0x64314
2371#define DPD_AUX_CH_DATA2 0x64318
2372#define DPD_AUX_CH_DATA3 0x6431c
2373#define DPD_AUX_CH_DATA4 0x64320
2374#define DPD_AUX_CH_DATA5 0x64324
2375
2376#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2377#define DP_AUX_CH_CTL_DONE (1 << 30)
2378#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2379#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2380#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2381#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2382#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2383#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2384#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2385#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2386#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2387#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2388#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2389#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2390#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2391#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2392#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2393#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2394#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2395#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2396#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2397
2398/*
2399 * Computing GMCH M and N values for the Display Port link
2400 *
2401 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2402 *
2403 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2404 *
2405 * The GMCH value is used internally
2406 *
2407 * bytes_per_pixel is the number of bytes coming out of the plane,
2408 * which is after the LUTs, so we want the bytes for our color format.
2409 * For our current usage, this is always 3, one byte for R, G and B.
2410 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002411#define _PIPEA_GMCH_DATA_M 0x70050
2412#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002413
2414/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2415#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2416#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2417
2418#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2419
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002420#define _PIPEA_GMCH_DATA_N 0x70054
2421#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002422#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2423
2424/*
2425 * Computing Link M and N values for the Display Port link
2426 *
2427 * Link M / N = pixel_clock / ls_clk
2428 *
2429 * (the DP spec calls pixel_clock the 'strm_clk')
2430 *
2431 * The Link value is transmitted in the Main Stream
2432 * Attributes and VB-ID.
2433 */
2434
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002435#define _PIPEA_DP_LINK_M 0x70060
2436#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002437#define PIPEA_DP_LINK_M_MASK (0xffffff)
2438
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002439#define _PIPEA_DP_LINK_N 0x70064
2440#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002441#define PIPEA_DP_LINK_N_MASK (0xffffff)
2442
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002443#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2444#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2445#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2446#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2447
Jesse Barnes585fb112008-07-29 11:54:06 -07002448/* Display & cursor control */
2449
2450/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002451#define _PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002452#define DSL_LINEMASK 0x00000fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002453#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002454#define PIPECONF_ENABLE (1<<31)
2455#define PIPECONF_DISABLE 0
2456#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002457#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilson5eddb702010-09-11 13:48:45 +01002458#define PIPECONF_SINGLE_WIDE 0
2459#define PIPECONF_PIPE_UNLOCKED 0
2460#define PIPECONF_PIPE_LOCKED (1<<25)
2461#define PIPECONF_PALETTE 0
2462#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002463#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002464#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002465/* Note that pre-gen3 does not support interlaced display directly. Panel
2466 * fitting must be disabled on pre-ilk for interlaced. */
2467#define PIPECONF_PROGRESSIVE (0 << 21)
2468#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2469#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2470#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2471#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2472/* Ironlake and later have a complete new set of values for interlaced. PFIT
2473 * means panel fitter required, PF means progressive fetch, DBL means power
2474 * saving pixel doubling. */
2475#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2476#define PIPECONF_INTERLACED_ILK (3 << 21)
2477#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2478#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002479#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002480#define PIPECONF_BPP_MASK (0x000000e0)
2481#define PIPECONF_BPP_8 (0<<5)
2482#define PIPECONF_BPP_10 (1<<5)
2483#define PIPECONF_BPP_6 (2<<5)
2484#define PIPECONF_BPP_12 (3<<5)
2485#define PIPECONF_DITHER_EN (1<<4)
2486#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2487#define PIPECONF_DITHER_TYPE_SP (0<<2)
2488#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2489#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2490#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002491#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002492#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002493#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002494#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2495#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2496#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002497#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002498#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2499#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2500#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2501#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002502#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002503#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2504#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2505#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2506#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2507#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2508#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002509#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002510#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002511#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2512#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002513#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2514#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2515#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002516#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002517#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2518#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2519#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2520#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2521#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2522#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2523#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2524#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2525#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2526#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2527#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002528#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002529#define PIPE_8BPC (0 << 5)
2530#define PIPE_10BPC (1 << 5)
2531#define PIPE_6BPC (2 << 5)
2532#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002533
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002534#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2535#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2536#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2537#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2538#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2539#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002540
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002541#define VLV_DPFLIPSTAT 0x70028
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002542#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2543#define PIPEB_HLINE_INT_EN (1<<28)
2544#define PIPEB_VBLANK_INT_EN (1<<27)
2545#define SPRITED_FLIPDONE_INT_EN (1<<26)
2546#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2547#define PLANEB_FLIPDONE_INT_EN (1<<24)
2548#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2549#define PIPEA_HLINE_INT_EN (1<<20)
2550#define PIPEA_VBLANK_INT_EN (1<<19)
2551#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2552#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2553#define PLANEA_FLIPDONE_INT_EN (1<<16)
2554
2555#define DPINVGTT 0x7002c /* VLV only */
2556#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2557#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2558#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2559#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2560#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2561#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2562#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2563#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2564#define DPINVGTT_EN_MASK 0xff0000
2565#define CURSORB_INVALID_GTT_STATUS (1<<7)
2566#define CURSORA_INVALID_GTT_STATUS (1<<6)
2567#define SPRITED_INVALID_GTT_STATUS (1<<5)
2568#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2569#define PLANEB_INVALID_GTT_STATUS (1<<3)
2570#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2571#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2572#define PLANEA_INVALID_GTT_STATUS (1<<0)
2573#define DPINVGTT_STATUS_MASK 0xff
2574
Jesse Barnes585fb112008-07-29 11:54:06 -07002575#define DSPARB 0x70030
2576#define DSPARB_CSTART_MASK (0x7f << 7)
2577#define DSPARB_CSTART_SHIFT 7
2578#define DSPARB_BSTART_MASK (0x7f)
2579#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002580#define DSPARB_BEND_SHIFT 9 /* on 855 */
2581#define DSPARB_AEND_SHIFT 0
2582
2583#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002584#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002585#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002586#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002587#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002588#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002589#define DSPFW_PLANEB_MASK (0x7f<<8)
2590#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002591#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002592#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002593#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002594#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002595#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002596#define DSPFW_HPLL_SR_EN (1<<31)
2597#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002598#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002599#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2600#define DSPFW_HPLL_CURSOR_SHIFT 16
2601#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2602#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002603
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002604/* drain latency register values*/
2605#define DRAIN_LATENCY_PRECISION_32 32
2606#define DRAIN_LATENCY_PRECISION_16 16
2607#define VLV_DDL1 0x70050
2608#define DDL_CURSORA_PRECISION_32 (1<<31)
2609#define DDL_CURSORA_PRECISION_16 (0<<31)
2610#define DDL_CURSORA_SHIFT 24
2611#define DDL_PLANEA_PRECISION_32 (1<<7)
2612#define DDL_PLANEA_PRECISION_16 (0<<7)
2613#define VLV_DDL2 0x70054
2614#define DDL_CURSORB_PRECISION_32 (1<<31)
2615#define DDL_CURSORB_PRECISION_16 (0<<31)
2616#define DDL_CURSORB_SHIFT 24
2617#define DDL_PLANEB_PRECISION_32 (1<<7)
2618#define DDL_PLANEB_PRECISION_16 (0<<7)
2619
Shaohua Li7662c8b2009-06-26 11:23:55 +08002620/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002621#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002622#define I915_FIFO_LINE_SIZE 64
2623#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002624
Jesse Barnesceb04242012-03-28 13:39:22 -07002625#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002626#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002627#define I965_FIFO_SIZE 512
2628#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002629#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002630#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002631#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002632
Jesse Barnesceb04242012-03-28 13:39:22 -07002633#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002634#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002635#define I915_MAX_WM 0x3f
2636
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002637#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2638#define PINEVIEW_FIFO_LINE_SIZE 64
2639#define PINEVIEW_MAX_WM 0x1ff
2640#define PINEVIEW_DFT_WM 0x3f
2641#define PINEVIEW_DFT_HPLLOFF_WM 0
2642#define PINEVIEW_GUARD_WM 10
2643#define PINEVIEW_CURSOR_FIFO 64
2644#define PINEVIEW_CURSOR_MAX_WM 0x3f
2645#define PINEVIEW_CURSOR_DFT_WM 0
2646#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002647
Jesse Barnesceb04242012-03-28 13:39:22 -07002648#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002649#define I965_CURSOR_FIFO 64
2650#define I965_CURSOR_MAX_WM 32
2651#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002652
2653/* define the Watermark register on Ironlake */
2654#define WM0_PIPEA_ILK 0x45100
2655#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2656#define WM0_PIPE_PLANE_SHIFT 16
2657#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2658#define WM0_PIPE_SPRITE_SHIFT 8
2659#define WM0_PIPE_CURSOR_MASK (0x1f)
2660
2661#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002662#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002663#define WM1_LP_ILK 0x45108
2664#define WM1_LP_SR_EN (1<<31)
2665#define WM1_LP_LATENCY_SHIFT 24
2666#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002667#define WM1_LP_FBC_MASK (0xf<<20)
2668#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002669#define WM1_LP_SR_MASK (0x1ff<<8)
2670#define WM1_LP_SR_SHIFT 8
2671#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002672#define WM2_LP_ILK 0x4510c
2673#define WM2_LP_EN (1<<31)
2674#define WM3_LP_ILK 0x45110
2675#define WM3_LP_EN (1<<31)
2676#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002677#define WM2S_LP_IVB 0x45124
2678#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002679#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002680
2681/* Memory latency timer register */
2682#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002683#define MLTR_WM1_SHIFT 0
2684#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002685/* the unit of memory self-refresh latency time is 0.5us */
2686#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002687#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2688#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2689#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002690
2691/* define the fifo size on Ironlake */
2692#define ILK_DISPLAY_FIFO 128
2693#define ILK_DISPLAY_MAXWM 64
2694#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002695#define ILK_CURSOR_FIFO 32
2696#define ILK_CURSOR_MAXWM 16
2697#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002698
2699#define ILK_DISPLAY_SR_FIFO 512
2700#define ILK_DISPLAY_MAX_SRWM 0x1ff
2701#define ILK_DISPLAY_DFT_SRWM 0x3f
2702#define ILK_CURSOR_SR_FIFO 64
2703#define ILK_CURSOR_MAX_SRWM 0x3f
2704#define ILK_CURSOR_DFT_SRWM 8
2705
2706#define ILK_FIFO_LINE_SIZE 64
2707
Yuanhan Liu13982612010-12-15 15:42:31 +08002708/* define the WM info on Sandybridge */
2709#define SNB_DISPLAY_FIFO 128
2710#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2711#define SNB_DISPLAY_DFTWM 8
2712#define SNB_CURSOR_FIFO 32
2713#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2714#define SNB_CURSOR_DFTWM 8
2715
2716#define SNB_DISPLAY_SR_FIFO 512
2717#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2718#define SNB_DISPLAY_DFT_SRWM 0x3f
2719#define SNB_CURSOR_SR_FIFO 64
2720#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2721#define SNB_CURSOR_DFT_SRWM 8
2722
2723#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2724
2725#define SNB_FIFO_LINE_SIZE 64
2726
2727
2728/* the address where we get all kinds of latency value */
2729#define SSKPD 0x5d10
2730#define SSKPD_WM_MASK 0x3f
2731#define SSKPD_WM0_SHIFT 0
2732#define SSKPD_WM1_SHIFT 8
2733#define SSKPD_WM2_SHIFT 16
2734#define SSKPD_WM3_SHIFT 24
2735
2736#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2737#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2738#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2739#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2740#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2741
Jesse Barnes585fb112008-07-29 11:54:06 -07002742/*
2743 * The two pipe frame counter registers are not synchronized, so
2744 * reading a stable value is somewhat tricky. The following code
2745 * should work:
2746 *
2747 * do {
2748 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2749 * PIPE_FRAME_HIGH_SHIFT;
2750 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2751 * PIPE_FRAME_LOW_SHIFT);
2752 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2753 * PIPE_FRAME_HIGH_SHIFT);
2754 * } while (high1 != high2);
2755 * frame = (high1 << 8) | low1;
2756 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002757#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002758#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2759#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002760#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002761#define PIPE_FRAME_LOW_MASK 0xff000000
2762#define PIPE_FRAME_LOW_SHIFT 24
2763#define PIPE_PIXEL_MASK 0x00ffffff
2764#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002765/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766#define _PIPEA_FRMCOUNT_GM45 0x70040
2767#define _PIPEA_FLIPCOUNT_GM45 0x70044
2768#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002769
2770/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002771#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002772/* Old style CUR*CNTR flags (desktop 8xx) */
2773#define CURSOR_ENABLE 0x80000000
2774#define CURSOR_GAMMA_ENABLE 0x40000000
2775#define CURSOR_STRIDE_MASK 0x30000000
2776#define CURSOR_FORMAT_SHIFT 24
2777#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2778#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2779#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2780#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2781#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2782#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2783/* New style CUR*CNTR flags */
2784#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002785#define CURSOR_MODE_DISABLE 0x00
2786#define CURSOR_MODE_64_32B_AX 0x07
2787#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002788#define MCURSOR_PIPE_SELECT (1 << 28)
2789#define MCURSOR_PIPE_A 0x00
2790#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002791#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002792#define _CURABASE 0x70084
2793#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002794#define CURSOR_POS_MASK 0x007FF
2795#define CURSOR_POS_SIGN 0x8000
2796#define CURSOR_X_SHIFT 0
2797#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002798#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002799#define _CURBCNTR 0x700c0
2800#define _CURBBASE 0x700c4
2801#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002802
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002803#define _CURBCNTR_IVB 0x71080
2804#define _CURBBASE_IVB 0x71084
2805#define _CURBPOS_IVB 0x71088
2806
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002807#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2808#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2809#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002810
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002811#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2812#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2813#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2814
Jesse Barnes585fb112008-07-29 11:54:06 -07002815/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002816#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002817#define DISPLAY_PLANE_ENABLE (1<<31)
2818#define DISPLAY_PLANE_DISABLE 0
2819#define DISPPLANE_GAMMA_ENABLE (1<<30)
2820#define DISPPLANE_GAMMA_DISABLE 0
2821#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2822#define DISPPLANE_8BPP (0x2<<26)
2823#define DISPPLANE_15_16BPP (0x4<<26)
2824#define DISPPLANE_16BPP (0x5<<26)
2825#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2826#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002827#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002828#define DISPPLANE_STEREO_ENABLE (1<<25)
2829#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002830#define DISPPLANE_SEL_PIPE_SHIFT 24
2831#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002832#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002833#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002834#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2835#define DISPPLANE_SRC_KEY_DISABLE 0
2836#define DISPPLANE_LINE_DOUBLE (1<<20)
2837#define DISPPLANE_NO_LINE_DOUBLE 0
2838#define DISPPLANE_STEREO_POLARITY_FIRST 0
2839#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002840#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002841#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002842#define _DSPAADDR 0x70184
2843#define _DSPASTRIDE 0x70188
2844#define _DSPAPOS 0x7018C /* reserved */
2845#define _DSPASIZE 0x70190
2846#define _DSPASURF 0x7019C /* 965+ only */
2847#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002848
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002849#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2850#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2851#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2852#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2853#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2854#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2855#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002856
Jesse Barnes585fb112008-07-29 11:54:06 -07002857/* VBIOS flags */
2858#define SWF00 0x71410
2859#define SWF01 0x71414
2860#define SWF02 0x71418
2861#define SWF03 0x7141c
2862#define SWF04 0x71420
2863#define SWF05 0x71424
2864#define SWF06 0x71428
2865#define SWF10 0x70410
2866#define SWF11 0x70414
2867#define SWF14 0x71420
2868#define SWF30 0x72414
2869#define SWF31 0x72418
2870#define SWF32 0x7241c
2871
2872/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002873#define _PIPEBDSL 0x71000
2874#define _PIPEBCONF 0x71008
2875#define _PIPEBSTAT 0x71024
2876#define _PIPEBFRAMEHIGH 0x71040
2877#define _PIPEBFRAMEPIXEL 0x71044
2878#define _PIPEB_FRMCOUNT_GM45 0x71040
2879#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002880
Jesse Barnes585fb112008-07-29 11:54:06 -07002881
2882/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002883#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002884#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2885#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2886#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2887#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002888#define _DSPBADDR 0x71184
2889#define _DSPBSTRIDE 0x71188
2890#define _DSPBPOS 0x7118C
2891#define _DSPBSIZE 0x71190
2892#define _DSPBSURF 0x7119C
2893#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002894
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002895/* Sprite A control */
2896#define _DVSACNTR 0x72180
2897#define DVS_ENABLE (1<<31)
2898#define DVS_GAMMA_ENABLE (1<<30)
2899#define DVS_PIXFORMAT_MASK (3<<25)
2900#define DVS_FORMAT_YUV422 (0<<25)
2901#define DVS_FORMAT_RGBX101010 (1<<25)
2902#define DVS_FORMAT_RGBX888 (2<<25)
2903#define DVS_FORMAT_RGBX161616 (3<<25)
2904#define DVS_SOURCE_KEY (1<<22)
2905#define DVS_RGB_ORDER_RGBX (1<<20)
2906#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2907#define DVS_YUV_ORDER_YUYV (0<<16)
2908#define DVS_YUV_ORDER_UYVY (1<<16)
2909#define DVS_YUV_ORDER_YVYU (2<<16)
2910#define DVS_YUV_ORDER_VYUY (3<<16)
2911#define DVS_DEST_KEY (1<<2)
2912#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2913#define DVS_TILED (1<<10)
2914#define _DVSALINOFF 0x72184
2915#define _DVSASTRIDE 0x72188
2916#define _DVSAPOS 0x7218c
2917#define _DVSASIZE 0x72190
2918#define _DVSAKEYVAL 0x72194
2919#define _DVSAKEYMSK 0x72198
2920#define _DVSASURF 0x7219c
2921#define _DVSAKEYMAXVAL 0x721a0
2922#define _DVSATILEOFF 0x721a4
2923#define _DVSASURFLIVE 0x721ac
2924#define _DVSASCALE 0x72204
2925#define DVS_SCALE_ENABLE (1<<31)
2926#define DVS_FILTER_MASK (3<<29)
2927#define DVS_FILTER_MEDIUM (0<<29)
2928#define DVS_FILTER_ENHANCING (1<<29)
2929#define DVS_FILTER_SOFTENING (2<<29)
2930#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2931#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2932#define _DVSAGAMC 0x72300
2933
2934#define _DVSBCNTR 0x73180
2935#define _DVSBLINOFF 0x73184
2936#define _DVSBSTRIDE 0x73188
2937#define _DVSBPOS 0x7318c
2938#define _DVSBSIZE 0x73190
2939#define _DVSBKEYVAL 0x73194
2940#define _DVSBKEYMSK 0x73198
2941#define _DVSBSURF 0x7319c
2942#define _DVSBKEYMAXVAL 0x731a0
2943#define _DVSBTILEOFF 0x731a4
2944#define _DVSBSURFLIVE 0x731ac
2945#define _DVSBSCALE 0x73204
2946#define _DVSBGAMC 0x73300
2947
2948#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2949#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2950#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2951#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2952#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002953#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002954#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2955#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2956#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002957#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2958#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002959
2960#define _SPRA_CTL 0x70280
2961#define SPRITE_ENABLE (1<<31)
2962#define SPRITE_GAMMA_ENABLE (1<<30)
2963#define SPRITE_PIXFORMAT_MASK (7<<25)
2964#define SPRITE_FORMAT_YUV422 (0<<25)
2965#define SPRITE_FORMAT_RGBX101010 (1<<25)
2966#define SPRITE_FORMAT_RGBX888 (2<<25)
2967#define SPRITE_FORMAT_RGBX161616 (3<<25)
2968#define SPRITE_FORMAT_YUV444 (4<<25)
2969#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2970#define SPRITE_CSC_ENABLE (1<<24)
2971#define SPRITE_SOURCE_KEY (1<<22)
2972#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2973#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2974#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2975#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2976#define SPRITE_YUV_ORDER_YUYV (0<<16)
2977#define SPRITE_YUV_ORDER_UYVY (1<<16)
2978#define SPRITE_YUV_ORDER_YVYU (2<<16)
2979#define SPRITE_YUV_ORDER_VYUY (3<<16)
2980#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2981#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2982#define SPRITE_TILED (1<<10)
2983#define SPRITE_DEST_KEY (1<<2)
2984#define _SPRA_LINOFF 0x70284
2985#define _SPRA_STRIDE 0x70288
2986#define _SPRA_POS 0x7028c
2987#define _SPRA_SIZE 0x70290
2988#define _SPRA_KEYVAL 0x70294
2989#define _SPRA_KEYMSK 0x70298
2990#define _SPRA_SURF 0x7029c
2991#define _SPRA_KEYMAX 0x702a0
2992#define _SPRA_TILEOFF 0x702a4
2993#define _SPRA_SCALE 0x70304
2994#define SPRITE_SCALE_ENABLE (1<<31)
2995#define SPRITE_FILTER_MASK (3<<29)
2996#define SPRITE_FILTER_MEDIUM (0<<29)
2997#define SPRITE_FILTER_ENHANCING (1<<29)
2998#define SPRITE_FILTER_SOFTENING (2<<29)
2999#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3000#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3001#define _SPRA_GAMC 0x70400
3002
3003#define _SPRB_CTL 0x71280
3004#define _SPRB_LINOFF 0x71284
3005#define _SPRB_STRIDE 0x71288
3006#define _SPRB_POS 0x7128c
3007#define _SPRB_SIZE 0x71290
3008#define _SPRB_KEYVAL 0x71294
3009#define _SPRB_KEYMSK 0x71298
3010#define _SPRB_SURF 0x7129c
3011#define _SPRB_KEYMAX 0x712a0
3012#define _SPRB_TILEOFF 0x712a4
3013#define _SPRB_SCALE 0x71304
3014#define _SPRB_GAMC 0x71400
3015
3016#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3017#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3018#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3019#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3020#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3021#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3022#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3023#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3024#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3025#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3026#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3027#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3028
Jesse Barnes585fb112008-07-29 11:54:06 -07003029/* VBIOS regs */
3030#define VGACNTRL 0x71400
3031# define VGA_DISP_DISABLE (1 << 31)
3032# define VGA_2X_MODE (1 << 30)
3033# define VGA_PIPE_B_SELECT (1 << 29)
3034
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003035/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003036
3037#define CPU_VGACNTRL 0x41000
3038
3039#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3040#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3041#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3042#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3043#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3044#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3045#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3046#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3047#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3048
3049/* refresh rate hardware control */
3050#define RR_HW_CTL 0x45300
3051#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3052#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3053
3054#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003055#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003056#define FDI_PLL_BIOS_1 0x46004
3057#define FDI_PLL_BIOS_2 0x46008
3058#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3059#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3060#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3061
Eric Anholt8956c8b2010-03-18 13:21:14 -07003062#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003063# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3064# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003065# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3066# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3067
3068#define PCH_3DCGDIS0 0x46020
3069# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3070# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3071
Eric Anholt06f37752010-12-14 10:06:46 -08003072#define PCH_3DCGDIS1 0x46024
3073# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3074
Zhenyu Wangb9055052009-06-05 15:38:38 +08003075#define FDI_PLL_FREQ_CTL 0x46030
3076#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3077#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3078#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3079
3080
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003081#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003082#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3083#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003084#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003085#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003086#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003087
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003088#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003089#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003090#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003091#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003093#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003094#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003095#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003096#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003097
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003098#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003099#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003100#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003101#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003102
3103/* PIPEB timing regs are same start from 0x61000 */
3104
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003105#define _PIPEB_DATA_M1 0x61030
3106#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003107
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003108#define _PIPEB_DATA_M2 0x61038
3109#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003110
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003111#define _PIPEB_LINK_M1 0x61040
3112#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003113
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003114#define _PIPEB_LINK_M2 0x61048
3115#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003116
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003117#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3118#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3119#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3120#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3121#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3122#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3123#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3124#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003125
3126/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003127/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3128#define _PFA_CTL_1 0x68080
3129#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003130#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003131#define PF_FILTER_MASK (3<<23)
3132#define PF_FILTER_PROGRAMMED (0<<23)
3133#define PF_FILTER_MED_3x3 (1<<23)
3134#define PF_FILTER_EDGE_ENHANCE (2<<23)
3135#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003136#define _PFA_WIN_SZ 0x68074
3137#define _PFB_WIN_SZ 0x68874
3138#define _PFA_WIN_POS 0x68070
3139#define _PFB_WIN_POS 0x68870
3140#define _PFA_VSCALE 0x68084
3141#define _PFB_VSCALE 0x68884
3142#define _PFA_HSCALE 0x68090
3143#define _PFB_HSCALE 0x68890
3144
3145#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3146#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3147#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3148#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3149#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003150
3151/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003152#define _LGC_PALETTE_A 0x4a000
3153#define _LGC_PALETTE_B 0x4a800
3154#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003155
3156/* interrupts */
3157#define DE_MASTER_IRQ_CONTROL (1 << 31)
3158#define DE_SPRITEB_FLIP_DONE (1 << 29)
3159#define DE_SPRITEA_FLIP_DONE (1 << 28)
3160#define DE_PLANEB_FLIP_DONE (1 << 27)
3161#define DE_PLANEA_FLIP_DONE (1 << 26)
3162#define DE_PCU_EVENT (1 << 25)
3163#define DE_GTT_FAULT (1 << 24)
3164#define DE_POISON (1 << 23)
3165#define DE_PERFORM_COUNTER (1 << 22)
3166#define DE_PCH_EVENT (1 << 21)
3167#define DE_AUX_CHANNEL_A (1 << 20)
3168#define DE_DP_A_HOTPLUG (1 << 19)
3169#define DE_GSE (1 << 18)
3170#define DE_PIPEB_VBLANK (1 << 15)
3171#define DE_PIPEB_EVEN_FIELD (1 << 14)
3172#define DE_PIPEB_ODD_FIELD (1 << 13)
3173#define DE_PIPEB_LINE_COMPARE (1 << 12)
3174#define DE_PIPEB_VSYNC (1 << 11)
3175#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3176#define DE_PIPEA_VBLANK (1 << 7)
3177#define DE_PIPEA_EVEN_FIELD (1 << 6)
3178#define DE_PIPEA_ODD_FIELD (1 << 5)
3179#define DE_PIPEA_LINE_COMPARE (1 << 4)
3180#define DE_PIPEA_VSYNC (1 << 3)
3181#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3182
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003183/* More Ivybridge lolz */
3184#define DE_ERR_DEBUG_IVB (1<<30)
3185#define DE_GSE_IVB (1<<29)
3186#define DE_PCH_EVENT_IVB (1<<28)
3187#define DE_DP_A_HOTPLUG_IVB (1<<27)
3188#define DE_AUX_CHANNEL_A_IVB (1<<26)
3189#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3190#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3191#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3192#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3193#define DE_PIPEB_VBLANK_IVB (1<<5)
3194#define DE_PIPEA_VBLANK_IVB (1<<0)
3195
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003196#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3197#define MASTER_INTERRUPT_ENABLE (1<<31)
3198
Zhenyu Wangb9055052009-06-05 15:38:38 +08003199#define DEISR 0x44000
3200#define DEIMR 0x44004
3201#define DEIIR 0x44008
3202#define DEIER 0x4400c
3203
3204/* GT interrupt */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003205#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3206#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3207#define GT_BLT_USER_INTERRUPT (1 << 22)
3208#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3209#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3210#define GT_BSD_USER_INTERRUPT (1 << 5)
3211#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3212#define GT_PIPE_NOTIFY (1 << 4)
3213#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3214#define GT_SYNC_STATUS (1 << 2)
3215#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003216
3217#define GTISR 0x44010
3218#define GTIMR 0x44014
3219#define GTIIR 0x44018
3220#define GTIER 0x4401c
3221
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003222#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003223/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3224#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003225#define ILK_DPARB_GATE (1<<22)
3226#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003227#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3228#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3229#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3230#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3231#define ILK_HDCP_DISABLE (1<<25)
3232#define ILK_eDP_A_DISABLE (1<<24)
3233#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003234#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003235#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003236#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003237#define ILK_DPFD_CLK_GATE (1<<7)
3238
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003239/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3240#define ILK_CLK_FBC (1<<7)
3241#define ILK_DPFC_DIS1 (1<<8)
3242#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003243
Eric Anholt116ac8d2011-12-21 10:31:09 -08003244#define IVB_CHICKEN3 0x4200c
3245# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3246# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3247
Zhenyu Wang553bd142009-09-02 10:57:52 +08003248#define DISP_ARB_CTL 0x45000
3249#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003250#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003251
Jesse Barnesfb046852012-03-28 13:39:26 -07003252/* GEN7 chicken */
3253#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3254# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3255
3256#define GEN7_L3CNTLREG1 0xB01C
3257#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3258
3259#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3260#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3261
3262/* WaCatErrorRejectionIssue */
3263#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3264#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3265
Zhenyu Wangb9055052009-06-05 15:38:38 +08003266/* PCH */
3267
3268/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08003269#define SDE_AUDIO_POWER_D (1 << 27)
3270#define SDE_AUDIO_POWER_C (1 << 26)
3271#define SDE_AUDIO_POWER_B (1 << 25)
3272#define SDE_AUDIO_POWER_SHIFT (25)
3273#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3274#define SDE_GMBUS (1 << 24)
3275#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3276#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3277#define SDE_AUDIO_HDCP_MASK (3 << 22)
3278#define SDE_AUDIO_TRANSB (1 << 21)
3279#define SDE_AUDIO_TRANSA (1 << 20)
3280#define SDE_AUDIO_TRANS_MASK (3 << 20)
3281#define SDE_POISON (1 << 19)
3282/* 18 reserved */
3283#define SDE_FDI_RXB (1 << 17)
3284#define SDE_FDI_RXA (1 << 16)
3285#define SDE_FDI_MASK (3 << 16)
3286#define SDE_AUXD (1 << 15)
3287#define SDE_AUXC (1 << 14)
3288#define SDE_AUXB (1 << 13)
3289#define SDE_AUX_MASK (7 << 13)
3290/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003291#define SDE_CRT_HOTPLUG (1 << 11)
3292#define SDE_PORTD_HOTPLUG (1 << 10)
3293#define SDE_PORTC_HOTPLUG (1 << 9)
3294#define SDE_PORTB_HOTPLUG (1 << 8)
3295#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003296#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003297#define SDE_TRANSB_CRC_DONE (1 << 5)
3298#define SDE_TRANSB_CRC_ERR (1 << 4)
3299#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3300#define SDE_TRANSA_CRC_DONE (1 << 2)
3301#define SDE_TRANSA_CRC_ERR (1 << 1)
3302#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3303#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003304/* CPT */
3305#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3306#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3307#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3308#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003309#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3310 SDE_PORTD_HOTPLUG_CPT | \
3311 SDE_PORTC_HOTPLUG_CPT | \
3312 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003313
3314#define SDEISR 0xc4000
3315#define SDEIMR 0xc4004
3316#define SDEIIR 0xc4008
3317#define SDEIER 0xc400c
3318
3319/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003320#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003321#define PORTD_HOTPLUG_ENABLE (1 << 20)
3322#define PORTD_PULSE_DURATION_2ms (0)
3323#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3324#define PORTD_PULSE_DURATION_6ms (2 << 18)
3325#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003326#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003327#define PORTD_HOTPLUG_NO_DETECT (0)
3328#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3329#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3330#define PORTC_HOTPLUG_ENABLE (1 << 12)
3331#define PORTC_PULSE_DURATION_2ms (0)
3332#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3333#define PORTC_PULSE_DURATION_6ms (2 << 10)
3334#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003335#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003336#define PORTC_HOTPLUG_NO_DETECT (0)
3337#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3338#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3339#define PORTB_HOTPLUG_ENABLE (1 << 4)
3340#define PORTB_PULSE_DURATION_2ms (0)
3341#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3342#define PORTB_PULSE_DURATION_6ms (2 << 2)
3343#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003344#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003345#define PORTB_HOTPLUG_NO_DETECT (0)
3346#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3347#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3348
3349#define PCH_GPIOA 0xc5010
3350#define PCH_GPIOB 0xc5014
3351#define PCH_GPIOC 0xc5018
3352#define PCH_GPIOD 0xc501c
3353#define PCH_GPIOE 0xc5020
3354#define PCH_GPIOF 0xc5024
3355
Eric Anholtf0217c42009-12-01 11:56:30 -08003356#define PCH_GMBUS0 0xc5100
3357#define PCH_GMBUS1 0xc5104
3358#define PCH_GMBUS2 0xc5108
3359#define PCH_GMBUS3 0xc510c
3360#define PCH_GMBUS4 0xc5110
3361#define PCH_GMBUS5 0xc5120
3362
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003363#define _PCH_DPLL_A 0xc6014
3364#define _PCH_DPLL_B 0xc6018
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003365#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003366
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003367#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003368#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003369#define _PCH_FPA1 0xc6044
3370#define _PCH_FPB0 0xc6048
3371#define _PCH_FPB1 0xc604c
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003372#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3373#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003374
3375#define PCH_DPLL_TEST 0xc606c
3376
3377#define PCH_DREF_CONTROL 0xC6200
3378#define DREF_CONTROL_MASK 0x7fc3
3379#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3380#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3381#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3382#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3383#define DREF_SSC_SOURCE_DISABLE (0<<11)
3384#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003385#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003386#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3387#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3388#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003389#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003390#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3391#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003392#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003393#define DREF_SSC4_DOWNSPREAD (0<<6)
3394#define DREF_SSC4_CENTERSPREAD (1<<6)
3395#define DREF_SSC1_DISABLE (0<<1)
3396#define DREF_SSC1_ENABLE (1<<1)
3397#define DREF_SSC4_DISABLE (0)
3398#define DREF_SSC4_ENABLE (1)
3399
3400#define PCH_RAWCLK_FREQ 0xc6204
3401#define FDL_TP1_TIMER_SHIFT 12
3402#define FDL_TP1_TIMER_MASK (3<<12)
3403#define FDL_TP2_TIMER_SHIFT 10
3404#define FDL_TP2_TIMER_MASK (3<<10)
3405#define RAWCLK_FREQ_MASK 0x3ff
3406
3407#define PCH_DPLL_TMR_CFG 0xc6208
3408
3409#define PCH_SSC4_PARMS 0xc6210
3410#define PCH_SSC4_AUX_PARMS 0xc6214
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412#define PCH_DPLL_SEL 0xc7000
3413#define TRANSA_DPLL_ENABLE (1<<3)
3414#define TRANSA_DPLLB_SEL (1<<0)
3415#define TRANSA_DPLLA_SEL 0
3416#define TRANSB_DPLL_ENABLE (1<<7)
3417#define TRANSB_DPLLB_SEL (1<<4)
3418#define TRANSB_DPLLA_SEL (0)
3419#define TRANSC_DPLL_ENABLE (1<<11)
3420#define TRANSC_DPLLB_SEL (1<<8)
3421#define TRANSC_DPLLA_SEL (0)
3422
Zhenyu Wangb9055052009-06-05 15:38:38 +08003423/* transcoder */
3424
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003425#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003426#define TRANS_HTOTAL_SHIFT 16
3427#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003428#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003429#define TRANS_HBLANK_END_SHIFT 16
3430#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003431#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003432#define TRANS_HSYNC_END_SHIFT 16
3433#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003434#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003435#define TRANS_VTOTAL_SHIFT 16
3436#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003437#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003438#define TRANS_VBLANK_END_SHIFT 16
3439#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003440#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003441#define TRANS_VSYNC_END_SHIFT 16
3442#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003443#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003444
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003445#define _TRANSA_DATA_M1 0xe0030
3446#define _TRANSA_DATA_N1 0xe0034
3447#define _TRANSA_DATA_M2 0xe0038
3448#define _TRANSA_DATA_N2 0xe003c
3449#define _TRANSA_DP_LINK_M1 0xe0040
3450#define _TRANSA_DP_LINK_N1 0xe0044
3451#define _TRANSA_DP_LINK_M2 0xe0048
3452#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003453
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003454/* Per-transcoder DIP controls */
3455
3456#define _VIDEO_DIP_CTL_A 0xe0200
3457#define _VIDEO_DIP_DATA_A 0xe0208
3458#define _VIDEO_DIP_GCP_A 0xe0210
3459
3460#define _VIDEO_DIP_CTL_B 0xe1200
3461#define _VIDEO_DIP_DATA_B 0xe1208
3462#define _VIDEO_DIP_GCP_B 0xe1210
3463
3464#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3465#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3466#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3467
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003468#define VLV_VIDEO_DIP_CTL_A 0x60220
3469#define VLV_VIDEO_DIP_DATA_A 0x60208
3470#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3471
3472#define VLV_VIDEO_DIP_CTL_B 0x61170
3473#define VLV_VIDEO_DIP_DATA_B 0x61174
3474#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3475
3476#define VLV_TVIDEO_DIP_CTL(pipe) \
3477 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3478#define VLV_TVIDEO_DIP_DATA(pipe) \
3479 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3480#define VLV_TVIDEO_DIP_GCP(pipe) \
3481 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3482
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003483#define _TRANS_HTOTAL_B 0xe1000
3484#define _TRANS_HBLANK_B 0xe1004
3485#define _TRANS_HSYNC_B 0xe1008
3486#define _TRANS_VTOTAL_B 0xe100c
3487#define _TRANS_VBLANK_B 0xe1010
3488#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003489#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003490
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003491#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3492#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3493#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3494#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3495#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3496#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003497#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3498 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003499
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003500#define _TRANSB_DATA_M1 0xe1030
3501#define _TRANSB_DATA_N1 0xe1034
3502#define _TRANSB_DATA_M2 0xe1038
3503#define _TRANSB_DATA_N2 0xe103c
3504#define _TRANSB_DP_LINK_M1 0xe1040
3505#define _TRANSB_DP_LINK_N1 0xe1044
3506#define _TRANSB_DP_LINK_M2 0xe1048
3507#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003508
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003509#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3510#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3511#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3512#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3513#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3514#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3515#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3516#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3517
3518#define _TRANSACONF 0xf0008
3519#define _TRANSBCONF 0xf1008
3520#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003521#define TRANS_DISABLE (0<<31)
3522#define TRANS_ENABLE (1<<31)
3523#define TRANS_STATE_MASK (1<<30)
3524#define TRANS_STATE_DISABLE (0<<30)
3525#define TRANS_STATE_ENABLE (1<<30)
3526#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3527#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3528#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3529#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3530#define TRANS_DP_AUDIO_ONLY (1<<26)
3531#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003532#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003533#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003534#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003535#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003536#define TRANS_8BPC (0<<5)
3537#define TRANS_10BPC (1<<5)
3538#define TRANS_6BPC (2<<5)
3539#define TRANS_12BPC (3<<5)
3540
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003541#define _TRANSA_CHICKEN2 0xf0064
3542#define _TRANSB_CHICKEN2 0xf1064
3543#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3544#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3545
Jesse Barnes291427f2011-07-29 12:42:37 -07003546#define SOUTH_CHICKEN1 0xc2000
3547#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3548#define FDIA_PHASE_SYNC_SHIFT_EN 18
3549#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3550#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003551#define SOUTH_CHICKEN2 0xc2004
3552#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3553
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003554#define _FDI_RXA_CHICKEN 0xc200c
3555#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003556#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3557#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003558#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003559
Jesse Barnes382b0932010-10-07 16:01:25 -07003560#define SOUTH_DSPCLK_GATE_D 0xc2020
3561#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3562
Zhenyu Wangb9055052009-06-05 15:38:38 +08003563/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003564#define _FDI_TXA_CTL 0x60100
3565#define _FDI_TXB_CTL 0x61100
3566#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003567#define FDI_TX_DISABLE (0<<31)
3568#define FDI_TX_ENABLE (1<<31)
3569#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3570#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3571#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3572#define FDI_LINK_TRAIN_NONE (3<<28)
3573#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3574#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3575#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3576#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3577#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3578#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3579#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3580#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3582 SNB has different settings. */
3583/* SNB A-stepping */
3584#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3585#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3586#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3587#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3588/* SNB B-stepping */
3589#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3590#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3591#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3592#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3593#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003594#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3595#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3596#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3597#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3598#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003599/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003600#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003601
3602/* Ivybridge has different bits for lolz */
3603#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3604#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3605#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3606#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3607
Zhenyu Wangb9055052009-06-05 15:38:38 +08003608/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003609#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003610#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003611#define FDI_SCRAMBLING_ENABLE (0<<7)
3612#define FDI_SCRAMBLING_DISABLE (1<<7)
3613
3614/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003615#define _FDI_RXA_CTL 0xf000c
3616#define _FDI_RXB_CTL 0xf100c
3617#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003618#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003619/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003620#define FDI_FS_ERRC_ENABLE (1<<27)
3621#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003622#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3623#define FDI_8BPC (0<<16)
3624#define FDI_10BPC (1<<16)
3625#define FDI_6BPC (2<<16)
3626#define FDI_12BPC (3<<16)
3627#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3628#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3629#define FDI_RX_PLL_ENABLE (1<<13)
3630#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3631#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3632#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3633#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3634#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003635#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003636/* CPT */
3637#define FDI_AUTO_TRAINING (1<<10)
3638#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3639#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3640#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3641#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3642#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003643
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003644#define _FDI_RXA_MISC 0xf0010
3645#define _FDI_RXB_MISC 0xf1010
3646#define _FDI_RXA_TUSIZE1 0xf0030
3647#define _FDI_RXA_TUSIZE2 0xf0038
3648#define _FDI_RXB_TUSIZE1 0xf1030
3649#define _FDI_RXB_TUSIZE2 0xf1038
3650#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3651#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3652#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003653
3654/* FDI_RX interrupt register format */
3655#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3656#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3657#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3658#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3659#define FDI_RX_FS_CODE_ERR (1<<6)
3660#define FDI_RX_FE_CODE_ERR (1<<5)
3661#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3662#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3663#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3664#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3665#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3666
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003667#define _FDI_RXA_IIR 0xf0014
3668#define _FDI_RXA_IMR 0xf0018
3669#define _FDI_RXB_IIR 0xf1014
3670#define _FDI_RXB_IMR 0xf1018
3671#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3672#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003673
3674#define FDI_PLL_CTL_1 0xfe000
3675#define FDI_PLL_CTL_2 0xfe004
3676
3677/* CRT */
3678#define PCH_ADPA 0xe1100
3679#define ADPA_TRANS_SELECT_MASK (1<<30)
3680#define ADPA_TRANS_A_SELECT 0
3681#define ADPA_TRANS_B_SELECT (1<<30)
3682#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3683#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3684#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3685#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3686#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3687#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3688#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3689#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3690#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3691#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3692#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3693#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3694#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3695#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3696#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3697#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3698#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3699#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3700#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3701
3702/* or SDVOB */
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003703#define VLV_HDMIB 0x61140
Zhenyu Wangb9055052009-06-05 15:38:38 +08003704#define HDMIB 0xe1140
3705#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003706#define TRANSCODER(pipe) ((pipe) << 30)
3707#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3708#define TRANSCODER_MASK (1 << 30)
3709#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003710#define COLOR_FORMAT_8bpc (0)
3711#define COLOR_FORMAT_12bpc (3 << 26)
3712#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3713#define SDVO_ENCODING (0)
3714#define TMDS_ENCODING (2 << 10)
3715#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003716/* CPT */
3717#define HDMI_MODE_SELECT (1 << 9)
3718#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003719#define SDVOB_BORDER_ENABLE (1 << 7)
3720#define AUDIO_ENABLE (1 << 6)
3721#define VSYNC_ACTIVE_HIGH (1 << 4)
3722#define HSYNC_ACTIVE_HIGH (1 << 3)
3723#define PORT_DETECTED (1 << 2)
3724
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003725/* PCH SDVOB multiplex with HDMIB */
3726#define PCH_SDVOB HDMIB
3727
Zhenyu Wangb9055052009-06-05 15:38:38 +08003728#define HDMIC 0xe1150
3729#define HDMID 0xe1160
3730
3731#define PCH_LVDS 0xe1180
3732#define LVDS_DETECTED (1 << 1)
3733
3734#define BLC_PWM_CPU_CTL2 0x48250
3735#define PWM_ENABLE (1 << 31)
3736#define PWM_PIPE_A (0 << 29)
3737#define PWM_PIPE_B (1 << 29)
3738#define BLC_PWM_CPU_CTL 0x48254
3739
3740#define BLC_PWM_PCH_CTL1 0xc8250
3741#define PWM_PCH_ENABLE (1 << 31)
3742#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3743#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3744#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3745#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3746
3747#define BLC_PWM_PCH_CTL2 0xc8254
3748
3749#define PCH_PP_STATUS 0xc7200
3750#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003751#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003752#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003753#define EDP_FORCE_VDD (1 << 3)
3754#define EDP_BLC_ENABLE (1 << 2)
3755#define PANEL_POWER_RESET (1 << 1)
3756#define PANEL_POWER_OFF (0 << 0)
3757#define PANEL_POWER_ON (1 << 0)
3758#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003759#define PANEL_PORT_SELECT_MASK (3 << 30)
3760#define PANEL_PORT_SELECT_LVDS (0 << 30)
3761#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003762#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003763#define PANEL_PORT_SELECT_DPC (2 << 30)
3764#define PANEL_PORT_SELECT_DPD (3 << 30)
3765#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3766#define PANEL_POWER_UP_DELAY_SHIFT 16
3767#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3768#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3769
Zhenyu Wangb9055052009-06-05 15:38:38 +08003770#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003771#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3772#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3773#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3774#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3775
Zhenyu Wangb9055052009-06-05 15:38:38 +08003776#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003777#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3778#define PP_REFERENCE_DIVIDER_SHIFT 8
3779#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3780#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003781
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003782#define PCH_DP_B 0xe4100
3783#define PCH_DPB_AUX_CH_CTL 0xe4110
3784#define PCH_DPB_AUX_CH_DATA1 0xe4114
3785#define PCH_DPB_AUX_CH_DATA2 0xe4118
3786#define PCH_DPB_AUX_CH_DATA3 0xe411c
3787#define PCH_DPB_AUX_CH_DATA4 0xe4120
3788#define PCH_DPB_AUX_CH_DATA5 0xe4124
3789
3790#define PCH_DP_C 0xe4200
3791#define PCH_DPC_AUX_CH_CTL 0xe4210
3792#define PCH_DPC_AUX_CH_DATA1 0xe4214
3793#define PCH_DPC_AUX_CH_DATA2 0xe4218
3794#define PCH_DPC_AUX_CH_DATA3 0xe421c
3795#define PCH_DPC_AUX_CH_DATA4 0xe4220
3796#define PCH_DPC_AUX_CH_DATA5 0xe4224
3797
3798#define PCH_DP_D 0xe4300
3799#define PCH_DPD_AUX_CH_CTL 0xe4310
3800#define PCH_DPD_AUX_CH_DATA1 0xe4314
3801#define PCH_DPD_AUX_CH_DATA2 0xe4318
3802#define PCH_DPD_AUX_CH_DATA3 0xe431c
3803#define PCH_DPD_AUX_CH_DATA4 0xe4320
3804#define PCH_DPD_AUX_CH_DATA5 0xe4324
3805
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806/* CPT */
3807#define PORT_TRANS_A_SEL_CPT 0
3808#define PORT_TRANS_B_SEL_CPT (1<<29)
3809#define PORT_TRANS_C_SEL_CPT (2<<29)
3810#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003811#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812
3813#define TRANS_DP_CTL_A 0xe0300
3814#define TRANS_DP_CTL_B 0xe1300
3815#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003816#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3818#define TRANS_DP_PORT_SEL_B (0<<29)
3819#define TRANS_DP_PORT_SEL_C (1<<29)
3820#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003821#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003822#define TRANS_DP_PORT_SEL_MASK (3<<29)
3823#define TRANS_DP_AUDIO_ONLY (1<<26)
3824#define TRANS_DP_ENH_FRAMING (1<<18)
3825#define TRANS_DP_8BPC (0<<9)
3826#define TRANS_DP_10BPC (1<<9)
3827#define TRANS_DP_6BPC (2<<9)
3828#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003829#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3831#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3832#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3833#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003834#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835
3836/* SNB eDP training params */
3837/* SNB A-stepping */
3838#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3839#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3840#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3841#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3842/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003843#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3844#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3845#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3846#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3847#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3849
Keith Packard1a2eb462011-11-16 16:26:07 -08003850/* IVB */
3851#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3852#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3853#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3854#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3855#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3856#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3857#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3858
3859/* legacy values */
3860#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3861#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3862#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3863#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3864#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3865
3866#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3867
Zou Nan haicae58522010-11-09 17:17:32 +08003868#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07003869#define FORCEWAKE_VLV 0x1300b0
3870#define FORCEWAKE_ACK_VLV 0x1300b4
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003871#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003872#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3873#define FORCEWAKE_MT_ACK 0x130040
3874#define ECOBUS 0xa180
3875#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003876
Ben Widawskydd202c62012-02-09 10:15:18 +01003877#define GTFIFODBG 0x120000
3878#define GT_FIFO_CPU_ERROR_MASK 7
3879#define GT_FIFO_OVFERR (1<<2)
3880#define GT_FIFO_IAWRERR (1<<1)
3881#define GT_FIFO_IARDERR (1<<0)
3882
Chris Wilson91355832011-03-04 19:22:40 +00003883#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003884#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003885
Eric Anholt406478d2011-11-07 16:07:04 -08003886#define GEN6_UCGCTL2 0x9404
Jesse Barnesfb046852012-03-28 13:39:26 -07003887# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08003888# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08003889# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08003890
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003891#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00003892#define GEN6_TURBO_DISABLE (1<<31)
3893#define GEN6_FREQUENCY(x) ((x)<<25)
3894#define GEN6_OFFSET(x) ((x)<<19)
3895#define GEN6_AGGRESSIVE_TURBO (0<<15)
3896#define GEN6_RC_VIDEO_FREQ 0xA00C
3897#define GEN6_RC_CONTROL 0xA090
3898#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3899#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3900#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3901#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3902#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3903#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3904#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3905#define GEN6_RP_DOWN_TIMEOUT 0xA010
3906#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003907#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08003908#define GEN6_CAGF_SHIFT 8
3909#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003910#define GEN6_RP_CONTROL 0xA024
3911#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08003912#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3913#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3914#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3915#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3916#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00003917#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3918#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08003919#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3920#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3921#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3922#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00003923#define GEN6_RP_UP_THRESHOLD 0xA02C
3924#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08003925#define GEN6_RP_CUR_UP_EI 0xA050
3926#define GEN6_CURICONT_MASK 0xffffff
3927#define GEN6_RP_CUR_UP 0xA054
3928#define GEN6_CURBSYTAVG_MASK 0xffffff
3929#define GEN6_RP_PREV_UP 0xA058
3930#define GEN6_RP_CUR_DOWN_EI 0xA05C
3931#define GEN6_CURIAVG_MASK 0xffffff
3932#define GEN6_RP_CUR_DOWN 0xA060
3933#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00003934#define GEN6_RP_UP_EI 0xA068
3935#define GEN6_RP_DOWN_EI 0xA06C
3936#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3937#define GEN6_RC_STATE 0xA094
3938#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3939#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3940#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3941#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3942#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3943#define GEN6_RC_SLEEP 0xA0B0
3944#define GEN6_RC1e_THRESHOLD 0xA0B4
3945#define GEN6_RC6_THRESHOLD 0xA0B8
3946#define GEN6_RC6p_THRESHOLD 0xA0BC
3947#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003948#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00003949
3950#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07003951#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00003952#define GEN6_PMIIR 0x44028
3953#define GEN6_PMIER 0x4402C
3954#define GEN6_PM_MBOX_EVENT (1<<25)
3955#define GEN6_PM_THERMAL_EVENT (1<<24)
3956#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3957#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3958#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3959#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3960#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07003961#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3962 GEN6_PM_RP_DOWN_THRESHOLD | \
3963 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003964
3965#define GEN6_PCODE_MAILBOX 0x138124
3966#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08003967#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003968#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3969#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00003970#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003971#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00003972
Ben Widawsky4d855292011-12-12 19:34:16 -08003973#define GEN6_GT_CORE_STATUS 0x138060
3974#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3975#define GEN6_RCn_MASK 7
3976#define GEN6_RC0 0
3977#define GEN6_RC3 2
3978#define GEN6_RC6 3
3979#define GEN6_RC7 4
3980
Wu Fengguange0dac652011-09-05 14:25:34 +08003981#define G4X_AUD_VID_DID 0x62020
3982#define INTEL_AUDIO_DEVCL 0x808629FB
3983#define INTEL_AUDIO_DEVBLC 0x80862801
3984#define INTEL_AUDIO_DEVCTG 0x80862802
3985
3986#define G4X_AUD_CNTL_ST 0x620B4
3987#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3988#define G4X_ELDV_DEVCTG (1 << 14)
3989#define G4X_ELD_ADDR (0xf << 5)
3990#define G4X_ELD_ACK (1 << 4)
3991#define G4X_HDMIW_HDMIEDID 0x6210C
3992
Wu Fengguang1202b4c62011-12-09 20:42:18 +08003993#define IBX_HDMIW_HDMIEDID_A 0xE2050
3994#define IBX_AUD_CNTL_ST_A 0xE20B4
3995#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3996#define IBX_ELD_ADDRESS (0x1f << 5)
3997#define IBX_ELD_ACK (1 << 4)
3998#define IBX_AUD_CNTL_ST2 0xE20C0
3999#define IBX_ELD_VALIDB (1 << 0)
4000#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004001
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004002#define CPT_HDMIW_HDMIEDID_A 0xE5050
4003#define CPT_AUD_CNTL_ST_A 0xE50B4
4004#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004005
Eric Anholtae662d32012-01-03 09:23:29 -08004006/* These are the 4 32-bit write offset registers for each stream
4007 * output buffer. It determines the offset from the
4008 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4009 */
4010#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4011
Wu Fengguangb6daa022012-01-06 14:41:31 -06004012#define IBX_AUD_CONFIG_A 0xe2000
4013#define CPT_AUD_CONFIG_A 0xe5000
4014#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4015#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4016#define AUD_CONFIG_UPPER_N_SHIFT 20
4017#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4018#define AUD_CONFIG_LOWER_N_SHIFT 4
4019#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4020#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4021#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4022#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4023
Jesse Barnes585fb112008-07-29 11:54:06 -07004024#endif /* _I915_REG_H_ */