blob: a15f10343f53fa4238b9e0d9d4169a4e9388450d [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * MPC8568E MDS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2007, 2008 Freescale Semiconductor Inc.
Andy Flemingc2882bb2007-02-09 17:28:31 -06005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Flemingc2882bb2007-02-09 17:28:31 -060013
Andy Flemingc2882bb2007-02-09 17:28:31 -060014/ {
15 model = "MPC8568EMDS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8568EMDS", "MPC85xxMDS";
Andy Flemingc2882bb2007-02-09 17:28:31 -060017 #address-cells = <1>;
18 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 ethernet3 = &enet3;
25 serial0 = &serial0;
26 serial1 = &serial1;
27 pci0 = &pci0;
28 pci1 = &pci1;
29 };
30
Andy Flemingc2882bb2007-02-09 17:28:31 -060031 cpus {
Andy Flemingc2882bb2007-02-09 17:28:31 -060032 #address-cells = <1>;
33 #size-cells = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060034
35 PowerPC,8568@0 {
36 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050037 reg = <0x0>;
38 d-cache-line-size = <32>; // 32 bytes
39 i-cache-line-size = <32>; // 32 bytes
40 d-cache-size = <0x8000>; // L1, 32K
41 i-cache-size = <0x8000>; // L1, 32K
Andy Flemingc2882bb2007-02-09 17:28:31 -060042 timebase-frequency = <0>;
43 bus-frequency = <0>;
44 clock-frequency = <0>;
Kumar Galac0540652008-05-30 13:43:43 -050045 next-level-cache = <&L2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060046 };
47 };
48
49 memory {
50 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050051 reg = <0x0 0x10000000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060052 };
53
54 bcsr@f8000000 {
55 device_type = "board-control";
Kumar Gala32f960e2008-04-17 01:28:15 -050056 reg = <0xf8000000 0x8000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060057 };
58
59 soc8568@e0000000 {
60 #address-cells = <1>;
61 #size-cells = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060062 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050063 compatible = "simple-bus";
Kumar Gala32f960e2008-04-17 01:28:15 -050064 ranges = <0x0 0xe0000000 0x100000>;
65 reg = <0xe0000000 0x1000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060066 bus-frequency = <0>;
67
Kumar Gala4da421d2007-05-15 13:20:05 -050068 memory-controller@2000 {
69 compatible = "fsl,8568-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050070 reg = <0x2000 0x1000>;
Kumar Gala4da421d2007-05-15 13:20:05 -050071 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050072 interrupts = <18 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050073 };
74
Kumar Galac0540652008-05-30 13:43:43 -050075 L2: l2-cache-controller@20000 {
Kumar Gala4da421d2007-05-15 13:20:05 -050076 compatible = "fsl,8568-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050077 reg = <0x20000 0x1000>;
78 cache-line-size = <32>; // 32 bytes
79 cache-size = <0x80000>; // L2, 512K
Kumar Gala4da421d2007-05-15 13:20:05 -050080 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050081 interrupts = <16 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050082 };
83
Andy Flemingc2882bb2007-02-09 17:28:31 -060084 i2c@3000 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040085 #address-cells = <1>;
86 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060087 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060088 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050089 reg = <0x3000 0x100>;
90 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060091 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -060092 dfsrr;
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040093
94 rtc@68 {
95 compatible = "dallas,ds1374";
Kumar Gala32f960e2008-04-17 01:28:15 -050096 reg = <0x68>;
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +040097 };
Andy Flemingc2882bb2007-02-09 17:28:31 -060098 };
99
100 i2c@3100 {
Anton Vorontsovc0e4eb22007-10-02 17:47:43 +0400101 #address-cells = <1>;
102 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -0600103 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600104 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -0500105 reg = <0x3100 0x100>;
106 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600107 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600108 dfsrr;
109 };
110
Kumar Galadee80552008-06-27 13:45:19 -0500111 dma@21300 {
112 #address-cells = <1>;
113 #size-cells = <1>;
114 compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
115 reg = <0x21300 0x4>;
116 ranges = <0x0 0x21100 0x200>;
117 cell-index = <0>;
118 dma-channel@0 {
119 compatible = "fsl,mpc8568-dma-channel",
120 "fsl,eloplus-dma-channel";
121 reg = <0x0 0x80>;
122 cell-index = <0>;
123 interrupt-parent = <&mpic>;
124 interrupts = <20 2>;
125 };
126 dma-channel@80 {
127 compatible = "fsl,mpc8568-dma-channel",
128 "fsl,eloplus-dma-channel";
129 reg = <0x80 0x80>;
130 cell-index = <1>;
131 interrupt-parent = <&mpic>;
132 interrupts = <21 2>;
133 };
134 dma-channel@100 {
135 compatible = "fsl,mpc8568-dma-channel",
136 "fsl,eloplus-dma-channel";
137 reg = <0x100 0x80>;
138 cell-index = <2>;
139 interrupt-parent = <&mpic>;
140 interrupts = <22 2>;
141 };
142 dma-channel@180 {
143 compatible = "fsl,mpc8568-dma-channel",
144 "fsl,eloplus-dma-channel";
145 reg = <0x180 0x80>;
146 cell-index = <3>;
147 interrupt-parent = <&mpic>;
148 interrupts = <23 2>;
149 };
150 };
151
Andy Flemingc2882bb2007-02-09 17:28:31 -0600152 mdio@24520 {
153 #address-cells = <1>;
154 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600155 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -0500156 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600157
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400158 phy0: ethernet-phy@7 {
Kumar Gala52094872007-02-17 16:04:23 -0600159 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500160 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500161 reg = <0x7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600162 device_type = "ethernet-phy";
163 };
Kumar Gala52094872007-02-17 16:04:23 -0600164 phy1: ethernet-phy@1 {
165 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500166 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500167 reg = <0x1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600168 device_type = "ethernet-phy";
169 };
Kumar Gala52094872007-02-17 16:04:23 -0600170 phy2: ethernet-phy@2 {
171 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500172 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500173 reg = <0x2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600174 device_type = "ethernet-phy";
175 };
Kumar Gala52094872007-02-17 16:04:23 -0600176 phy3: ethernet-phy@3 {
177 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500178 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500179 reg = <0x3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600180 device_type = "ethernet-phy";
181 };
182 };
183
Kumar Galae77b28e2007-12-12 00:28:35 -0600184 enet0: ethernet@24000 {
185 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600186 device_type = "network";
187 model = "eTSEC";
188 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500189 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500190 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500191 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600192 interrupt-parent = <&mpic>;
193 phy-handle = <&phy2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600194 };
195
Kumar Galae77b28e2007-12-12 00:28:35 -0600196 enet1: ethernet@25000 {
197 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600198 device_type = "network";
199 model = "eTSEC";
200 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500201 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500202 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500203 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600204 interrupt-parent = <&mpic>;
205 phy-handle = <&phy3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600206 };
207
Kumar Galaea082fa2007-12-12 01:46:12 -0600208 serial0: serial@4500 {
209 cell-index = <0>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600210 device_type = "serial";
211 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500212 reg = <0x4500 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600213 clock-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500214 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600215 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600216 };
217
Roy Zang10ce8c62007-07-13 17:35:33 +0800218 global-utilities@e0000 { //global utilities block
219 compatible = "fsl,mpc8548-guts";
Kumar Gala32f960e2008-04-17 01:28:15 -0500220 reg = <0xe0000 0x1000>;
Roy Zang10ce8c62007-07-13 17:35:33 +0800221 fsl,has-rstcr;
222 };
223
Kumar Galaea082fa2007-12-12 01:46:12 -0600224 serial1: serial@4600 {
225 cell-index = <1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600226 device_type = "serial";
227 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500228 reg = <0x4600 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600229 clock-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500230 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600231 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600232 };
233
234 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500235 compatible = "fsl,sec2.1", "fsl,sec2.0";
236 reg = <0x30000 0x10000>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500237 interrupts = <45 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600238 interrupt-parent = <&mpic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500239 fsl,num-channels = <4>;
240 fsl,channel-fifo-len = <24>;
241 fsl,exec-units-mask = <0xfe>;
242 fsl,descriptor-types-mask = <0x12b0ebf>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600243 };
244
Kumar Gala52094872007-02-17 16:04:23 -0600245 mpic: pic@40000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600246 interrupt-controller;
247 #address-cells = <0>;
248 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500249 reg = <0x40000 0x40000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600250 compatible = "chrp,open-pic";
251 device_type = "open-pic";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600252 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500253
Andy Flemingc2882bb2007-02-09 17:28:31 -0600254 par_io@e0100 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500255 reg = <0xe0100 0x100>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600256 device_type = "par_io";
257 num-ports = <7>;
258
Kumar Gala52094872007-02-17 16:04:23 -0600259 pio1: ucc_pin@01 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600260 pio-map = <
261 /* port pin dir open_drain assignment has_irq */
Kumar Gala32f960e2008-04-17 01:28:15 -0500262 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
263 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
264 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
265 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
266 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
267 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
268 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
269 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
270 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
271 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
272 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
273 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
274 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
275 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
276 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
277 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
278 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
279 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
280 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
281 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
282 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
283 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
284 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
Andy Flemingc2882bb2007-02-09 17:28:31 -0600285 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500286
Kumar Gala52094872007-02-17 16:04:23 -0600287 pio2: ucc_pin@02 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600288 pio-map = <
289 /* port pin dir open_drain assignment has_irq */
Kumar Gala32f960e2008-04-17 01:28:15 -0500290 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
291 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
292 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
293 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
294 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
295 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
296 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
297 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
298 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
299 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
300 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
301 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
302 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
303 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
304 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
305 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
306 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
307 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
308 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
309 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
310 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
311 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
312 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
313 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
314 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
Andy Flemingc2882bb2007-02-09 17:28:31 -0600315 };
316 };
317 };
318
319 qe@e0080000 {
320 #address-cells = <1>;
321 #size-cells = <1>;
322 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300323 compatible = "fsl,qe";
Kumar Gala32f960e2008-04-17 01:28:15 -0500324 ranges = <0x0 0xe0080000 0x40000>;
325 reg = <0xe0080000 0x480>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600326 brg-frequency = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500327 bus-frequency = <396000000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600328
329 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500330 #address-cells = <1>;
331 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300332 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Haiying Wang8bdf5732008-04-17 08:56:02 -0400333 ranges = <0x0 0x10000 0x10000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600334
Paul Gortmaker390167e2008-01-28 02:27:51 -0500335 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300336 compatible = "fsl,qe-muram-data",
337 "fsl,cpm-muram-data";
Haiying Wang8bdf5732008-04-17 08:56:02 -0400338 reg = <0x0 0x10000>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600339 };
340 };
341
342 spi@4c0 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300343 cell-index = <0>;
344 compatible = "fsl,spi";
Kumar Gala32f960e2008-04-17 01:28:15 -0500345 reg = <0x4c0 0x40>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600346 interrupts = <2>;
Kumar Gala52094872007-02-17 16:04:23 -0600347 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600348 mode = "cpu";
349 };
350
351 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300352 cell-index = <1>;
353 compatible = "fsl,spi";
Kumar Gala32f960e2008-04-17 01:28:15 -0500354 reg = <0x500 0x40>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600355 interrupts = <1>;
Kumar Gala52094872007-02-17 16:04:23 -0600356 interrupt-parent = <&qeic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600357 mode = "cpu";
358 };
359
Kumar Galae77b28e2007-12-12 00:28:35 -0600360 enet2: ucc@2000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600361 device_type = "network";
362 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600363 cell-index = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500364 reg = <0x2000 0x200>;
365 interrupts = <32>;
Kumar Gala52094872007-02-17 16:04:23 -0600366 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500367 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600368 rx-clock-name = "none";
369 tx-clock-name = "clk16";
Kumar Gala52094872007-02-17 16:04:23 -0600370 pio-handle = <&pio1>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400371 phy-handle = <&phy0>;
372 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600373 };
374
Kumar Galae77b28e2007-12-12 00:28:35 -0600375 enet3: ucc@3000 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600376 device_type = "network";
377 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600378 cell-index = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500379 reg = <0x3000 0x200>;
380 interrupts = <33>;
Kumar Gala52094872007-02-17 16:04:23 -0600381 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500382 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600383 rx-clock-name = "none";
384 tx-clock-name = "clk16";
Kumar Gala52094872007-02-17 16:04:23 -0600385 pio-handle = <&pio2>;
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400386 phy-handle = <&phy1>;
387 phy-connection-type = "rgmii-id";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600388 };
389
390 mdio@2120 {
391 #address-cells = <1>;
392 #size-cells = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500393 reg = <0x2120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300394 compatible = "fsl,ucc-mdio";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600395
396 /* These are the same PHYs as on
397 * gianfar's MDIO bus */
Anton Vorontsovaf6521e2007-10-05 21:46:53 +0400398 qe_phy0: ethernet-phy@07 {
Kumar Gala52094872007-02-17 16:04:23 -0600399 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500400 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500401 reg = <0x7>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600402 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600403 };
Kumar Gala52094872007-02-17 16:04:23 -0600404 qe_phy1: ethernet-phy@01 {
405 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500406 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500407 reg = <0x1>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600408 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600409 };
Kumar Gala52094872007-02-17 16:04:23 -0600410 qe_phy2: ethernet-phy@02 {
411 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500412 interrupts = <1 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500413 reg = <0x2>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600414 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600415 };
Kumar Gala52094872007-02-17 16:04:23 -0600416 qe_phy3: ethernet-phy@03 {
417 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500418 interrupts = <2 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500419 reg = <0x3>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600420 device_type = "ethernet-phy";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600421 };
422 };
423
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300424 qeic: interrupt-controller@80 {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600425 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300426 compatible = "fsl,qe-ic";
Andy Flemingc2882bb2007-02-09 17:28:31 -0600427 #address-cells = <0>;
428 #interrupt-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500429 reg = <0x80 0x80>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600430 big-endian;
Kumar Gala32f960e2008-04-17 01:28:15 -0500431 interrupts = <46 2 46 2>; //high:30 low:30
Kumar Gala52094872007-02-17 16:04:23 -0600432 interrupt-parent = <&mpic>;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600433 };
434
435 };
Kumar Gala86a04d92007-10-02 09:51:32 -0500436
Kumar Galaea082fa2007-12-12 01:46:12 -0600437 pci0: pci@e0008000 {
438 cell-index = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500439 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500440 interrupt-map = <
441 /* IDSEL 0x12 AD18 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500442 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
443 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
444 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
445 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala86a04d92007-10-02 09:51:32 -0500446
447 /* IDSEL 0x13 AD19 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500448 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
449 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
450 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
451 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500452
453 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500454 interrupts = <24 2>;
455 bus-range = <0 255>;
456 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
457 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
458 clock-frequency = <66666666>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500459 #interrupt-cells = <1>;
460 #size-cells = <2>;
461 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500462 reg = <0xe0008000 0x1000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500463 compatible = "fsl,mpc8540-pci";
464 device_type = "pci";
465 };
466
467 /* PCI Express */
Kumar Galaea082fa2007-12-12 01:46:12 -0600468 pci1: pcie@e000a000 {
469 cell-index = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500470 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500471 interrupt-map = <
472
473 /* IDSEL 0x0 (PEX) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500474 00000 0x0 0x0 0x1 &mpic 0x0 0x1
475 00000 0x0 0x0 0x2 &mpic 0x1 0x1
476 00000 0x0 0x0 0x3 &mpic 0x2 0x1
477 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500478
479 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500480 interrupts = <26 2>;
481 bus-range = <0 255>;
482 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
483 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
484 clock-frequency = <33333333>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500485 #interrupt-cells = <1>;
486 #size-cells = <2>;
487 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500488 reg = <0xe000a000 0x1000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500489 compatible = "fsl,mpc8548-pcie";
490 device_type = "pci";
491 pcie@0 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500492 reg = <0x0 0x0 0x0 0x0 0x0>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500493 #size-cells = <2>;
494 #address-cells = <3>;
495 device_type = "pci";
Kumar Gala32f960e2008-04-17 01:28:15 -0500496 ranges = <0x2000000 0x0 0xa0000000
497 0x2000000 0x0 0xa0000000
498 0x0 0x10000000
Kumar Gala86a04d92007-10-02 09:51:32 -0500499
Kumar Gala32f960e2008-04-17 01:28:15 -0500500 0x1000000 0x0 0x0
501 0x1000000 0x0 0x0
502 0x0 0x800000>;
Kumar Gala86a04d92007-10-02 09:51:32 -0500503 };
504 };
Andy Flemingc2882bb2007-02-09 17:28:31 -0600505};