blob: e3ec8dfa9f1ec0337a651d9239f6a19399bc163e [file] [log] [blame]
Balaji T Ke8deb282009-12-14 00:25:31 +01001/*
2 * twl6030-irq.c - TWL6030 irq support
3 *
4 * Copyright (C) 2005-2009 Texas Instruments, Inc.
5 *
6 * Modifications to defer interrupt handling to a kernel thread:
7 * Copyright (C) 2006 MontaVista Software, Inc.
8 *
9 * Based on tlv320aic23.c:
10 * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
11 *
12 * Code cleanup and modifications to IRQ handler.
13 * by syed khasim <x0khasim@ti.com>
14 *
15 * TWL6030 specific code and IRQ handling changes by
16 * Jagadeesh Bhaskar Pakaravoor <j-pakaravoor@ti.com>
17 * Balaji T K <balajitk@ti.com>
18 *
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License as published by
21 * the Free Software Foundation; either version 2 of the License, or
22 * (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
32 */
33
Paul Gortmaker5d4a3572011-07-10 12:41:10 -040034#include <linux/export.h>
Balaji T Ke8deb282009-12-14 00:25:31 +010035#include <linux/interrupt.h>
36#include <linux/irq.h>
37#include <linux/kthread.h>
Wolfram Sanga2054252017-08-14 18:34:24 +020038#include <linux/mfd/twl.h>
kishore kadiyala72f2e2c2010-09-24 17:13:20 +000039#include <linux/platform_device.h>
Todd Poynorab2b9262011-10-04 11:52:29 +020040#include <linux/suspend.h>
Benoit Cousson78518ff2012-02-29 19:40:31 +010041#include <linux/of.h>
42#include <linux/irqdomain.h>
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +030043#include <linux/of_device.h>
Balaji T Ke8deb282009-12-14 00:25:31 +010044
G, Manjunath Kondaiahb0b4a7c2010-10-19 11:02:48 +020045#include "twl-core.h"
46
Balaji T Ke8deb282009-12-14 00:25:31 +010047/*
48 * TWL6030 (unlike its predecessors, which had two level interrupt handling)
49 * three interrupt registers INT_STS_A, INT_STS_B and INT_STS_C.
50 * It exposes status bits saying who has raised an interrupt. There are
51 * three mask registers that corresponds to these status registers, that
52 * enables/disables these interrupts.
53 *
54 * We set up IRQs starting at a platform-specified base. An interrupt map table,
55 * specifies mapping between interrupt number and the associated module.
Balaji T Ke8deb282009-12-14 00:25:31 +010056 */
Benoit Cousson78518ff2012-02-29 19:40:31 +010057#define TWL6030_NR_IRQS 20
Balaji T Ke8deb282009-12-14 00:25:31 +010058
59static int twl6030_interrupt_mapping[24] = {
60 PWR_INTR_OFFSET, /* Bit 0 PWRON */
61 PWR_INTR_OFFSET, /* Bit 1 RPWRON */
62 PWR_INTR_OFFSET, /* Bit 2 BAT_VLOW */
63 RTC_INTR_OFFSET, /* Bit 3 RTC_ALARM */
64 RTC_INTR_OFFSET, /* Bit 4 RTC_PERIOD */
65 HOTDIE_INTR_OFFSET, /* Bit 5 HOT_DIE */
66 SMPSLDO_INTR_OFFSET, /* Bit 6 VXXX_SHORT */
67 SMPSLDO_INTR_OFFSET, /* Bit 7 VMMC_SHORT */
68
69 SMPSLDO_INTR_OFFSET, /* Bit 8 VUSIM_SHORT */
70 BATDETECT_INTR_OFFSET, /* Bit 9 BAT */
71 SIMDETECT_INTR_OFFSET, /* Bit 10 SIM */
72 MMCDETECT_INTR_OFFSET, /* Bit 11 MMC */
Lee Jones3103de82014-07-21 15:06:35 +010073 RSV_INTR_OFFSET, /* Bit 12 Reserved */
Balaji T Ke8deb282009-12-14 00:25:31 +010074 MADC_INTR_OFFSET, /* Bit 13 GPADC_RT_EOC */
75 MADC_INTR_OFFSET, /* Bit 14 GPADC_SW_EOC */
76 GASGAUGE_INTR_OFFSET, /* Bit 15 CC_AUTOCAL */
77
78 USBOTG_INTR_OFFSET, /* Bit 16 ID_WKUP */
79 USBOTG_INTR_OFFSET, /* Bit 17 VBUS_WKUP */
80 USBOTG_INTR_OFFSET, /* Bit 18 ID */
Hema HK77b1d3f2010-12-10 17:55:37 +053081 USB_PRES_INTR_OFFSET, /* Bit 19 VBUS */
Balaji T Ke8deb282009-12-14 00:25:31 +010082 CHARGER_INTR_OFFSET, /* Bit 20 CHRG_CTRL */
Graeme Gregory6523b142011-05-12 14:27:56 +010083 CHARGERFAULT_INTR_OFFSET, /* Bit 21 EXT_CHRG */
84 CHARGERFAULT_INTR_OFFSET, /* Bit 22 INT_CHRG */
Balaji T Ke8deb282009-12-14 00:25:31 +010085 RSV_INTR_OFFSET, /* Bit 23 Reserved */
86};
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +030087
88static int twl6032_interrupt_mapping[24] = {
89 PWR_INTR_OFFSET, /* Bit 0 PWRON */
90 PWR_INTR_OFFSET, /* Bit 1 RPWRON */
91 PWR_INTR_OFFSET, /* Bit 2 SYS_VLOW */
92 RTC_INTR_OFFSET, /* Bit 3 RTC_ALARM */
93 RTC_INTR_OFFSET, /* Bit 4 RTC_PERIOD */
94 HOTDIE_INTR_OFFSET, /* Bit 5 HOT_DIE */
95 SMPSLDO_INTR_OFFSET, /* Bit 6 VXXX_SHORT */
96 PWR_INTR_OFFSET, /* Bit 7 SPDURATION */
97
98 PWR_INTR_OFFSET, /* Bit 8 WATCHDOG */
99 BATDETECT_INTR_OFFSET, /* Bit 9 BAT */
100 SIMDETECT_INTR_OFFSET, /* Bit 10 SIM */
101 MMCDETECT_INTR_OFFSET, /* Bit 11 MMC */
102 MADC_INTR_OFFSET, /* Bit 12 GPADC_RT_EOC */
103 MADC_INTR_OFFSET, /* Bit 13 GPADC_SW_EOC */
104 GASGAUGE_INTR_OFFSET, /* Bit 14 CC_EOC */
105 GASGAUGE_INTR_OFFSET, /* Bit 15 CC_AUTOCAL */
106
107 USBOTG_INTR_OFFSET, /* Bit 16 ID_WKUP */
108 USBOTG_INTR_OFFSET, /* Bit 17 VBUS_WKUP */
109 USBOTG_INTR_OFFSET, /* Bit 18 ID */
110 USB_PRES_INTR_OFFSET, /* Bit 19 VBUS */
111 CHARGER_INTR_OFFSET, /* Bit 20 CHRG_CTRL */
112 CHARGERFAULT_INTR_OFFSET, /* Bit 21 EXT_CHRG */
113 CHARGERFAULT_INTR_OFFSET, /* Bit 22 INT_CHRG */
114 RSV_INTR_OFFSET, /* Bit 23 Reserved */
115};
116
Balaji T Ke8deb282009-12-14 00:25:31 +0100117/*----------------------------------------------------------------------*/
118
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300119struct twl6030_irq {
120 unsigned int irq_base;
121 int twl_irq;
122 bool irq_wake_enabled;
123 atomic_t wakeirqs;
124 struct notifier_block pm_nb;
125 struct irq_chip irq_chip;
126 struct irq_domain *irq_domain;
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +0300127 const int *irq_mapping_tbl;
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300128};
Balaji T Ke8deb282009-12-14 00:25:31 +0100129
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300130static struct twl6030_irq *twl6030_irq;
Todd Poynorab2b9262011-10-04 11:52:29 +0200131
132static int twl6030_irq_pm_notifier(struct notifier_block *notifier,
133 unsigned long pm_event, void *unused)
134{
135 int chained_wakeups;
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300136 struct twl6030_irq *pdata = container_of(notifier, struct twl6030_irq,
137 pm_nb);
Todd Poynorab2b9262011-10-04 11:52:29 +0200138
139 switch (pm_event) {
140 case PM_SUSPEND_PREPARE:
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300141 chained_wakeups = atomic_read(&pdata->wakeirqs);
Todd Poynorab2b9262011-10-04 11:52:29 +0200142
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300143 if (chained_wakeups && !pdata->irq_wake_enabled) {
144 if (enable_irq_wake(pdata->twl_irq))
Todd Poynorab2b9262011-10-04 11:52:29 +0200145 pr_err("twl6030 IRQ wake enable failed\n");
146 else
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300147 pdata->irq_wake_enabled = true;
148 } else if (!chained_wakeups && pdata->irq_wake_enabled) {
149 disable_irq_wake(pdata->twl_irq);
150 pdata->irq_wake_enabled = false;
Todd Poynorab2b9262011-10-04 11:52:29 +0200151 }
152
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300153 disable_irq(pdata->twl_irq);
Todd Poynorab2b9262011-10-04 11:52:29 +0200154 break;
Todd Poynor782baa22011-09-26 16:44:24 -0700155
156 case PM_POST_SUSPEND:
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300157 enable_irq(pdata->twl_irq);
Todd Poynor782baa22011-09-26 16:44:24 -0700158 break;
159
Todd Poynorab2b9262011-10-04 11:52:29 +0200160 default:
161 break;
162 }
163
164 return NOTIFY_DONE;
165}
166
Balaji T Ke8deb282009-12-14 00:25:31 +0100167/*
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300168* Threaded irq handler for the twl6030 interrupt.
169* We query the interrupt controller in the twl6030 to determine
170* which module is generating the interrupt request and call
171* handle_nested_irq for that module.
172*/
173static irqreturn_t twl6030_irq_thread(int irq, void *data)
Balaji T Ke8deb282009-12-14 00:25:31 +0100174{
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300175 int i, ret;
176 union {
Balaji T Ke8deb282009-12-14 00:25:31 +0100177 u8 bytes[4];
Danke Xie754fa7b2013-12-23 19:11:46 +0200178 __le32 int_sts;
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300179 } sts;
Danke Xie754fa7b2013-12-23 19:11:46 +0200180 u32 int_sts; /* sts.int_sts converted to CPU endianness */
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300181 struct twl6030_irq *pdata = data;
Balaji T Ke8deb282009-12-14 00:25:31 +0100182
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300183 /* read INT_STS_A, B and C in one shot using a burst read */
184 ret = twl_i2c_read(TWL_MODULE_PIH, sts.bytes, REG_INT_STS_A, 3);
185 if (ret) {
186 pr_warn("twl6030_irq: I2C error %d reading PIH ISR\n", ret);
187 return IRQ_HANDLED;
Balaji T Ke8deb282009-12-14 00:25:31 +0100188 }
189
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300190 sts.bytes[3] = 0; /* Only 24 bits are valid*/
Balaji T Ke8deb282009-12-14 00:25:31 +0100191
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300192 /*
193 * Since VBUS status bit is not reliable for VBUS disconnect
194 * use CHARGER VBUS detection status bit instead.
195 */
196 if (sts.bytes[2] & 0x10)
197 sts.bytes[2] |= 0x08;
198
Danke Xie754fa7b2013-12-23 19:11:46 +0200199 int_sts = le32_to_cpu(sts.int_sts);
200 for (i = 0; int_sts; int_sts >>= 1, i++)
201 if (int_sts & 0x1) {
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300202 int module_irq =
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300203 irq_find_mapping(pdata->irq_domain,
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +0300204 pdata->irq_mapping_tbl[i]);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300205 if (module_irq)
206 handle_nested_irq(module_irq);
207 else
208 pr_err("twl6030_irq: Unmapped PIH ISR %u detected\n",
209 i);
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300210 pr_debug("twl6030_irq: PIH ISR %u, virq%u\n",
211 i, module_irq);
212 }
213
214 /*
215 * NOTE:
216 * Simulation confirms that documentation is wrong w.r.t the
217 * interrupt status clear operation. A single *byte* write to
218 * any one of STS_A to STS_C register results in all three
219 * STS registers being reset. Since it does not matter which
220 * value is written, all three registers are cleared on a
221 * single byte write, so we just use 0x0 to clear.
222 */
223 ret = twl_i2c_write_u8(TWL_MODULE_PIH, 0x00, REG_INT_STS_A);
224 if (ret)
225 pr_warn("twl6030_irq: I2C error in clearing PIH ISR\n");
226
Balaji T Ke8deb282009-12-14 00:25:31 +0100227 return IRQ_HANDLED;
228}
229
230/*----------------------------------------------------------------------*/
231
Nishanth Menonb8b8d792012-02-22 20:03:59 -0600232static int twl6030_irq_set_wake(struct irq_data *d, unsigned int on)
Santosh Shilimkar49dcd072011-09-06 21:29:30 +0530233{
Jiang Liu1e84aa42015-07-13 20:44:56 +0000234 struct twl6030_irq *pdata = irq_data_get_irq_chip_data(d);
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300235
Todd Poynorab2b9262011-10-04 11:52:29 +0200236 if (on)
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300237 atomic_inc(&pdata->wakeirqs);
Todd Poynorab2b9262011-10-04 11:52:29 +0200238 else
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300239 atomic_dec(&pdata->wakeirqs);
Santosh Shilimkar49dcd072011-09-06 21:29:30 +0530240
Todd Poynorab2b9262011-10-04 11:52:29 +0200241 return 0;
Santosh Shilimkar49dcd072011-09-06 21:29:30 +0530242}
243
Balaji T Ke8deb282009-12-14 00:25:31 +0100244int twl6030_interrupt_unmask(u8 bit_mask, u8 offset)
245{
246 int ret;
247 u8 unmask_value;
Lee Jones3103de82014-07-21 15:06:35 +0100248
Balaji T Ke8deb282009-12-14 00:25:31 +0100249 ret = twl_i2c_read_u8(TWL_MODULE_PIH, &unmask_value,
250 REG_INT_STS_A + offset);
251 unmask_value &= (~(bit_mask));
252 ret |= twl_i2c_write_u8(TWL_MODULE_PIH, unmask_value,
253 REG_INT_STS_A + offset); /* unmask INT_MSK_A/B/C */
254 return ret;
255}
256EXPORT_SYMBOL(twl6030_interrupt_unmask);
257
258int twl6030_interrupt_mask(u8 bit_mask, u8 offset)
259{
260 int ret;
261 u8 mask_value;
Lee Jones3103de82014-07-21 15:06:35 +0100262
Balaji T Ke8deb282009-12-14 00:25:31 +0100263 ret = twl_i2c_read_u8(TWL_MODULE_PIH, &mask_value,
264 REG_INT_STS_A + offset);
265 mask_value |= (bit_mask);
266 ret |= twl_i2c_write_u8(TWL_MODULE_PIH, mask_value,
267 REG_INT_STS_A + offset); /* mask INT_MSK_A/B/C */
268 return ret;
269}
270EXPORT_SYMBOL(twl6030_interrupt_mask);
271
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000272int twl6030_mmc_card_detect_config(void)
273{
274 int ret;
275 u8 reg_val = 0;
276
277 /* Unmasking the Card detect Interrupt line for MMC1 from Phoenix */
278 twl6030_interrupt_unmask(TWL6030_MMCDETECT_INT_MASK,
279 REG_INT_MSK_LINE_B);
280 twl6030_interrupt_unmask(TWL6030_MMCDETECT_INT_MASK,
281 REG_INT_MSK_STS_B);
282 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300283 * Initially Configuring MMC_CTRL for receiving interrupts &
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000284 * Card status on TWL6030 for MMC1
285 */
286 ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &reg_val, TWL6030_MMCCTRL);
287 if (ret < 0) {
288 pr_err("twl6030: Failed to read MMCCTRL, error %d\n", ret);
289 return ret;
290 }
291 reg_val &= ~VMMC_AUTO_OFF;
292 reg_val |= SW_FC;
293 ret = twl_i2c_write_u8(TWL6030_MODULE_ID0, reg_val, TWL6030_MMCCTRL);
294 if (ret < 0) {
295 pr_err("twl6030: Failed to write MMCCTRL, error %d\n", ret);
296 return ret;
297 }
298
299 /* Configuring PullUp-PullDown register */
300 ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &reg_val,
301 TWL6030_CFG_INPUT_PUPD3);
302 if (ret < 0) {
303 pr_err("twl6030: Failed to read CFG_INPUT_PUPD3, error %d\n",
304 ret);
305 return ret;
306 }
307 reg_val &= ~(MMC_PU | MMC_PD);
308 ret = twl_i2c_write_u8(TWL6030_MODULE_ID0, reg_val,
309 TWL6030_CFG_INPUT_PUPD3);
310 if (ret < 0) {
311 pr_err("twl6030: Failed to write CFG_INPUT_PUPD3, error %d\n",
312 ret);
313 return ret;
314 }
Benoit Coussonbdd61bc2012-03-02 16:15:22 +0100315
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300316 return irq_find_mapping(twl6030_irq->irq_domain,
317 MMCDETECT_INTR_OFFSET);
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000318}
319EXPORT_SYMBOL(twl6030_mmc_card_detect_config);
320
321int twl6030_mmc_card_detect(struct device *dev, int slot)
322{
323 int ret = -EIO;
324 u8 read_reg = 0;
325 struct platform_device *pdev = to_platform_device(dev);
326
327 if (pdev->id) {
328 /* TWL6030 provide's Card detect support for
329 * only MMC1 controller.
330 */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300331 pr_err("Unknown MMC controller %d in %s\n", pdev->id, __func__);
kishore kadiyala72f2e2c2010-09-24 17:13:20 +0000332 return ret;
333 }
334 /*
335 * BIT0 of MMC_CTRL on TWL6030 provides card status for MMC1
336 * 0 - Card not present ,1 - Card present
337 */
338 ret = twl_i2c_read_u8(TWL6030_MODULE_ID0, &read_reg,
339 TWL6030_MMCCTRL);
340 if (ret >= 0)
341 ret = read_reg & STS_MMC;
342 return ret;
343}
344EXPORT_SYMBOL(twl6030_mmc_card_detect);
345
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300346static int twl6030_irq_map(struct irq_domain *d, unsigned int virq,
347 irq_hw_number_t hwirq)
348{
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300349 struct twl6030_irq *pdata = d->host_data;
350
351 irq_set_chip_data(virq, pdata);
352 irq_set_chip_and_handler(virq, &pdata->irq_chip, handle_simple_irq);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300353 irq_set_nested_thread(virq, true);
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300354 irq_set_parent(virq, pdata->twl_irq);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300355 irq_set_noprobe(virq);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300356
357 return 0;
358}
359
360static void twl6030_irq_unmap(struct irq_domain *d, unsigned int virq)
361{
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300362 irq_set_chip_and_handler(virq, NULL, NULL);
363 irq_set_chip_data(virq, NULL);
364}
365
Krzysztof Kozlowski7ce7b262015-04-27 21:54:13 +0900366static const struct irq_domain_ops twl6030_irq_domain_ops = {
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300367 .map = twl6030_irq_map,
368 .unmap = twl6030_irq_unmap,
369 .xlate = irq_domain_xlate_onetwocell,
370};
371
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +0300372static const struct of_device_id twl6030_of_match[] = {
373 {.compatible = "ti,twl6030", &twl6030_interrupt_mapping},
374 {.compatible = "ti,twl6032", &twl6032_interrupt_mapping},
375 { },
376};
377
Benoit Cousson78518ff2012-02-29 19:40:31 +0100378int twl6030_init_irq(struct device *dev, int irq_num)
Balaji T Ke8deb282009-12-14 00:25:31 +0100379{
Benoit Cousson78518ff2012-02-29 19:40:31 +0100380 struct device_node *node = dev->of_node;
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300381 int nr_irqs;
Grygorii Strashkoa820e562013-07-25 16:15:48 +0300382 int status;
Peter Ujfalusi14591d82012-11-13 09:28:45 +0100383 u8 mask[3];
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +0300384 const struct of_device_id *of_id;
385
386 of_id = of_match_device(twl6030_of_match, dev);
387 if (!of_id || !of_id->data) {
388 dev_err(dev, "Unknown TWL device model\n");
389 return -EINVAL;
390 }
Benoit Cousson78518ff2012-02-29 19:40:31 +0100391
392 nr_irqs = TWL6030_NR_IRQS;
393
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300394 twl6030_irq = devm_kzalloc(dev, sizeof(*twl6030_irq), GFP_KERNEL);
395 if (!twl6030_irq) {
396 dev_err(dev, "twl6030_irq: Memory allocation failed\n");
397 return -ENOMEM;
398 }
399
Peter Ujfalusi14591d82012-11-13 09:28:45 +0100400 mask[0] = 0xFF;
Balaji T Ke8deb282009-12-14 00:25:31 +0100401 mask[1] = 0xFF;
402 mask[2] = 0xFF;
Benoit Coussonec1a07b2012-03-02 11:11:26 +0100403
404 /* mask all int lines */
Grygorii Strashkoa820e562013-07-25 16:15:48 +0300405 status = twl_i2c_write(TWL_MODULE_PIH, &mask[0], REG_INT_MSK_LINE_A, 3);
Benoit Coussonec1a07b2012-03-02 11:11:26 +0100406 /* mask all int sts */
Grygorii Strashkoa820e562013-07-25 16:15:48 +0300407 status |= twl_i2c_write(TWL_MODULE_PIH, &mask[0], REG_INT_MSK_STS_A, 3);
Benoit Coussonec1a07b2012-03-02 11:11:26 +0100408 /* clear INT_STS_A,B,C */
Grygorii Strashkoa820e562013-07-25 16:15:48 +0300409 status |= twl_i2c_write(TWL_MODULE_PIH, &mask[0], REG_INT_STS_A, 3);
410
411 if (status < 0) {
412 dev_err(dev, "I2C err writing TWL_MODULE_PIH: %d\n", status);
413 return status;
414 }
Balaji T Ke8deb282009-12-14 00:25:31 +0100415
Benoit Coussonec1a07b2012-03-02 11:11:26 +0100416 /*
417 * install an irq handler for each of the modules;
Balaji T Ke8deb282009-12-14 00:25:31 +0100418 * clone dummy irq_chip since PIH can't *do* anything
419 */
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300420 twl6030_irq->irq_chip = dummy_irq_chip;
421 twl6030_irq->irq_chip.name = "twl6030";
422 twl6030_irq->irq_chip.irq_set_type = NULL;
423 twl6030_irq->irq_chip.irq_set_wake = twl6030_irq_set_wake;
Balaji T Ke8deb282009-12-14 00:25:31 +0100424
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300425 twl6030_irq->pm_nb.notifier_call = twl6030_irq_pm_notifier;
426 atomic_set(&twl6030_irq->wakeirqs, 0);
Oleksandr Dmytryshyn74d85e42013-07-25 16:15:51 +0300427 twl6030_irq->irq_mapping_tbl = of_id->data;
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300428
429 twl6030_irq->irq_domain =
430 irq_domain_add_linear(node, nr_irqs,
431 &twl6030_irq_domain_ops, twl6030_irq);
432 if (!twl6030_irq->irq_domain) {
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300433 dev_err(dev, "Can't add irq_domain\n");
434 return -ENOMEM;
Balaji T Ke8deb282009-12-14 00:25:31 +0100435 }
436
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300437 dev_info(dev, "PIH (irq %d) nested IRQs\n", irq_num);
Balaji T Ke8deb282009-12-14 00:25:31 +0100438
439 /* install an irq handler to demultiplex the TWL6030 interrupt */
Naga Venkata Srikanth V87343e52013-07-25 16:15:47 +0300440 status = request_threaded_irq(irq_num, NULL, twl6030_irq_thread,
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300441 IRQF_ONESHOT, "TWL6030-PIH", twl6030_irq);
Balaji T Ke8deb282009-12-14 00:25:31 +0100442 if (status < 0) {
Benoit Coussonec1a07b2012-03-02 11:11:26 +0100443 dev_err(dev, "could not claim irq %d: %d\n", irq_num, status);
Balaji T Ke8deb282009-12-14 00:25:31 +0100444 goto fail_irq;
445 }
Axel Lin862de702011-08-11 15:21:00 +0800446
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300447 twl6030_irq->twl_irq = irq_num;
448 register_pm_notifier(&twl6030_irq->pm_nb);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300449 return 0;
Balaji T Ke8deb282009-12-14 00:25:31 +0100450
Axel Lin862de702011-08-11 15:21:00 +0800451fail_irq:
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300452 irq_domain_remove(twl6030_irq->irq_domain);
Balaji T Ke8deb282009-12-14 00:25:31 +0100453 return status;
454}
455
456int twl6030_exit_irq(void)
457{
Grygorii Strashko0aa8c682013-07-25 16:15:50 +0300458 if (twl6030_irq && twl6030_irq->twl_irq) {
459 unregister_pm_notifier(&twl6030_irq->pm_nb);
460 free_irq(twl6030_irq->twl_irq, NULL);
Grygorii Strashkob32408f2013-07-25 16:15:49 +0300461 /*
462 * TODO: IRQ domain and allocated nested IRQ descriptors
463 * should be freed somehow here. Now It can't be done, because
464 * child devices will not be deleted during removing of
465 * TWL Core driver and they will still contain allocated
466 * virt IRQs in their Resources tables.
467 * The same prevents us from using devm_request_threaded_irq()
468 * in this module.
469 */
Balaji T Ke8deb282009-12-14 00:25:31 +0100470 }
Balaji T Ke8deb282009-12-14 00:25:31 +0100471 return 0;
472}
473