blob: 4bf8e14956fea70aba5a820eb3864c777fddf65e [file] [log] [blame]
Simon Horman1561f202016-05-24 10:54:38 +09001/*
2 * Device Tree Source for the r8a7796 SoC
3 *
4 * Copyright (C) 2016 Renesas Electronics Corp.
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
11#include <dt-bindings/clock/r8a7796-cpg-mssr.h>
12#include <dt-bindings/interrupt-controller/arm-gic.h>
Geert Uytterhoeven56aebae2016-05-31 11:08:44 +020013#include <dt-bindings/power/r8a7796-sysc.h>
Simon Horman1561f202016-05-24 10:54:38 +090014
15/ {
16 compatible = "renesas,r8a7796";
17 #address-cells = <2>;
18 #size-cells = <2>;
19
Ulrich Hechtfcb008a2016-10-26 16:14:07 +020020 aliases {
21 i2c0 = &i2c0;
22 i2c1 = &i2c1;
23 i2c2 = &i2c2;
24 i2c3 = &i2c3;
25 i2c4 = &i2c4;
26 i2c5 = &i2c5;
27 i2c6 = &i2c6;
28 };
29
Simon Horman1561f202016-05-24 10:54:38 +090030 psci {
31 compatible = "arm,psci-0.2";
32 method = "smc";
33 };
34
35 cpus {
36 #address-cells = <1>;
37 #size-cells = <0>;
38
39 /* 1 core only at this point */
40 a57_0: cpu@0 {
41 compatible = "arm,cortex-a57", "arm,armv8";
42 reg = <0x0>;
43 device_type = "cpu";
Geert Uytterhoeven56aebae2016-05-31 11:08:44 +020044 power-domains = <&sysc R8A7796_PD_CA57_CPU0>;
Simon Horman1561f202016-05-24 10:54:38 +090045 next-level-cache = <&L2_CA57>;
46 enable-method = "psci";
47 };
48
49 L2_CA57: cache-controller@0 {
50 compatible = "cache";
51 reg = <0>;
Geert Uytterhoeven56aebae2016-05-31 11:08:44 +020052 power-domains = <&sysc R8A7796_PD_CA57_SCU>;
Simon Horman1561f202016-05-24 10:54:38 +090053 cache-unified;
54 cache-level = <2>;
55 };
56 };
57
58 extal_clk: extal {
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 /* This value must be overridden by the board */
62 clock-frequency = <0>;
63 };
64
65 extalr_clk: extalr {
66 compatible = "fixed-clock";
67 #clock-cells = <0>;
68 /* This value must be overridden by the board */
69 clock-frequency = <0>;
70 };
71
72 /* External SCIF clock - to be overridden by boards that provide it */
73 scif_clk: scif {
74 compatible = "fixed-clock";
75 #clock-cells = <0>;
76 clock-frequency = <0>;
77 };
78
79 soc {
80 compatible = "simple-bus";
81 interrupt-parent = <&gic>;
82 #address-cells = <2>;
83 #size-cells = <2>;
84 ranges;
85
86 gic: interrupt-controller@f1010000 {
87 compatible = "arm,gic-400";
88 #interrupt-cells = <3>;
89 #address-cells = <0>;
90 interrupt-controller;
91 reg = <0x0 0xf1010000 0 0x1000>,
92 <0x0 0xf1020000 0 0x20000>,
93 <0x0 0xf1040000 0 0x20000>,
94 <0x0 0xf1060000 0 0x20000>;
95 interrupts = <GIC_PPI 9
96 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
97 };
98
99 timer {
100 compatible = "arm,armv8-timer";
101 interrupts = <GIC_PPI 13
102 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
103 <GIC_PPI 14
104 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
105 <GIC_PPI 11
106 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
107 <GIC_PPI 10
108 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
109 };
110
Geert Uytterhoevenc8ce8002016-06-27 19:50:46 +0200111 wdt0: watchdog@e6020000 {
112 compatible = "renesas,r8a7796-wdt",
113 "renesas,rcar-gen3-wdt";
114 reg = <0 0xe6020000 0 0x0c>;
115 clocks = <&cpg CPG_MOD 402>;
116 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
117 status = "disabled";
118 };
119
Takeshi Kiharafa765e52016-08-17 11:13:51 +0200120 gpio0: gpio@e6050000 {
121 compatible = "renesas,gpio-r8a7796",
122 "renesas,gpio-rcar";
123 reg = <0 0xe6050000 0 0x50>;
124 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
125 #gpio-cells = <2>;
126 gpio-controller;
127 gpio-ranges = <&pfc 0 0 16>;
128 #interrupt-cells = <2>;
129 interrupt-controller;
130 clocks = <&cpg CPG_MOD 912>;
131 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
132 };
133
134 gpio1: gpio@e6051000 {
135 compatible = "renesas,gpio-r8a7796",
136 "renesas,gpio-rcar";
137 reg = <0 0xe6051000 0 0x50>;
138 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
139 #gpio-cells = <2>;
140 gpio-controller;
141 gpio-ranges = <&pfc 0 32 29>;
142 #interrupt-cells = <2>;
143 interrupt-controller;
144 clocks = <&cpg CPG_MOD 911>;
145 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
146 };
147
148 gpio2: gpio@e6052000 {
149 compatible = "renesas,gpio-r8a7796",
150 "renesas,gpio-rcar";
151 reg = <0 0xe6052000 0 0x50>;
152 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
153 #gpio-cells = <2>;
154 gpio-controller;
155 gpio-ranges = <&pfc 0 64 15>;
156 #interrupt-cells = <2>;
157 interrupt-controller;
158 clocks = <&cpg CPG_MOD 910>;
159 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
160 };
161
162 gpio3: gpio@e6053000 {
163 compatible = "renesas,gpio-r8a7796",
164 "renesas,gpio-rcar";
165 reg = <0 0xe6053000 0 0x50>;
166 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
167 #gpio-cells = <2>;
168 gpio-controller;
169 gpio-ranges = <&pfc 0 96 16>;
170 #interrupt-cells = <2>;
171 interrupt-controller;
172 clocks = <&cpg CPG_MOD 909>;
173 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
174 };
175
176 gpio4: gpio@e6054000 {
177 compatible = "renesas,gpio-r8a7796",
178 "renesas,gpio-rcar";
179 reg = <0 0xe6054000 0 0x50>;
180 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
181 #gpio-cells = <2>;
182 gpio-controller;
183 gpio-ranges = <&pfc 0 128 18>;
184 #interrupt-cells = <2>;
185 interrupt-controller;
186 clocks = <&cpg CPG_MOD 908>;
187 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
188 };
189
190 gpio5: gpio@e6055000 {
191 compatible = "renesas,gpio-r8a7796",
192 "renesas,gpio-rcar";
193 reg = <0 0xe6055000 0 0x50>;
194 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
195 #gpio-cells = <2>;
196 gpio-controller;
197 gpio-ranges = <&pfc 0 160 26>;
198 #interrupt-cells = <2>;
199 interrupt-controller;
200 clocks = <&cpg CPG_MOD 907>;
201 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
202 };
203
204 gpio6: gpio@e6055400 {
205 compatible = "renesas,gpio-r8a7796",
206 "renesas,gpio-rcar";
207 reg = <0 0xe6055400 0 0x50>;
208 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
209 #gpio-cells = <2>;
210 gpio-controller;
211 gpio-ranges = <&pfc 0 192 32>;
212 #interrupt-cells = <2>;
213 interrupt-controller;
214 clocks = <&cpg CPG_MOD 906>;
215 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
216 };
217
218 gpio7: gpio@e6055800 {
219 compatible = "renesas,gpio-r8a7796",
220 "renesas,gpio-rcar";
221 reg = <0 0xe6055800 0 0x50>;
222 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
223 #gpio-cells = <2>;
224 gpio-controller;
225 gpio-ranges = <&pfc 0 224 4>;
226 #interrupt-cells = <2>;
227 interrupt-controller;
228 clocks = <&cpg CPG_MOD 905>;
229 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
230 };
231
Takeshi Kihara50809472016-08-18 15:12:34 +0200232 pfc: pin-controller@e6060000 {
233 compatible = "renesas,pfc-r8a7796";
234 reg = <0 0xe6060000 0 0x50c>;
235 };
236
Simon Horman1561f202016-05-24 10:54:38 +0900237 cpg: clock-controller@e6150000 {
238 compatible = "renesas,r8a7796-cpg-mssr";
239 reg = <0 0xe6150000 0 0x1000>;
240 clocks = <&extal_clk>, <&extalr_clk>;
241 clock-names = "extal", "extalr";
242 #clock-cells = <2>;
243 #power-domain-cells = <0>;
244 };
245
Geert Uytterhoeven65f922c2016-05-27 11:55:26 +0200246 rst: reset-controller@e6160000 {
247 compatible = "renesas,r8a7796-rst";
248 reg = <0 0xe6160000 0 0x0200>;
249 };
250
Geert Uytterhoeven5de68962016-11-14 19:37:17 +0100251 prr: chipid@fff00044 {
252 compatible = "renesas,prr";
253 reg = <0 0xfff00044 0 4>;
254 };
255
Geert Uytterhoeven56aebae2016-05-31 11:08:44 +0200256 sysc: system-controller@e6180000 {
257 compatible = "renesas,r8a7796-sysc";
258 reg = <0 0xe6180000 0 0x0400>;
259 #power-domain-cells = <1>;
260 };
261
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200262 i2c0: i2c@e6500000 {
263 #address-cells = <1>;
264 #size-cells = <0>;
265 compatible = "renesas,i2c-r8a7796";
266 reg = <0 0xe6500000 0 0x40>;
267 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
268 clocks = <&cpg CPG_MOD 931>;
269 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200270 dmas = <&dmac1 0x91>, <&dmac1 0x90>,
271 <&dmac2 0x91>, <&dmac2 0x90>;
272 dma-names = "tx", "rx", "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200273 i2c-scl-internal-delay-ns = <110>;
274 status = "disabled";
275 };
276
277 i2c1: i2c@e6508000 {
278 #address-cells = <1>;
279 #size-cells = <0>;
280 compatible = "renesas,i2c-r8a7796";
281 reg = <0 0xe6508000 0 0x40>;
282 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
283 clocks = <&cpg CPG_MOD 930>;
284 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200285 dmas = <&dmac1 0x93>, <&dmac1 0x92>,
286 <&dmac2 0x93>, <&dmac2 0x92>;
287 dma-names = "tx", "rx", "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200288 i2c-scl-internal-delay-ns = <6>;
289 status = "disabled";
290 };
291
292 i2c2: i2c@e6510000 {
293 #address-cells = <1>;
294 #size-cells = <0>;
295 compatible = "renesas,i2c-r8a7796";
296 reg = <0 0xe6510000 0 0x40>;
297 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
298 clocks = <&cpg CPG_MOD 929>;
299 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200300 dmas = <&dmac1 0x95>, <&dmac1 0x94>,
301 <&dmac2 0x95>, <&dmac2 0x94>;
302 dma-names = "tx", "rx", "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200303 i2c-scl-internal-delay-ns = <6>;
304 status = "disabled";
305 };
306
307 i2c3: i2c@e66d0000 {
308 #address-cells = <1>;
309 #size-cells = <0>;
310 compatible = "renesas,i2c-r8a7796";
311 reg = <0 0xe66d0000 0 0x40>;
312 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
313 clocks = <&cpg CPG_MOD 928>;
314 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200315 dmas = <&dmac0 0x97>, <&dmac0 0x96>;
316 dma-names = "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200317 i2c-scl-internal-delay-ns = <110>;
318 status = "disabled";
319 };
320
321 i2c4: i2c@e66d8000 {
322 #address-cells = <1>;
323 #size-cells = <0>;
324 compatible = "renesas,i2c-r8a7796";
325 reg = <0 0xe66d8000 0 0x40>;
326 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
327 clocks = <&cpg CPG_MOD 927>;
328 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200329 dmas = <&dmac0 0x99>, <&dmac0 0x98>;
330 dma-names = "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200331 i2c-scl-internal-delay-ns = <110>;
332 status = "disabled";
333 };
334
335 i2c5: i2c@e66e0000 {
336 #address-cells = <1>;
337 #size-cells = <0>;
338 compatible = "renesas,i2c-r8a7796";
339 reg = <0 0xe66e0000 0 0x40>;
340 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
341 clocks = <&cpg CPG_MOD 919>;
342 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200343 dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
344 dma-names = "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200345 i2c-scl-internal-delay-ns = <110>;
346 status = "disabled";
347 };
348
349 i2c6: i2c@e66e8000 {
350 #address-cells = <1>;
351 #size-cells = <0>;
352 compatible = "renesas,i2c-r8a7796";
353 reg = <0 0xe66e8000 0 0x40>;
354 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
355 clocks = <&cpg CPG_MOD 918>;
356 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Ulrich Hechtc758f4e2016-10-26 16:14:08 +0200357 dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
358 dma-names = "tx", "rx";
Ulrich Hechtfcb008a2016-10-26 16:14:07 +0200359 i2c-scl-internal-delay-ns = <6>;
360 status = "disabled";
361 };
362
Simon Horman1561f202016-05-24 10:54:38 +0900363 scif2: serial@e6e88000 {
364 compatible = "renesas,scif-r8a7796",
365 "renesas,rcar-gen3-scif", "renesas,scif";
366 reg = <0 0xe6e88000 0 64>;
367 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
368 clocks = <&cpg CPG_MOD 310>,
369 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
370 <&scif_clk>;
371 clock-names = "fck", "brg_int", "scif_clk";
Geert Uytterhoevena9003182016-05-31 11:08:45 +0200372 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
Simon Horman1561f202016-05-24 10:54:38 +0900373 status = "disabled";
374 };
Simon Hormana513cf12016-08-17 10:08:05 +0200375
Geert Uytterhoeven80fab062016-11-21 18:26:53 +0100376 msiof0: spi@e6e90000 {
377 compatible = "renesas,msiof-r8a7796";
378 reg = <0 0xe6e90000 0 0x0064>;
379 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
380 clocks = <&cpg CPG_MOD 211>;
381 dmas = <&dmac1 0x41>, <&dmac1 0x40>,
382 <&dmac2 0x41>, <&dmac2 0x40>;
383 dma-names = "tx", "rx";
384 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
385 #address-cells = <1>;
386 #size-cells = <0>;
387 status = "disabled";
388 };
389
390 msiof1: spi@e6ea0000 {
391 compatible = "renesas,msiof-r8a7796";
392 reg = <0 0xe6ea0000 0 0x0064>;
393 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
394 clocks = <&cpg CPG_MOD 210>;
395 dmas = <&dmac1 0x43>, <&dmac1 0x42>,
396 <&dmac2 0x43>, <&dmac2 0x42>;
397 dma-names = "tx", "rx";
398 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
399 #address-cells = <1>;
400 #size-cells = <0>;
401 status = "disabled";
402 };
403
404 msiof2: spi@e6c00000 {
405 compatible = "renesas,msiof-r8a7796";
406 reg = <0 0xe6c00000 0 0x0064>;
407 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
408 clocks = <&cpg CPG_MOD 209>;
409 dmas = <&dmac0 0x45>, <&dmac0 0x44>;
410 dma-names = "tx", "rx";
411 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
412 #address-cells = <1>;
413 #size-cells = <0>;
414 status = "disabled";
415 };
416
417 msiof3: spi@e6c10000 {
418 compatible = "renesas,msiof-r8a7796";
419 reg = <0 0xe6c10000 0 0x0064>;
420 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
421 clocks = <&cpg CPG_MOD 208>;
422 dmas = <&dmac0 0x47>, <&dmac0 0x46>;
423 dma-names = "tx", "rx";
424 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
425 #address-cells = <1>;
426 #size-cells = <0>;
427 status = "disabled";
428 };
429
Ulrich Hecht93508522016-09-14 18:45:48 +0200430 dmac0: dma-controller@e6700000 {
431 compatible = "renesas,dmac-r8a7796",
432 "renesas,rcar-dmac";
433 reg = <0 0xe6700000 0 0x10000>;
434 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
435 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
436 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
437 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
438 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
439 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
440 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
441 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
442 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
443 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
444 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
445 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
446 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
447 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
448 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
449 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
450 GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
451 interrupt-names = "error",
452 "ch0", "ch1", "ch2", "ch3",
453 "ch4", "ch5", "ch6", "ch7",
454 "ch8", "ch9", "ch10", "ch11",
455 "ch12", "ch13", "ch14", "ch15";
456 clocks = <&cpg CPG_MOD 219>;
457 clock-names = "fck";
458 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
459 #dma-cells = <1>;
460 dma-channels = <16>;
461 };
462
463 dmac1: dma-controller@e7300000 {
464 compatible = "renesas,dmac-r8a7796",
465 "renesas,rcar-dmac";
466 reg = <0 0xe7300000 0 0x10000>;
467 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
468 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
469 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
470 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
471 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
472 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
473 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
474 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
475 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
476 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
477 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
478 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
479 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
480 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
481 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
482 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
483 GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
484 interrupt-names = "error",
485 "ch0", "ch1", "ch2", "ch3",
486 "ch4", "ch5", "ch6", "ch7",
487 "ch8", "ch9", "ch10", "ch11",
488 "ch12", "ch13", "ch14", "ch15";
489 clocks = <&cpg CPG_MOD 218>;
490 clock-names = "fck";
491 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
492 #dma-cells = <1>;
493 dma-channels = <16>;
494 };
495
496 dmac2: dma-controller@e7310000 {
497 compatible = "renesas,dmac-r8a7796",
498 "renesas,rcar-dmac";
499 reg = <0 0xe7310000 0 0x10000>;
500 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
501 GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
502 GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
503 GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
504 GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
505 GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
506 GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
507 GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
508 GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
509 GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
510 GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
511 GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
512 GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
513 GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
514 GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
515 GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
516 GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
517 interrupt-names = "error",
518 "ch0", "ch1", "ch2", "ch3",
519 "ch4", "ch5", "ch6", "ch7",
520 "ch8", "ch9", "ch10", "ch11",
521 "ch12", "ch13", "ch14", "ch15";
522 clocks = <&cpg CPG_MOD 217>;
523 clock-names = "fck";
524 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
525 #dma-cells = <1>;
526 dma-channels = <16>;
527 };
528
Simon Hormana513cf12016-08-17 10:08:05 +0200529 sdhi0: sd@ee100000 {
530 compatible = "renesas,sdhi-r8a7796";
531 reg = <0 0xee100000 0 0x2000>;
532 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
533 clocks = <&cpg CPG_MOD 314>;
534 max-frequency = <200000000>;
535 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
536 status = "disabled";
537 };
538
539 sdhi1: sd@ee120000 {
540 compatible = "renesas,sdhi-r8a7796";
541 reg = <0 0xee120000 0 0x2000>;
542 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
543 clocks = <&cpg CPG_MOD 313>;
544 max-frequency = <200000000>;
545 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
546 status = "disabled";
547 };
548
549 sdhi2: sd@ee140000 {
550 compatible = "renesas,sdhi-r8a7796";
551 reg = <0 0xee140000 0 0x2000>;
552 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
553 clocks = <&cpg CPG_MOD 312>;
554 max-frequency = <200000000>;
555 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
556 status = "disabled";
557 };
558
559 sdhi3: sd@ee160000 {
560 compatible = "renesas,sdhi-r8a7796";
561 reg = <0 0xee160000 0 0x2000>;
562 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
563 clocks = <&cpg CPG_MOD 311>;
564 max-frequency = <200000000>;
565 power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
566 status = "disabled";
567 };
Simon Horman1561f202016-05-24 10:54:38 +0900568 };
569};