blob: 83ea11701f4507022249aa486b1cd428ad91ee11 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/timecompare.h>
39#include <linux/net_tstamp.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000040
Auke Kok9d5c8242008-01-24 02:22:38 -080041struct igb_adapter;
42
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -070043/* ((1000000000ns / (6000ints/s * 1024ns)) << 2 = 648 */
44#define IGB_START_ITR 648
Auke Kok9d5c8242008-01-24 02:22:38 -080045
Auke Kok9d5c8242008-01-24 02:22:38 -080046/* TX/RX descriptor defines */
47#define IGB_DEFAULT_TXD 256
48#define IGB_MIN_TXD 80
49#define IGB_MAX_TXD 4096
50
51#define IGB_DEFAULT_RXD 256
52#define IGB_MIN_RXD 80
53#define IGB_MAX_RXD 4096
54
55#define IGB_DEFAULT_ITR 3 /* dynamic */
56#define IGB_MAX_ITR_USECS 10000
57#define IGB_MIN_ITR_USECS 10
Alexander Duyck047e0032009-10-27 15:49:27 +000058#define NON_Q_VECTORS 1
59#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080060
61/* Transmit and receive queues */
Alexander Duycka99955f2009-11-12 18:37:19 +000062#define IGB_MAX_RX_QUEUES (adapter->vfs_allocated_count ? 2 : \
63 (hw->mac.type > e1000_82575 ? 8 : 4))
64#define IGB_ABS_MAX_TX_QUEUES 8
65#define IGB_MAX_TX_QUEUES IGB_MAX_RX_QUEUES
Auke Kok9d5c8242008-01-24 02:22:38 -080066
Alexander Duyck4ae196d2009-02-19 20:40:07 -080067#define IGB_MAX_VF_MC_ENTRIES 30
68#define IGB_MAX_VF_FUNCTIONS 8
69#define IGB_MAX_VFTA_ENTRIES 128
70
71struct vf_data_storage {
72 unsigned char vf_mac_addresses[ETH_ALEN];
73 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
74 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +000075 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000076 u32 flags;
77 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +000078 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
79 u16 pf_qos;
Alexander Duyck4ae196d2009-02-19 20:40:07 -080080};
81
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000082#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +000083#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
84#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +000085#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000086
Auke Kok9d5c8242008-01-24 02:22:38 -080087/* RX descriptor control thresholds.
88 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
89 * descriptors available in its onboard memory.
90 * Setting this to 0 disables RX descriptor prefetch.
91 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
92 * available in host memory.
93 * If PTHRESH is 0, this should also be 0.
94 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
95 * descriptors until either it has this many to write back, or the
96 * ITR timer expires.
97 */
Alexander Duyck85b430b2009-10-27 15:50:29 +000098#define IGB_RX_PTHRESH (hw->mac.type <= e1000_82576 ? 16 : 8)
Auke Kok9d5c8242008-01-24 02:22:38 -080099#define IGB_RX_HTHRESH 8
100#define IGB_RX_WTHRESH 1
Alexander Duyck85b430b2009-10-27 15:50:29 +0000101#define IGB_TX_PTHRESH 8
102#define IGB_TX_HTHRESH 1
103#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
104 adapter->msix_entries) ? 0 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800105
106/* this is the size past which hardware will drop packets when setting LPE=0 */
107#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
108
109/* Supported Rx Buffer Sizes */
110#define IGB_RXBUFFER_128 128 /* Used for packet split */
Auke Kok9d5c8242008-01-24 02:22:38 -0800111#define IGB_RXBUFFER_1024 1024
112#define IGB_RXBUFFER_2048 2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800113#define IGB_RXBUFFER_16384 16384
114
Alexander Duycke1739522009-02-19 20:39:44 -0800115#define MAX_STD_JUMBO_FRAME_SIZE 9234
Auke Kok9d5c8242008-01-24 02:22:38 -0800116
117/* How many Tx Descriptors do we need to call netif_wake_queue ? */
118#define IGB_TX_QUEUE_WAKE 16
119/* How many Rx Buffers do we bundle into one write to the hardware ? */
120#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
121
122#define AUTO_ALL_MODES 0
123#define IGB_EEPROM_APME 0x0400
124
125#ifndef IGB_MASTER_SLAVE
126/* Switch to override PHY master/slave setting */
127#define IGB_MASTER_SLAVE e1000_ms_hw_default
128#endif
129
130#define IGB_MNG_VLAN_NONE -1
131
132/* wrapper around a pointer to a socket buffer,
133 * so a DMA handle can be stored along with the buffer */
134struct igb_buffer {
135 struct sk_buff *skb;
136 dma_addr_t dma;
137 union {
138 /* TX */
139 struct {
140 unsigned long time_stamp;
Alexander Duyck0e014cb2008-12-26 01:33:18 -0800141 u16 length;
142 u16 next_to_watch;
Alexander Duyck6366ad32009-12-02 16:47:18 +0000143 u16 mapped_as_page;
Auke Kok9d5c8242008-01-24 02:22:38 -0800144 };
145 /* RX */
146 struct {
147 struct page *page;
Alexander Duyck6366ad32009-12-02 16:47:18 +0000148 dma_addr_t page_dma;
149 u16 page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800150 };
151 };
152};
153
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000154struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800155 u64 packets;
156 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000157 u64 restart_queue;
Auke Kok9d5c8242008-01-24 02:22:38 -0800158};
159
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000160struct igb_rx_queue_stats {
161 u64 packets;
162 u64 bytes;
163 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000164 u64 csum_err;
165 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000166};
167
Alexander Duyck047e0032009-10-27 15:49:27 +0000168struct igb_q_vector {
Auke Kok9d5c8242008-01-24 02:22:38 -0800169 struct igb_adapter *adapter; /* backlink */
Alexander Duyck047e0032009-10-27 15:49:27 +0000170 struct igb_ring *rx_ring;
171 struct igb_ring *tx_ring;
172 struct napi_struct napi;
173
174 u32 eims_value;
175 u16 cpu;
176
177 u16 itr_val;
178 u8 set_itr;
179 u8 itr_shift;
180 void __iomem *itr_register;
181
182 char name[IFNAMSIZ + 9];
183};
184
185struct igb_ring {
186 struct igb_q_vector *q_vector; /* backlink to q_vector */
Alexander Duycke694e962009-10-27 15:53:06 +0000187 struct net_device *netdev; /* back pointer to net_device */
Alexander Duyck80785292009-10-27 15:51:47 +0000188 struct pci_dev *pdev; /* pci device for dma mapping */
Alexander Duyck047e0032009-10-27 15:49:27 +0000189 dma_addr_t dma; /* phys address of the ring */
Alexander Duycke694e962009-10-27 15:53:06 +0000190 void *desc; /* descriptor ring memory */
Alexander Duyck047e0032009-10-27 15:49:27 +0000191 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000192 u16 count; /* number of desc. in the ring */
Auke Kok9d5c8242008-01-24 02:22:38 -0800193 u16 next_to_use;
194 u16 next_to_clean;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000195 u8 queue_index;
196 u8 reg_idx;
Alexander Duyckfce99e32009-10-27 15:51:27 +0000197 void __iomem *head;
198 void __iomem *tail;
Auke Kok9d5c8242008-01-24 02:22:38 -0800199 struct igb_buffer *buffer_info; /* array of buffer info structs */
200
Auke Kok9d5c8242008-01-24 02:22:38 -0800201 unsigned int total_bytes;
202 unsigned int total_packets;
203
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000204 u32 flags;
205
Auke Kok9d5c8242008-01-24 02:22:38 -0800206 union {
207 /* TX */
208 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000209 struct igb_tx_queue_stats tx_stats;
Auke Kok9d5c8242008-01-24 02:22:38 -0800210 bool detect_tx_hung;
211 };
212 /* RX */
213 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000214 struct igb_rx_queue_stats rx_stats;
Alexander Duyck4c844852009-10-27 15:52:07 +0000215 u32 rx_buffer_len;
Auke Kok9d5c8242008-01-24 02:22:38 -0800216 };
217 };
Auke Kok9d5c8242008-01-24 02:22:38 -0800218};
219
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000220#define IGB_RING_FLAG_RX_CSUM 0x00000001 /* RX CSUM enabled */
221#define IGB_RING_FLAG_RX_SCTP_CSUM 0x00000002 /* SCTP CSUM offload enabled */
222
223#define IGB_RING_FLAG_TX_CTX_IDX 0x00000001 /* HW requires context index */
224
225#define IGB_ADVTXD_DCMD (E1000_TXD_CMD_EOP | E1000_TXD_CMD_RS)
226
Auke Kok9d5c8242008-01-24 02:22:38 -0800227#define E1000_RX_DESC_ADV(R, i) \
228 (&(((union e1000_adv_rx_desc *)((R).desc))[i]))
229#define E1000_TX_DESC_ADV(R, i) \
230 (&(((union e1000_adv_tx_desc *)((R).desc))[i]))
231#define E1000_TX_CTXTDESC_ADV(R, i) \
232 (&(((struct e1000_adv_tx_context_desc *)((R).desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800233
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000234/* igb_desc_unused - calculate if we have unused descriptors */
235static inline int igb_desc_unused(struct igb_ring *ring)
236{
237 if (ring->next_to_clean > ring->next_to_use)
238 return ring->next_to_clean - ring->next_to_use - 1;
239
240 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
241}
242
Auke Kok9d5c8242008-01-24 02:22:38 -0800243/* board specific private data structure */
244
245struct igb_adapter {
246 struct timer_list watchdog_timer;
247 struct timer_list phy_info_timer;
248 struct vlan_group *vlgrp;
249 u16 mng_vlan_id;
250 u32 bd_number;
Auke Kok9d5c8242008-01-24 02:22:38 -0800251 u32 wol;
252 u32 en_mng_pt;
253 u16 link_speed;
254 u16 link_duplex;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000255
Auke Kok9d5c8242008-01-24 02:22:38 -0800256 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000257 u32 rx_itr_setting;
258 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800259 u16 tx_itr;
260 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800261
262 struct work_struct reset_task;
263 struct work_struct watchdog_task;
264 bool fc_autoneg;
265 u8 tx_timeout_factor;
266 struct timer_list blink_timer;
267 unsigned long led_status;
268
269 /* TX */
270 struct igb_ring *tx_ring; /* One per active queue */
Auke Kok9d5c8242008-01-24 02:22:38 -0800271 unsigned long tx_queue_len;
Auke Kok9d5c8242008-01-24 02:22:38 -0800272 u32 tx_timeout_count;
273
274 /* RX */
275 struct igb_ring *rx_ring; /* One per active queue */
276 int num_tx_queues;
277 int num_rx_queues;
278
Auke Kok9d5c8242008-01-24 02:22:38 -0800279 u32 max_frame_size;
280 u32 min_frame_size;
281
282 /* OS defined structs */
283 struct net_device *netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800284 struct pci_dev *pdev;
Patrick Ohly38c845c2009-02-12 05:03:41 +0000285 struct cyclecounter cycles;
286 struct timecounter clock;
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000287 struct timecompare compare;
288 struct hwtstamp_config hwtstamp_config;
Auke Kok9d5c8242008-01-24 02:22:38 -0800289
290 /* structs defined in e1000_hw.h */
291 struct e1000_hw hw;
292 struct e1000_hw_stats stats;
293 struct e1000_phy_info phy_info;
294 struct e1000_phy_stats phy_stats;
295
296 u32 test_icr;
297 struct igb_ring test_tx_ring;
298 struct igb_ring test_rx_ring;
299
300 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000301
302 unsigned int num_q_vectors;
303 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800304 struct msix_entry *msix_entries;
305 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700306 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800307
308 /* to not mess up cache alignment, always add to the bottom */
309 unsigned long state;
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700310 unsigned int flags;
Auke Kok9d5c8242008-01-24 02:22:38 -0800311 u32 eeprom_wol;
Taku Izumi42bfd33a2008-06-20 12:10:30 +0900312
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800313 struct igb_ring *multi_tx_table[IGB_ABS_MAX_TX_QUEUES];
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000314 u16 tx_ring_count;
315 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800316 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800317 struct vf_data_storage *vf_data;
Alexander Duycka99955f2009-11-12 18:37:19 +0000318 u32 rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -0800319};
320
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700321#define IGB_FLAG_HAS_MSI (1 << 0)
Alexander Duyckcbd347a2009-02-15 23:59:44 -0800322#define IGB_FLAG_DCA_ENABLED (1 << 1)
323#define IGB_FLAG_QUAD_PORT_A (1 << 2)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000324#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700325
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000326#define IGB_82576_TSYNC_SHIFT 19
Alexander Duyck55cac242009-11-19 12:42:21 +0000327#define IGB_82580_TSYNC_SHIFT 24
Auke Kok9d5c8242008-01-24 02:22:38 -0800328enum e1000_state_t {
329 __IGB_TESTING,
330 __IGB_RESETTING,
331 __IGB_DOWN
332};
333
334enum igb_boards {
335 board_82575,
336};
337
338extern char igb_driver_name[];
339extern char igb_driver_version[];
340
341extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
342extern int igb_up(struct igb_adapter *);
343extern void igb_down(struct igb_adapter *);
344extern void igb_reinit_locked(struct igb_adapter *);
345extern void igb_reset(struct igb_adapter *);
346extern int igb_set_spd_dplx(struct igb_adapter *, u16);
Alexander Duyck80785292009-10-27 15:51:47 +0000347extern int igb_setup_tx_resources(struct igb_ring *);
348extern int igb_setup_rx_resources(struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800349extern void igb_free_tx_resources(struct igb_ring *);
350extern void igb_free_rx_resources(struct igb_ring *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000351extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
352extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
353extern void igb_setup_tctl(struct igb_adapter *);
354extern void igb_setup_rctl(struct igb_adapter *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000355extern netdev_tx_t igb_xmit_frame_ring_adv(struct sk_buff *, struct igb_ring *);
356extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
357 struct igb_buffer *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000358extern void igb_alloc_rx_buffers_adv(struct igb_ring *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800359extern void igb_update_stats(struct igb_adapter *);
360extern void igb_set_ethtool_ops(struct net_device *);
361
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800362static inline s32 igb_reset_phy(struct e1000_hw *hw)
363{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000364 if (hw->phy.ops.reset)
365 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800366
367 return 0;
368}
369
370static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
371{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000372 if (hw->phy.ops.read_reg)
373 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800374
375 return 0;
376}
377
378static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
379{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000380 if (hw->phy.ops.write_reg)
381 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800382
383 return 0;
384}
385
386static inline s32 igb_get_phy_info(struct e1000_hw *hw)
387{
388 if (hw->phy.ops.get_phy_info)
389 return hw->phy.ops.get_phy_info(hw);
390
391 return 0;
392}
393
Auke Kok9d5c8242008-01-24 02:22:38 -0800394#endif /* _IGB_H_ */