blob: ace088eebb45a1f54ffabf76d9b658dbcf1b9a7e [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500375 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000385 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000392 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
431 struct pci_dev *pdev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000672 struct device *dev;
673 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
Jiang Liu0e242612014-02-19 14:07:34 +0800676 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800677 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100678 if (segment != drhd->segment)
679 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800680
Jiang Liub683b232014-02-19 14:07:32 +0800681 for_each_active_dev_scope(drhd->devices,
682 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000683 if (!dev_is_pci(dev))
684 continue;
685 pdev = to_pci_dev(dev);
686 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800687 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000688 if (pdev->subordinate &&
689 pdev->subordinate->number <= bus &&
690 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100692 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800693
694 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800695 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800696 }
Jiang Liub683b232014-02-19 14:07:32 +0800697 iommu = NULL;
698out:
Jiang Liu0e242612014-02-19 14:07:34 +0800699 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800700
Jiang Liub683b232014-02-19 14:07:32 +0800701 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800702}
703
Weidong Han5331fe62008-12-08 23:00:00 +0800704static void domain_flush_cache(struct dmar_domain *domain,
705 void *addr, int size)
706{
707 if (!domain->iommu_coherency)
708 clflush_cache_range(addr, size);
709}
710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700711/* Gets context entry for a given bus and devfn */
712static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
713 u8 bus, u8 devfn)
714{
715 struct root_entry *root;
716 struct context_entry *context;
717 unsigned long phy_addr;
718 unsigned long flags;
719
720 spin_lock_irqsave(&iommu->lock, flags);
721 root = &iommu->root_entry[bus];
722 context = get_context_addr_from_root(root);
723 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700724 context = (struct context_entry *)
725 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 if (!context) {
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return NULL;
729 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700730 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 phy_addr = virt_to_phys((void *)context);
732 set_root_value(root, phy_addr);
733 set_root_present(root);
734 __iommu_flush_cache(iommu, root, sizeof(*root));
735 }
736 spin_unlock_irqrestore(&iommu->lock, flags);
737 return &context[devfn];
738}
739
740static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
741{
742 struct root_entry *root;
743 struct context_entry *context;
744 int ret;
745 unsigned long flags;
746
747 spin_lock_irqsave(&iommu->lock, flags);
748 root = &iommu->root_entry[bus];
749 context = get_context_addr_from_root(root);
750 if (!context) {
751 ret = 0;
752 goto out;
753 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000754 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700755out:
756 spin_unlock_irqrestore(&iommu->lock, flags);
757 return ret;
758}
759
760static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
761{
762 struct root_entry *root;
763 struct context_entry *context;
764 unsigned long flags;
765
766 spin_lock_irqsave(&iommu->lock, flags);
767 root = &iommu->root_entry[bus];
768 context = get_context_addr_from_root(root);
769 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000770 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771 __iommu_flush_cache(iommu, &context[devfn], \
772 sizeof(*context));
773 }
774 spin_unlock_irqrestore(&iommu->lock, flags);
775}
776
777static void free_context_table(struct intel_iommu *iommu)
778{
779 struct root_entry *root;
780 int i;
781 unsigned long flags;
782 struct context_entry *context;
783
784 spin_lock_irqsave(&iommu->lock, flags);
785 if (!iommu->root_entry) {
786 goto out;
787 }
788 for (i = 0; i < ROOT_ENTRY_NR; i++) {
789 root = &iommu->root_entry[i];
790 context = get_context_addr_from_root(root);
791 if (context)
792 free_pgtable_page(context);
793 }
794 free_pgtable_page(iommu->root_entry);
795 iommu->root_entry = NULL;
796out:
797 spin_unlock_irqrestore(&iommu->lock, flags);
798}
799
David Woodhouseb026fd22009-06-28 10:37:25 +0100800static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000801 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802{
David Woodhouseb026fd22009-06-28 10:37:25 +0100803 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *parent, *pte = NULL;
805 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700806 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200809
810 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
811 /* Address beyond IOMMU's addressing capabilities. */
812 return NULL;
813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 parent = domain->pgd;
815
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817 void *tmp_page;
818
David Woodhouseb026fd22009-06-28 10:37:25 +0100819 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000821 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000823 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 break;
825
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100827 uint64_t pteval;
828
Suresh Siddha4c923d42009-10-02 11:01:24 -0700829 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700830
David Woodhouse206a73c2009-07-01 19:30:28 +0100831 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100833
David Woodhousec85994e2009-07-01 19:21:24 +0100834 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400835 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100836 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
837 /* Someone else set it while we were thinking; use theirs. */
838 free_pgtable_page(tmp_page);
839 } else {
840 dma_pte_addr(pte);
841 domain_flush_cache(domain, pte, sizeof(*pte));
842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700843 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000844 if (level == 1)
845 break;
846
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000847 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 level--;
849 }
850
David Woodhouse5cf0a762014-03-19 16:07:49 +0000851 if (!*target_level)
852 *target_level = level;
853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854 return pte;
855}
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100859static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
860 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100861 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700862{
863 struct dma_pte *parent, *pte = NULL;
864 int total = agaw_to_level(domain->agaw);
865 int offset;
866
867 parent = domain->pgd;
868 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100869 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870 pte = &parent[offset];
871 if (level == total)
872 return pte;
873
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100874 if (!dma_pte_present(pte)) {
875 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100877 }
878
879 if (pte->val & DMA_PTE_LARGE_PAGE) {
880 *large_page = total;
881 return pte;
882 }
883
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000884 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 total--;
886 }
887 return NULL;
888}
889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000891static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100892 unsigned long start_pfn,
893 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894{
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100900 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700901 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100902
David Woodhouse04b18e62009-06-27 19:15:01 +0100903 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700904 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100905 large_page = 1;
906 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100907 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100908 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100909 continue;
910 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100913 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100914 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100915 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
916
David Woodhouse310a5ab2009-06-28 18:52:20 +0100917 domain_flush_cache(domain, first_pte,
918 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700919
920 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921}
922
Alex Williamson3269ee02013-06-15 10:27:19 -0600923static void dma_pte_free_level(struct dmar_domain *domain, int level,
924 struct dma_pte *pte, unsigned long pfn,
925 unsigned long start_pfn, unsigned long last_pfn)
926{
927 pfn = max(start_pfn, pfn);
928 pte = &pte[pfn_level_offset(pfn, level)];
929
930 do {
931 unsigned long level_pfn;
932 struct dma_pte *level_pte;
933
934 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
935 goto next;
936
937 level_pfn = pfn & level_mask(level - 1);
938 level_pte = phys_to_virt(dma_pte_addr(pte));
939
940 if (level > 2)
941 dma_pte_free_level(domain, level - 1, level_pte,
942 level_pfn, start_pfn, last_pfn);
943
944 /* If range covers entire pagetable, free it */
945 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800946 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600947 dma_clear_pte(pte);
948 domain_flush_cache(domain, pte, sizeof(*pte));
949 free_pgtable_page(level_pte);
950 }
951next:
952 pfn += level_size(level);
953 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
954}
955
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956/* free page table pages. last level pte should already be cleared */
957static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100958 unsigned long start_pfn,
959 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960{
David Woodhouse6660c632009-06-27 22:41:00 +0100961 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhouse6660c632009-06-27 22:41:00 +0100963 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
964 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700965 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700966
David Woodhousef3a0a522009-06-30 03:40:07 +0100967 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600968 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
969 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100972 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 free_pgtable_page(domain->pgd);
974 domain->pgd = NULL;
975 }
976}
977
David Woodhouseea8ea462014-03-05 17:09:32 +0000978/* When a page at a given level is being unlinked from its parent, we don't
979 need to *modify* it at all. All we need to do is make a list of all the
980 pages which can be freed just as soon as we've flushed the IOTLB and we
981 know the hardware page-walk will no longer touch them.
982 The 'pte' argument is the *parent* PTE, pointing to the page that is to
983 be freed. */
984static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
985 int level, struct dma_pte *pte,
986 struct page *freelist)
987{
988 struct page *pg;
989
990 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
991 pg->freelist = freelist;
992 freelist = pg;
993
994 if (level == 1)
995 return freelist;
996
997 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
998 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
999 freelist = dma_pte_list_pagetables(domain, level - 1,
1000 pte, freelist);
1001 }
1002
1003 return freelist;
1004}
1005
1006static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1007 struct dma_pte *pte, unsigned long pfn,
1008 unsigned long start_pfn,
1009 unsigned long last_pfn,
1010 struct page *freelist)
1011{
1012 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1013
1014 pfn = max(start_pfn, pfn);
1015 pte = &pte[pfn_level_offset(pfn, level)];
1016
1017 do {
1018 unsigned long level_pfn;
1019
1020 if (!dma_pte_present(pte))
1021 goto next;
1022
1023 level_pfn = pfn & level_mask(level);
1024
1025 /* If range covers entire pagetable, free it */
1026 if (start_pfn <= level_pfn &&
1027 last_pfn >= level_pfn + level_size(level) - 1) {
1028 /* These suborbinate page tables are going away entirely. Don't
1029 bother to clear them; we're just going to *free* them. */
1030 if (level > 1 && !dma_pte_superpage(pte))
1031 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1032
1033 dma_clear_pte(pte);
1034 if (!first_pte)
1035 first_pte = pte;
1036 last_pte = pte;
1037 } else if (level > 1) {
1038 /* Recurse down into a level that isn't *entirely* obsolete */
1039 freelist = dma_pte_clear_level(domain, level - 1,
1040 phys_to_virt(dma_pte_addr(pte)),
1041 level_pfn, start_pfn, last_pfn,
1042 freelist);
1043 }
1044next:
1045 pfn += level_size(level);
1046 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1047
1048 if (first_pte)
1049 domain_flush_cache(domain, first_pte,
1050 (void *)++last_pte - (void *)first_pte);
1051
1052 return freelist;
1053}
1054
1055/* We can't just free the pages because the IOMMU may still be walking
1056 the page tables, and may have cached the intermediate levels. The
1057 pages can only be freed after the IOTLB flush has been done. */
1058struct page *domain_unmap(struct dmar_domain *domain,
1059 unsigned long start_pfn,
1060 unsigned long last_pfn)
1061{
1062 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1063 struct page *freelist = NULL;
1064
1065 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1066 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1067 BUG_ON(start_pfn > last_pfn);
1068
1069 /* we don't need lock here; nobody else touches the iova range */
1070 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1071 domain->pgd, 0, start_pfn, last_pfn, NULL);
1072
1073 /* free pgd */
1074 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1075 struct page *pgd_page = virt_to_page(domain->pgd);
1076 pgd_page->freelist = freelist;
1077 freelist = pgd_page;
1078
1079 domain->pgd = NULL;
1080 }
1081
1082 return freelist;
1083}
1084
1085void dma_free_pagelist(struct page *freelist)
1086{
1087 struct page *pg;
1088
1089 while ((pg = freelist)) {
1090 freelist = pg->freelist;
1091 free_pgtable_page(page_address(pg));
1092 }
1093}
1094
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095/* iommu handling */
1096static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1097{
1098 struct root_entry *root;
1099 unsigned long flags;
1100
Suresh Siddha4c923d42009-10-02 11:01:24 -07001101 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 if (!root)
1103 return -ENOMEM;
1104
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001105 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106
1107 spin_lock_irqsave(&iommu->lock, flags);
1108 iommu->root_entry = root;
1109 spin_unlock_irqrestore(&iommu->lock, flags);
1110
1111 return 0;
1112}
1113
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114static void iommu_set_root_entry(struct intel_iommu *iommu)
1115{
1116 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001117 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118 unsigned long flag;
1119
1120 addr = iommu->root_entry;
1121
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001122 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1124
David Woodhousec416daa2009-05-10 20:30:58 +01001125 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
1127 /* Make sure hardware complete it */
1128 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001129 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
1134static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1135{
1136 u32 val;
1137 unsigned long flag;
1138
David Woodhouse9af88142009-02-13 23:18:03 +00001139 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001142 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001143 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
1145 /* Make sure hardware complete it */
1146 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001147 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001150}
1151
1152/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001153static void __iommu_flush_context(struct intel_iommu *iommu,
1154 u16 did, u16 source_id, u8 function_mask,
1155 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156{
1157 u64 val = 0;
1158 unsigned long flag;
1159
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 switch (type) {
1161 case DMA_CCMD_GLOBAL_INVL:
1162 val = DMA_CCMD_GLOBAL_INVL;
1163 break;
1164 case DMA_CCMD_DOMAIN_INVL:
1165 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1166 break;
1167 case DMA_CCMD_DEVICE_INVL:
1168 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1169 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1170 break;
1171 default:
1172 BUG();
1173 }
1174 val |= DMA_CCMD_ICC;
1175
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001176 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1178
1179 /* Make sure hardware complete it */
1180 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1181 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1182
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001183 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184}
1185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001187static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1188 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189{
1190 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1191 u64 val = 0, val_iva = 0;
1192 unsigned long flag;
1193
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001194 switch (type) {
1195 case DMA_TLB_GLOBAL_FLUSH:
1196 /* global flush doesn't need set IVA_REG */
1197 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1198 break;
1199 case DMA_TLB_DSI_FLUSH:
1200 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1201 break;
1202 case DMA_TLB_PSI_FLUSH:
1203 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001204 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205 val_iva = size_order | addr;
1206 break;
1207 default:
1208 BUG();
1209 }
1210 /* Note: set drain read/write */
1211#if 0
1212 /*
1213 * This is probably to be super secure.. Looks like we can
1214 * ignore it without any impact.
1215 */
1216 if (cap_read_drain(iommu->cap))
1217 val |= DMA_TLB_READ_DRAIN;
1218#endif
1219 if (cap_write_drain(iommu->cap))
1220 val |= DMA_TLB_WRITE_DRAIN;
1221
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001222 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 /* Note: Only uses first TLB reg currently */
1224 if (val_iva)
1225 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1226 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1230 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233
1234 /* check IOTLB invalidation granularity */
1235 if (DMA_TLB_IAIG(val) == 0)
1236 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1237 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1238 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001239 (unsigned long long)DMA_TLB_IIRG(type),
1240 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241}
1242
Yu Zhao93a23a72009-05-18 13:51:37 +08001243static struct device_domain_info *iommu_support_dev_iotlb(
1244 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001245{
Yu Zhao93a23a72009-05-18 13:51:37 +08001246 int found = 0;
1247 unsigned long flags;
1248 struct device_domain_info *info;
1249 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1250
1251 if (!ecap_dev_iotlb_support(iommu->ecap))
1252 return NULL;
1253
1254 if (!iommu->qi)
1255 return NULL;
1256
1257 spin_lock_irqsave(&device_domain_lock, flags);
1258 list_for_each_entry(info, &domain->devices, link)
1259 if (info->bus == bus && info->devfn == devfn) {
1260 found = 1;
1261 break;
1262 }
1263 spin_unlock_irqrestore(&device_domain_lock, flags);
1264
1265 if (!found || !info->dev)
1266 return NULL;
1267
1268 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1269 return NULL;
1270
1271 if (!dmar_find_matched_atsr_unit(info->dev))
1272 return NULL;
1273
1274 info->iommu = iommu;
1275
1276 return info;
1277}
1278
1279static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1280{
1281 if (!info)
1282 return;
1283
1284 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1285}
1286
1287static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1288{
1289 if (!info->dev || !pci_ats_enabled(info->dev))
1290 return;
1291
1292 pci_disable_ats(info->dev);
1293}
1294
1295static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1296 u64 addr, unsigned mask)
1297{
1298 u16 sid, qdep;
1299 unsigned long flags;
1300 struct device_domain_info *info;
1301
1302 spin_lock_irqsave(&device_domain_lock, flags);
1303 list_for_each_entry(info, &domain->devices, link) {
1304 if (!info->dev || !pci_ats_enabled(info->dev))
1305 continue;
1306
1307 sid = info->bus << 8 | info->devfn;
1308 qdep = pci_ats_queue_depth(info->dev);
1309 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1310 }
1311 spin_unlock_irqrestore(&device_domain_lock, flags);
1312}
1313
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001314static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001315 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001317 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001318 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320 BUG_ON(pages == 0);
1321
David Woodhouseea8ea462014-03-05 17:09:32 +00001322 if (ih)
1323 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001325 * Fallback to domain selective flush if no PSI support or the size is
1326 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327 * PSI requires page size to be 2 ^ x, and the base address is naturally
1328 * aligned to the size
1329 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001330 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1331 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001332 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001333 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001334 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001335 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001336
1337 /*
Nadav Amit82653632010-04-01 13:24:40 +03001338 * In caching mode, changes of pages from non-present to present require
1339 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001340 */
Nadav Amit82653632010-04-01 13:24:40 +03001341 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001342 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343}
1344
mark grossf8bab732008-02-08 04:18:38 -08001345static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1346{
1347 u32 pmen;
1348 unsigned long flags;
1349
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001350 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001351 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1352 pmen &= ~DMA_PMEN_EPM;
1353 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1354
1355 /* wait for the protected region status bit to clear */
1356 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1357 readl, !(pmen & DMA_PMEN_PRS), pmen);
1358
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001359 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001360}
1361
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001362static int iommu_enable_translation(struct intel_iommu *iommu)
1363{
1364 u32 sts;
1365 unsigned long flags;
1366
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001367 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001368 iommu->gcmd |= DMA_GCMD_TE;
1369 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001370
1371 /* Make sure hardware complete it */
1372 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001373 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001374
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001375 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376 return 0;
1377}
1378
1379static int iommu_disable_translation(struct intel_iommu *iommu)
1380{
1381 u32 sts;
1382 unsigned long flag;
1383
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001384 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001385 iommu->gcmd &= ~DMA_GCMD_TE;
1386 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1387
1388 /* Make sure hardware complete it */
1389 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001390 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001391
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001392 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001393 return 0;
1394}
1395
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001396
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001397static int iommu_init_domains(struct intel_iommu *iommu)
1398{
1399 unsigned long ndomains;
1400 unsigned long nlongs;
1401
1402 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001403 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1404 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405 nlongs = BITS_TO_LONGS(ndomains);
1406
Donald Dutile94a91b52009-08-20 16:51:34 -04001407 spin_lock_init(&iommu->lock);
1408
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001409 /* TBD: there might be 64K domains,
1410 * consider other allocation for future chip
1411 */
1412 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1413 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001414 pr_err("IOMMU%d: allocating domain id array failed\n",
1415 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 return -ENOMEM;
1417 }
1418 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1419 GFP_KERNEL);
1420 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001421 pr_err("IOMMU%d: allocating domain array failed\n",
1422 iommu->seq_id);
1423 kfree(iommu->domain_ids);
1424 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001425 return -ENOMEM;
1426 }
1427
1428 /*
1429 * if Caching mode is set, then invalid translations are tagged
1430 * with domainid 0. Hence we need to pre-allocate it.
1431 */
1432 if (cap_caching_mode(iommu->cap))
1433 set_bit(0, iommu->domain_ids);
1434 return 0;
1435}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001436
Jiang Liua868e6b2014-01-06 14:18:20 +08001437static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001438{
1439 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001440 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001441 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001442
Donald Dutile94a91b52009-08-20 16:51:34 -04001443 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001444 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001445 /*
1446 * Domain id 0 is reserved for invalid translation
1447 * if hardware supports caching mode.
1448 */
1449 if (cap_caching_mode(iommu->cap) && i == 0)
1450 continue;
1451
Donald Dutile94a91b52009-08-20 16:51:34 -04001452 domain = iommu->domains[i];
1453 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001454
Donald Dutile94a91b52009-08-20 16:51:34 -04001455 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001456 count = --domain->iommu_count;
1457 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001458 if (count == 0)
1459 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001460 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001461 }
1462
1463 if (iommu->gcmd & DMA_GCMD_TE)
1464 iommu_disable_translation(iommu);
1465
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001466 kfree(iommu->domains);
1467 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001468 iommu->domains = NULL;
1469 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001470
Weidong Hand9630fe2008-12-08 11:06:32 +08001471 g_iommus[iommu->seq_id] = NULL;
1472
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473 /* free context mapping */
1474 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001475}
1476
Jiang Liu92d03cc2014-02-19 14:07:28 +08001477static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001478{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001479 /* domain id for virtual machine, it won't be set in context */
1480 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001481 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482
1483 domain = alloc_domain_mem();
1484 if (!domain)
1485 return NULL;
1486
Suresh Siddha4c923d42009-10-02 11:01:24 -07001487 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001488 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001489 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001490 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001491 spin_lock_init(&domain->iommu_lock);
1492 INIT_LIST_HEAD(&domain->devices);
1493 if (vm) {
1494 domain->id = atomic_inc_return(&vm_domid);
1495 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1496 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001497
1498 return domain;
1499}
1500
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001501static int iommu_attach_domain(struct dmar_domain *domain,
1502 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001503{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001504 int num;
1505 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001506 unsigned long flags;
1507
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001508 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001509
1510 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001511
1512 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1513 if (num >= ndomains) {
1514 spin_unlock_irqrestore(&iommu->lock, flags);
1515 printk(KERN_ERR "IOMMU: no free domain ids\n");
1516 return -ENOMEM;
1517 }
1518
1519 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001520 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001521 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001522 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001523 iommu->domains[num] = domain;
1524 spin_unlock_irqrestore(&iommu->lock, flags);
1525
1526 return 0;
1527}
1528
1529static void iommu_detach_domain(struct dmar_domain *domain,
1530 struct intel_iommu *iommu)
1531{
1532 unsigned long flags;
1533 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001534
1535 spin_lock_irqsave(&iommu->lock, flags);
1536 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001537 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001538 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001539 clear_bit(num, iommu->domain_ids);
1540 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001541 break;
1542 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001543 }
Weidong Han8c11e792008-12-08 15:29:22 +08001544 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545}
1546
1547static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001548static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001549
Joseph Cihula51a63e62011-03-21 11:04:24 -07001550static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551{
1552 struct pci_dev *pdev = NULL;
1553 struct iova *iova;
1554 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555
David Millerf6611972008-02-06 01:36:23 -08001556 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001557
Mark Gross8a443df2008-03-04 14:59:31 -08001558 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1559 &reserved_rbtree_key);
1560
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561 /* IOAPIC ranges shouldn't be accessed by DMA */
1562 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1563 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001564 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001565 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001566 return -ENODEV;
1567 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568
1569 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1570 for_each_pci_dev(pdev) {
1571 struct resource *r;
1572
1573 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1574 r = &pdev->resource[i];
1575 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1576 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001577 iova = reserve_iova(&reserved_iova_list,
1578 IOVA_PFN(r->start),
1579 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001580 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001581 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001582 return -ENODEV;
1583 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001584 }
1585 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001586 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587}
1588
1589static void domain_reserve_special_ranges(struct dmar_domain *domain)
1590{
1591 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1592}
1593
1594static inline int guestwidth_to_adjustwidth(int gaw)
1595{
1596 int agaw;
1597 int r = (gaw - 12) % 9;
1598
1599 if (r == 0)
1600 agaw = gaw;
1601 else
1602 agaw = gaw + 9 - r;
1603 if (agaw > 64)
1604 agaw = 64;
1605 return agaw;
1606}
1607
1608static int domain_init(struct dmar_domain *domain, int guest_width)
1609{
1610 struct intel_iommu *iommu;
1611 int adjust_width, agaw;
1612 unsigned long sagaw;
1613
David Millerf6611972008-02-06 01:36:23 -08001614 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615 domain_reserve_special_ranges(domain);
1616
1617 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001618 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001619 if (guest_width > cap_mgaw(iommu->cap))
1620 guest_width = cap_mgaw(iommu->cap);
1621 domain->gaw = guest_width;
1622 adjust_width = guestwidth_to_adjustwidth(guest_width);
1623 agaw = width_to_agaw(adjust_width);
1624 sagaw = cap_sagaw(iommu->cap);
1625 if (!test_bit(agaw, &sagaw)) {
1626 /* hardware doesn't support it, choose a bigger one */
1627 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1628 agaw = find_next_bit(&sagaw, 5, agaw);
1629 if (agaw >= 5)
1630 return -ENODEV;
1631 }
1632 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001633
Weidong Han8e6040972008-12-08 15:49:06 +08001634 if (ecap_coherent(iommu->ecap))
1635 domain->iommu_coherency = 1;
1636 else
1637 domain->iommu_coherency = 0;
1638
Sheng Yang58c610b2009-03-18 15:33:05 +08001639 if (ecap_sc_support(iommu->ecap))
1640 domain->iommu_snooping = 1;
1641 else
1642 domain->iommu_snooping = 0;
1643
David Woodhouse214e39a2014-03-19 10:38:49 +00001644 if (intel_iommu_superpage)
1645 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1646 else
1647 domain->iommu_superpage = 0;
1648
Suresh Siddha4c923d42009-10-02 11:01:24 -07001649 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001650
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001651 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001652 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653 if (!domain->pgd)
1654 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001655 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001656 return 0;
1657}
1658
1659static void domain_exit(struct dmar_domain *domain)
1660{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001661 struct dmar_drhd_unit *drhd;
1662 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001663 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
1665 /* Domain 0 is reserved, so dont process it */
1666 if (!domain)
1667 return;
1668
Alex Williamson7b668352011-05-24 12:02:41 +01001669 /* Flush any lazy unmaps that may reference this domain */
1670 if (!intel_iommu_strict)
1671 flush_unmaps_timeout(0);
1672
Jiang Liu92d03cc2014-02-19 14:07:28 +08001673 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001674 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001675
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676 /* destroy iovas */
1677 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001678
David Woodhouseea8ea462014-03-05 17:09:32 +00001679 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680
Jiang Liu92d03cc2014-02-19 14:07:28 +08001681 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001682 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001683 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001684 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1685 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001686 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001687 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001688
David Woodhouseea8ea462014-03-05 17:09:32 +00001689 dma_free_pagelist(freelist);
1690
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691 free_domain_mem(domain);
1692}
1693
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001694static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1695 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001696{
1697 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001699 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001700 struct dma_pte *pgd;
1701 unsigned long num;
1702 unsigned long ndomains;
1703 int id;
1704 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001705 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706
1707 pr_debug("Set context mapping for %02x:%02x.%d\n",
1708 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001709
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001711 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1712 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001713
David Woodhouse276dbf992009-04-04 01:45:37 +01001714 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001715 if (!iommu)
1716 return -ENODEV;
1717
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718 context = device_to_context_entry(iommu, bus, devfn);
1719 if (!context)
1720 return -ENOMEM;
1721 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001722 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723 spin_unlock_irqrestore(&iommu->lock, flags);
1724 return 0;
1725 }
1726
Weidong Hanea6606b2008-12-08 23:08:15 +08001727 id = domain->id;
1728 pgd = domain->pgd;
1729
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001730 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1731 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001732 int found = 0;
1733
1734 /* find an available domain id for this device in iommu */
1735 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001736 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001737 if (iommu->domains[num] == domain) {
1738 id = num;
1739 found = 1;
1740 break;
1741 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001742 }
1743
1744 if (found == 0) {
1745 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1746 if (num >= ndomains) {
1747 spin_unlock_irqrestore(&iommu->lock, flags);
1748 printk(KERN_ERR "IOMMU: no free domain ids\n");
1749 return -EFAULT;
1750 }
1751
1752 set_bit(num, iommu->domain_ids);
1753 iommu->domains[num] = domain;
1754 id = num;
1755 }
1756
1757 /* Skip top levels of page tables for
1758 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001759 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001760 */
Chris Wright1672af12009-12-02 12:06:34 -08001761 if (translation != CONTEXT_TT_PASS_THROUGH) {
1762 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1763 pgd = phys_to_virt(dma_pte_addr(pgd));
1764 if (!dma_pte_present(pgd)) {
1765 spin_unlock_irqrestore(&iommu->lock, flags);
1766 return -ENOMEM;
1767 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001768 }
1769 }
1770 }
1771
1772 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001773
Yu Zhao93a23a72009-05-18 13:51:37 +08001774 if (translation != CONTEXT_TT_PASS_THROUGH) {
1775 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1776 translation = info ? CONTEXT_TT_DEV_IOTLB :
1777 CONTEXT_TT_MULTI_LEVEL;
1778 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001779 /*
1780 * In pass through mode, AW must be programmed to indicate the largest
1781 * AGAW value supported by hardware. And ASR is ignored by hardware.
1782 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001783 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001784 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001785 else {
1786 context_set_address_root(context, virt_to_phys(pgd));
1787 context_set_address_width(context, iommu->agaw);
1788 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001789
1790 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001791 context_set_fault_enable(context);
1792 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001793 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001794
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001795 /*
1796 * It's a non-present to present mapping. If hardware doesn't cache
1797 * non-present entry we only need to flush the write-buffer. If the
1798 * _does_ cache non-present entries, then it does so in the special
1799 * domain #0, which we have to flush:
1800 */
1801 if (cap_caching_mode(iommu->cap)) {
1802 iommu->flush.flush_context(iommu, 0,
1803 (((u16)bus) << 8) | devfn,
1804 DMA_CCMD_MASK_NOBIT,
1805 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001806 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001807 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001808 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001809 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001810 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001812
1813 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001814 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001815 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001816 if (domain->iommu_count == 1)
1817 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001818 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001819 }
1820 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001821 return 0;
1822}
1823
1824static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001825domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1826 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827{
1828 int ret;
1829 struct pci_dev *tmp, *parent;
1830
David Woodhouse276dbf992009-04-04 01:45:37 +01001831 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001832 pdev->bus->number, pdev->devfn,
1833 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001834 if (ret)
1835 return ret;
1836
1837 /* dependent device mapping */
1838 tmp = pci_find_upstream_pcie_bridge(pdev);
1839 if (!tmp)
1840 return 0;
1841 /* Secondary interface's bus number and devfn 0 */
1842 parent = pdev->bus->self;
1843 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001844 ret = domain_context_mapping_one(domain,
1845 pci_domain_nr(parent->bus),
1846 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001847 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001848 if (ret)
1849 return ret;
1850 parent = parent->bus->self;
1851 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001852 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001853 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001854 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001855 tmp->subordinate->number, 0,
1856 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001857 else /* this is a legacy PCI bridge */
1858 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001859 pci_domain_nr(tmp->bus),
1860 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001861 tmp->devfn,
1862 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001863}
1864
Weidong Han5331fe62008-12-08 23:00:00 +08001865static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866{
1867 int ret;
1868 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001869 struct intel_iommu *iommu;
1870
David Woodhouse276dbf992009-04-04 01:45:37 +01001871 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1872 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001873 if (!iommu)
1874 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001875
David Woodhouse276dbf992009-04-04 01:45:37 +01001876 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 if (!ret)
1878 return ret;
1879 /* dependent device mapping */
1880 tmp = pci_find_upstream_pcie_bridge(pdev);
1881 if (!tmp)
1882 return ret;
1883 /* Secondary interface's bus number and devfn 0 */
1884 parent = pdev->bus->self;
1885 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001886 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001887 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001888 if (!ret)
1889 return ret;
1890 parent = parent->bus->self;
1891 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001892 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001893 return device_context_mapped(iommu, tmp->subordinate->number,
1894 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001895 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001896 return device_context_mapped(iommu, tmp->bus->number,
1897 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001898}
1899
Fenghua Yuf5329592009-08-04 15:09:37 -07001900/* Returns a number of VTD pages, but aligned to MM page size */
1901static inline unsigned long aligned_nrpages(unsigned long host_addr,
1902 size_t size)
1903{
1904 host_addr &= ~PAGE_MASK;
1905 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1906}
1907
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001908/* Return largest possible superpage level for a given mapping */
1909static inline int hardware_largepage_caps(struct dmar_domain *domain,
1910 unsigned long iov_pfn,
1911 unsigned long phy_pfn,
1912 unsigned long pages)
1913{
1914 int support, level = 1;
1915 unsigned long pfnmerge;
1916
1917 support = domain->iommu_superpage;
1918
1919 /* To use a large page, the virtual *and* physical addresses
1920 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1921 of them will mean we have to use smaller pages. So just
1922 merge them and check both at once. */
1923 pfnmerge = iov_pfn | phy_pfn;
1924
1925 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1926 pages >>= VTD_STRIDE_SHIFT;
1927 if (!pages)
1928 break;
1929 pfnmerge >>= VTD_STRIDE_SHIFT;
1930 level++;
1931 support--;
1932 }
1933 return level;
1934}
1935
David Woodhouse9051aa02009-06-29 12:30:54 +01001936static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1937 struct scatterlist *sg, unsigned long phys_pfn,
1938 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001939{
1940 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001941 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001942 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001943 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001944 unsigned int largepage_lvl = 0;
1945 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001946
1947 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1948
1949 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1950 return -EINVAL;
1951
1952 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1953
David Woodhouse9051aa02009-06-29 12:30:54 +01001954 if (sg)
1955 sg_res = 0;
1956 else {
1957 sg_res = nr_pages + 1;
1958 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1959 }
1960
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001961 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001962 uint64_t tmp;
1963
David Woodhousee1605492009-06-29 11:17:38 +01001964 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001965 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001966 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1967 sg->dma_length = sg->length;
1968 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001969 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001970 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001971
David Woodhousee1605492009-06-29 11:17:38 +01001972 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001973 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1974
David Woodhouse5cf0a762014-03-19 16:07:49 +00001975 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001976 if (!pte)
1977 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001978 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001979 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001980 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001981 /* Ensure that old small page tables are removed to make room
1982 for superpage, if they exist. */
1983 dma_pte_clear_range(domain, iov_pfn,
1984 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1985 dma_pte_free_pagetable(domain, iov_pfn,
1986 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1987 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001988 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001989 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001990
David Woodhousee1605492009-06-29 11:17:38 +01001991 }
1992 /* We don't need lock here, nobody else
1993 * touches the iova range
1994 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001995 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001996 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001997 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001998 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1999 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002000 if (dumps) {
2001 dumps--;
2002 debug_dma_dump_mappings(NULL);
2003 }
2004 WARN_ON(1);
2005 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002006
2007 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2008
2009 BUG_ON(nr_pages < lvl_pages);
2010 BUG_ON(sg_res < lvl_pages);
2011
2012 nr_pages -= lvl_pages;
2013 iov_pfn += lvl_pages;
2014 phys_pfn += lvl_pages;
2015 pteval += lvl_pages * VTD_PAGE_SIZE;
2016 sg_res -= lvl_pages;
2017
2018 /* If the next PTE would be the first in a new page, then we
2019 need to flush the cache on the entries we've just written.
2020 And then we'll need to recalculate 'pte', so clear it and
2021 let it get set again in the if (!pte) block above.
2022
2023 If we're done (!nr_pages) we need to flush the cache too.
2024
2025 Also if we've been setting superpages, we may need to
2026 recalculate 'pte' and switch back to smaller pages for the
2027 end of the mapping, if the trailing size is not enough to
2028 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002029 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002030 if (!nr_pages || first_pte_in_page(pte) ||
2031 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002032 domain_flush_cache(domain, first_pte,
2033 (void *)pte - (void *)first_pte);
2034 pte = NULL;
2035 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002036
2037 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002038 sg = sg_next(sg);
2039 }
2040 return 0;
2041}
2042
David Woodhouse9051aa02009-06-29 12:30:54 +01002043static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2044 struct scatterlist *sg, unsigned long nr_pages,
2045 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002046{
David Woodhouse9051aa02009-06-29 12:30:54 +01002047 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2048}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002049
David Woodhouse9051aa02009-06-29 12:30:54 +01002050static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2051 unsigned long phys_pfn, unsigned long nr_pages,
2052 int prot)
2053{
2054 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002055}
2056
Weidong Hanc7151a82008-12-08 22:51:37 +08002057static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002058{
Weidong Hanc7151a82008-12-08 22:51:37 +08002059 if (!iommu)
2060 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002061
2062 clear_context_table(iommu, bus, devfn);
2063 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002064 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002065 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002066}
2067
David Woodhouse109b9b02012-05-25 17:43:02 +01002068static inline void unlink_domain_info(struct device_domain_info *info)
2069{
2070 assert_spin_locked(&device_domain_lock);
2071 list_del(&info->link);
2072 list_del(&info->global);
2073 if (info->dev)
2074 info->dev->dev.archdata.iommu = NULL;
2075}
2076
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002077static void domain_remove_dev_info(struct dmar_domain *domain)
2078{
2079 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002080 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002081 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002082
2083 spin_lock_irqsave(&device_domain_lock, flags);
2084 while (!list_empty(&domain->devices)) {
2085 info = list_entry(domain->devices.next,
2086 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002087 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002088 spin_unlock_irqrestore(&device_domain_lock, flags);
2089
Yu Zhao93a23a72009-05-18 13:51:37 +08002090 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002091 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002092 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002093
Jiang Liu92d03cc2014-02-19 14:07:28 +08002094 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2095 iommu_detach_dependent_devices(iommu, info->dev);
2096 /* clear this iommu in iommu_bmp, update iommu count
2097 * and capabilities
2098 */
2099 spin_lock_irqsave(&domain->iommu_lock, flags2);
2100 if (test_and_clear_bit(iommu->seq_id,
2101 domain->iommu_bmp)) {
2102 domain->iommu_count--;
2103 domain_update_iommu_cap(domain);
2104 }
2105 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2106 }
2107
2108 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002109 spin_lock_irqsave(&device_domain_lock, flags);
2110 }
2111 spin_unlock_irqrestore(&device_domain_lock, flags);
2112}
2113
2114/*
2115 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002116 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002117 */
Kay, Allen M38717942008-09-09 18:37:29 +03002118static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002119find_domain(struct pci_dev *pdev)
2120{
2121 struct device_domain_info *info;
2122
2123 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002124 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002125 if (info)
2126 return info->domain;
2127 return NULL;
2128}
2129
Jiang Liu745f2582014-02-19 14:07:26 +08002130static inline struct dmar_domain *
2131dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2132{
2133 struct device_domain_info *info;
2134
2135 list_for_each_entry(info, &device_domain_list, global)
2136 if (info->segment == segment && info->bus == bus &&
2137 info->devfn == devfn)
2138 return info->domain;
2139
2140 return NULL;
2141}
2142
2143static int dmar_insert_dev_info(int segment, int bus, int devfn,
2144 struct pci_dev *dev, struct dmar_domain **domp)
2145{
2146 struct dmar_domain *found, *domain = *domp;
2147 struct device_domain_info *info;
2148 unsigned long flags;
2149
2150 info = alloc_devinfo_mem();
2151 if (!info)
2152 return -ENOMEM;
2153
2154 info->segment = segment;
2155 info->bus = bus;
2156 info->devfn = devfn;
2157 info->dev = dev;
2158 info->domain = domain;
2159 if (!dev)
2160 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2161
2162 spin_lock_irqsave(&device_domain_lock, flags);
2163 if (dev)
2164 found = find_domain(dev);
2165 else
2166 found = dmar_search_domain_by_dev_info(segment, bus, devfn);
2167 if (found) {
2168 spin_unlock_irqrestore(&device_domain_lock, flags);
2169 free_devinfo_mem(info);
2170 if (found != domain) {
2171 domain_exit(domain);
2172 *domp = found;
2173 }
2174 } else {
2175 list_add(&info->link, &domain->devices);
2176 list_add(&info->global, &device_domain_list);
2177 if (dev)
2178 dev->dev.archdata.iommu = info;
2179 spin_unlock_irqrestore(&device_domain_lock, flags);
2180 }
2181
2182 return 0;
2183}
2184
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002185/* domain is initialized */
2186static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2187{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002188 struct dmar_domain *domain, *free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002189 struct intel_iommu *iommu;
2190 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002191 struct pci_dev *dev_tmp;
2192 unsigned long flags;
2193 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002194 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195
2196 domain = find_domain(pdev);
2197 if (domain)
2198 return domain;
2199
David Woodhouse276dbf992009-04-04 01:45:37 +01002200 segment = pci_domain_nr(pdev->bus);
2201
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002202 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2203 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002204 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002205 bus = dev_tmp->subordinate->number;
2206 devfn = 0;
2207 } else {
2208 bus = dev_tmp->bus->number;
2209 devfn = dev_tmp->devfn;
2210 }
2211 spin_lock_irqsave(&device_domain_lock, flags);
Jiang Liu745f2582014-02-19 14:07:26 +08002212 domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002213 spin_unlock_irqrestore(&device_domain_lock, flags);
2214 /* pcie-pci bridge already has a domain, uses it */
Jiang Liu745f2582014-02-19 14:07:26 +08002215 if (domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002216 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002217 }
2218
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002219 drhd = dmar_find_matched_drhd_unit(pdev);
2220 if (!drhd) {
2221 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2222 pci_name(pdev));
2223 return NULL;
2224 }
2225 iommu = drhd->iommu;
2226
Jiang Liu745f2582014-02-19 14:07:26 +08002227 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002228 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002229 if (!domain)
2230 goto error;
2231 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002232 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002233 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002234 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002235 free = domain;
2236 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002237 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002238
2239 /* register pcie-to-pci device */
2240 if (dev_tmp) {
Jiang Liue85bb5d2014-02-19 14:07:27 +08002241 if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002242 goto error;
Jiang Liue85bb5d2014-02-19 14:07:27 +08002243 else
2244 free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002245 }
2246
2247found_domain:
Jiang Liu745f2582014-02-19 14:07:26 +08002248 if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
2249 pdev, &domain) == 0)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002250 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002251error:
Jiang Liue85bb5d2014-02-19 14:07:27 +08002252 if (free)
2253 domain_exit(free);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002254 /* recheck it here, maybe others set it */
2255 return find_domain(pdev);
2256}
2257
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002258static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002259#define IDENTMAP_ALL 1
2260#define IDENTMAP_GFX 2
2261#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002262
David Woodhouseb2132032009-06-26 18:50:28 +01002263static int iommu_domain_identity_map(struct dmar_domain *domain,
2264 unsigned long long start,
2265 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002266{
David Woodhousec5395d52009-06-28 16:35:56 +01002267 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2268 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002269
David Woodhousec5395d52009-06-28 16:35:56 +01002270 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2271 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002272 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002273 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002274 }
2275
David Woodhousec5395d52009-06-28 16:35:56 +01002276 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2277 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002278 /*
2279 * RMRR range might have overlap with physical memory range,
2280 * clear it first
2281 */
David Woodhousec5395d52009-06-28 16:35:56 +01002282 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002283
David Woodhousec5395d52009-06-28 16:35:56 +01002284 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2285 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002286 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002287}
2288
2289static int iommu_prepare_identity_map(struct pci_dev *pdev,
2290 unsigned long long start,
2291 unsigned long long end)
2292{
2293 struct dmar_domain *domain;
2294 int ret;
2295
David Woodhousec7ab48d2009-06-26 19:10:36 +01002296 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002297 if (!domain)
2298 return -ENOMEM;
2299
David Woodhouse19943b02009-08-04 16:19:20 +01002300 /* For _hardware_ passthrough, don't bother. But for software
2301 passthrough, we do it anyway -- it may indicate a memory
2302 range which is reserved in E820, so which didn't get set
2303 up to start with in si_domain */
2304 if (domain == si_domain && hw_pass_through) {
2305 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2306 pci_name(pdev), start, end);
2307 return 0;
2308 }
2309
2310 printk(KERN_INFO
2311 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2312 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002313
David Woodhouse5595b522009-12-02 09:21:55 +00002314 if (end < start) {
2315 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2316 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2317 dmi_get_system_info(DMI_BIOS_VENDOR),
2318 dmi_get_system_info(DMI_BIOS_VERSION),
2319 dmi_get_system_info(DMI_PRODUCT_VERSION));
2320 ret = -EIO;
2321 goto error;
2322 }
2323
David Woodhouse2ff729f2009-08-26 14:25:41 +01002324 if (end >> agaw_to_width(domain->agaw)) {
2325 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2326 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2327 agaw_to_width(domain->agaw),
2328 dmi_get_system_info(DMI_BIOS_VENDOR),
2329 dmi_get_system_info(DMI_BIOS_VERSION),
2330 dmi_get_system_info(DMI_PRODUCT_VERSION));
2331 ret = -EIO;
2332 goto error;
2333 }
David Woodhouse19943b02009-08-04 16:19:20 +01002334
David Woodhouseb2132032009-06-26 18:50:28 +01002335 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002336 if (ret)
2337 goto error;
2338
2339 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002340 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002341 if (ret)
2342 goto error;
2343
2344 return 0;
2345
2346 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002347 domain_exit(domain);
2348 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002349}
2350
2351static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2352 struct pci_dev *pdev)
2353{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002354 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002355 return 0;
2356 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002357 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002358}
2359
Suresh Siddhad3f13812011-08-23 17:05:25 -07002360#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002361static inline void iommu_prepare_isa(void)
2362{
2363 struct pci_dev *pdev;
2364 int ret;
2365
2366 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2367 if (!pdev)
2368 return;
2369
David Woodhousec7ab48d2009-06-26 19:10:36 +01002370 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002371 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002372
2373 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002374 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2375 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002376
2377}
2378#else
2379static inline void iommu_prepare_isa(void)
2380{
2381 return;
2382}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002383#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002384
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002385static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002386
Matt Kraai071e1372009-08-23 22:30:22 -07002387static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002388{
2389 struct dmar_drhd_unit *drhd;
2390 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002391 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002392
Jiang Liu92d03cc2014-02-19 14:07:28 +08002393 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002394 if (!si_domain)
2395 return -EFAULT;
2396
Jiang Liu92d03cc2014-02-19 14:07:28 +08002397 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2398
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002399 for_each_active_iommu(iommu, drhd) {
2400 ret = iommu_attach_domain(si_domain, iommu);
2401 if (ret) {
2402 domain_exit(si_domain);
2403 return -EFAULT;
2404 }
2405 }
2406
2407 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2408 domain_exit(si_domain);
2409 return -EFAULT;
2410 }
2411
Jiang Liu9544c002014-01-06 14:18:13 +08002412 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2413 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002414
David Woodhouse19943b02009-08-04 16:19:20 +01002415 if (hw)
2416 return 0;
2417
David Woodhousec7ab48d2009-06-26 19:10:36 +01002418 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002419 unsigned long start_pfn, end_pfn;
2420 int i;
2421
2422 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2423 ret = iommu_domain_identity_map(si_domain,
2424 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2425 if (ret)
2426 return ret;
2427 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002428 }
2429
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002430 return 0;
2431}
2432
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002433static int identity_mapping(struct pci_dev *pdev)
2434{
2435 struct device_domain_info *info;
2436
2437 if (likely(!iommu_identity_mapping))
2438 return 0;
2439
Mike Traviscb452a42011-05-28 13:15:03 -05002440 info = pdev->dev.archdata.iommu;
2441 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2442 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002443
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002444 return 0;
2445}
2446
2447static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002448 struct pci_dev *pdev,
2449 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002450{
2451 struct device_domain_info *info;
2452 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002453 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002454
2455 info = alloc_devinfo_mem();
2456 if (!info)
2457 return -ENOMEM;
2458
2459 info->segment = pci_domain_nr(pdev->bus);
2460 info->bus = pdev->bus->number;
2461 info->devfn = pdev->devfn;
2462 info->dev = pdev;
2463 info->domain = domain;
2464
2465 spin_lock_irqsave(&device_domain_lock, flags);
2466 list_add(&info->link, &domain->devices);
2467 list_add(&info->global, &device_domain_list);
2468 pdev->dev.archdata.iommu = info;
2469 spin_unlock_irqrestore(&device_domain_lock, flags);
2470
David Woodhousee2ad23d2012-05-25 17:42:54 +01002471 ret = domain_context_mapping(domain, pdev, translation);
2472 if (ret) {
2473 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002474 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002475 spin_unlock_irqrestore(&device_domain_lock, flags);
2476 free_devinfo_mem(info);
2477 return ret;
2478 }
2479
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002480 return 0;
2481}
2482
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002483static bool device_has_rmrr(struct pci_dev *dev)
2484{
2485 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002486 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002487 int i;
2488
Jiang Liu0e242612014-02-19 14:07:34 +08002489 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002490 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002491 /*
2492 * Return TRUE if this RMRR contains the device that
2493 * is passed in.
2494 */
2495 for_each_active_dev_scope(rmrr->devices,
2496 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002497 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002498 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002499 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002500 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002501 }
Jiang Liu0e242612014-02-19 14:07:34 +08002502 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002503 return false;
2504}
2505
David Woodhouse6941af22009-07-04 18:24:27 +01002506static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2507{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002508
2509 /*
2510 * We want to prevent any device associated with an RMRR from
2511 * getting placed into the SI Domain. This is done because
2512 * problems exist when devices are moved in and out of domains
2513 * and their respective RMRR info is lost. We exempt USB devices
2514 * from this process due to their usage of RMRRs that are known
2515 * to not be needed after BIOS hand-off to OS.
2516 */
2517 if (device_has_rmrr(pdev) &&
2518 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2519 return 0;
2520
David Woodhousee0fc7e02009-09-30 09:12:17 -07002521 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2522 return 1;
2523
2524 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2525 return 1;
2526
2527 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2528 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002529
David Woodhouse3dfc8132009-07-04 19:11:08 +01002530 /*
2531 * We want to start off with all devices in the 1:1 domain, and
2532 * take them out later if we find they can't access all of memory.
2533 *
2534 * However, we can't do this for PCI devices behind bridges,
2535 * because all PCI devices behind the same bridge will end up
2536 * with the same source-id on their transactions.
2537 *
2538 * Practically speaking, we can't change things around for these
2539 * devices at run-time, because we can't be sure there'll be no
2540 * DMA transactions in flight for any of their siblings.
2541 *
2542 * So PCI devices (unless they're on the root bus) as well as
2543 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2544 * the 1:1 domain, just in _case_ one of their siblings turns out
2545 * not to be able to map all of memory.
2546 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002547 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002548 if (!pci_is_root_bus(pdev->bus))
2549 return 0;
2550 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2551 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002552 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002553 return 0;
2554
2555 /*
2556 * At boot time, we don't yet know if devices will be 64-bit capable.
2557 * Assume that they will -- if they turn out not to be, then we can
2558 * take them out of the 1:1 domain later.
2559 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002560 if (!startup) {
2561 /*
2562 * If the device's dma_mask is less than the system's memory
2563 * size then this is not a candidate for identity mapping.
2564 */
2565 u64 dma_mask = pdev->dma_mask;
2566
2567 if (pdev->dev.coherent_dma_mask &&
2568 pdev->dev.coherent_dma_mask < dma_mask)
2569 dma_mask = pdev->dev.coherent_dma_mask;
2570
2571 return dma_mask >= dma_get_required_mask(&pdev->dev);
2572 }
David Woodhouse6941af22009-07-04 18:24:27 +01002573
2574 return 1;
2575}
2576
Matt Kraai071e1372009-08-23 22:30:22 -07002577static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002578{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002579 struct pci_dev *pdev = NULL;
2580 int ret;
2581
David Woodhouse19943b02009-08-04 16:19:20 +01002582 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002583 if (ret)
2584 return -EFAULT;
2585
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002586 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002587 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002588 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002589 hw ? CONTEXT_TT_PASS_THROUGH :
2590 CONTEXT_TT_MULTI_LEVEL);
2591 if (ret) {
2592 /* device not associated with an iommu */
2593 if (ret == -ENODEV)
2594 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002595 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002596 }
2597 pr_info("IOMMU: %s identity mapping for device %s\n",
2598 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002599 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002600 }
2601
2602 return 0;
2603}
2604
Joseph Cihulab7792602011-05-03 00:08:37 -07002605static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606{
2607 struct dmar_drhd_unit *drhd;
2608 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002609 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002610 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002611 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002612
2613 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614 * for each drhd
2615 * allocate root
2616 * initialize and program root entry to not present
2617 * endfor
2618 */
2619 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002620 /*
2621 * lock not needed as this is only incremented in the single
2622 * threaded kernel __init code path all other access are read
2623 * only
2624 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002625 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2626 g_num_of_iommus++;
2627 continue;
2628 }
2629 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2630 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002631 }
2632
Weidong Hand9630fe2008-12-08 11:06:32 +08002633 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2634 GFP_KERNEL);
2635 if (!g_iommus) {
2636 printk(KERN_ERR "Allocating global iommu array failed\n");
2637 ret = -ENOMEM;
2638 goto error;
2639 }
2640
mark gross80b20dd2008-04-18 13:53:58 -07002641 deferred_flush = kzalloc(g_num_of_iommus *
2642 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2643 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002644 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002645 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002646 }
2647
Jiang Liu7c919772014-01-06 14:18:18 +08002648 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002649 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002650
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002651 ret = iommu_init_domains(iommu);
2652 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002653 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002654
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655 /*
2656 * TBD:
2657 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002658 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002659 */
2660 ret = iommu_alloc_root_entry(iommu);
2661 if (ret) {
2662 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002663 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002664 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002665 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002666 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667 }
2668
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002669 /*
2670 * Start from the sane iommu hardware state.
2671 */
Jiang Liu7c919772014-01-06 14:18:18 +08002672 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002673 /*
2674 * If the queued invalidation is already initialized by us
2675 * (for example, while enabling interrupt-remapping) then
2676 * we got the things already rolling from a sane state.
2677 */
2678 if (iommu->qi)
2679 continue;
2680
2681 /*
2682 * Clear any previous faults.
2683 */
2684 dmar_fault(-1, iommu);
2685 /*
2686 * Disable queued invalidation if supported and already enabled
2687 * before OS handover.
2688 */
2689 dmar_disable_qi(iommu);
2690 }
2691
Jiang Liu7c919772014-01-06 14:18:18 +08002692 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002693 if (dmar_enable_qi(iommu)) {
2694 /*
2695 * Queued Invalidate not enabled, use Register Based
2696 * Invalidate
2697 */
2698 iommu->flush.flush_context = __iommu_flush_context;
2699 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002700 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002701 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002702 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002703 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002704 } else {
2705 iommu->flush.flush_context = qi_flush_context;
2706 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002707 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002708 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002709 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002710 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002711 }
2712 }
2713
David Woodhouse19943b02009-08-04 16:19:20 +01002714 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002715 iommu_identity_mapping |= IDENTMAP_ALL;
2716
Suresh Siddhad3f13812011-08-23 17:05:25 -07002717#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002718 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002719#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002720
2721 check_tylersburg_isoch();
2722
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002723 /*
2724 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725 * identity mappings for rmrr, gfx, and isa and may fall back to static
2726 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002727 */
David Woodhouse19943b02009-08-04 16:19:20 +01002728 if (iommu_identity_mapping) {
2729 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2730 if (ret) {
2731 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002732 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002733 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002734 }
David Woodhouse19943b02009-08-04 16:19:20 +01002735 /*
2736 * For each rmrr
2737 * for each dev attached to rmrr
2738 * do
2739 * locate drhd for dev, alloc domain for dev
2740 * allocate free domain
2741 * allocate page table entries for rmrr
2742 * if context not allocated for bus
2743 * allocate and init context
2744 * set present in root table for this bus
2745 * init context with domain, translation etc
2746 * endfor
2747 * endfor
2748 */
2749 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2750 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002751 /* some BIOS lists non-exist devices in DMAR table. */
2752 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002753 i, dev) {
2754 if (!dev_is_pci(dev))
2755 continue;
2756 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002757 if (ret)
2758 printk(KERN_ERR
2759 "IOMMU: mapping reserved region failed\n");
2760 }
2761 }
2762
2763 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002764
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765 /*
2766 * for each drhd
2767 * enable fault log
2768 * global invalidate context cache
2769 * global invalidate iotlb
2770 * enable translation
2771 */
Jiang Liu7c919772014-01-06 14:18:18 +08002772 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002773 if (drhd->ignored) {
2774 /*
2775 * we always have to disable PMRs or DMA may fail on
2776 * this device
2777 */
2778 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002779 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002780 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002781 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002782
2783 iommu_flush_write_buffer(iommu);
2784
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002785 ret = dmar_set_interrupt(iommu);
2786 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002787 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002788
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002789 iommu_set_root_entry(iommu);
2790
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002791 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002792 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002793
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002794 ret = iommu_enable_translation(iommu);
2795 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002796 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002797
2798 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002799 }
2800
2801 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002802
2803free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002804 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002805 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002806 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002807free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002808 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002809error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002810 return ret;
2811}
2812
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002813/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002814static struct iova *intel_alloc_iova(struct device *dev,
2815 struct dmar_domain *domain,
2816 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002817{
2818 struct pci_dev *pdev = to_pci_dev(dev);
2819 struct iova *iova = NULL;
2820
David Woodhouse875764d2009-06-28 21:20:51 +01002821 /* Restrict dma_mask to the width that the iommu can handle */
2822 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2823
2824 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002825 /*
2826 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002827 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002828 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002829 */
David Woodhouse875764d2009-06-28 21:20:51 +01002830 iova = alloc_iova(&domain->iovad, nrpages,
2831 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2832 if (iova)
2833 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002834 }
David Woodhouse875764d2009-06-28 21:20:51 +01002835 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2836 if (unlikely(!iova)) {
2837 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2838 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002839 return NULL;
2840 }
2841
2842 return iova;
2843}
2844
David Woodhouse147202a2009-07-07 19:43:20 +01002845static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002846{
2847 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002848 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002849
2850 domain = get_domain_for_dev(pdev,
2851 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2852 if (!domain) {
2853 printk(KERN_ERR
2854 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002855 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002856 }
2857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002858 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002859 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002860 ret = domain_context_mapping(domain, pdev,
2861 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002862 if (ret) {
2863 printk(KERN_ERR
2864 "Domain context map for %s failed",
2865 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002866 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002867 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002868 }
2869
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002870 return domain;
2871}
2872
David Woodhouse147202a2009-07-07 19:43:20 +01002873static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2874{
2875 struct device_domain_info *info;
2876
2877 /* No lock here, assumes no domain exit in normal case */
2878 info = dev->dev.archdata.iommu;
2879 if (likely(info))
2880 return info->domain;
2881
2882 return __get_valid_domain_for_dev(dev);
2883}
2884
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002885static int iommu_dummy(struct pci_dev *pdev)
2886{
2887 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2888}
2889
2890/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002891static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002892{
David Woodhouse73676832009-07-04 14:08:36 +01002893 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002894 int found;
2895
Yijing Wangdbad0862013-12-05 19:43:42 +08002896 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002897 return 1;
2898
2899 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002900 if (iommu_dummy(pdev))
2901 return 1;
2902
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002903 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002904 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002905
2906 found = identity_mapping(pdev);
2907 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002908 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909 return 1;
2910 else {
2911 /*
2912 * 32 bit DMA is removed from si_domain and fall back
2913 * to non-identity mapping.
2914 */
2915 domain_remove_one_dev_info(si_domain, pdev);
2916 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2917 pci_name(pdev));
2918 return 0;
2919 }
2920 } else {
2921 /*
2922 * In case of a detached 64 bit DMA device from vm, the device
2923 * is put into si_domain for identity mapping.
2924 */
David Woodhouse6941af22009-07-04 18:24:27 +01002925 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002926 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002927 ret = domain_add_dev_info(si_domain, pdev,
2928 hw_pass_through ?
2929 CONTEXT_TT_PASS_THROUGH :
2930 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002931 if (!ret) {
2932 printk(KERN_INFO "64bit %s uses identity mapping\n",
2933 pci_name(pdev));
2934 return 1;
2935 }
2936 }
2937 }
2938
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002939 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002940}
2941
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002942static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2943 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002944{
2945 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002946 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002947 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002948 struct iova *iova;
2949 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002950 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002951 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002952 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002953
2954 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002955
David Woodhouse73676832009-07-04 14:08:36 +01002956 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002957 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002958
2959 domain = get_valid_domain_for_dev(pdev);
2960 if (!domain)
2961 return 0;
2962
Weidong Han8c11e792008-12-08 15:29:22 +08002963 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002964 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002965
Mike Travisc681d0b2011-05-28 13:15:05 -05002966 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002967 if (!iova)
2968 goto error;
2969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002970 /*
2971 * Check if DMAR supports zero-length reads on write only
2972 * mappings..
2973 */
2974 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002975 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002976 prot |= DMA_PTE_READ;
2977 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2978 prot |= DMA_PTE_WRITE;
2979 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002980 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002981 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002982 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002983 * is not a big problem
2984 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002985 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002986 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002987 if (ret)
2988 goto error;
2989
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002990 /* it's a non-present to present mapping. Only flush if caching mode */
2991 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002992 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002993 else
Weidong Han8c11e792008-12-08 15:29:22 +08002994 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002995
David Woodhouse03d6a242009-06-28 15:33:46 +01002996 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2997 start_paddr += paddr & ~PAGE_MASK;
2998 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002999
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003000error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003001 if (iova)
3002 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003003 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003004 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003005 return 0;
3006}
3007
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003008static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3009 unsigned long offset, size_t size,
3010 enum dma_data_direction dir,
3011 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003012{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003013 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3014 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003015}
3016
mark gross5e0d2a62008-03-04 15:22:08 -08003017static void flush_unmaps(void)
3018{
mark gross80b20dd2008-04-18 13:53:58 -07003019 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003020
mark gross5e0d2a62008-03-04 15:22:08 -08003021 timer_on = 0;
3022
3023 /* just flush them all */
3024 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003025 struct intel_iommu *iommu = g_iommus[i];
3026 if (!iommu)
3027 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003028
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003029 if (!deferred_flush[i].next)
3030 continue;
3031
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003032 /* In caching mode, global flushes turn emulation expensive */
3033 if (!cap_caching_mode(iommu->cap))
3034 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003035 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003036 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003037 unsigned long mask;
3038 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003039 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003040
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003041 /* On real hardware multiple invalidations are expensive */
3042 if (cap_caching_mode(iommu->cap))
3043 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003044 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3045 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003046 else {
3047 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3048 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3049 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3050 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003051 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003052 if (deferred_flush[i].freelist[j])
3053 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003054 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003055 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003056 }
3057
mark gross5e0d2a62008-03-04 15:22:08 -08003058 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003059}
3060
3061static void flush_unmaps_timeout(unsigned long data)
3062{
mark gross80b20dd2008-04-18 13:53:58 -07003063 unsigned long flags;
3064
3065 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003066 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003067 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003068}
3069
David Woodhouseea8ea462014-03-05 17:09:32 +00003070static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003071{
3072 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003073 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003074 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003075
3076 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003077 if (list_size == HIGH_WATER_MARK)
3078 flush_unmaps();
3079
Weidong Han8c11e792008-12-08 15:29:22 +08003080 iommu = domain_get_iommu(dom);
3081 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003082
mark gross80b20dd2008-04-18 13:53:58 -07003083 next = deferred_flush[iommu_id].next;
3084 deferred_flush[iommu_id].domain[next] = dom;
3085 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003086 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003087 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003088
3089 if (!timer_on) {
3090 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3091 timer_on = 1;
3092 }
3093 list_size++;
3094 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3095}
3096
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003097static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3098 size_t size, enum dma_data_direction dir,
3099 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003100{
3101 struct pci_dev *pdev = to_pci_dev(dev);
3102 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003103 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003104 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003105 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003106 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003107
David Woodhouse73676832009-07-04 14:08:36 +01003108 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003109 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003110
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003111 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003112 BUG_ON(!domain);
3113
Weidong Han8c11e792008-12-08 15:29:22 +08003114 iommu = domain_get_iommu(domain);
3115
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003116 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003117 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3118 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003119 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003120
David Woodhoused794dc92009-06-28 00:27:49 +01003121 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3122 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003123
David Woodhoused794dc92009-06-28 00:27:49 +01003124 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3125 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003126
David Woodhouseea8ea462014-03-05 17:09:32 +00003127 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003128
mark gross5e0d2a62008-03-04 15:22:08 -08003129 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003130 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003131 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003132 /* free iova */
3133 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003134 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003135 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003136 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003137 /*
3138 * queue up the release of the unmap to save the 1/6th of the
3139 * cpu used up by the iotlb flush operation...
3140 */
mark gross5e0d2a62008-03-04 15:22:08 -08003141 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003142}
3143
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003144static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003145 dma_addr_t *dma_handle, gfp_t flags,
3146 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003147{
3148 void *vaddr;
3149 int order;
3150
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003151 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003152 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003153
3154 if (!iommu_no_mapping(hwdev))
3155 flags &= ~(GFP_DMA | GFP_DMA32);
3156 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3157 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3158 flags |= GFP_DMA;
3159 else
3160 flags |= GFP_DMA32;
3161 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003162
3163 vaddr = (void *)__get_free_pages(flags, order);
3164 if (!vaddr)
3165 return NULL;
3166 memset(vaddr, 0, size);
3167
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003168 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3169 DMA_BIDIRECTIONAL,
3170 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003171 if (*dma_handle)
3172 return vaddr;
3173 free_pages((unsigned long)vaddr, order);
3174 return NULL;
3175}
3176
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003177static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003178 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003179{
3180 int order;
3181
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003182 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003183 order = get_order(size);
3184
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003185 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003186 free_pages((unsigned long)vaddr, order);
3187}
3188
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003189static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3190 int nelems, enum dma_data_direction dir,
3191 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003192{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003193 struct pci_dev *pdev = to_pci_dev(hwdev);
3194 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003195 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003196 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003197 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003198 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003199
David Woodhouse73676832009-07-04 14:08:36 +01003200 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003201 return;
3202
3203 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003204 BUG_ON(!domain);
3205
3206 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003207
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003208 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003209 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3210 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003211 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003212
David Woodhoused794dc92009-06-28 00:27:49 +01003213 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3214 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003215
David Woodhouseea8ea462014-03-05 17:09:32 +00003216 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003217
David Woodhouseacea0012009-07-14 01:55:11 +01003218 if (intel_iommu_strict) {
3219 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003220 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003221 /* free iova */
3222 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003223 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003224 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003225 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003226 /*
3227 * queue up the release of the unmap to save the 1/6th of the
3228 * cpu used up by the iotlb flush operation...
3229 */
3230 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003231}
3232
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003233static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003234 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003235{
3236 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003237 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003238
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003239 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003240 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003241 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003242 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003243 }
3244 return nelems;
3245}
3246
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003247static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3248 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003249{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003250 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003251 struct pci_dev *pdev = to_pci_dev(hwdev);
3252 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003253 size_t size = 0;
3254 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003255 struct iova *iova = NULL;
3256 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003257 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003258 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003259 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003260
3261 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003262 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003263 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003264
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003265 domain = get_valid_domain_for_dev(pdev);
3266 if (!domain)
3267 return 0;
3268
Weidong Han8c11e792008-12-08 15:29:22 +08003269 iommu = domain_get_iommu(domain);
3270
David Woodhouseb536d242009-06-28 14:49:31 +01003271 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003272 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003273
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003274 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3275 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003276 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003277 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003278 return 0;
3279 }
3280
3281 /*
3282 * Check if DMAR supports zero-length reads on write only
3283 * mappings..
3284 */
3285 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003286 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003287 prot |= DMA_PTE_READ;
3288 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3289 prot |= DMA_PTE_WRITE;
3290
David Woodhouseb536d242009-06-28 14:49:31 +01003291 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003292
Fenghua Yuf5329592009-08-04 15:09:37 -07003293 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003294 if (unlikely(ret)) {
3295 /* clear the page */
3296 dma_pte_clear_range(domain, start_vpfn,
3297 start_vpfn + size - 1);
3298 /* free page tables */
3299 dma_pte_free_pagetable(domain, start_vpfn,
3300 start_vpfn + size - 1);
3301 /* free iova */
3302 __free_iova(&domain->iovad, iova);
3303 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003304 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003305
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003306 /* it's a non-present to present mapping. Only flush if caching mode */
3307 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003308 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003309 else
Weidong Han8c11e792008-12-08 15:29:22 +08003310 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003311
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003312 return nelems;
3313}
3314
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003315static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3316{
3317 return !dma_addr;
3318}
3319
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003320struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003321 .alloc = intel_alloc_coherent,
3322 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003323 .map_sg = intel_map_sg,
3324 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003325 .map_page = intel_map_page,
3326 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003327 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003328};
3329
3330static inline int iommu_domain_cache_init(void)
3331{
3332 int ret = 0;
3333
3334 iommu_domain_cache = kmem_cache_create("iommu_domain",
3335 sizeof(struct dmar_domain),
3336 0,
3337 SLAB_HWCACHE_ALIGN,
3338
3339 NULL);
3340 if (!iommu_domain_cache) {
3341 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3342 ret = -ENOMEM;
3343 }
3344
3345 return ret;
3346}
3347
3348static inline int iommu_devinfo_cache_init(void)
3349{
3350 int ret = 0;
3351
3352 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3353 sizeof(struct device_domain_info),
3354 0,
3355 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003356 NULL);
3357 if (!iommu_devinfo_cache) {
3358 printk(KERN_ERR "Couldn't create devinfo cache\n");
3359 ret = -ENOMEM;
3360 }
3361
3362 return ret;
3363}
3364
3365static inline int iommu_iova_cache_init(void)
3366{
3367 int ret = 0;
3368
3369 iommu_iova_cache = kmem_cache_create("iommu_iova",
3370 sizeof(struct iova),
3371 0,
3372 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003373 NULL);
3374 if (!iommu_iova_cache) {
3375 printk(KERN_ERR "Couldn't create iova cache\n");
3376 ret = -ENOMEM;
3377 }
3378
3379 return ret;
3380}
3381
3382static int __init iommu_init_mempool(void)
3383{
3384 int ret;
3385 ret = iommu_iova_cache_init();
3386 if (ret)
3387 return ret;
3388
3389 ret = iommu_domain_cache_init();
3390 if (ret)
3391 goto domain_error;
3392
3393 ret = iommu_devinfo_cache_init();
3394 if (!ret)
3395 return ret;
3396
3397 kmem_cache_destroy(iommu_domain_cache);
3398domain_error:
3399 kmem_cache_destroy(iommu_iova_cache);
3400
3401 return -ENOMEM;
3402}
3403
3404static void __init iommu_exit_mempool(void)
3405{
3406 kmem_cache_destroy(iommu_devinfo_cache);
3407 kmem_cache_destroy(iommu_domain_cache);
3408 kmem_cache_destroy(iommu_iova_cache);
3409
3410}
3411
Dan Williams556ab452010-07-23 15:47:56 -07003412static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3413{
3414 struct dmar_drhd_unit *drhd;
3415 u32 vtbar;
3416 int rc;
3417
3418 /* We know that this device on this chipset has its own IOMMU.
3419 * If we find it under a different IOMMU, then the BIOS is lying
3420 * to us. Hope that the IOMMU for this device is actually
3421 * disabled, and it needs no translation...
3422 */
3423 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3424 if (rc) {
3425 /* "can't" happen */
3426 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3427 return;
3428 }
3429 vtbar &= 0xffff0000;
3430
3431 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3432 drhd = dmar_find_matched_drhd_unit(pdev);
3433 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3434 TAINT_FIRMWARE_WORKAROUND,
3435 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3436 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3437}
3438DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3439
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003440static void __init init_no_remapping_devices(void)
3441{
3442 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003443 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003444 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003445
3446 for_each_drhd_unit(drhd) {
3447 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003448 for_each_active_dev_scope(drhd->devices,
3449 drhd->devices_cnt, i, dev)
3450 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003451 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003452 if (i == drhd->devices_cnt)
3453 drhd->ignored = 1;
3454 }
3455 }
3456
Jiang Liu7c919772014-01-06 14:18:18 +08003457 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003458 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003459 continue;
3460
Jiang Liub683b232014-02-19 14:07:32 +08003461 for_each_active_dev_scope(drhd->devices,
3462 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003463 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003464 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003465 if (i < drhd->devices_cnt)
3466 continue;
3467
David Woodhousec0771df2011-10-14 20:59:46 +01003468 /* This IOMMU has *only* gfx devices. Either bypass it or
3469 set the gfx_mapped flag, as appropriate */
3470 if (dmar_map_gfx) {
3471 intel_iommu_gfx_mapped = 1;
3472 } else {
3473 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003474 for_each_active_dev_scope(drhd->devices,
3475 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003476 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003477 }
3478 }
3479}
3480
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003481#ifdef CONFIG_SUSPEND
3482static int init_iommu_hw(void)
3483{
3484 struct dmar_drhd_unit *drhd;
3485 struct intel_iommu *iommu = NULL;
3486
3487 for_each_active_iommu(iommu, drhd)
3488 if (iommu->qi)
3489 dmar_reenable_qi(iommu);
3490
Joseph Cihulab7792602011-05-03 00:08:37 -07003491 for_each_iommu(iommu, drhd) {
3492 if (drhd->ignored) {
3493 /*
3494 * we always have to disable PMRs or DMA may fail on
3495 * this device
3496 */
3497 if (force_on)
3498 iommu_disable_protect_mem_regions(iommu);
3499 continue;
3500 }
3501
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003502 iommu_flush_write_buffer(iommu);
3503
3504 iommu_set_root_entry(iommu);
3505
3506 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003507 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003508 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003509 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003510 if (iommu_enable_translation(iommu))
3511 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003512 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003513 }
3514
3515 return 0;
3516}
3517
3518static void iommu_flush_all(void)
3519{
3520 struct dmar_drhd_unit *drhd;
3521 struct intel_iommu *iommu;
3522
3523 for_each_active_iommu(iommu, drhd) {
3524 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003525 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003526 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003527 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003528 }
3529}
3530
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003531static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003532{
3533 struct dmar_drhd_unit *drhd;
3534 struct intel_iommu *iommu = NULL;
3535 unsigned long flag;
3536
3537 for_each_active_iommu(iommu, drhd) {
3538 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3539 GFP_ATOMIC);
3540 if (!iommu->iommu_state)
3541 goto nomem;
3542 }
3543
3544 iommu_flush_all();
3545
3546 for_each_active_iommu(iommu, drhd) {
3547 iommu_disable_translation(iommu);
3548
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003549 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003550
3551 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3552 readl(iommu->reg + DMAR_FECTL_REG);
3553 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3554 readl(iommu->reg + DMAR_FEDATA_REG);
3555 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3556 readl(iommu->reg + DMAR_FEADDR_REG);
3557 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3558 readl(iommu->reg + DMAR_FEUADDR_REG);
3559
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003560 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003561 }
3562 return 0;
3563
3564nomem:
3565 for_each_active_iommu(iommu, drhd)
3566 kfree(iommu->iommu_state);
3567
3568 return -ENOMEM;
3569}
3570
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003571static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003572{
3573 struct dmar_drhd_unit *drhd;
3574 struct intel_iommu *iommu = NULL;
3575 unsigned long flag;
3576
3577 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003578 if (force_on)
3579 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3580 else
3581 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003582 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003583 }
3584
3585 for_each_active_iommu(iommu, drhd) {
3586
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003587 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003588
3589 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3590 iommu->reg + DMAR_FECTL_REG);
3591 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3592 iommu->reg + DMAR_FEDATA_REG);
3593 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3594 iommu->reg + DMAR_FEADDR_REG);
3595 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3596 iommu->reg + DMAR_FEUADDR_REG);
3597
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003598 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003599 }
3600
3601 for_each_active_iommu(iommu, drhd)
3602 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003603}
3604
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003605static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003606 .resume = iommu_resume,
3607 .suspend = iommu_suspend,
3608};
3609
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003610static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003611{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003612 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003613}
3614
3615#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003616static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003617#endif /* CONFIG_PM */
3618
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003619
3620int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3621{
3622 struct acpi_dmar_reserved_memory *rmrr;
3623 struct dmar_rmrr_unit *rmrru;
3624
3625 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3626 if (!rmrru)
3627 return -ENOMEM;
3628
3629 rmrru->hdr = header;
3630 rmrr = (struct acpi_dmar_reserved_memory *)header;
3631 rmrru->base_address = rmrr->base_address;
3632 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003633 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3634 ((void *)rmrr) + rmrr->header.length,
3635 &rmrru->devices_cnt);
3636 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3637 kfree(rmrru);
3638 return -ENOMEM;
3639 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003640
Jiang Liu2e455282014-02-19 14:07:36 +08003641 list_add(&rmrru->list, &dmar_rmrr_units);
3642
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003643 return 0;
3644}
3645
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003646int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3647{
3648 struct acpi_dmar_atsr *atsr;
3649 struct dmar_atsr_unit *atsru;
3650
3651 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3652 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3653 if (!atsru)
3654 return -ENOMEM;
3655
3656 atsru->hdr = hdr;
3657 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003658 if (!atsru->include_all) {
3659 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3660 (void *)atsr + atsr->header.length,
3661 &atsru->devices_cnt);
3662 if (atsru->devices_cnt && atsru->devices == NULL) {
3663 kfree(atsru);
3664 return -ENOMEM;
3665 }
3666 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003667
Jiang Liu0e242612014-02-19 14:07:34 +08003668 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003669
3670 return 0;
3671}
3672
Jiang Liu9bdc5312014-01-06 14:18:27 +08003673static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3674{
3675 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3676 kfree(atsru);
3677}
3678
3679static void intel_iommu_free_dmars(void)
3680{
3681 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3682 struct dmar_atsr_unit *atsru, *atsr_n;
3683
3684 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3685 list_del(&rmrru->list);
3686 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3687 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003688 }
3689
Jiang Liu9bdc5312014-01-06 14:18:27 +08003690 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3691 list_del(&atsru->list);
3692 intel_iommu_free_atsr(atsru);
3693 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003694}
3695
3696int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3697{
Jiang Liub683b232014-02-19 14:07:32 +08003698 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003699 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003700 struct pci_dev *bridge = NULL;
3701 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003702 struct acpi_dmar_atsr *atsr;
3703 struct dmar_atsr_unit *atsru;
3704
3705 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003706 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003707 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003708 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003709 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003710 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003711 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003712 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003713 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003714 if (!bridge)
3715 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003716
Jiang Liu0e242612014-02-19 14:07:34 +08003717 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003718 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3719 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3720 if (atsr->segment != pci_domain_nr(dev->bus))
3721 continue;
3722
Jiang Liub683b232014-02-19 14:07:32 +08003723 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003724 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003725 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003726
3727 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003728 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003729 }
Jiang Liub683b232014-02-19 14:07:32 +08003730 ret = 0;
3731out:
Jiang Liu0e242612014-02-19 14:07:34 +08003732 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003733
Jiang Liub683b232014-02-19 14:07:32 +08003734 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003735}
3736
Jiang Liu59ce0512014-02-19 14:07:35 +08003737int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3738{
3739 int ret = 0;
3740 struct dmar_rmrr_unit *rmrru;
3741 struct dmar_atsr_unit *atsru;
3742 struct acpi_dmar_atsr *atsr;
3743 struct acpi_dmar_reserved_memory *rmrr;
3744
3745 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3746 return 0;
3747
3748 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3749 rmrr = container_of(rmrru->hdr,
3750 struct acpi_dmar_reserved_memory, header);
3751 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3752 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3753 ((void *)rmrr) + rmrr->header.length,
3754 rmrr->segment, rmrru->devices,
3755 rmrru->devices_cnt);
3756 if (ret > 0)
3757 break;
3758 else if(ret < 0)
3759 return ret;
3760 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3761 if (dmar_remove_dev_scope(info, rmrr->segment,
3762 rmrru->devices, rmrru->devices_cnt))
3763 break;
3764 }
3765 }
3766
3767 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3768 if (atsru->include_all)
3769 continue;
3770
3771 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3772 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3773 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3774 (void *)atsr + atsr->header.length,
3775 atsr->segment, atsru->devices,
3776 atsru->devices_cnt);
3777 if (ret > 0)
3778 break;
3779 else if(ret < 0)
3780 return ret;
3781 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3782 if (dmar_remove_dev_scope(info, atsr->segment,
3783 atsru->devices, atsru->devices_cnt))
3784 break;
3785 }
3786 }
3787
3788 return 0;
3789}
3790
Fenghua Yu99dcade2009-11-11 07:23:06 -08003791/*
3792 * Here we only respond to action of unbound device from driver.
3793 *
3794 * Added device is not attached to its DMAR domain here yet. That will happen
3795 * when mapping the device to iova.
3796 */
3797static int device_notifier(struct notifier_block *nb,
3798 unsigned long action, void *data)
3799{
3800 struct device *dev = data;
3801 struct pci_dev *pdev = to_pci_dev(dev);
3802 struct dmar_domain *domain;
3803
Jiang Liu816997d2014-02-19 14:07:22 +08003804 if (iommu_dummy(pdev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003805 return 0;
3806
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003807 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3808 action != BUS_NOTIFY_DEL_DEVICE)
3809 return 0;
3810
Fenghua Yu99dcade2009-11-11 07:23:06 -08003811 domain = find_domain(pdev);
3812 if (!domain)
3813 return 0;
3814
Jiang Liu3a5670e2014-02-19 14:07:33 +08003815 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003816 domain_remove_one_dev_info(domain, pdev);
3817 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3818 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3819 list_empty(&domain->devices))
3820 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003821 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003822
Fenghua Yu99dcade2009-11-11 07:23:06 -08003823 return 0;
3824}
3825
3826static struct notifier_block device_nb = {
3827 .notifier_call = device_notifier,
3828};
3829
Jiang Liu75f05562014-02-19 14:07:37 +08003830static int intel_iommu_memory_notifier(struct notifier_block *nb,
3831 unsigned long val, void *v)
3832{
3833 struct memory_notify *mhp = v;
3834 unsigned long long start, end;
3835 unsigned long start_vpfn, last_vpfn;
3836
3837 switch (val) {
3838 case MEM_GOING_ONLINE:
3839 start = mhp->start_pfn << PAGE_SHIFT;
3840 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3841 if (iommu_domain_identity_map(si_domain, start, end)) {
3842 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3843 start, end);
3844 return NOTIFY_BAD;
3845 }
3846 break;
3847
3848 case MEM_OFFLINE:
3849 case MEM_CANCEL_ONLINE:
3850 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3851 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3852 while (start_vpfn <= last_vpfn) {
3853 struct iova *iova;
3854 struct dmar_drhd_unit *drhd;
3855 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003856 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003857
3858 iova = find_iova(&si_domain->iovad, start_vpfn);
3859 if (iova == NULL) {
3860 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3861 start_vpfn);
3862 break;
3863 }
3864
3865 iova = split_and_remove_iova(&si_domain->iovad, iova,
3866 start_vpfn, last_vpfn);
3867 if (iova == NULL) {
3868 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3869 start_vpfn, last_vpfn);
3870 return NOTIFY_BAD;
3871 }
3872
David Woodhouseea8ea462014-03-05 17:09:32 +00003873 freelist = domain_unmap(si_domain, iova->pfn_lo,
3874 iova->pfn_hi);
3875
Jiang Liu75f05562014-02-19 14:07:37 +08003876 rcu_read_lock();
3877 for_each_active_iommu(iommu, drhd)
3878 iommu_flush_iotlb_psi(iommu, si_domain->id,
3879 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003880 iova->pfn_hi - iova->pfn_lo + 1,
3881 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003882 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003883 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003884
3885 start_vpfn = iova->pfn_hi + 1;
3886 free_iova_mem(iova);
3887 }
3888 break;
3889 }
3890
3891 return NOTIFY_OK;
3892}
3893
3894static struct notifier_block intel_iommu_memory_nb = {
3895 .notifier_call = intel_iommu_memory_notifier,
3896 .priority = 0
3897};
3898
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003899int __init intel_iommu_init(void)
3900{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003901 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003902 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003903 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003904
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003905 /* VT-d is required for a TXT/tboot launch, so enforce that */
3906 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003907
Jiang Liu3a5670e2014-02-19 14:07:33 +08003908 if (iommu_init_mempool()) {
3909 if (force_on)
3910 panic("tboot: Failed to initialize iommu memory\n");
3911 return -ENOMEM;
3912 }
3913
3914 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003915 if (dmar_table_init()) {
3916 if (force_on)
3917 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003918 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003919 }
3920
Takao Indoh3a93c842013-04-23 17:35:03 +09003921 /*
3922 * Disable translation if already enabled prior to OS handover.
3923 */
Jiang Liu7c919772014-01-06 14:18:18 +08003924 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003925 if (iommu->gcmd & DMA_GCMD_TE)
3926 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003927
Suresh Siddhac2c72862011-08-23 17:05:19 -07003928 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003929 if (force_on)
3930 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003931 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003932 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003933
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003934 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003935 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003936
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003937 if (list_empty(&dmar_rmrr_units))
3938 printk(KERN_INFO "DMAR: No RMRR found\n");
3939
3940 if (list_empty(&dmar_atsr_units))
3941 printk(KERN_INFO "DMAR: No ATSR found\n");
3942
Joseph Cihula51a63e62011-03-21 11:04:24 -07003943 if (dmar_init_reserved_ranges()) {
3944 if (force_on)
3945 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003946 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003947 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003948
3949 init_no_remapping_devices();
3950
Joseph Cihulab7792602011-05-03 00:08:37 -07003951 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003952 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003953 if (force_on)
3954 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003955 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003956 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003957 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003958 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959 printk(KERN_INFO
3960 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3961
mark gross5e0d2a62008-03-04 15:22:08 -08003962 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003963#ifdef CONFIG_SWIOTLB
3964 swiotlb = 0;
3965#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003966 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003967
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003968 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003969
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003970 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003971 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003972 if (si_domain && !hw_pass_through)
3973 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003974
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003975 intel_iommu_enabled = 1;
3976
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003977 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003978
3979out_free_reserved_range:
3980 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003981out_free_dmar:
3982 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003983 up_write(&dmar_global_lock);
3984 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003985 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003986}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003987
Han, Weidong3199aa62009-02-26 17:31:12 +08003988static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3989 struct pci_dev *pdev)
3990{
3991 struct pci_dev *tmp, *parent;
3992
3993 if (!iommu || !pdev)
3994 return;
3995
3996 /* dependent device detach */
3997 tmp = pci_find_upstream_pcie_bridge(pdev);
3998 /* Secondary interface's bus number and devfn 0 */
3999 if (tmp) {
4000 parent = pdev->bus->self;
4001 while (parent != tmp) {
4002 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004003 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004004 parent = parent->bus->self;
4005 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004006 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004007 iommu_detach_dev(iommu,
4008 tmp->subordinate->number, 0);
4009 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004010 iommu_detach_dev(iommu, tmp->bus->number,
4011 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004012 }
4013}
4014
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004015static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004016 struct pci_dev *pdev)
4017{
Yijing Wangbca2b912013-10-31 17:26:04 +08004018 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004019 struct intel_iommu *iommu;
4020 unsigned long flags;
4021 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004022
David Woodhouse276dbf992009-04-04 01:45:37 +01004023 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4024 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004025 if (!iommu)
4026 return;
4027
4028 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004029 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004030 if (info->segment == pci_domain_nr(pdev->bus) &&
4031 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004032 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004033 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004034 spin_unlock_irqrestore(&device_domain_lock, flags);
4035
Yu Zhao93a23a72009-05-18 13:51:37 +08004036 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004037 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004038 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004039 free_devinfo_mem(info);
4040
4041 spin_lock_irqsave(&device_domain_lock, flags);
4042
4043 if (found)
4044 break;
4045 else
4046 continue;
4047 }
4048
4049 /* if there is no other devices under the same iommu
4050 * owned by this domain, clear this iommu in iommu_bmp
4051 * update iommu count and coherency
4052 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004053 if (iommu == device_to_iommu(info->segment, info->bus,
4054 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004055 found = 1;
4056 }
4057
Roland Dreier3e7abe22011-07-20 06:22:21 -07004058 spin_unlock_irqrestore(&device_domain_lock, flags);
4059
Weidong Hanc7151a82008-12-08 22:51:37 +08004060 if (found == 0) {
4061 unsigned long tmp_flags;
4062 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004063 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004064 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004065 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004066 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004067
Alex Williamson9b4554b2011-05-24 12:19:04 -04004068 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4069 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4070 spin_lock_irqsave(&iommu->lock, tmp_flags);
4071 clear_bit(domain->id, iommu->domain_ids);
4072 iommu->domains[domain->id] = NULL;
4073 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4074 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004075 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004076}
4077
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004078static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004079{
4080 int adjust_width;
4081
4082 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004083 domain_reserve_special_ranges(domain);
4084
4085 /* calculate AGAW */
4086 domain->gaw = guest_width;
4087 adjust_width = guestwidth_to_adjustwidth(guest_width);
4088 domain->agaw = width_to_agaw(adjust_width);
4089
Weidong Han5e98c4b2008-12-08 23:03:27 +08004090 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004091 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004092 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004093 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004094 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004095
4096 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004097 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004098 if (!domain->pgd)
4099 return -ENOMEM;
4100 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4101 return 0;
4102}
4103
Joerg Roedel5d450802008-12-03 14:52:32 +01004104static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004105{
Joerg Roedel5d450802008-12-03 14:52:32 +01004106 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004107
Jiang Liu92d03cc2014-02-19 14:07:28 +08004108 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004109 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004110 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004111 "intel_iommu_domain_init: dmar_domain == NULL\n");
4112 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004113 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004114 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004115 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004116 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004117 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004118 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004119 }
Allen Kay8140a952011-10-14 12:32:17 -07004120 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004121 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004122
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004123 domain->geometry.aperture_start = 0;
4124 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4125 domain->geometry.force_aperture = true;
4126
Joerg Roedel5d450802008-12-03 14:52:32 +01004127 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004128}
Kay, Allen M38717942008-09-09 18:37:29 +03004129
Joerg Roedel5d450802008-12-03 14:52:32 +01004130static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004131{
Joerg Roedel5d450802008-12-03 14:52:32 +01004132 struct dmar_domain *dmar_domain = domain->priv;
4133
4134 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004135 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004136}
Kay, Allen M38717942008-09-09 18:37:29 +03004137
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004138static int intel_iommu_attach_device(struct iommu_domain *domain,
4139 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004140{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004141 struct dmar_domain *dmar_domain = domain->priv;
4142 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004143 struct intel_iommu *iommu;
4144 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004145
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004146 /* normally pdev is not mapped */
4147 if (unlikely(domain_context_mapped(pdev))) {
4148 struct dmar_domain *old_domain;
4149
4150 old_domain = find_domain(pdev);
4151 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004152 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4153 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4154 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004155 else
4156 domain_remove_dev_info(old_domain);
4157 }
4158 }
4159
David Woodhouse276dbf992009-04-04 01:45:37 +01004160 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4161 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004162 if (!iommu)
4163 return -ENODEV;
4164
4165 /* check if this iommu agaw is sufficient for max mapped address */
4166 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004167 if (addr_width > cap_mgaw(iommu->cap))
4168 addr_width = cap_mgaw(iommu->cap);
4169
4170 if (dmar_domain->max_addr > (1LL << addr_width)) {
4171 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004172 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004173 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004174 return -EFAULT;
4175 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004176 dmar_domain->gaw = addr_width;
4177
4178 /*
4179 * Knock out extra levels of page tables if necessary
4180 */
4181 while (iommu->agaw < dmar_domain->agaw) {
4182 struct dma_pte *pte;
4183
4184 pte = dmar_domain->pgd;
4185 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004186 dmar_domain->pgd = (struct dma_pte *)
4187 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004188 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004189 }
4190 dmar_domain->agaw--;
4191 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004192
David Woodhouse5fe60f42009-08-09 10:53:41 +01004193 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004194}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004195
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004196static void intel_iommu_detach_device(struct iommu_domain *domain,
4197 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004198{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004199 struct dmar_domain *dmar_domain = domain->priv;
4200 struct pci_dev *pdev = to_pci_dev(dev);
4201
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004202 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004203}
Kay, Allen M38717942008-09-09 18:37:29 +03004204
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004205static int intel_iommu_map(struct iommu_domain *domain,
4206 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004207 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004208{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004209 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004210 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004211 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004212 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004213
Joerg Roedeldde57a22008-12-03 15:04:09 +01004214 if (iommu_prot & IOMMU_READ)
4215 prot |= DMA_PTE_READ;
4216 if (iommu_prot & IOMMU_WRITE)
4217 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004218 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4219 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004220
David Woodhouse163cc522009-06-28 00:51:17 +01004221 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004222 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004223 u64 end;
4224
4225 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004226 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004227 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004228 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004229 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004230 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004231 return -EFAULT;
4232 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004233 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004234 }
David Woodhousead051222009-06-28 14:22:28 +01004235 /* Round up size to next multiple of PAGE_SIZE, if it and
4236 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004237 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004238 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4239 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004240 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004241}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004242
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004243static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004244 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004245{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004246 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004247 struct page *freelist = NULL;
4248 struct intel_iommu *iommu;
4249 unsigned long start_pfn, last_pfn;
4250 unsigned int npages;
4251 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004252
David Woodhouse5cf0a762014-03-19 16:07:49 +00004253 /* Cope with horrid API which requires us to unmap more than the
4254 size argument if it happens to be a large-page mapping. */
4255 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4256 BUG();
4257
4258 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4259 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4260
David Woodhouseea8ea462014-03-05 17:09:32 +00004261 start_pfn = iova >> VTD_PAGE_SHIFT;
4262 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4263
4264 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4265
4266 npages = last_pfn - start_pfn + 1;
4267
4268 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4269 iommu = g_iommus[iommu_id];
4270
4271 /*
4272 * find bit position of dmar_domain
4273 */
4274 ndomains = cap_ndoms(iommu->cap);
4275 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4276 if (iommu->domains[num] == dmar_domain)
4277 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4278 npages, !freelist, 0);
4279 }
4280
4281 }
4282
4283 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004284
David Woodhouse163cc522009-06-28 00:51:17 +01004285 if (dmar_domain->max_addr == iova + size)
4286 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004287
David Woodhouse5cf0a762014-03-19 16:07:49 +00004288 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004289}
Kay, Allen M38717942008-09-09 18:37:29 +03004290
Joerg Roedeld14d6572008-12-03 15:06:57 +01004291static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304292 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004293{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004294 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004295 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004296 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004297 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004298
David Woodhouse5cf0a762014-03-19 16:07:49 +00004299 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004300 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004301 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004302
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004303 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004304}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004305
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004306static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4307 unsigned long cap)
4308{
4309 struct dmar_domain *dmar_domain = domain->priv;
4310
4311 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4312 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004313 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004314 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004315
4316 return 0;
4317}
4318
Alex Williamson783f1572012-05-30 14:19:43 -06004319#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4320
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004321static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004322{
4323 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004324 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004325 struct iommu_group *group;
4326 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004327
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004328 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4329 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004330 return -ENODEV;
4331
4332 bridge = pci_find_upstream_pcie_bridge(pdev);
4333 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004334 if (pci_is_pcie(bridge))
4335 dma_pdev = pci_get_domain_bus_and_slot(
4336 pci_domain_nr(pdev->bus),
4337 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004338 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004339 dma_pdev = pci_dev_get(bridge);
4340 } else
4341 dma_pdev = pci_dev_get(pdev);
4342
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004343 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004344 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4345
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004346 /*
4347 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004348 * required ACS flags, add to the same group as lowest numbered
4349 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004350 */
Alex Williamson783f1572012-05-30 14:19:43 -06004351 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004352 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4353 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4354
4355 for (i = 0; i < 8; i++) {
4356 struct pci_dev *tmp;
4357
4358 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4359 if (!tmp)
4360 continue;
4361
4362 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4363 swap_pci_ref(&dma_pdev, tmp);
4364 break;
4365 }
4366 pci_dev_put(tmp);
4367 }
4368 }
Alex Williamson783f1572012-05-30 14:19:43 -06004369
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004370 /*
4371 * Devices on the root bus go through the iommu. If that's not us,
4372 * find the next upstream device and test ACS up to the root bus.
4373 * Finding the next device may require skipping virtual buses.
4374 */
Alex Williamson783f1572012-05-30 14:19:43 -06004375 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004376 struct pci_bus *bus = dma_pdev->bus;
4377
4378 while (!bus->self) {
4379 if (!pci_is_root_bus(bus))
4380 bus = bus->parent;
4381 else
4382 goto root_bus;
4383 }
4384
4385 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004386 break;
4387
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004388 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004389 }
4390
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004391root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004392 group = iommu_group_get(&dma_pdev->dev);
4393 pci_dev_put(dma_pdev);
4394 if (!group) {
4395 group = iommu_group_alloc();
4396 if (IS_ERR(group))
4397 return PTR_ERR(group);
4398 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004399
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004400 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004401
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004402 iommu_group_put(group);
4403 return ret;
4404}
4405
4406static void intel_iommu_remove_device(struct device *dev)
4407{
4408 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004409}
4410
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004411static struct iommu_ops intel_iommu_ops = {
4412 .domain_init = intel_iommu_domain_init,
4413 .domain_destroy = intel_iommu_domain_destroy,
4414 .attach_dev = intel_iommu_attach_device,
4415 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004416 .map = intel_iommu_map,
4417 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004418 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004419 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004420 .add_device = intel_iommu_add_device,
4421 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004422 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004423};
David Woodhouse9af88142009-02-13 23:18:03 +00004424
Daniel Vetter94526182013-01-20 23:50:13 +01004425static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4426{
4427 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4428 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4429 dmar_map_gfx = 0;
4430}
4431
4432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4433DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4434DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4436DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4439
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004440static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004441{
4442 /*
4443 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004444 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004445 */
4446 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4447 rwbf_quirk = 1;
4448}
4449
4450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4452DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004457
Adam Jacksoneecfd572010-08-25 21:17:34 +01004458#define GGC 0x52
4459#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4460#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4461#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4462#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4463#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4464#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4465#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4466#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4467
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004468static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004469{
4470 unsigned short ggc;
4471
Adam Jacksoneecfd572010-08-25 21:17:34 +01004472 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004473 return;
4474
Adam Jacksoneecfd572010-08-25 21:17:34 +01004475 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004476 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4477 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004478 } else if (dmar_map_gfx) {
4479 /* we have to ensure the gfx device is idle before we flush */
4480 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4481 intel_iommu_strict = 1;
4482 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004483}
4484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4485DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4486DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4488
David Woodhousee0fc7e02009-09-30 09:12:17 -07004489/* On Tylersburg chipsets, some BIOSes have been known to enable the
4490 ISOCH DMAR unit for the Azalia sound device, but not give it any
4491 TLB entries, which causes it to deadlock. Check for that. We do
4492 this in a function called from init_dmars(), instead of in a PCI
4493 quirk, because we don't want to print the obnoxious "BIOS broken"
4494 message if VT-d is actually disabled.
4495*/
4496static void __init check_tylersburg_isoch(void)
4497{
4498 struct pci_dev *pdev;
4499 uint32_t vtisochctrl;
4500
4501 /* If there's no Azalia in the system anyway, forget it. */
4502 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4503 if (!pdev)
4504 return;
4505 pci_dev_put(pdev);
4506
4507 /* System Management Registers. Might be hidden, in which case
4508 we can't do the sanity check. But that's OK, because the
4509 known-broken BIOSes _don't_ actually hide it, so far. */
4510 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4511 if (!pdev)
4512 return;
4513
4514 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4515 pci_dev_put(pdev);
4516 return;
4517 }
4518
4519 pci_dev_put(pdev);
4520
4521 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4522 if (vtisochctrl & 1)
4523 return;
4524
4525 /* Drop all bits other than the number of TLB entries */
4526 vtisochctrl &= 0x1c;
4527
4528 /* If we have the recommended number of TLB entries (16), fine. */
4529 if (vtisochctrl == 0x10)
4530 return;
4531
4532 /* Zero TLB entries? You get to ride the short bus to school. */
4533 if (!vtisochctrl) {
4534 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4535 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4536 dmi_get_system_info(DMI_BIOS_VENDOR),
4537 dmi_get_system_info(DMI_BIOS_VERSION),
4538 dmi_get_system_info(DMI_PRODUCT_VERSION));
4539 iommu_identity_mapping |= IDENTMAP_AZALIA;
4540 return;
4541 }
4542
4543 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4544 vtisochctrl);
4545}