blob: 3025bd57f7abbabe83b3f9a8e753d39aeb76c251 [file] [log] [blame]
Adrian Bunkb00dc832008-05-19 16:52:27 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * arch/sparc64/mm/init.c
3 *
4 * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
6 */
7
David S. Millerc4bce902006-02-11 21:57:54 -08008#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/kernel.h>
10#include <linux/sched.h>
11#include <linux/string.h>
12#include <linux/init.h>
13#include <linux/bootmem.h>
14#include <linux/mm.h>
15#include <linux/hugetlb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/initrd.h>
17#include <linux/swap.h>
18#include <linux/pagemap.h>
Randy Dunlapc9cf5522006-06-27 02:53:52 -070019#include <linux/poison.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/fs.h>
21#include <linux/seq_file.h>
Prasanna S Panchamukhi05e14cb2005-09-06 15:19:30 -070022#include <linux/kprobes.h>
David S. Miller1ac4f5e2005-09-21 21:49:32 -070023#include <linux/cache.h>
David S. Miller13edad72005-09-29 17:58:26 -070024#include <linux/sort.h>
bob piccof6d4fb52014-03-03 11:54:42 -050025#include <linux/ioport.h>
David S. Miller5cbc3072007-05-25 15:49:59 -070026#include <linux/percpu.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100027#include <linux/memblock.h>
David S. Miller919ee672008-04-23 05:40:25 -070028#include <linux/mmzone.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include <asm/head.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/page.h>
33#include <asm/pgalloc.h>
34#include <asm/pgtable.h>
35#include <asm/oplib.h>
36#include <asm/iommu.h>
37#include <asm/io.h>
38#include <asm/uaccess.h>
39#include <asm/mmu_context.h>
40#include <asm/tlbflush.h>
41#include <asm/dma.h>
42#include <asm/starfire.h>
43#include <asm/tlb.h>
44#include <asm/spitfire.h>
45#include <asm/sections.h>
David S. Miller517af332006-02-01 15:55:21 -080046#include <asm/tsb.h>
David S. Miller481295f2006-02-07 21:51:08 -080047#include <asm/hypervisor.h>
David S. Miller372b07b2006-06-21 15:35:28 -070048#include <asm/prom.h>
David S. Miller5cbc3072007-05-25 15:49:59 -070049#include <asm/mdesc.h>
David S. Miller3d5ae6b2008-03-25 21:51:40 -070050#include <asm/cpudata.h>
Sam Ravnborg59dec132014-05-16 23:26:07 +020051#include <asm/setup.h>
David S. Miller4f70f7a2008-08-12 18:33:56 -070052#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Sam Ravnborg27137e52008-11-16 20:08:45 -080054#include "init_64.h"
David S. Miller9cc3a1a2006-02-21 20:51:13 -080055
David S. Miller4f93d212012-09-06 18:13:58 -070056unsigned long kern_linear_pte_xor[4] __read_mostly;
Khalid Aziz494e5b62015-05-27 10:00:46 -060057static unsigned long page_cache4v_flag;
David S. Miller9cc3a1a2006-02-21 20:51:13 -080058
David S. Miller4f93d212012-09-06 18:13:58 -070059/* A bitmap, two bits for every 256MB of physical memory. These two
60 * bits determine what page size we use for kernel linear
61 * translations. They form an index into kern_linear_pte_xor[]. The
62 * value in the indexed slot is XOR'd with the TLB miss virtual
63 * address to form the resulting TTE. The mapping is:
64 *
65 * 0 ==> 4MB
66 * 1 ==> 256MB
67 * 2 ==> 2GB
68 * 3 ==> 16GB
69 *
70 * All sun4v chips support 256MB pages. Only SPARC-T4 and later
71 * support 2GB pages, and hopefully future cpus will support the 16GB
72 * pages as well. For slots 2 and 3, we encode a 256MB TTE xor there
73 * if these larger page sizes are not supported by the cpu.
74 *
75 * It would be nice to determine this from the machine description
76 * 'cpu' properties, but we need to have this table setup before the
77 * MDESC is initialized.
David S. Miller9cc3a1a2006-02-21 20:51:13 -080078 */
David S. Miller9cc3a1a2006-02-21 20:51:13 -080079
David S. Millerd1acb422007-03-16 17:20:28 -070080#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller4f93d212012-09-06 18:13:58 -070081/* A special kernel TSB for 4MB, 256MB, 2GB and 16GB linear mappings.
82 * Space is allocated for this right after the trap table in
83 * arch/sparc64/kernel/head.S
David S. Miller2d9e2762007-05-29 01:58:31 -070084 */
85extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
David S. Millerd1acb422007-03-16 17:20:28 -070086#endif
David S. Miller0dd5b7b2014-09-24 20:56:11 -070087extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
David S. Millerd7744a02006-02-21 22:31:11 -080088
David S. Millerce33fdc2012-09-06 19:01:25 -070089static unsigned long cpu_pgsz_mask;
90
David S. Millerd195b712014-09-27 21:30:57 -070091#define MAX_BANKS 1024
David S. Miller10147572005-09-28 21:46:43 -070092
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -080093static struct linux_prom64_registers pavail[MAX_BANKS];
94static int pavail_ents;
David S. Miller10147572005-09-28 21:46:43 -070095
Nitin Gupta52708d62015-11-02 16:30:24 -050096u64 numa_latency[MAX_NUMNODES][MAX_NUMNODES];
97
David S. Miller13edad72005-09-29 17:58:26 -070098static int cmp_p64(const void *a, const void *b)
99{
100 const struct linux_prom64_registers *x = a, *y = b;
101
102 if (x->phys_addr > y->phys_addr)
103 return 1;
104 if (x->phys_addr < y->phys_addr)
105 return -1;
106 return 0;
107}
108
109static void __init read_obp_memory(const char *property,
110 struct linux_prom64_registers *regs,
111 int *num_ents)
112{
Andres Salomon8d125562010-10-08 14:18:11 -0700113 phandle node = prom_finddevice("/memory");
David S. Miller13edad72005-09-29 17:58:26 -0700114 int prop_size = prom_getproplen(node, property);
115 int ents, ret, i;
116
117 ents = prop_size / sizeof(struct linux_prom64_registers);
118 if (ents > MAX_BANKS) {
119 prom_printf("The machine has more %s property entries than "
120 "this kernel can support (%d).\n",
121 property, MAX_BANKS);
122 prom_halt();
123 }
124
125 ret = prom_getproperty(node, property, (char *) regs, prop_size);
126 if (ret == -1) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000127 prom_printf("Couldn't get %s property from /memory.\n",
128 property);
David S. Miller13edad72005-09-29 17:58:26 -0700129 prom_halt();
130 }
131
David S. Miller13edad72005-09-29 17:58:26 -0700132 /* Sanitize what we got from the firmware, by page aligning
133 * everything.
134 */
135 for (i = 0; i < ents; i++) {
136 unsigned long base, size;
137
138 base = regs[i].phys_addr;
139 size = regs[i].reg_size;
140
141 size &= PAGE_MASK;
142 if (base & ~PAGE_MASK) {
143 unsigned long new_base = PAGE_ALIGN(base);
144
145 size -= new_base - base;
146 if ((long) size < 0L)
147 size = 0UL;
148 base = new_base;
149 }
David S. Miller0015d3d2007-03-15 00:06:34 -0700150 if (size == 0UL) {
151 /* If it is empty, simply get rid of it.
152 * This simplifies the logic of the other
153 * functions that process these arrays.
154 */
155 memmove(&regs[i], &regs[i + 1],
156 (ents - i - 1) * sizeof(regs[0]));
157 i--;
158 ents--;
159 continue;
160 }
David S. Miller13edad72005-09-29 17:58:26 -0700161 regs[i].phys_addr = base;
162 regs[i].reg_size = size;
163 }
David S. Miller486ad102006-06-22 00:00:00 -0700164
David S. Miller486ad102006-06-22 00:00:00 -0700165 *num_ents = ents;
166
David S. Millerc9c10832005-10-12 12:22:46 -0700167 sort(regs, ents, sizeof(struct linux_prom64_registers),
David S. Miller13edad72005-09-29 17:58:26 -0700168 cmp_p64, NULL);
169}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
David S. Millerd1112012006-03-08 02:16:07 -0800171/* Kernel physical address base and size in bytes. */
David S. Miller1ac4f5e2005-09-21 21:49:32 -0700172unsigned long kern_base __read_mostly;
173unsigned long kern_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* Initial ramdisk setup */
176extern unsigned long sparc_ramdisk_image64;
177extern unsigned int sparc_ramdisk_image;
178extern unsigned int sparc_ramdisk_size;
179
David S. Miller1ac4f5e2005-09-21 21:49:32 -0700180struct page *mem_map_zero __read_mostly;
Aneesh Kumar K.V35802c02008-04-29 08:11:12 -0400181EXPORT_SYMBOL(mem_map_zero);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
David S. Miller0835ae02005-10-04 15:23:20 -0700183unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
184
185unsigned long sparc64_kern_pri_context __read_mostly;
186unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
187unsigned long sparc64_kern_sec_context __read_mostly;
188
David S. Miller64658742008-03-21 17:01:38 -0700189int num_kernel_image_mappings;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#ifdef CONFIG_DEBUG_DCFLUSH
192atomic_t dcpage_flushes = ATOMIC_INIT(0);
193#ifdef CONFIG_SMP
194atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
195#endif
196#endif
197
David S. Miller7a591cf2006-02-26 19:44:50 -0800198inline void flush_dcache_page_impl(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
David S. Miller7a591cf2006-02-26 19:44:50 -0800200 BUG_ON(tlb_type == hypervisor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#ifdef CONFIG_DEBUG_DCFLUSH
202 atomic_inc(&dcpage_flushes);
203#endif
204
205#ifdef DCACHE_ALIASING_POSSIBLE
206 __flush_dcache_page(page_address(page),
207 ((tlb_type == spitfire) &&
208 page_mapping(page) != NULL));
209#else
210 if (page_mapping(page) != NULL &&
211 tlb_type == spitfire)
212 __flush_icache_page(__pa(page_address(page)));
213#endif
214}
215
216#define PG_dcache_dirty PG_arch_1
David S. Miller22adb352007-05-26 01:14:43 -0700217#define PG_dcache_cpu_shift 32UL
218#define PG_dcache_cpu_mask \
219 ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221#define dcache_dirty_cpu(page) \
David S. Miller48b0e542005-07-27 16:08:44 -0700222 (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
David S. Millerd979f172007-10-27 00:13:04 -0700224static inline void set_dcache_dirty(struct page *page, int this_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 unsigned long mask = this_cpu;
David S. Miller48b0e542005-07-27 16:08:44 -0700227 unsigned long non_cpu_bits;
228
229 non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
230 mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 __asm__ __volatile__("1:\n\t"
233 "ldx [%2], %%g7\n\t"
234 "and %%g7, %1, %%g1\n\t"
235 "or %%g1, %0, %%g1\n\t"
236 "casx [%2], %%g7, %%g1\n\t"
237 "cmp %%g7, %%g1\n\t"
238 "bne,pn %%xcc, 1b\n\t"
David S. Millerb445e262005-06-27 15:42:04 -0700239 " nop"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 : /* no outputs */
241 : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
242 : "g1", "g7");
243}
244
David S. Millerd979f172007-10-27 00:13:04 -0700245static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 unsigned long mask = (1UL << PG_dcache_dirty);
248
249 __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
250 "1:\n\t"
251 "ldx [%2], %%g7\n\t"
David S. Miller48b0e542005-07-27 16:08:44 -0700252 "srlx %%g7, %4, %%g1\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 "and %%g1, %3, %%g1\n\t"
254 "cmp %%g1, %0\n\t"
255 "bne,pn %%icc, 2f\n\t"
256 " andn %%g7, %1, %%g1\n\t"
257 "casx [%2], %%g7, %%g1\n\t"
258 "cmp %%g7, %%g1\n\t"
259 "bne,pn %%xcc, 1b\n\t"
David S. Millerb445e262005-06-27 15:42:04 -0700260 " nop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 "2:"
262 : /* no outputs */
263 : "r" (cpu), "r" (mask), "r" (&page->flags),
David S. Miller48b0e542005-07-27 16:08:44 -0700264 "i" (PG_dcache_cpu_mask),
265 "i" (PG_dcache_cpu_shift)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 : "g1", "g7");
267}
268
David S. Miller517af332006-02-01 15:55:21 -0800269static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
270{
271 unsigned long tsb_addr = (unsigned long) ent;
272
David S. Miller3b3ab2e2006-02-17 09:54:42 -0800273 if (tlb_type == cheetah_plus || tlb_type == hypervisor)
David S. Miller517af332006-02-01 15:55:21 -0800274 tsb_addr = __pa(tsb_addr);
275
276 __tsb_insert(tsb_addr, tag, pte);
277}
278
David S. Millerc4bce902006-02-11 21:57:54 -0800279unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
David S. Millerc4bce902006-02-11 21:57:54 -0800280
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800281static void flush_dcache(unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282{
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800283 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800285 page = pfn_to_page(pfn);
David S. Miller1a78ced2009-10-12 03:20:57 -0700286 if (page) {
David S. Miller7a591cf2006-02-26 19:44:50 -0800287 unsigned long pg_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800289 pg_flags = page->flags;
290 if (pg_flags & (1UL << PG_dcache_dirty)) {
David S. Miller7a591cf2006-02-26 19:44:50 -0800291 int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
292 PG_dcache_cpu_mask);
293 int this_cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
David S. Miller7a591cf2006-02-26 19:44:50 -0800295 /* This is just to optimize away some function calls
296 * in the SMP case.
297 */
298 if (cpu == this_cpu)
299 flush_dcache_page_impl(page);
300 else
301 smp_flush_dcache_page_impl(page, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
David S. Miller7a591cf2006-02-26 19:44:50 -0800303 clear_dcache_dirty_cpu(page, cpu);
304
305 put_cpu();
306 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800308}
309
David Miller9e695d22012-10-08 16:34:29 -0700310/* mm->context.lock must be held */
311static void __update_mmu_tsb_insert(struct mm_struct *mm, unsigned long tsb_index,
312 unsigned long tsb_hash_shift, unsigned long address,
313 unsigned long tte)
314{
315 struct tsb *tsb = mm->context.tsb_block[tsb_index].tsb;
316 unsigned long tag;
317
David S. Millerbcd896b2013-02-19 13:20:08 -0800318 if (unlikely(!tsb))
319 return;
320
David Miller9e695d22012-10-08 16:34:29 -0700321 tsb += ((address >> tsb_hash_shift) &
322 (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
323 tag = (address >> 22UL);
324 tsb_insert(tsb, tag, tte);
325}
326
David S. Millerbcd896b2013-02-19 13:20:08 -0800327#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
328static inline bool is_hugetlb_pte(pte_t pte)
329{
330 if ((tlb_type == hypervisor &&
331 (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
332 (tlb_type != hypervisor &&
333 (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U))
334 return true;
335 return false;
336}
337#endif
338
Russell King4b3073e2009-12-18 16:40:18 +0000339void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800340{
341 struct mm_struct *mm;
David S. Millerbcd896b2013-02-19 13:20:08 -0800342 unsigned long flags;
Russell King4b3073e2009-12-18 16:40:18 +0000343 pte_t pte = *ptep;
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800344
345 if (tlb_type != hypervisor) {
346 unsigned long pfn = pte_pfn(pte);
347
348 if (pfn_valid(pfn))
349 flush_dcache(pfn);
350 }
David S. Millerbd407912006-01-31 18:31:38 -0800351
352 mm = vma->vm_mm;
David S. Miller7a1ac522006-03-16 02:02:32 -0800353
David S. Miller18f38132014-08-04 16:34:01 -0700354 /* Don't insert a non-valid PTE into the TSB, we'll deadlock. */
355 if (!pte_accessible(mm, pte))
356 return;
357
David S. Miller7a1ac522006-03-16 02:02:32 -0800358 spin_lock_irqsave(&mm->context.lock, flags);
359
David Miller9e695d22012-10-08 16:34:29 -0700360#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
David S. Millerbcd896b2013-02-19 13:20:08 -0800361 if (mm->context.huge_pte_count && is_hugetlb_pte(pte))
David S. Miller37b3a8f2013-09-25 13:48:49 -0700362 __update_mmu_tsb_insert(mm, MM_TSB_HUGE, REAL_HPAGE_SHIFT,
David S. Millerbcd896b2013-02-19 13:20:08 -0800363 address, pte_val(pte));
364 else
David S. Millerdcc1e8d2006-03-22 00:49:59 -0800365#endif
David S. Millerbcd896b2013-02-19 13:20:08 -0800366 __update_mmu_tsb_insert(mm, MM_TSB_BASE, PAGE_SHIFT,
367 address, pte_val(pte));
David S. Miller7a1ac522006-03-16 02:02:32 -0800368
369 spin_unlock_irqrestore(&mm->context.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
372void flush_dcache_page(struct page *page)
373{
David S. Millera9546f52005-04-17 18:03:09 -0700374 struct address_space *mapping;
375 int this_cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
David S. Miller7a591cf2006-02-26 19:44:50 -0800377 if (tlb_type == hypervisor)
378 return;
379
David S. Millera9546f52005-04-17 18:03:09 -0700380 /* Do not bother with the expensive D-cache flush if it
381 * is merely the zero page. The 'bigcore' testcase in GDB
382 * causes this case to run millions of times.
383 */
384 if (page == ZERO_PAGE(0))
385 return;
386
387 this_cpu = get_cpu();
388
389 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 if (mapping && !mapping_mapped(mapping)) {
David S. Millera9546f52005-04-17 18:03:09 -0700391 int dirty = test_bit(PG_dcache_dirty, &page->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (dirty) {
David S. Millera9546f52005-04-17 18:03:09 -0700393 int dirty_cpu = dcache_dirty_cpu(page);
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 if (dirty_cpu == this_cpu)
396 goto out;
397 smp_flush_dcache_page_impl(page, dirty_cpu);
398 }
399 set_dcache_dirty(page, this_cpu);
400 } else {
401 /* We could delay the flush for the !page_mapping
402 * case too. But that case is for exec env/arg
403 * pages and those are %99 certainly going to get
404 * faulted into the tlb (and thus flushed) anyways.
405 */
406 flush_dcache_page_impl(page);
407 }
408
409out:
410 put_cpu();
411}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800412EXPORT_SYMBOL(flush_dcache_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Prasanna S Panchamukhi05e14cb2005-09-06 15:19:30 -0700414void __kprobes flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
David S. Millera43fe0e2006-02-04 03:10:53 -0800416 /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 if (tlb_type == spitfire) {
418 unsigned long kaddr;
419
David S. Millera94aa252007-03-15 15:50:11 -0700420 /* This code only runs on Spitfire cpus so this is
421 * why we can assume _PAGE_PADDR_4U.
422 */
423 for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
424 unsigned long paddr, mask = _PAGE_PADDR_4U;
425
426 if (kaddr >= PAGE_OFFSET)
427 paddr = kaddr & mask;
428 else {
429 pgd_t *pgdp = pgd_offset_k(kaddr);
430 pud_t *pudp = pud_offset(pgdp, kaddr);
431 pmd_t *pmdp = pmd_offset(pudp, kaddr);
432 pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
433
434 paddr = pte_val(*ptep) & mask;
435 }
436 __flush_icache_page(paddr);
437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
439}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800440EXPORT_SYMBOL(flush_icache_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442void mmu_info(struct seq_file *m)
443{
David S. Millerce33fdc2012-09-06 19:01:25 -0700444 static const char *pgsz_strings[] = {
445 "8K", "64K", "512K", "4MB", "32MB",
446 "256MB", "2GB", "16GB",
447 };
448 int i, printed;
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 if (tlb_type == cheetah)
451 seq_printf(m, "MMU Type\t: Cheetah\n");
452 else if (tlb_type == cheetah_plus)
453 seq_printf(m, "MMU Type\t: Cheetah+\n");
454 else if (tlb_type == spitfire)
455 seq_printf(m, "MMU Type\t: Spitfire\n");
David S. Millera43fe0e2006-02-04 03:10:53 -0800456 else if (tlb_type == hypervisor)
457 seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 else
459 seq_printf(m, "MMU Type\t: ???\n");
460
David S. Millerce33fdc2012-09-06 19:01:25 -0700461 seq_printf(m, "MMU PGSZs\t: ");
462 printed = 0;
463 for (i = 0; i < ARRAY_SIZE(pgsz_strings); i++) {
464 if (cpu_pgsz_mask & (1UL << i)) {
465 seq_printf(m, "%s%s",
466 printed ? "," : "", pgsz_strings[i]);
467 printed++;
468 }
469 }
470 seq_putc(m, '\n');
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472#ifdef CONFIG_DEBUG_DCFLUSH
473 seq_printf(m, "DCPageFlushes\t: %d\n",
474 atomic_read(&dcpage_flushes));
475#ifdef CONFIG_SMP
476 seq_printf(m, "DCPageFlushesXC\t: %d\n",
477 atomic_read(&dcpage_flushes_xcall));
478#endif /* CONFIG_SMP */
479#endif /* CONFIG_DEBUG_DCFLUSH */
480}
481
David S. Millera94aa252007-03-15 15:50:11 -0700482struct linux_prom_translation prom_trans[512] __read_mostly;
483unsigned int prom_trans_ents __read_mostly;
484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485unsigned long kern_locked_tte_data;
486
David S. Miller405599b2005-09-22 00:12:35 -0700487/* The obp translations are saved based on 8k pagesize, since obp can
488 * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
David S. Miller74bf4312006-01-31 18:29:18 -0800489 * HI_OBP_ADDRESS range are handled in ktlb.S.
David S. Miller405599b2005-09-22 00:12:35 -0700490 */
David S. Miller5085b4a2005-09-22 00:45:41 -0700491static inline int in_obp_range(unsigned long vaddr)
492{
493 return (vaddr >= LOW_OBP_ADDRESS &&
494 vaddr < HI_OBP_ADDRESS);
495}
496
David S. Millerc9c10832005-10-12 12:22:46 -0700497static int cmp_ptrans(const void *a, const void *b)
David S. Miller405599b2005-09-22 00:12:35 -0700498{
David S. Millerc9c10832005-10-12 12:22:46 -0700499 const struct linux_prom_translation *x = a, *y = b;
David S. Miller405599b2005-09-22 00:12:35 -0700500
David S. Millerc9c10832005-10-12 12:22:46 -0700501 if (x->virt > y->virt)
502 return 1;
503 if (x->virt < y->virt)
504 return -1;
505 return 0;
David S. Miller405599b2005-09-22 00:12:35 -0700506}
507
David S. Millerc9c10832005-10-12 12:22:46 -0700508/* Read OBP translations property into 'prom_trans[]'. */
David S. Miller9ad98c52005-10-05 15:12:00 -0700509static void __init read_obp_translations(void)
David S. Miller405599b2005-09-22 00:12:35 -0700510{
David S. Millerc9c10832005-10-12 12:22:46 -0700511 int n, node, ents, first, last, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513 node = prom_finddevice("/virtual-memory");
514 n = prom_getproplen(node, "translations");
David S. Miller405599b2005-09-22 00:12:35 -0700515 if (unlikely(n == 0 || n == -1)) {
David S. Millerb206fc42005-09-21 22:31:13 -0700516 prom_printf("prom_mappings: Couldn't get size.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 prom_halt();
518 }
David S. Miller405599b2005-09-22 00:12:35 -0700519 if (unlikely(n > sizeof(prom_trans))) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000520 prom_printf("prom_mappings: Size %d is too big.\n", n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 prom_halt();
522 }
David S. Miller405599b2005-09-22 00:12:35 -0700523
David S. Millerb206fc42005-09-21 22:31:13 -0700524 if ((n = prom_getproperty(node, "translations",
David S. Miller405599b2005-09-22 00:12:35 -0700525 (char *)&prom_trans[0],
526 sizeof(prom_trans))) == -1) {
David S. Millerb206fc42005-09-21 22:31:13 -0700527 prom_printf("prom_mappings: Couldn't get property.\n");
528 prom_halt();
529 }
David S. Miller9ad98c52005-10-05 15:12:00 -0700530
David S. Millerb206fc42005-09-21 22:31:13 -0700531 n = n / sizeof(struct linux_prom_translation);
David S. Miller9ad98c52005-10-05 15:12:00 -0700532
David S. Millerc9c10832005-10-12 12:22:46 -0700533 ents = n;
534
535 sort(prom_trans, ents, sizeof(struct linux_prom_translation),
536 cmp_ptrans, NULL);
537
538 /* Now kick out all the non-OBP entries. */
539 for (i = 0; i < ents; i++) {
540 if (in_obp_range(prom_trans[i].virt))
541 break;
542 }
543 first = i;
544 for (; i < ents; i++) {
545 if (!in_obp_range(prom_trans[i].virt))
546 break;
547 }
548 last = i;
549
550 for (i = 0; i < (last - first); i++) {
551 struct linux_prom_translation *src = &prom_trans[i + first];
552 struct linux_prom_translation *dest = &prom_trans[i];
553
554 *dest = *src;
555 }
556 for (; i < ents; i++) {
557 struct linux_prom_translation *dest = &prom_trans[i];
558 dest->virt = dest->size = dest->data = 0x0UL;
559 }
560
561 prom_trans_ents = last - first;
562
563 if (tlb_type == spitfire) {
564 /* Clear diag TTE bits. */
565 for (i = 0; i < prom_trans_ents; i++)
566 prom_trans[i].data &= ~0x0003fe0000000000UL;
567 }
David S. Millerf4142cb2011-09-29 12:18:59 -0700568
569 /* Force execute bit on. */
570 for (i = 0; i < prom_trans_ents; i++)
571 prom_trans[i].data |= (tlb_type == hypervisor ?
572 _PAGE_EXEC_4V : _PAGE_EXEC_4U);
David S. Miller405599b2005-09-22 00:12:35 -0700573}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
David S. Millerd82ace72006-02-09 02:52:44 -0800575static void __init hypervisor_tlb_lock(unsigned long vaddr,
576 unsigned long pte,
577 unsigned long mmu)
578{
David S. Miller7db35f32007-05-29 02:22:14 -0700579 unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
David S. Millerd82ace72006-02-09 02:52:44 -0800580
David S. Miller7db35f32007-05-29 02:22:14 -0700581 if (ret != 0) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000582 prom_printf("hypervisor_tlb_lock[%lx:%x:%lx:%lx]: "
David S. Miller7db35f32007-05-29 02:22:14 -0700583 "errors with %lx\n", vaddr, 0, pte, mmu, ret);
David S. Miller12e126a2006-02-17 14:40:30 -0800584 prom_halt();
585 }
David S. Millerd82ace72006-02-09 02:52:44 -0800586}
587
David S. Millerc4bce902006-02-11 21:57:54 -0800588static unsigned long kern_large_tte(unsigned long paddr);
589
David S. Miller898cf0e2005-09-23 11:59:44 -0700590static void __init remap_kernel(void)
David S. Miller405599b2005-09-22 00:12:35 -0700591{
592 unsigned long phys_page, tte_vaddr, tte_data;
David S. Miller64658742008-03-21 17:01:38 -0700593 int i, tlb_ent = sparc64_highest_locked_tlbent();
David S. Miller405599b2005-09-22 00:12:35 -0700594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 tte_vaddr = (unsigned long) KERNBASE;
David S. Miller0eef3312014-05-03 22:52:50 -0700596 phys_page = (prom_boot_mapping_phys_low >> ILOG2_4MB) << ILOG2_4MB;
David S. Millerc4bce902006-02-11 21:57:54 -0800597 tte_data = kern_large_tte(phys_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
599 kern_locked_tte_data = tte_data;
600
David S. Millerd82ace72006-02-09 02:52:44 -0800601 /* Now lock us into the TLBs via Hypervisor or OBP. */
602 if (tlb_type == hypervisor) {
David S. Miller64658742008-03-21 17:01:38 -0700603 for (i = 0; i < num_kernel_image_mappings; i++) {
David S. Millerd82ace72006-02-09 02:52:44 -0800604 hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
605 hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
David S. Miller64658742008-03-21 17:01:38 -0700606 tte_vaddr += 0x400000;
607 tte_data += 0x400000;
David S. Millerd82ace72006-02-09 02:52:44 -0800608 }
609 } else {
David S. Miller64658742008-03-21 17:01:38 -0700610 for (i = 0; i < num_kernel_image_mappings; i++) {
611 prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
612 prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
613 tte_vaddr += 0x400000;
614 tte_data += 0x400000;
David S. Millerd82ace72006-02-09 02:52:44 -0800615 }
David S. Miller64658742008-03-21 17:01:38 -0700616 sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 }
David S. Miller0835ae02005-10-04 15:23:20 -0700618 if (tlb_type == cheetah_plus) {
619 sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
620 CTX_CHEETAH_PLUS_NUC);
621 sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
622 sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
623 }
David S. Miller405599b2005-09-22 00:12:35 -0700624}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
David S. Miller405599b2005-09-22 00:12:35 -0700626
David S. Millerc9c10832005-10-12 12:22:46 -0700627static void __init inherit_prom_mappings(void)
David S. Miller9ad98c52005-10-05 15:12:00 -0700628{
David S. Miller405599b2005-09-22 00:12:35 -0700629 /* Now fixup OBP's idea about where we really are mapped. */
David S. Miller3c62a2d2008-02-17 23:22:50 -0800630 printk("Remapping the kernel... ");
David S. Miller405599b2005-09-22 00:12:35 -0700631 remap_kernel();
David S. Miller3c62a2d2008-02-17 23:22:50 -0800632 printk("done.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635void prom_world(int enter)
636{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 if (!enter)
Al Virodff933d2012-09-26 01:21:14 -0400638 set_fs(get_fs());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
David S. Miller3487d1d2006-01-31 18:33:25 -0800640 __asm__ __volatile__("flushw");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641}
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643void __flush_dcache_range(unsigned long start, unsigned long end)
644{
645 unsigned long va;
646
647 if (tlb_type == spitfire) {
648 int n = 0;
649
650 for (va = start; va < end; va += 32) {
651 spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
652 if (++n >= 512)
653 break;
654 }
David S. Millera43fe0e2006-02-04 03:10:53 -0800655 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 start = __pa(start);
657 end = __pa(end);
658 for (va = start; va < end; va += 32)
659 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
660 "membar #Sync"
661 : /* no outputs */
662 : "r" (va),
663 "i" (ASI_DCACHE_INVALIDATE));
664 }
665}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800666EXPORT_SYMBOL(__flush_dcache_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
David S. Miller85f1e1f2007-03-15 17:51:26 -0700668/* get_new_mmu_context() uses "cache + 1". */
669DEFINE_SPINLOCK(ctx_alloc_lock);
670unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
671#define MAX_CTX_NR (1UL << CTX_NR_BITS)
672#define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
673DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675/* Caller does TLB context flushing on local CPU if necessary.
676 * The caller also ensures that CTX_VALID(mm->context) is false.
677 *
678 * We must be careful about boundary cases so that we never
679 * let the user have CTX 0 (nucleus) or we ever use a CTX
680 * version of zero (and thus NO_CONTEXT would not be caught
681 * by version mis-match tests in mmu_context.h).
David S. Millera0663a72006-02-23 14:19:28 -0800682 *
683 * Always invoked with interrupts disabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 */
685void get_new_mmu_context(struct mm_struct *mm)
686{
687 unsigned long ctx, new_ctx;
688 unsigned long orig_pgsz_bits;
David S. Millera0663a72006-02-23 14:19:28 -0800689 int new_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Kirill Tkhai07df8412013-04-09 00:29:46 +0400691 spin_lock(&ctx_alloc_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
693 ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
694 new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
David S. Millera0663a72006-02-23 14:19:28 -0800695 new_version = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 if (new_ctx >= (1 << CTX_NR_BITS)) {
697 new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
698 if (new_ctx >= ctx) {
699 int i;
700 new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
701 CTX_FIRST_VERSION;
702 if (new_ctx == 1)
703 new_ctx = CTX_FIRST_VERSION;
704
705 /* Don't call memset, for 16 entries that's just
706 * plain silly...
707 */
708 mmu_context_bmap[0] = 3;
709 mmu_context_bmap[1] = 0;
710 mmu_context_bmap[2] = 0;
711 mmu_context_bmap[3] = 0;
712 for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
713 mmu_context_bmap[i + 0] = 0;
714 mmu_context_bmap[i + 1] = 0;
715 mmu_context_bmap[i + 2] = 0;
716 mmu_context_bmap[i + 3] = 0;
717 }
David S. Millera0663a72006-02-23 14:19:28 -0800718 new_version = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 goto out;
720 }
721 }
722 mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
723 new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
724out:
725 tlb_context_cache = new_ctx;
726 mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
Kirill Tkhai07df8412013-04-09 00:29:46 +0400727 spin_unlock(&ctx_alloc_lock);
David S. Millera0663a72006-02-23 14:19:28 -0800728
729 if (unlikely(new_version))
730 smp_new_mmu_context_version();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731}
732
David S. Miller919ee672008-04-23 05:40:25 -0700733static int numa_enabled = 1;
734static int numa_debug;
735
736static int __init early_numa(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
David S. Miller919ee672008-04-23 05:40:25 -0700738 if (!p)
739 return 0;
David S. Millerd1112012006-03-08 02:16:07 -0800740
David S. Miller919ee672008-04-23 05:40:25 -0700741 if (strstr(p, "off"))
742 numa_enabled = 0;
David S. Millerd1112012006-03-08 02:16:07 -0800743
David S. Miller919ee672008-04-23 05:40:25 -0700744 if (strstr(p, "debug"))
745 numa_debug = 1;
746
747 return 0;
David S. Millerd1112012006-03-08 02:16:07 -0800748}
David S. Miller919ee672008-04-23 05:40:25 -0700749early_param("numa", early_numa);
750
751#define numadbg(f, a...) \
752do { if (numa_debug) \
753 printk(KERN_INFO f, ## a); \
754} while (0)
David S. Millerd1112012006-03-08 02:16:07 -0800755
David S. Miller4e82c9a2008-02-13 18:00:03 -0800756static void __init find_ramdisk(unsigned long phys_base)
757{
758#ifdef CONFIG_BLK_DEV_INITRD
759 if (sparc_ramdisk_image || sparc_ramdisk_image64) {
760 unsigned long ramdisk_image;
761
762 /* Older versions of the bootloader only supported a
763 * 32-bit physical address for the ramdisk image
764 * location, stored at sparc_ramdisk_image. Newer
765 * SILO versions set sparc_ramdisk_image to zero and
766 * provide a full 64-bit physical address at
767 * sparc_ramdisk_image64.
768 */
769 ramdisk_image = sparc_ramdisk_image;
770 if (!ramdisk_image)
771 ramdisk_image = sparc_ramdisk_image64;
772
773 /* Another bootloader quirk. The bootloader normalizes
774 * the physical address to KERNBASE, so we have to
775 * factor that back out and add in the lowest valid
776 * physical page address to get the true physical address.
777 */
778 ramdisk_image -= KERNBASE;
779 ramdisk_image += phys_base;
780
David S. Miller919ee672008-04-23 05:40:25 -0700781 numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
782 ramdisk_image, sparc_ramdisk_size);
783
David S. Miller4e82c9a2008-02-13 18:00:03 -0800784 initrd_start = ramdisk_image;
785 initrd_end = ramdisk_image + sparc_ramdisk_size;
David S. Miller3b2a7e22008-02-13 18:13:20 -0800786
Yinghai Lu95f72d12010-07-12 14:36:09 +1000787 memblock_reserve(initrd_start, sparc_ramdisk_size);
David S. Millerd45100f2008-05-06 15:19:54 -0700788
789 initrd_start += PAGE_OFFSET;
790 initrd_end += PAGE_OFFSET;
David S. Miller4e82c9a2008-02-13 18:00:03 -0800791 }
792#endif
793}
794
David S. Miller919ee672008-04-23 05:40:25 -0700795struct node_mem_mask {
796 unsigned long mask;
797 unsigned long val;
David S. Miller919ee672008-04-23 05:40:25 -0700798};
799static struct node_mem_mask node_masks[MAX_NUMNODES];
800static int num_node_masks;
801
Sam Ravnborg48d37212014-05-16 23:26:12 +0200802#ifdef CONFIG_NEED_MULTIPLE_NODES
803
David S. Miller919ee672008-04-23 05:40:25 -0700804int numa_cpu_lookup_table[NR_CPUS];
805cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
806
David S. Miller919ee672008-04-23 05:40:25 -0700807struct mdesc_mblock {
808 u64 base;
809 u64 size;
810 u64 offset; /* RA-to-PA */
811};
812static struct mdesc_mblock *mblocks;
813static int num_mblocks;
814
815static unsigned long ra_to_pa(unsigned long addr)
David S. Millerd1112012006-03-08 02:16:07 -0800816{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int i;
818
David S. Miller919ee672008-04-23 05:40:25 -0700819 for (i = 0; i < num_mblocks; i++) {
820 struct mdesc_mblock *m = &mblocks[i];
David S. Miller6fc5bae2006-12-28 21:00:23 -0800821
David S. Miller919ee672008-04-23 05:40:25 -0700822 if (addr >= m->base &&
823 addr < (m->base + m->size)) {
824 addr += m->offset;
825 break;
826 }
827 }
828 return addr;
829}
830
831static int find_node(unsigned long addr)
832{
833 int i;
834
835 addr = ra_to_pa(addr);
836 for (i = 0; i < num_node_masks; i++) {
837 struct node_mem_mask *p = &node_masks[i];
838
839 if ((addr & p->mask) == p->val)
840 return i;
841 }
bob picco3dee9df2014-09-16 09:28:15 -0400842 /* The following condition has been observed on LDOM guests.*/
843 WARN_ONCE(1, "find_node: A physical address doesn't match a NUMA node"
844 " rule. Some physical memory will be owned by node 0.");
845 return 0;
David S. Miller919ee672008-04-23 05:40:25 -0700846}
847
Tejun Heof9b18db2011-07-12 10:46:32 +0200848static u64 memblock_nid_range(u64 start, u64 end, int *nid)
David S. Miller919ee672008-04-23 05:40:25 -0700849{
850 *nid = find_node(start);
851 start += PAGE_SIZE;
852 while (start < end) {
853 int n = find_node(start);
854
855 if (n != *nid)
856 break;
857 start += PAGE_SIZE;
858 }
859
David S. Millerc918dcc2008-08-14 01:41:39 -0700860 if (start > end)
861 start = end;
862
David S. Miller919ee672008-04-23 05:40:25 -0700863 return start;
864}
David S. Miller919ee672008-04-23 05:40:25 -0700865#endif
866
867/* This must be invoked after performing all of the necessary
Tejun Heo2a4814d2011-12-08 10:22:08 -0800868 * memblock_set_node() calls for 'nid'. We need to be able to get
David S. Miller919ee672008-04-23 05:40:25 -0700869 * correct data from get_pfn_range_for_nid().
870 */
871static void __init allocate_node_data(int nid)
872{
David S. Miller919ee672008-04-23 05:40:25 -0700873 struct pglist_data *p;
Paul Gortmakeraa6f0792012-05-09 20:44:29 -0400874 unsigned long start_pfn, end_pfn;
David S. Miller919ee672008-04-23 05:40:25 -0700875#ifdef CONFIG_NEED_MULTIPLE_NODES
Paul Gortmakeraa6f0792012-05-09 20:44:29 -0400876 unsigned long paddr;
877
Benjamin Herrenschmidt9d1e2492010-07-06 15:39:17 -0700878 paddr = memblock_alloc_try_nid(sizeof(struct pglist_data), SMP_CACHE_BYTES, nid);
David S. Miller919ee672008-04-23 05:40:25 -0700879 if (!paddr) {
880 prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
881 prom_halt();
882 }
883 NODE_DATA(nid) = __va(paddr);
884 memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
885
David S. Miller625d6932012-04-25 13:13:43 -0700886 NODE_DATA(nid)->node_id = nid;
David S. Miller919ee672008-04-23 05:40:25 -0700887#endif
888
889 p = NODE_DATA(nid);
890
891 get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
892 p->node_start_pfn = start_pfn;
893 p->node_spanned_pages = end_pfn - start_pfn;
David S. Miller919ee672008-04-23 05:40:25 -0700894}
895
896static void init_node_masks_nonnuma(void)
897{
Sam Ravnborg48d37212014-05-16 23:26:12 +0200898#ifdef CONFIG_NEED_MULTIPLE_NODES
David S. Miller919ee672008-04-23 05:40:25 -0700899 int i;
Sam Ravnborg48d37212014-05-16 23:26:12 +0200900#endif
David S. Miller919ee672008-04-23 05:40:25 -0700901
902 numadbg("Initializing tables for non-numa.\n");
903
904 node_masks[0].mask = node_masks[0].val = 0;
905 num_node_masks = 1;
906
Sam Ravnborg48d37212014-05-16 23:26:12 +0200907#ifdef CONFIG_NEED_MULTIPLE_NODES
David S. Miller919ee672008-04-23 05:40:25 -0700908 for (i = 0; i < NR_CPUS; i++)
909 numa_cpu_lookup_table[i] = 0;
910
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -0700911 cpumask_setall(&numa_cpumask_lookup_table[0]);
Sam Ravnborg48d37212014-05-16 23:26:12 +0200912#endif
David S. Miller919ee672008-04-23 05:40:25 -0700913}
914
915#ifdef CONFIG_NEED_MULTIPLE_NODES
916struct pglist_data *node_data[MAX_NUMNODES];
917
918EXPORT_SYMBOL(numa_cpu_lookup_table);
919EXPORT_SYMBOL(numa_cpumask_lookup_table);
920EXPORT_SYMBOL(node_data);
921
922struct mdesc_mlgroup {
923 u64 node;
924 u64 latency;
925 u64 match;
926 u64 mask;
927};
928static struct mdesc_mlgroup *mlgroups;
929static int num_mlgroups;
930
931static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
932 u32 cfg_handle)
933{
934 u64 arc;
935
936 mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
937 u64 target = mdesc_arc_target(md, arc);
938 const u64 *val;
939
940 val = mdesc_get_property(md, target,
941 "cfg-handle", NULL);
942 if (val && *val == cfg_handle)
943 return 0;
944 }
945 return -ENODEV;
946}
947
948static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
949 u32 cfg_handle)
950{
951 u64 arc, candidate, best_latency = ~(u64)0;
952
953 candidate = MDESC_NODE_NULL;
954 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
955 u64 target = mdesc_arc_target(md, arc);
956 const char *name = mdesc_node_name(md, target);
957 const u64 *val;
958
959 if (strcmp(name, "pio-latency-group"))
960 continue;
961
962 val = mdesc_get_property(md, target, "latency", NULL);
963 if (!val)
964 continue;
965
966 if (*val < best_latency) {
967 candidate = target;
968 best_latency = *val;
969 }
970 }
971
972 if (candidate == MDESC_NODE_NULL)
973 return -ENODEV;
974
975 return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
976}
977
978int of_node_to_nid(struct device_node *dp)
979{
980 const struct linux_prom64_registers *regs;
981 struct mdesc_handle *md;
982 u32 cfg_handle;
983 int count, nid;
984 u64 grp;
985
David S. Miller072bd412008-08-18 20:36:17 -0700986 /* This is the right thing to do on currently supported
987 * SUN4U NUMA platforms as well, as the PCI controller does
988 * not sit behind any particular memory controller.
989 */
David S. Miller919ee672008-04-23 05:40:25 -0700990 if (!mlgroups)
991 return -1;
992
993 regs = of_get_property(dp, "reg", NULL);
994 if (!regs)
995 return -1;
996
997 cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
998
999 md = mdesc_grab();
1000
1001 count = 0;
1002 nid = -1;
1003 mdesc_for_each_node_by_name(md, grp, "group") {
1004 if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
1005 nid = count;
1006 break;
1007 }
1008 count++;
1009 }
1010
1011 mdesc_release(md);
1012
1013 return nid;
1014}
1015
David S. Miller01c453812009-04-07 01:05:22 -07001016static void __init add_node_ranges(void)
David S. Miller919ee672008-04-23 05:40:25 -07001017{
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001018 struct memblock_region *reg;
David S. Miller919ee672008-04-23 05:40:25 -07001019
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001020 for_each_memblock(memory, reg) {
1021 unsigned long size = reg->size;
David S. Miller919ee672008-04-23 05:40:25 -07001022 unsigned long start, end;
1023
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001024 start = reg->base;
David S. Miller919ee672008-04-23 05:40:25 -07001025 end = start + size;
1026 while (start < end) {
1027 unsigned long this_end;
1028 int nid;
1029
Benjamin Herrenschmidt35a1f0b2010-07-06 15:38:58 -07001030 this_end = memblock_nid_range(start, end, &nid);
David S. Miller919ee672008-04-23 05:40:25 -07001031
Tejun Heo2a4814d2011-12-08 10:22:08 -08001032 numadbg("Setting memblock NUMA node nid[%d] "
David S. Miller919ee672008-04-23 05:40:25 -07001033 "start[%lx] end[%lx]\n",
1034 nid, start, this_end);
1035
Tang Chene7e8de52014-01-21 15:49:26 -08001036 memblock_set_node(start, this_end - start,
1037 &memblock.memory, nid);
David S. Miller919ee672008-04-23 05:40:25 -07001038 start = this_end;
1039 }
1040 }
1041}
1042
1043static int __init grab_mlgroups(struct mdesc_handle *md)
1044{
1045 unsigned long paddr;
1046 int count = 0;
1047 u64 node;
1048
1049 mdesc_for_each_node_by_name(md, node, "memory-latency-group")
1050 count++;
1051 if (!count)
1052 return -ENOENT;
1053
Yinghai Lu95f72d12010-07-12 14:36:09 +10001054 paddr = memblock_alloc(count * sizeof(struct mdesc_mlgroup),
David S. Miller919ee672008-04-23 05:40:25 -07001055 SMP_CACHE_BYTES);
1056 if (!paddr)
1057 return -ENOMEM;
1058
1059 mlgroups = __va(paddr);
1060 num_mlgroups = count;
1061
1062 count = 0;
1063 mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
1064 struct mdesc_mlgroup *m = &mlgroups[count++];
1065 const u64 *val;
1066
1067 m->node = node;
1068
1069 val = mdesc_get_property(md, node, "latency", NULL);
1070 m->latency = *val;
1071 val = mdesc_get_property(md, node, "address-match", NULL);
1072 m->match = *val;
1073 val = mdesc_get_property(md, node, "address-mask", NULL);
1074 m->mask = *val;
1075
Sam Ravnborg90181132009-01-06 13:19:28 -08001076 numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
1077 "match[%llx] mask[%llx]\n",
David S. Miller919ee672008-04-23 05:40:25 -07001078 count - 1, m->node, m->latency, m->match, m->mask);
1079 }
1080
1081 return 0;
1082}
1083
1084static int __init grab_mblocks(struct mdesc_handle *md)
1085{
1086 unsigned long paddr;
1087 int count = 0;
1088 u64 node;
1089
1090 mdesc_for_each_node_by_name(md, node, "mblock")
1091 count++;
1092 if (!count)
1093 return -ENOENT;
1094
Yinghai Lu95f72d12010-07-12 14:36:09 +10001095 paddr = memblock_alloc(count * sizeof(struct mdesc_mblock),
David S. Miller919ee672008-04-23 05:40:25 -07001096 SMP_CACHE_BYTES);
1097 if (!paddr)
1098 return -ENOMEM;
1099
1100 mblocks = __va(paddr);
1101 num_mblocks = count;
1102
1103 count = 0;
1104 mdesc_for_each_node_by_name(md, node, "mblock") {
1105 struct mdesc_mblock *m = &mblocks[count++];
1106 const u64 *val;
1107
1108 val = mdesc_get_property(md, node, "base", NULL);
1109 m->base = *val;
1110 val = mdesc_get_property(md, node, "size", NULL);
1111 m->size = *val;
1112 val = mdesc_get_property(md, node,
1113 "address-congruence-offset", NULL);
bob picco771a37f2013-06-11 14:54:51 -04001114
1115 /* The address-congruence-offset property is optional.
1116 * Explicity zero it be identifty this.
1117 */
1118 if (val)
1119 m->offset = *val;
1120 else
1121 m->offset = 0UL;
David S. Miller919ee672008-04-23 05:40:25 -07001122
Sam Ravnborg90181132009-01-06 13:19:28 -08001123 numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
David S. Miller919ee672008-04-23 05:40:25 -07001124 count - 1, m->base, m->size, m->offset);
1125 }
1126
1127 return 0;
1128}
1129
1130static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
1131 u64 grp, cpumask_t *mask)
1132{
1133 u64 arc;
1134
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001135 cpumask_clear(mask);
David S. Miller919ee672008-04-23 05:40:25 -07001136
1137 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
1138 u64 target = mdesc_arc_target(md, arc);
1139 const char *name = mdesc_node_name(md, target);
1140 const u64 *id;
1141
1142 if (strcmp(name, "cpu"))
1143 continue;
1144 id = mdesc_get_property(md, target, "id", NULL);
Rusty Russelle305cb8f2009-03-16 14:40:23 +10301145 if (*id < nr_cpu_ids)
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001146 cpumask_set_cpu(*id, mask);
David S. Miller919ee672008-04-23 05:40:25 -07001147 }
1148}
1149
1150static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
1151{
1152 int i;
1153
1154 for (i = 0; i < num_mlgroups; i++) {
1155 struct mdesc_mlgroup *m = &mlgroups[i];
1156 if (m->node == node)
1157 return m;
1158 }
1159 return NULL;
1160}
1161
Nitin Gupta52708d62015-11-02 16:30:24 -05001162int __node_distance(int from, int to)
1163{
1164 if ((from >= MAX_NUMNODES) || (to >= MAX_NUMNODES)) {
1165 pr_warn("Returning default NUMA distance value for %d->%d\n",
1166 from, to);
1167 return (from == to) ? LOCAL_DISTANCE : REMOTE_DISTANCE;
1168 }
1169 return numa_latency[from][to];
1170}
1171
1172static int find_best_numa_node_for_mlgroup(struct mdesc_mlgroup *grp)
1173{
1174 int i;
1175
1176 for (i = 0; i < MAX_NUMNODES; i++) {
1177 struct node_mem_mask *n = &node_masks[i];
1178
1179 if ((grp->mask == n->mask) && (grp->match == n->val))
1180 break;
1181 }
1182 return i;
1183}
1184
1185static void find_numa_latencies_for_group(struct mdesc_handle *md, u64 grp,
1186 int index)
1187{
1188 u64 arc;
1189
1190 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
1191 int tnode;
1192 u64 target = mdesc_arc_target(md, arc);
1193 struct mdesc_mlgroup *m = find_mlgroup(target);
1194
1195 if (!m)
1196 continue;
1197 tnode = find_best_numa_node_for_mlgroup(m);
1198 if (tnode == MAX_NUMNODES)
1199 continue;
1200 numa_latency[index][tnode] = m->latency;
1201 }
1202}
1203
David S. Miller919ee672008-04-23 05:40:25 -07001204static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
1205 int index)
1206{
1207 struct mdesc_mlgroup *candidate = NULL;
1208 u64 arc, best_latency = ~(u64)0;
1209 struct node_mem_mask *n;
1210
1211 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
1212 u64 target = mdesc_arc_target(md, arc);
1213 struct mdesc_mlgroup *m = find_mlgroup(target);
1214 if (!m)
1215 continue;
1216 if (m->latency < best_latency) {
1217 candidate = m;
1218 best_latency = m->latency;
1219 }
1220 }
1221 if (!candidate)
1222 return -ENOENT;
1223
1224 if (num_node_masks != index) {
1225 printk(KERN_ERR "Inconsistent NUMA state, "
1226 "index[%d] != num_node_masks[%d]\n",
1227 index, num_node_masks);
1228 return -EINVAL;
1229 }
1230
1231 n = &node_masks[num_node_masks++];
1232
1233 n->mask = candidate->mask;
1234 n->val = candidate->match;
1235
Sam Ravnborg90181132009-01-06 13:19:28 -08001236 numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
David S. Miller919ee672008-04-23 05:40:25 -07001237 index, n->mask, n->val, candidate->latency);
1238
1239 return 0;
1240}
1241
1242static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
1243 int index)
1244{
1245 cpumask_t mask;
1246 int cpu;
1247
1248 numa_parse_mdesc_group_cpus(md, grp, &mask);
1249
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001250 for_each_cpu(cpu, &mask)
David S. Miller919ee672008-04-23 05:40:25 -07001251 numa_cpu_lookup_table[cpu] = index;
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001252 cpumask_copy(&numa_cpumask_lookup_table[index], &mask);
David S. Miller919ee672008-04-23 05:40:25 -07001253
1254 if (numa_debug) {
1255 printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001256 for_each_cpu(cpu, &mask)
David S. Miller919ee672008-04-23 05:40:25 -07001257 printk("%d ", cpu);
1258 printk("]\n");
1259 }
1260
1261 return numa_attach_mlgroup(md, grp, index);
1262}
1263
1264static int __init numa_parse_mdesc(void)
1265{
1266 struct mdesc_handle *md = mdesc_grab();
Nitin Gupta52708d62015-11-02 16:30:24 -05001267 int i, j, err, count;
David S. Miller919ee672008-04-23 05:40:25 -07001268 u64 node;
1269
Nitin Gupta52708d62015-11-02 16:30:24 -05001270 /* Some sane defaults for numa latency values */
1271 for (i = 0; i < MAX_NUMNODES; i++) {
1272 for (j = 0; j < MAX_NUMNODES; j++)
1273 numa_latency[i][j] = (i == j) ?
1274 LOCAL_DISTANCE : REMOTE_DISTANCE;
1275 }
1276
David S. Miller919ee672008-04-23 05:40:25 -07001277 node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
1278 if (node == MDESC_NODE_NULL) {
1279 mdesc_release(md);
1280 return -ENOENT;
1281 }
1282
1283 err = grab_mblocks(md);
1284 if (err < 0)
1285 goto out;
1286
1287 err = grab_mlgroups(md);
1288 if (err < 0)
1289 goto out;
1290
1291 count = 0;
1292 mdesc_for_each_node_by_name(md, node, "group") {
1293 err = numa_parse_mdesc_group(md, node, count);
1294 if (err < 0)
1295 break;
1296 count++;
1297 }
1298
Nitin Gupta52708d62015-11-02 16:30:24 -05001299 count = 0;
1300 mdesc_for_each_node_by_name(md, node, "group") {
1301 find_numa_latencies_for_group(md, node, count);
1302 count++;
1303 }
1304
1305 /* Normalize numa latency matrix according to ACPI SLIT spec. */
1306 for (i = 0; i < MAX_NUMNODES; i++) {
1307 u64 self_latency = numa_latency[i][i];
1308
1309 for (j = 0; j < MAX_NUMNODES; j++) {
1310 numa_latency[i][j] =
1311 (numa_latency[i][j] * LOCAL_DISTANCE) /
1312 self_latency;
1313 }
1314 }
1315
David S. Miller919ee672008-04-23 05:40:25 -07001316 add_node_ranges();
1317
1318 for (i = 0; i < num_node_masks; i++) {
1319 allocate_node_data(i);
1320 node_set_online(i);
1321 }
1322
1323 err = 0;
1324out:
1325 mdesc_release(md);
1326 return err;
1327}
1328
David S. Miller072bd412008-08-18 20:36:17 -07001329static int __init numa_parse_jbus(void)
1330{
1331 unsigned long cpu, index;
1332
1333 /* NUMA node id is encoded in bits 36 and higher, and there is
1334 * a 1-to-1 mapping from CPU ID to NUMA node ID.
1335 */
1336 index = 0;
1337 for_each_present_cpu(cpu) {
1338 numa_cpu_lookup_table[cpu] = index;
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001339 cpumask_copy(&numa_cpumask_lookup_table[index], cpumask_of(cpu));
David S. Miller072bd412008-08-18 20:36:17 -07001340 node_masks[index].mask = ~((1UL << 36UL) - 1UL);
1341 node_masks[index].val = cpu << 36UL;
1342
1343 index++;
1344 }
1345 num_node_masks = index;
1346
1347 add_node_ranges();
1348
1349 for (index = 0; index < num_node_masks; index++) {
1350 allocate_node_data(index);
1351 node_set_online(index);
1352 }
1353
1354 return 0;
1355}
1356
David S. Miller919ee672008-04-23 05:40:25 -07001357static int __init numa_parse_sun4u(void)
1358{
David S. Miller072bd412008-08-18 20:36:17 -07001359 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
1360 unsigned long ver;
1361
1362 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
1363 if ((ver >> 32UL) == __JALAPENO_ID ||
1364 (ver >> 32UL) == __SERRANO_ID)
1365 return numa_parse_jbus();
1366 }
David S. Miller919ee672008-04-23 05:40:25 -07001367 return -1;
1368}
1369
1370static int __init bootmem_init_numa(void)
1371{
1372 int err = -1;
1373
1374 numadbg("bootmem_init_numa()\n");
1375
1376 if (numa_enabled) {
1377 if (tlb_type == hypervisor)
1378 err = numa_parse_mdesc();
1379 else
1380 err = numa_parse_sun4u();
1381 }
1382 return err;
1383}
1384
1385#else
1386
1387static int bootmem_init_numa(void)
1388{
1389 return -1;
1390}
1391
1392#endif
1393
1394static void __init bootmem_init_nonnuma(void)
1395{
Yinghai Lu95f72d12010-07-12 14:36:09 +10001396 unsigned long top_of_ram = memblock_end_of_DRAM();
1397 unsigned long total_ram = memblock_phys_mem_size();
David S. Miller919ee672008-04-23 05:40:25 -07001398
1399 numadbg("bootmem_init_nonnuma()\n");
1400
1401 printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
1402 top_of_ram, total_ram);
1403 printk(KERN_INFO "Memory hole size: %ldMB\n",
1404 (top_of_ram - total_ram) >> 20);
1405
1406 init_node_masks_nonnuma();
Tang Chene7e8de52014-01-21 15:49:26 -08001407 memblock_set_node(0, (phys_addr_t)ULLONG_MAX, &memblock.memory, 0);
David S. Miller919ee672008-04-23 05:40:25 -07001408 allocate_node_data(0);
David S. Miller919ee672008-04-23 05:40:25 -07001409 node_set_online(0);
1410}
1411
David S. Miller919ee672008-04-23 05:40:25 -07001412static unsigned long __init bootmem_init(unsigned long phys_base)
1413{
1414 unsigned long end_pfn;
David S. Miller919ee672008-04-23 05:40:25 -07001415
Yinghai Lu95f72d12010-07-12 14:36:09 +10001416 end_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 max_pfn = max_low_pfn = end_pfn;
David S. Millerd1112012006-03-08 02:16:07 -08001418 min_low_pfn = (phys_base >> PAGE_SHIFT);
1419
David S. Miller919ee672008-04-23 05:40:25 -07001420 if (bootmem_init_numa() < 0)
1421 bootmem_init_nonnuma();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
David S. Miller625d6932012-04-25 13:13:43 -07001423 /* Dump memblock with node info. */
1424 memblock_dump_all();
1425
David S. Miller919ee672008-04-23 05:40:25 -07001426 /* XXX cpu notifier XXX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
David S. Miller625d6932012-04-25 13:13:43 -07001428 sparse_memory_present_with_active_regions(MAX_NUMNODES);
David S. Millerd1112012006-03-08 02:16:07 -08001429 sparse_init();
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 return end_pfn;
1432}
1433
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001434static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
1435static int pall_ents __initdata;
1436
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001437static unsigned long max_phys_bits = 40;
1438
1439bool kern_addr_valid(unsigned long addr)
1440{
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001441 pgd_t *pgd;
1442 pud_t *pud;
1443 pmd_t *pmd;
1444 pte_t *pte;
1445
David S. Millerbb4e6e82014-09-27 11:05:21 -07001446 if ((long)addr < 0L) {
1447 unsigned long pa = __pa(addr);
1448
1449 if ((addr >> max_phys_bits) != 0UL)
1450 return false;
1451
1452 return pfn_valid(pa >> PAGE_SHIFT);
1453 }
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001454
1455 if (addr >= (unsigned long) KERNBASE &&
1456 addr < (unsigned long)&_end)
1457 return true;
1458
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001459 pgd = pgd_offset_k(addr);
1460 if (pgd_none(*pgd))
1461 return 0;
1462
1463 pud = pud_offset(pgd, addr);
1464 if (pud_none(*pud))
1465 return 0;
1466
1467 if (pud_large(*pud))
1468 return pfn_valid(pud_pfn(*pud));
1469
1470 pmd = pmd_offset(pud, addr);
1471 if (pmd_none(*pmd))
1472 return 0;
1473
1474 if (pmd_large(*pmd))
1475 return pfn_valid(pmd_pfn(*pmd));
1476
1477 pte = pte_offset_kernel(pmd, addr);
1478 if (pte_none(*pte))
1479 return 0;
1480
1481 return pfn_valid(pte_pfn(*pte));
1482}
1483EXPORT_SYMBOL(kern_addr_valid);
1484
1485static unsigned long __ref kernel_map_hugepud(unsigned long vstart,
1486 unsigned long vend,
1487 pud_t *pud)
1488{
1489 const unsigned long mask16gb = (1UL << 34) - 1UL;
1490 u64 pte_val = vstart;
1491
1492 /* Each PUD is 8GB */
1493 if ((vstart & mask16gb) ||
1494 (vend - vstart <= mask16gb)) {
1495 pte_val ^= kern_linear_pte_xor[2];
1496 pud_val(*pud) = pte_val | _PAGE_PUD_HUGE;
1497
1498 return vstart + PUD_SIZE;
1499 }
1500
1501 pte_val ^= kern_linear_pte_xor[3];
1502 pte_val |= _PAGE_PUD_HUGE;
1503
1504 vend = vstart + mask16gb + 1UL;
1505 while (vstart < vend) {
1506 pud_val(*pud) = pte_val;
1507
1508 pte_val += PUD_SIZE;
1509 vstart += PUD_SIZE;
1510 pud++;
1511 }
1512 return vstart;
1513}
1514
1515static bool kernel_can_map_hugepud(unsigned long vstart, unsigned long vend,
1516 bool guard)
1517{
1518 if (guard && !(vstart & ~PUD_MASK) && (vend - vstart) >= PUD_SIZE)
1519 return true;
1520
1521 return false;
1522}
1523
1524static unsigned long __ref kernel_map_hugepmd(unsigned long vstart,
1525 unsigned long vend,
1526 pmd_t *pmd)
1527{
1528 const unsigned long mask256mb = (1UL << 28) - 1UL;
1529 const unsigned long mask2gb = (1UL << 31) - 1UL;
1530 u64 pte_val = vstart;
1531
1532 /* Each PMD is 8MB */
1533 if ((vstart & mask256mb) ||
1534 (vend - vstart <= mask256mb)) {
1535 pte_val ^= kern_linear_pte_xor[0];
1536 pmd_val(*pmd) = pte_val | _PAGE_PMD_HUGE;
1537
1538 return vstart + PMD_SIZE;
1539 }
1540
1541 if ((vstart & mask2gb) ||
1542 (vend - vstart <= mask2gb)) {
1543 pte_val ^= kern_linear_pte_xor[1];
1544 pte_val |= _PAGE_PMD_HUGE;
1545 vend = vstart + mask256mb + 1UL;
1546 } else {
1547 pte_val ^= kern_linear_pte_xor[2];
1548 pte_val |= _PAGE_PMD_HUGE;
1549 vend = vstart + mask2gb + 1UL;
1550 }
1551
1552 while (vstart < vend) {
1553 pmd_val(*pmd) = pte_val;
1554
1555 pte_val += PMD_SIZE;
1556 vstart += PMD_SIZE;
1557 pmd++;
1558 }
1559
1560 return vstart;
1561}
1562
1563static bool kernel_can_map_hugepmd(unsigned long vstart, unsigned long vend,
1564 bool guard)
1565{
1566 if (guard && !(vstart & ~PMD_MASK) && (vend - vstart) >= PMD_SIZE)
1567 return true;
1568
1569 return false;
1570}
1571
Sam Ravnborg896aef42008-02-24 19:49:52 -08001572static unsigned long __ref kernel_map_range(unsigned long pstart,
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001573 unsigned long pend, pgprot_t prot,
1574 bool use_huge)
David S. Miller56425302005-09-25 16:46:57 -07001575{
1576 unsigned long vstart = PAGE_OFFSET + pstart;
1577 unsigned long vend = PAGE_OFFSET + pend;
1578 unsigned long alloc_bytes = 0UL;
1579
1580 if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
David S. Miller13edad72005-09-29 17:58:26 -07001581 prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
David S. Miller56425302005-09-25 16:46:57 -07001582 vstart, vend);
1583 prom_halt();
1584 }
1585
1586 while (vstart < vend) {
1587 unsigned long this_end, paddr = __pa(vstart);
1588 pgd_t *pgd = pgd_offset_k(vstart);
1589 pud_t *pud;
1590 pmd_t *pmd;
1591 pte_t *pte;
1592
David S. Millerac55c762014-09-26 21:19:46 -07001593 if (pgd_none(*pgd)) {
1594 pud_t *new;
1595
1596 new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
1597 alloc_bytes += PAGE_SIZE;
1598 pgd_populate(&init_mm, pgd, new);
1599 }
David S. Miller56425302005-09-25 16:46:57 -07001600 pud = pud_offset(pgd, vstart);
1601 if (pud_none(*pud)) {
1602 pmd_t *new;
1603
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001604 if (kernel_can_map_hugepud(vstart, vend, use_huge)) {
1605 vstart = kernel_map_hugepud(vstart, vend, pud);
1606 continue;
1607 }
David S. Miller56425302005-09-25 16:46:57 -07001608 new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
1609 alloc_bytes += PAGE_SIZE;
1610 pud_populate(&init_mm, pud, new);
1611 }
1612
1613 pmd = pmd_offset(pud, vstart);
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001614 if (pmd_none(*pmd)) {
David S. Miller56425302005-09-25 16:46:57 -07001615 pte_t *new;
1616
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001617 if (kernel_can_map_hugepmd(vstart, vend, use_huge)) {
1618 vstart = kernel_map_hugepmd(vstart, vend, pmd);
1619 continue;
1620 }
David S. Miller56425302005-09-25 16:46:57 -07001621 new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
1622 alloc_bytes += PAGE_SIZE;
1623 pmd_populate_kernel(&init_mm, pmd, new);
1624 }
1625
1626 pte = pte_offset_kernel(pmd, vstart);
1627 this_end = (vstart + PMD_SIZE) & PMD_MASK;
1628 if (this_end > vend)
1629 this_end = vend;
1630
1631 while (vstart < this_end) {
1632 pte_val(*pte) = (paddr | pgprot_val(prot));
1633
1634 vstart += PAGE_SIZE;
1635 paddr += PAGE_SIZE;
1636 pte++;
1637 }
1638 }
1639
1640 return alloc_bytes;
1641}
1642
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001643static void __init flush_all_kernel_tsbs(void)
1644{
1645 int i;
1646
1647 for (i = 0; i < KERNEL_TSB_NENTRIES; i++) {
1648 struct tsb *ent = &swapper_tsb[i];
1649
1650 ent->tag = (1UL << TSB_TAG_INVALID_BIT);
1651 }
1652#ifndef CONFIG_DEBUG_PAGEALLOC
1653 for (i = 0; i < KERNEL_TSB4M_NENTRIES; i++) {
1654 struct tsb *ent = &swapper_4m_tsb[i];
1655
1656 ent->tag = (1UL << TSB_TAG_INVALID_BIT);
1657 }
1658#endif
1659}
1660
David S. Miller56425302005-09-25 16:46:57 -07001661extern unsigned int kvmap_linear_patch[1];
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001662
David S. Miller8f3614532007-12-13 06:13:38 -08001663static void __init kernel_physical_mapping_init(void)
1664{
David S. Miller8f3614532007-12-13 06:13:38 -08001665 unsigned long i, mem_alloced = 0UL;
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001666 bool use_huge = true;
David S. Miller8f3614532007-12-13 06:13:38 -08001667
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001668#ifdef CONFIG_DEBUG_PAGEALLOC
1669 use_huge = false;
1670#endif
David S. Miller8f3614532007-12-13 06:13:38 -08001671 for (i = 0; i < pall_ents; i++) {
1672 unsigned long phys_start, phys_end;
1673
1674 phys_start = pall[i].phys_addr;
1675 phys_end = phys_start + pall[i].reg_size;
1676
David S. Miller56425302005-09-25 16:46:57 -07001677 mem_alloced += kernel_map_range(phys_start, phys_end,
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001678 PAGE_KERNEL, use_huge);
David S. Miller56425302005-09-25 16:46:57 -07001679 }
1680
1681 printk("Allocated %ld bytes for kernel page tables.\n",
1682 mem_alloced);
1683
1684 kvmap_linear_patch[0] = 0x01000000; /* nop */
1685 flushi(&kvmap_linear_patch[0]);
1686
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001687 flush_all_kernel_tsbs();
1688
David S. Miller56425302005-09-25 16:46:57 -07001689 __flush_tlb_all();
1690}
1691
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001692#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kim031bc572014-12-12 16:55:52 -08001693void __kernel_map_pages(struct page *page, int numpages, int enable)
David S. Miller56425302005-09-25 16:46:57 -07001694{
1695 unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
1696 unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
1697
1698 kernel_map_range(phys_start, phys_end,
David S. Miller0dd5b7b2014-09-24 20:56:11 -07001699 (enable ? PAGE_KERNEL : __pgprot(0)), false);
David S. Miller56425302005-09-25 16:46:57 -07001700
David S. Miller74bf4312006-01-31 18:29:18 -08001701 flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
1702 PAGE_OFFSET + phys_end);
1703
David S. Miller56425302005-09-25 16:46:57 -07001704 /* we should perform an IPI and flush all tlbs,
1705 * but that can deadlock->flush only current cpu.
1706 */
1707 __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
1708 PAGE_OFFSET + phys_end);
1709}
1710#endif
1711
David S. Miller10147572005-09-28 21:46:43 -07001712unsigned long __init find_ecache_flush_span(unsigned long size)
1713{
David S. Miller13edad72005-09-29 17:58:26 -07001714 int i;
David S. Miller10147572005-09-28 21:46:43 -07001715
David S. Miller13edad72005-09-29 17:58:26 -07001716 for (i = 0; i < pavail_ents; i++) {
1717 if (pavail[i].reg_size >= size)
1718 return pavail[i].phys_addr;
David S. Miller10147572005-09-28 21:46:43 -07001719 }
1720
1721 return ~0UL;
1722}
1723
David S. Millerb2d43832013-09-20 21:50:41 -07001724unsigned long PAGE_OFFSET;
1725EXPORT_SYMBOL(PAGE_OFFSET);
1726
David S. Millerbb4e6e82014-09-27 11:05:21 -07001727unsigned long VMALLOC_END = 0x0000010000000000UL;
1728EXPORT_SYMBOL(VMALLOC_END);
1729
David S. Miller4397bed2014-09-26 21:58:33 -07001730unsigned long sparc64_va_hole_top = 0xfffff80000000000UL;
1731unsigned long sparc64_va_hole_bottom = 0x0000080000000000UL;
1732
David S. Millerb2d43832013-09-20 21:50:41 -07001733static void __init setup_page_offset(void)
1734{
David S. Millerb2d43832013-09-20 21:50:41 -07001735 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
David S. Miller4397bed2014-09-26 21:58:33 -07001736 /* Cheetah/Panther support a full 64-bit virtual
1737 * address, so we can use all that our page tables
1738 * support.
1739 */
1740 sparc64_va_hole_top = 0xfff0000000000000UL;
1741 sparc64_va_hole_bottom = 0x0010000000000000UL;
1742
David S. Millerb2d43832013-09-20 21:50:41 -07001743 max_phys_bits = 42;
1744 } else if (tlb_type == hypervisor) {
1745 switch (sun4v_chip_type) {
1746 case SUN4V_CHIP_NIAGARA1:
1747 case SUN4V_CHIP_NIAGARA2:
David S. Miller4397bed2014-09-26 21:58:33 -07001748 /* T1 and T2 support 48-bit virtual addresses. */
1749 sparc64_va_hole_top = 0xffff800000000000UL;
1750 sparc64_va_hole_bottom = 0x0000800000000000UL;
1751
David S. Millerb2d43832013-09-20 21:50:41 -07001752 max_phys_bits = 39;
1753 break;
1754 case SUN4V_CHIP_NIAGARA3:
David S. Miller4397bed2014-09-26 21:58:33 -07001755 /* T3 supports 48-bit virtual addresses. */
1756 sparc64_va_hole_top = 0xffff800000000000UL;
1757 sparc64_va_hole_bottom = 0x0000800000000000UL;
1758
David S. Millerb2d43832013-09-20 21:50:41 -07001759 max_phys_bits = 43;
1760 break;
1761 case SUN4V_CHIP_NIAGARA4:
1762 case SUN4V_CHIP_NIAGARA5:
1763 case SUN4V_CHIP_SPARC64X:
David S. Miller7c0fa0f2014-09-24 21:49:29 -07001764 case SUN4V_CHIP_SPARC_M6:
David S. Miller4397bed2014-09-26 21:58:33 -07001765 /* T4 and later support 52-bit virtual addresses. */
1766 sparc64_va_hole_top = 0xfff8000000000000UL;
1767 sparc64_va_hole_bottom = 0x0008000000000000UL;
David S. Millerb2d43832013-09-20 21:50:41 -07001768 max_phys_bits = 47;
1769 break;
David S. Miller7c0fa0f2014-09-24 21:49:29 -07001770 case SUN4V_CHIP_SPARC_M7:
1771 default:
1772 /* M7 and later support 52-bit virtual addresses. */
1773 sparc64_va_hole_top = 0xfff8000000000000UL;
1774 sparc64_va_hole_bottom = 0x0008000000000000UL;
1775 max_phys_bits = 49;
1776 break;
David S. Millerb2d43832013-09-20 21:50:41 -07001777 }
1778 }
1779
1780 if (max_phys_bits > MAX_PHYS_ADDRESS_BITS) {
1781 prom_printf("MAX_PHYS_ADDRESS_BITS is too small, need %lu\n",
1782 max_phys_bits);
1783 prom_halt();
1784 }
1785
David S. Millerbb4e6e82014-09-27 11:05:21 -07001786 PAGE_OFFSET = sparc64_va_hole_top;
1787 VMALLOC_END = ((sparc64_va_hole_bottom >> 1) +
1788 (sparc64_va_hole_bottom >> 2));
David S. Millerb2d43832013-09-20 21:50:41 -07001789
David S. Millerbb4e6e82014-09-27 11:05:21 -07001790 pr_info("MM: PAGE_OFFSET is 0x%016lx (max_phys_bits == %lu)\n",
David S. Millerb2d43832013-09-20 21:50:41 -07001791 PAGE_OFFSET, max_phys_bits);
David S. Millerbb4e6e82014-09-27 11:05:21 -07001792 pr_info("MM: VMALLOC [0x%016lx --> 0x%016lx]\n",
1793 VMALLOC_START, VMALLOC_END);
1794 pr_info("MM: VMEMMAP [0x%016lx --> 0x%016lx]\n",
1795 VMEMMAP_BASE, VMEMMAP_BASE << 1);
David S. Millerb2d43832013-09-20 21:50:41 -07001796}
1797
David S. Miller517af332006-02-01 15:55:21 -08001798static void __init tsb_phys_patch(void)
1799{
David S. Millerd257d5d2006-02-06 23:44:37 -08001800 struct tsb_ldquad_phys_patch_entry *pquad;
David S. Miller517af332006-02-01 15:55:21 -08001801 struct tsb_phys_patch_entry *p;
1802
David S. Millerd257d5d2006-02-06 23:44:37 -08001803 pquad = &__tsb_ldquad_phys_patch;
1804 while (pquad < &__tsb_ldquad_phys_patch_end) {
1805 unsigned long addr = pquad->addr;
1806
1807 if (tlb_type == hypervisor)
1808 *(unsigned int *) addr = pquad->sun4v_insn;
1809 else
1810 *(unsigned int *) addr = pquad->sun4u_insn;
1811 wmb();
1812 __asm__ __volatile__("flush %0"
1813 : /* no outputs */
1814 : "r" (addr));
1815
1816 pquad++;
1817 }
1818
David S. Miller517af332006-02-01 15:55:21 -08001819 p = &__tsb_phys_patch;
1820 while (p < &__tsb_phys_patch_end) {
1821 unsigned long addr = p->addr;
1822
1823 *(unsigned int *) addr = p->insn;
1824 wmb();
1825 __asm__ __volatile__("flush %0"
1826 : /* no outputs */
1827 : "r" (addr));
1828
1829 p++;
1830 }
1831}
1832
David S. Miller490384e2006-02-11 14:41:18 -08001833/* Don't mark as init, we give this to the Hypervisor. */
David S. Millerd1acb422007-03-16 17:20:28 -07001834#ifndef CONFIG_DEBUG_PAGEALLOC
1835#define NUM_KTSB_DESCR 2
1836#else
1837#define NUM_KTSB_DESCR 1
1838#endif
1839static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
David S. Miller490384e2006-02-11 14:41:18 -08001840
David S. Miller8c82dc02014-09-17 10:14:56 -07001841/* The swapper TSBs are loaded with a base sequence of:
1842 *
1843 * sethi %uhi(SYMBOL), REG1
1844 * sethi %hi(SYMBOL), REG2
1845 * or REG1, %ulo(SYMBOL), REG1
1846 * or REG2, %lo(SYMBOL), REG2
1847 * sllx REG1, 32, REG1
1848 * or REG1, REG2, REG1
1849 *
1850 * When we use physical addressing for the TSB accesses, we patch the
1851 * first four instructions in the above sequence.
1852 */
1853
David S. Miller9076d0e2011-08-05 00:53:57 -07001854static void patch_one_ktsb_phys(unsigned int *start, unsigned int *end, unsigned long pa)
1855{
David S. Miller8c82dc02014-09-17 10:14:56 -07001856 unsigned long high_bits, low_bits;
1857
1858 high_bits = (pa >> 32) & 0xffffffff;
1859 low_bits = (pa >> 0) & 0xffffffff;
David S. Miller9076d0e2011-08-05 00:53:57 -07001860
1861 while (start < end) {
1862 unsigned int *ia = (unsigned int *)(unsigned long)*start;
1863
David S. Miller8c82dc02014-09-17 10:14:56 -07001864 ia[0] = (ia[0] & ~0x3fffff) | (high_bits >> 10);
David S. Miller9076d0e2011-08-05 00:53:57 -07001865 __asm__ __volatile__("flush %0" : : "r" (ia));
1866
David S. Miller8c82dc02014-09-17 10:14:56 -07001867 ia[1] = (ia[1] & ~0x3fffff) | (low_bits >> 10);
David S. Miller9076d0e2011-08-05 00:53:57 -07001868 __asm__ __volatile__("flush %0" : : "r" (ia + 1));
1869
David S. Miller8c82dc02014-09-17 10:14:56 -07001870 ia[2] = (ia[2] & ~0x1fff) | (high_bits & 0x3ff);
1871 __asm__ __volatile__("flush %0" : : "r" (ia + 2));
1872
1873 ia[3] = (ia[3] & ~0x1fff) | (low_bits & 0x3ff);
1874 __asm__ __volatile__("flush %0" : : "r" (ia + 3));
1875
David S. Miller9076d0e2011-08-05 00:53:57 -07001876 start++;
1877 }
1878}
1879
1880static void ktsb_phys_patch(void)
1881{
1882 extern unsigned int __swapper_tsb_phys_patch;
1883 extern unsigned int __swapper_tsb_phys_patch_end;
David S. Miller9076d0e2011-08-05 00:53:57 -07001884 unsigned long ktsb_pa;
1885
1886 ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
1887 patch_one_ktsb_phys(&__swapper_tsb_phys_patch,
1888 &__swapper_tsb_phys_patch_end, ktsb_pa);
1889#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller0785a8e2011-08-06 05:26:35 -07001890 {
1891 extern unsigned int __swapper_4m_tsb_phys_patch;
1892 extern unsigned int __swapper_4m_tsb_phys_patch_end;
David S. Miller9076d0e2011-08-05 00:53:57 -07001893 ktsb_pa = (kern_base +
1894 ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
1895 patch_one_ktsb_phys(&__swapper_4m_tsb_phys_patch,
1896 &__swapper_4m_tsb_phys_patch_end, ktsb_pa);
David S. Miller0785a8e2011-08-06 05:26:35 -07001897 }
David S. Miller9076d0e2011-08-05 00:53:57 -07001898#endif
1899}
1900
David S. Miller490384e2006-02-11 14:41:18 -08001901static void __init sun4v_ktsb_init(void)
1902{
1903 unsigned long ktsb_pa;
1904
David S. Millerd7744a02006-02-21 22:31:11 -08001905 /* First KTSB for PAGE_SIZE mappings. */
David S. Miller490384e2006-02-11 14:41:18 -08001906 ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
1907
1908 switch (PAGE_SIZE) {
1909 case 8 * 1024:
1910 default:
1911 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
1912 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
1913 break;
1914
1915 case 64 * 1024:
1916 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
1917 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
1918 break;
1919
1920 case 512 * 1024:
1921 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
1922 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
1923 break;
1924
1925 case 4 * 1024 * 1024:
1926 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
1927 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
1928 break;
Joe Perches6cb79b32011-06-03 14:45:23 +00001929 }
David S. Miller490384e2006-02-11 14:41:18 -08001930
David S. Miller3f19a842006-02-17 12:03:20 -08001931 ktsb_descr[0].assoc = 1;
David S. Miller490384e2006-02-11 14:41:18 -08001932 ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
1933 ktsb_descr[0].ctx_idx = 0;
1934 ktsb_descr[0].tsb_base = ktsb_pa;
1935 ktsb_descr[0].resv = 0;
1936
David S. Millerd1acb422007-03-16 17:20:28 -07001937#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller4f93d212012-09-06 18:13:58 -07001938 /* Second KTSB for 4MB/256MB/2GB/16GB mappings. */
David S. Millerd7744a02006-02-21 22:31:11 -08001939 ktsb_pa = (kern_base +
1940 ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
1941
1942 ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
David S. Millerc69ad0a2012-09-06 20:35:36 -07001943 ktsb_descr[1].pgsz_mask = ((HV_PGSZ_MASK_4MB |
1944 HV_PGSZ_MASK_256MB |
1945 HV_PGSZ_MASK_2GB |
1946 HV_PGSZ_MASK_16GB) &
1947 cpu_pgsz_mask);
David S. Millerd7744a02006-02-21 22:31:11 -08001948 ktsb_descr[1].assoc = 1;
1949 ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
1950 ktsb_descr[1].ctx_idx = 0;
1951 ktsb_descr[1].tsb_base = ktsb_pa;
1952 ktsb_descr[1].resv = 0;
David S. Millerd1acb422007-03-16 17:20:28 -07001953#endif
David S. Miller490384e2006-02-11 14:41:18 -08001954}
1955
Paul Gortmaker2066aad2013-06-17 15:43:14 -04001956void sun4v_ktsb_register(void)
David S. Miller490384e2006-02-11 14:41:18 -08001957{
David S. Miller7db35f32007-05-29 02:22:14 -07001958 unsigned long pa, ret;
David S. Miller490384e2006-02-11 14:41:18 -08001959
1960 pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
1961
David S. Miller7db35f32007-05-29 02:22:14 -07001962 ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
1963 if (ret != 0) {
1964 prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
1965 "errors with %lx\n", pa, ret);
1966 prom_halt();
1967 }
David S. Miller490384e2006-02-11 14:41:18 -08001968}
1969
David S. Millerc69ad0a2012-09-06 20:35:36 -07001970static void __init sun4u_linear_pte_xor_finalize(void)
1971{
1972#ifndef CONFIG_DEBUG_PAGEALLOC
1973 /* This is where we would add Panther support for
1974 * 32MB and 256MB pages.
1975 */
1976#endif
1977}
1978
1979static void __init sun4v_linear_pte_xor_finalize(void)
1980{
Khalid Aziz494e5b62015-05-27 10:00:46 -06001981 unsigned long pagecv_flag;
1982
1983 /* Bit 9 of TTE is no longer CV bit on M7 processor and it instead
1984 * enables MCD error. Do not set bit 9 on M7 processor.
1985 */
1986 switch (sun4v_chip_type) {
1987 case SUN4V_CHIP_SPARC_M7:
1988 pagecv_flag = 0x00;
1989 break;
1990 default:
1991 pagecv_flag = _PAGE_CV_4V;
1992 break;
1993 }
David S. Millerc69ad0a2012-09-06 20:35:36 -07001994#ifndef CONFIG_DEBUG_PAGEALLOC
1995 if (cpu_pgsz_mask & HV_PGSZ_MASK_256MB) {
1996 kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07001997 PAGE_OFFSET;
Khalid Aziz494e5b62015-05-27 10:00:46 -06001998 kern_linear_pte_xor[1] |= (_PAGE_CP_4V | pagecv_flag |
David S. Millerc69ad0a2012-09-06 20:35:36 -07001999 _PAGE_P_4V | _PAGE_W_4V);
2000 } else {
2001 kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
2002 }
2003
2004 if (cpu_pgsz_mask & HV_PGSZ_MASK_2GB) {
2005 kern_linear_pte_xor[2] = (_PAGE_VALID | _PAGE_SZ2GB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07002006 PAGE_OFFSET;
Khalid Aziz494e5b62015-05-27 10:00:46 -06002007 kern_linear_pte_xor[2] |= (_PAGE_CP_4V | pagecv_flag |
David S. Millerc69ad0a2012-09-06 20:35:36 -07002008 _PAGE_P_4V | _PAGE_W_4V);
2009 } else {
2010 kern_linear_pte_xor[2] = kern_linear_pte_xor[1];
2011 }
2012
2013 if (cpu_pgsz_mask & HV_PGSZ_MASK_16GB) {
2014 kern_linear_pte_xor[3] = (_PAGE_VALID | _PAGE_SZ16GB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07002015 PAGE_OFFSET;
Khalid Aziz494e5b62015-05-27 10:00:46 -06002016 kern_linear_pte_xor[3] |= (_PAGE_CP_4V | pagecv_flag |
David S. Millerc69ad0a2012-09-06 20:35:36 -07002017 _PAGE_P_4V | _PAGE_W_4V);
2018 } else {
2019 kern_linear_pte_xor[3] = kern_linear_pte_xor[2];
2020 }
2021#endif
2022}
2023
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024/* paging_init() sets up the page tables */
2025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026static unsigned long last_valid_pfn;
David S. Millerac55c762014-09-26 21:19:46 -07002027
David S. Millerc4bce902006-02-11 21:57:54 -08002028static void sun4u_pgprot_init(void);
2029static void sun4v_pgprot_init(void);
2030
bob picco7c21d532014-09-16 09:29:54 -04002031static phys_addr_t __init available_memory(void)
2032{
2033 phys_addr_t available = 0ULL;
2034 phys_addr_t pa_start, pa_end;
2035 u64 i;
2036
Tony Luckfc6daaf2015-06-24 16:58:09 -07002037 for_each_free_mem_range(i, NUMA_NO_NODE, MEMBLOCK_NONE, &pa_start,
2038 &pa_end, NULL)
bob picco7c21d532014-09-16 09:29:54 -04002039 available = available + (pa_end - pa_start);
2040
2041 return available;
2042}
2043
Khalid Aziz494e5b62015-05-27 10:00:46 -06002044#define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
2045#define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
2046#define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
2047#define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
2048#define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
2049#define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
2050
bob picco7c21d532014-09-16 09:29:54 -04002051/* We need to exclude reserved regions. This exclusion will include
2052 * vmlinux and initrd. To be more precise the initrd size could be used to
2053 * compute a new lower limit because it is freed later during initialization.
2054 */
2055static void __init reduce_memory(phys_addr_t limit_ram)
2056{
2057 phys_addr_t avail_ram = available_memory();
2058 phys_addr_t pa_start, pa_end;
2059 u64 i;
2060
2061 if (limit_ram >= avail_ram)
2062 return;
2063
Tony Luckfc6daaf2015-06-24 16:58:09 -07002064 for_each_free_mem_range(i, NUMA_NO_NODE, MEMBLOCK_NONE, &pa_start,
2065 &pa_end, NULL) {
bob picco7c21d532014-09-16 09:29:54 -04002066 phys_addr_t region_size = pa_end - pa_start;
2067 phys_addr_t clip_start = pa_start;
2068
2069 avail_ram = avail_ram - region_size;
2070 /* Are we consuming too much? */
2071 if (avail_ram < limit_ram) {
2072 phys_addr_t give_back = limit_ram - avail_ram;
2073
2074 region_size = region_size - give_back;
2075 clip_start = clip_start + give_back;
2076 }
2077
2078 memblock_remove(clip_start, region_size);
2079
2080 if (avail_ram <= limit_ram)
2081 break;
2082 i = 0UL;
2083 }
2084}
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086void __init paging_init(void)
2087{
David S. Miller919ee672008-04-23 05:40:25 -07002088 unsigned long end_pfn, shift, phys_base;
David S. Miller0836a0e2005-09-28 21:38:08 -07002089 unsigned long real_end, i;
Paul Gortmakeraa6f0792012-05-09 20:44:29 -04002090 int node;
David S. Miller0836a0e2005-09-28 21:38:08 -07002091
David S. Millerb2d43832013-09-20 21:50:41 -07002092 setup_page_offset();
2093
David S. Miller22adb352007-05-26 01:14:43 -07002094 /* These build time checkes make sure that the dcache_dirty_cpu()
2095 * page->flags usage will work.
2096 *
2097 * When a page gets marked as dcache-dirty, we store the
2098 * cpu number starting at bit 32 in the page->flags. Also,
2099 * functions like clear_dcache_dirty_cpu use the cpu mask
2100 * in 13-bit signed-immediate instruction fields.
2101 */
Christoph Lameter9223b412008-04-28 02:12:48 -07002102
2103 /*
2104 * Page flags must not reach into upper 32 bits that are used
2105 * for the cpu number
2106 */
2107 BUILD_BUG_ON(NR_PAGEFLAGS > 32);
2108
2109 /*
2110 * The bit fields placed in the high range must not reach below
2111 * the 32 bit boundary. Otherwise we cannot place the cpu field
2112 * at the 32 bit boundary.
2113 */
David S. Miller22adb352007-05-26 01:14:43 -07002114 BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
Christoph Lameter9223b412008-04-28 02:12:48 -07002115 ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
2116
David S. Miller22adb352007-05-26 01:14:43 -07002117 BUILD_BUG_ON(NR_CPUS > 4096);
2118
David S. Miller0eef3312014-05-03 22:52:50 -07002119 kern_base = (prom_boot_mapping_phys_low >> ILOG2_4MB) << ILOG2_4MB;
David S. Miller481295f2006-02-07 21:51:08 -08002120 kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
2121
David S. Millerd7744a02006-02-21 22:31:11 -08002122 /* Invalidate both kernel TSBs. */
David S. Miller8b234272006-02-17 18:01:02 -08002123 memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
David S. Millerd1acb422007-03-16 17:20:28 -07002124#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Millerd7744a02006-02-21 22:31:11 -08002125 memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
David S. Millerd1acb422007-03-16 17:20:28 -07002126#endif
David S. Miller8b234272006-02-17 18:01:02 -08002127
Khalid Aziz494e5b62015-05-27 10:00:46 -06002128 /* TTE.cv bit on sparc v9 occupies the same position as TTE.mcde
2129 * bit on M7 processor. This is a conflicting usage of the same
2130 * bit. Enabling TTE.cv on M7 would turn on Memory Corruption
2131 * Detection error on all pages and this will lead to problems
2132 * later. Kernel does not run with MCD enabled and hence rest
2133 * of the required steps to fully configure memory corruption
2134 * detection are not taken. We need to ensure TTE.mcde is not
2135 * set on M7 processor. Compute the value of cacheability
2136 * flag for use later taking this into consideration.
2137 */
2138 switch (sun4v_chip_type) {
2139 case SUN4V_CHIP_SPARC_M7:
2140 page_cache4v_flag = _PAGE_CP_4V;
2141 break;
2142 default:
2143 page_cache4v_flag = _PAGE_CACHE_4V;
2144 break;
2145 }
2146
David S. Millerc4bce902006-02-11 21:57:54 -08002147 if (tlb_type == hypervisor)
2148 sun4v_pgprot_init();
2149 else
2150 sun4u_pgprot_init();
2151
David S. Millerd257d5d2006-02-06 23:44:37 -08002152 if (tlb_type == cheetah_plus ||
David S. Miller9076d0e2011-08-05 00:53:57 -07002153 tlb_type == hypervisor) {
David S. Miller517af332006-02-01 15:55:21 -08002154 tsb_phys_patch();
David S. Miller9076d0e2011-08-05 00:53:57 -07002155 ktsb_phys_patch();
2156 }
David S. Miller517af332006-02-01 15:55:21 -08002157
David S. Millerc69ad0a2012-09-06 20:35:36 -07002158 if (tlb_type == hypervisor)
David S. Millerd257d5d2006-02-06 23:44:37 -08002159 sun4v_patch_tlb_handlers();
2160
David S. Millera94a1722008-05-11 21:04:48 -07002161 /* Find available physical memory...
2162 *
2163 * Read it twice in order to work around a bug in openfirmware.
2164 * The call to grab this table itself can cause openfirmware to
2165 * allocate memory, which in turn can take away some space from
2166 * the list of available memory. Reading it twice makes sure
2167 * we really do get the final value.
2168 */
2169 read_obp_translations();
2170 read_obp_memory("reg", &pall[0], &pall_ents);
2171 read_obp_memory("available", &pavail[0], &pavail_ents);
David S. Miller13edad72005-09-29 17:58:26 -07002172 read_obp_memory("available", &pavail[0], &pavail_ents);
David S. Miller0836a0e2005-09-28 21:38:08 -07002173
2174 phys_base = 0xffffffffffffffffUL;
David S. Miller3b2a7e22008-02-13 18:13:20 -08002175 for (i = 0; i < pavail_ents; i++) {
David S. Miller13edad72005-09-29 17:58:26 -07002176 phys_base = min(phys_base, pavail[i].phys_addr);
Yinghai Lu95f72d12010-07-12 14:36:09 +10002177 memblock_add(pavail[i].phys_addr, pavail[i].reg_size);
David S. Miller3b2a7e22008-02-13 18:13:20 -08002178 }
2179
Yinghai Lu95f72d12010-07-12 14:36:09 +10002180 memblock_reserve(kern_base, kern_size);
David S. Miller0836a0e2005-09-28 21:38:08 -07002181
David S. Miller4e82c9a2008-02-13 18:00:03 -08002182 find_ramdisk(phys_base);
2183
bob picco7c21d532014-09-16 09:29:54 -04002184 if (cmdline_memory_size)
2185 reduce_memory(cmdline_memory_size);
David S. Miller25b0c652008-02-13 18:20:14 -08002186
Tejun Heo1aadc052011-12-08 10:22:08 -08002187 memblock_allow_resize();
Yinghai Lu95f72d12010-07-12 14:36:09 +10002188 memblock_dump_all();
David S. Miller3b2a7e22008-02-13 18:13:20 -08002189
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 set_bit(0, mmu_context_bmap);
2191
David S. Miller2bdb3cb2005-09-22 01:08:57 -07002192 shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
2193
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 real_end = (unsigned long)_end;
David S. Miller0eef3312014-05-03 22:52:50 -07002195 num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << ILOG2_4MB);
David S. Miller64658742008-03-21 17:01:38 -07002196 printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
2197 num_kernel_image_mappings);
David S. Miller2bdb3cb2005-09-22 01:08:57 -07002198
2199 /* Set kernel pgd to upper alias so physical page computations
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200 * work.
2201 */
2202 init_mm.pgd += ((shift) / (sizeof(pgd_t)));
2203
David S. Millerd195b712014-09-27 21:30:57 -07002204 memset(swapper_pg_dir, 0, sizeof(swapper_pg_dir));
David S. Miller0dd5b7b2014-09-24 20:56:11 -07002205
David S. Millerc9c10832005-10-12 12:22:46 -07002206 inherit_prom_mappings();
David S. Miller5085b4a2005-09-22 00:45:41 -07002207
David S. Millera8b900d2006-01-31 18:33:37 -08002208 /* Ok, we can use our TLB miss and window trap handlers safely. */
2209 setup_tba();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
David S. Millerc9c10832005-10-12 12:22:46 -07002211 __flush_tlb_all();
David S. Miller9ad98c52005-10-05 15:12:00 -07002212
David S. Millerad072002008-02-13 19:21:51 -08002213 prom_build_devicetree();
David S. Millerb696fdc2009-05-26 22:37:25 -07002214 of_populate_present_mask();
David S. Millerb99c6eb2009-06-18 01:44:19 -07002215#ifndef CONFIG_SMP
2216 of_fill_in_cpu_data();
2217#endif
David S. Millerad072002008-02-13 19:21:51 -08002218
David S. Miller890db402009-04-01 03:13:15 -07002219 if (tlb_type == hypervisor) {
David S. Miller4a283332008-02-13 19:22:23 -08002220 sun4v_mdesc_init();
Stephen Rothwell6ac5c612009-06-15 03:06:18 -07002221 mdesc_populate_present_mask(cpu_all_mask);
David S. Millerb99c6eb2009-06-18 01:44:19 -07002222#ifndef CONFIG_SMP
2223 mdesc_fill_in_cpu_data(cpu_all_mask);
2224#endif
David S. Millerce33fdc2012-09-06 19:01:25 -07002225 mdesc_get_page_sizes(cpu_all_mask, &cpu_pgsz_mask);
David S. Millerc69ad0a2012-09-06 20:35:36 -07002226
2227 sun4v_linear_pte_xor_finalize();
2228
2229 sun4v_ktsb_init();
2230 sun4v_ktsb_register();
David S. Millerce33fdc2012-09-06 19:01:25 -07002231 } else {
2232 unsigned long impl, ver;
2233
2234 cpu_pgsz_mask = (HV_PGSZ_MASK_8K | HV_PGSZ_MASK_64K |
2235 HV_PGSZ_MASK_512K | HV_PGSZ_MASK_4MB);
2236
2237 __asm__ __volatile__("rdpr %%ver, %0" : "=r" (ver));
2238 impl = ((ver >> 32) & 0xffff);
2239 if (impl == PANTHER_IMPL)
2240 cpu_pgsz_mask |= (HV_PGSZ_MASK_32MB |
2241 HV_PGSZ_MASK_256MB);
David S. Millerc69ad0a2012-09-06 20:35:36 -07002242
2243 sun4u_linear_pte_xor_finalize();
David S. Miller890db402009-04-01 03:13:15 -07002244 }
David S. Miller4a283332008-02-13 19:22:23 -08002245
David S. Millerc69ad0a2012-09-06 20:35:36 -07002246 /* Flush the TLBs and the 4M TSB so that the updated linear
2247 * pte XOR settings are realized for all mappings.
2248 */
2249 __flush_tlb_all();
2250#ifndef CONFIG_DEBUG_PAGEALLOC
2251 memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
2252#endif
2253 __flush_tlb_all();
2254
David S. Miller2bdb3cb2005-09-22 01:08:57 -07002255 /* Setup bootmem... */
David S. Miller919ee672008-04-23 05:40:25 -07002256 last_valid_pfn = end_pfn = bootmem_init(phys_base);
David S. Millerd1112012006-03-08 02:16:07 -08002257
David S. Miller5ed56f12012-04-26 20:50:34 -07002258 /* Once the OF device tree and MDESC have been setup, we know
2259 * the list of possible cpus. Therefore we can allocate the
2260 * IRQ stacks.
2261 */
2262 for_each_possible_cpu(i) {
Paul Gortmakeraa6f0792012-05-09 20:44:29 -04002263 node = cpu_to_node(i);
David S. Miller5ed56f12012-04-26 20:50:34 -07002264
2265 softirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
2266 THREAD_SIZE,
2267 THREAD_SIZE, 0);
2268 hardirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
2269 THREAD_SIZE,
2270 THREAD_SIZE, 0);
2271 }
2272
David S. Miller56425302005-09-25 16:46:57 -07002273 kernel_physical_mapping_init();
David S. Miller56425302005-09-25 16:46:57 -07002274
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 {
David S. Miller919ee672008-04-23 05:40:25 -07002276 unsigned long max_zone_pfns[MAX_NR_ZONES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
David S. Miller919ee672008-04-23 05:40:25 -07002278 memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
David S. Miller919ee672008-04-23 05:40:25 -07002280 max_zone_pfns[ZONE_NORMAL] = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281
David S. Miller919ee672008-04-23 05:40:25 -07002282 free_area_init_nodes(max_zone_pfns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 }
2284
David S. Miller3c62a2d2008-02-17 23:22:50 -08002285 printk("Booting Linux...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286}
2287
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -08002288int page_in_phys_avail(unsigned long paddr)
David S. Miller919ee672008-04-23 05:40:25 -07002289{
2290 int i;
2291
2292 paddr &= PAGE_MASK;
2293
2294 for (i = 0; i < pavail_ents; i++) {
2295 unsigned long start, end;
2296
2297 start = pavail[i].phys_addr;
2298 end = start + pavail[i].reg_size;
2299
2300 if (paddr >= start && paddr < end)
2301 return 1;
2302 }
2303 if (paddr >= kern_base && paddr < (kern_base + kern_size))
2304 return 1;
2305#ifdef CONFIG_BLK_DEV_INITRD
2306 if (paddr >= __pa(initrd_start) &&
2307 paddr < __pa(PAGE_ALIGN(initrd_end)))
2308 return 1;
2309#endif
2310
2311 return 0;
2312}
2313
Yinghai Lu961f8fa2012-11-16 19:39:21 -08002314static void __init register_page_bootmem_info(void)
2315{
2316#ifdef CONFIG_NEED_MULTIPLE_NODES
2317 int i;
2318
2319 for_each_online_node(i)
2320 if (NODE_DATA(i)->node_spanned_pages)
2321 register_page_bootmem_info_node(NODE_DATA(i));
2322#endif
2323}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324void __init mem_init(void)
2325{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 high_memory = __va(last_valid_pfn << PAGE_SHIFT);
2327
Yinghai Lu961f8fa2012-11-16 19:39:21 -08002328 register_page_bootmem_info();
Jiang Liu0c988532013-07-03 15:03:24 -07002329 free_all_bootmem();
David S. Miller919ee672008-04-23 05:40:25 -07002330
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 /*
2332 * Set up the zero page, mark it reserved, so that page count
2333 * is not manipulated when freeing the page from user ptes.
2334 */
2335 mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
2336 if (mem_map_zero == NULL) {
2337 prom_printf("paging_init: Cannot alloc zero page.\n");
2338 prom_halt();
2339 }
Jiang Liu70affe42013-05-07 16:18:08 -07002340 mark_page_reserved(mem_map_zero);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
Jiang Liudceccbe2013-07-03 15:04:14 -07002342 mem_init_print_info(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 if (tlb_type == cheetah || tlb_type == cheetah_plus)
2345 cheetah_ecache_flush_init();
2346}
2347
David S. Miller898cf0e2005-09-23 11:59:44 -07002348void free_initmem(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349{
2350 unsigned long addr, initend;
David S. Millerf2b60792008-08-14 01:45:41 -07002351 int do_free = 1;
2352
2353 /* If the physical memory maps were trimmed by kernel command
2354 * line options, don't even try freeing this initmem stuff up.
2355 * The kernel image could have been in the trimmed out region
2356 * and if so the freeing below will free invalid page structs.
2357 */
2358 if (cmdline_memory_size)
2359 do_free = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
2361 /*
2362 * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
2363 */
2364 addr = PAGE_ALIGN((unsigned long)(__init_begin));
2365 initend = (unsigned long)(__init_end) & PAGE_MASK;
2366 for (; addr < initend; addr += PAGE_SIZE) {
2367 unsigned long page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368
2369 page = (addr +
2370 ((unsigned long) __va(kern_base)) -
2371 ((unsigned long) KERNBASE));
Randy Dunlapc9cf5522006-06-27 02:53:52 -07002372 memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Jiang Liu70affe42013-05-07 16:18:08 -07002374 if (do_free)
2375 free_reserved_page(virt_to_page(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 }
2377}
2378
2379#ifdef CONFIG_BLK_DEV_INITRD
2380void free_initrd_mem(unsigned long start, unsigned long end)
2381{
Jiang Liudceccbe2013-07-03 15:04:14 -07002382 free_reserved_area((void *)start, (void *)end, POISON_FREE_INITMEM,
2383 "initrd");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384}
2385#endif
David S. Millerc4bce902006-02-11 21:57:54 -08002386
David S. Millerc4bce902006-02-11 21:57:54 -08002387pgprot_t PAGE_KERNEL __read_mostly;
2388EXPORT_SYMBOL(PAGE_KERNEL);
2389
2390pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
2391pgprot_t PAGE_COPY __read_mostly;
David S. Miller0f159522006-02-18 12:43:16 -08002392
2393pgprot_t PAGE_SHARED __read_mostly;
2394EXPORT_SYMBOL(PAGE_SHARED);
2395
David S. Millerc4bce902006-02-11 21:57:54 -08002396unsigned long pg_iobits __read_mostly;
2397
2398unsigned long _PAGE_IE __read_mostly;
David S. Miller987c74f2006-06-25 01:34:43 -07002399EXPORT_SYMBOL(_PAGE_IE);
David S. Millerb2bef442006-02-23 01:55:55 -08002400
David S. Millerc4bce902006-02-11 21:57:54 -08002401unsigned long _PAGE_E __read_mostly;
David S. Millerb2bef442006-02-23 01:55:55 -08002402EXPORT_SYMBOL(_PAGE_E);
2403
David S. Millerc4bce902006-02-11 21:57:54 -08002404unsigned long _PAGE_CACHE __read_mostly;
David S. Millerb2bef442006-02-23 01:55:55 -08002405EXPORT_SYMBOL(_PAGE_CACHE);
David S. Millerc4bce902006-02-11 21:57:54 -08002406
David Miller46644c22007-10-16 01:24:16 -07002407#ifdef CONFIG_SPARSEMEM_VMEMMAP
Johannes Weiner0aad8182013-04-29 15:07:50 -07002408int __meminit vmemmap_populate(unsigned long vstart, unsigned long vend,
2409 int node)
David Miller46644c22007-10-16 01:24:16 -07002410{
David Miller46644c22007-10-16 01:24:16 -07002411 unsigned long pte_base;
2412
2413 pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
2414 _PAGE_CP_4U | _PAGE_CV_4U |
2415 _PAGE_P_4U | _PAGE_W_4U);
2416 if (tlb_type == hypervisor)
2417 pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
Khalid Aziz494e5b62015-05-27 10:00:46 -06002418 page_cache4v_flag | _PAGE_P_4V | _PAGE_W_4V);
David Miller46644c22007-10-16 01:24:16 -07002419
David S. Millerc06240c2014-09-24 21:20:14 -07002420 pte_base |= _PAGE_PMD_HUGE;
David Miller46644c22007-10-16 01:24:16 -07002421
David S. Millerc06240c2014-09-24 21:20:14 -07002422 vstart = vstart & PMD_MASK;
2423 vend = ALIGN(vend, PMD_SIZE);
2424 for (; vstart < vend; vstart += PMD_SIZE) {
2425 pgd_t *pgd = pgd_offset_k(vstart);
2426 unsigned long pte;
2427 pud_t *pud;
2428 pmd_t *pmd;
2429
2430 if (pgd_none(*pgd)) {
2431 pud_t *new = vmemmap_alloc_block(PAGE_SIZE, node);
2432
2433 if (!new)
2434 return -ENOMEM;
2435 pgd_populate(&init_mm, pgd, new);
2436 }
2437
2438 pud = pud_offset(pgd, vstart);
2439 if (pud_none(*pud)) {
2440 pmd_t *new = vmemmap_alloc_block(PAGE_SIZE, node);
2441
2442 if (!new)
2443 return -ENOMEM;
2444 pud_populate(&init_mm, pud, new);
2445 }
2446
2447 pmd = pmd_offset(pud, vstart);
2448
2449 pte = pmd_val(*pmd);
2450 if (!(pte & _PAGE_VALID)) {
2451 void *block = vmemmap_alloc_block(PMD_SIZE, node);
2452
David Miller46644c22007-10-16 01:24:16 -07002453 if (!block)
2454 return -ENOMEM;
2455
David S. Millerc06240c2014-09-24 21:20:14 -07002456 pmd_val(*pmd) = pte_base | __pa(block);
David Miller46644c22007-10-16 01:24:16 -07002457 }
2458 }
David S. Miller2856cc22012-08-15 00:37:29 -07002459
David S. Millerc06240c2014-09-24 21:20:14 -07002460 return 0;
David S. Miller2856cc22012-08-15 00:37:29 -07002461}
Yasuaki Ishimatsu46723bf2013-02-22 16:33:00 -08002462
Johannes Weiner0aad8182013-04-29 15:07:50 -07002463void vmemmap_free(unsigned long start, unsigned long end)
Tang Chen01975182013-02-22 16:33:08 -08002464{
2465}
David Miller46644c22007-10-16 01:24:16 -07002466#endif /* CONFIG_SPARSEMEM_VMEMMAP */
2467
David S. Millerc4bce902006-02-11 21:57:54 -08002468static void prot_init_common(unsigned long page_none,
2469 unsigned long page_shared,
2470 unsigned long page_copy,
2471 unsigned long page_readonly,
2472 unsigned long page_exec_bit)
2473{
2474 PAGE_COPY = __pgprot(page_copy);
David S. Miller0f159522006-02-18 12:43:16 -08002475 PAGE_SHARED = __pgprot(page_shared);
David S. Millerc4bce902006-02-11 21:57:54 -08002476
2477 protection_map[0x0] = __pgprot(page_none);
2478 protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
2479 protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
2480 protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
2481 protection_map[0x4] = __pgprot(page_readonly);
2482 protection_map[0x5] = __pgprot(page_readonly);
2483 protection_map[0x6] = __pgprot(page_copy);
2484 protection_map[0x7] = __pgprot(page_copy);
2485 protection_map[0x8] = __pgprot(page_none);
2486 protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
2487 protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
2488 protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
2489 protection_map[0xc] = __pgprot(page_readonly);
2490 protection_map[0xd] = __pgprot(page_readonly);
2491 protection_map[0xe] = __pgprot(page_shared);
2492 protection_map[0xf] = __pgprot(page_shared);
2493}
2494
2495static void __init sun4u_pgprot_init(void)
2496{
2497 unsigned long page_none, page_shared, page_copy, page_readonly;
2498 unsigned long page_exec_bit;
David S. Miller4f93d212012-09-06 18:13:58 -07002499 int i;
David S. Millerc4bce902006-02-11 21:57:54 -08002500
2501 PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
2502 _PAGE_CACHE_4U | _PAGE_P_4U |
2503 __ACCESS_BITS_4U | __DIRTY_BITS_4U |
2504 _PAGE_EXEC_4U);
2505 PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
2506 _PAGE_CACHE_4U | _PAGE_P_4U |
2507 __ACCESS_BITS_4U | __DIRTY_BITS_4U |
2508 _PAGE_EXEC_4U | _PAGE_L_4U);
David S. Millerc4bce902006-02-11 21:57:54 -08002509
2510 _PAGE_IE = _PAGE_IE_4U;
2511 _PAGE_E = _PAGE_E_4U;
2512 _PAGE_CACHE = _PAGE_CACHE_4U;
2513
2514 pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
2515 __ACCESS_BITS_4U | _PAGE_E_4U);
2516
David S. Millerd1acb422007-03-16 17:20:28 -07002517#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller922631b2013-09-18 12:00:00 -07002518 kern_linear_pte_xor[0] = _PAGE_VALID ^ PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002519#else
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002520 kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
David S. Miller922631b2013-09-18 12:00:00 -07002521 PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002522#endif
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002523 kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
2524 _PAGE_P_4U | _PAGE_W_4U);
2525
David S. Miller4f93d212012-09-06 18:13:58 -07002526 for (i = 1; i < 4; i++)
2527 kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
David S. Millerc4bce902006-02-11 21:57:54 -08002528
David S. Millerc4bce902006-02-11 21:57:54 -08002529 _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
2530 _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
2531 _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
2532
2533
2534 page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
2535 page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2536 __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
2537 page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2538 __ACCESS_BITS_4U | _PAGE_EXEC_4U);
2539 page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2540 __ACCESS_BITS_4U | _PAGE_EXEC_4U);
2541
2542 page_exec_bit = _PAGE_EXEC_4U;
2543
2544 prot_init_common(page_none, page_shared, page_copy, page_readonly,
2545 page_exec_bit);
2546}
2547
2548static void __init sun4v_pgprot_init(void)
2549{
2550 unsigned long page_none, page_shared, page_copy, page_readonly;
2551 unsigned long page_exec_bit;
David S. Miller4f93d212012-09-06 18:13:58 -07002552 int i;
David S. Millerc4bce902006-02-11 21:57:54 -08002553
2554 PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
Khalid Aziz494e5b62015-05-27 10:00:46 -06002555 page_cache4v_flag | _PAGE_P_4V |
David S. Millerc4bce902006-02-11 21:57:54 -08002556 __ACCESS_BITS_4V | __DIRTY_BITS_4V |
2557 _PAGE_EXEC_4V);
2558 PAGE_KERNEL_LOCKED = PAGE_KERNEL;
David S. Millerc4bce902006-02-11 21:57:54 -08002559
2560 _PAGE_IE = _PAGE_IE_4V;
2561 _PAGE_E = _PAGE_E_4V;
Khalid Aziz494e5b62015-05-27 10:00:46 -06002562 _PAGE_CACHE = page_cache4v_flag;
David S. Millerc4bce902006-02-11 21:57:54 -08002563
David S. Millerd1acb422007-03-16 17:20:28 -07002564#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller922631b2013-09-18 12:00:00 -07002565 kern_linear_pte_xor[0] = _PAGE_VALID ^ PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002566#else
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002567 kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07002568 PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002569#endif
Khalid Aziz494e5b62015-05-27 10:00:46 -06002570 kern_linear_pte_xor[0] |= (page_cache4v_flag | _PAGE_P_4V |
2571 _PAGE_W_4V);
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002572
David S. Millerc69ad0a2012-09-06 20:35:36 -07002573 for (i = 1; i < 4; i++)
2574 kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
David S. Miller4f93d212012-09-06 18:13:58 -07002575
David S. Millerc4bce902006-02-11 21:57:54 -08002576 pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
2577 __ACCESS_BITS_4V | _PAGE_E_4V);
2578
David S. Millerc4bce902006-02-11 21:57:54 -08002579 _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
2580 _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
2581 _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
2582 _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
2583
Khalid Aziz494e5b62015-05-27 10:00:46 -06002584 page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | page_cache4v_flag;
2585 page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | page_cache4v_flag |
David S. Millerc4bce902006-02-11 21:57:54 -08002586 __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
Khalid Aziz494e5b62015-05-27 10:00:46 -06002587 page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | page_cache4v_flag |
David S. Millerc4bce902006-02-11 21:57:54 -08002588 __ACCESS_BITS_4V | _PAGE_EXEC_4V);
Khalid Aziz494e5b62015-05-27 10:00:46 -06002589 page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | page_cache4v_flag |
David S. Millerc4bce902006-02-11 21:57:54 -08002590 __ACCESS_BITS_4V | _PAGE_EXEC_4V);
2591
2592 page_exec_bit = _PAGE_EXEC_4V;
2593
2594 prot_init_common(page_none, page_shared, page_copy, page_readonly,
2595 page_exec_bit);
2596}
2597
2598unsigned long pte_sz_bits(unsigned long sz)
2599{
2600 if (tlb_type == hypervisor) {
2601 switch (sz) {
2602 case 8 * 1024:
2603 default:
2604 return _PAGE_SZ8K_4V;
2605 case 64 * 1024:
2606 return _PAGE_SZ64K_4V;
2607 case 512 * 1024:
2608 return _PAGE_SZ512K_4V;
2609 case 4 * 1024 * 1024:
2610 return _PAGE_SZ4MB_4V;
Joe Perches6cb79b32011-06-03 14:45:23 +00002611 }
David S. Millerc4bce902006-02-11 21:57:54 -08002612 } else {
2613 switch (sz) {
2614 case 8 * 1024:
2615 default:
2616 return _PAGE_SZ8K_4U;
2617 case 64 * 1024:
2618 return _PAGE_SZ64K_4U;
2619 case 512 * 1024:
2620 return _PAGE_SZ512K_4U;
2621 case 4 * 1024 * 1024:
2622 return _PAGE_SZ4MB_4U;
Joe Perches6cb79b32011-06-03 14:45:23 +00002623 }
David S. Millerc4bce902006-02-11 21:57:54 -08002624 }
2625}
2626
2627pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
2628{
2629 pte_t pte;
David S. Millercf627152006-02-12 21:10:07 -08002630
2631 pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
David S. Millerc4bce902006-02-11 21:57:54 -08002632 pte_val(pte) |= (((unsigned long)space) << 32);
2633 pte_val(pte) |= pte_sz_bits(page_size);
David S. Millercf627152006-02-12 21:10:07 -08002634
David S. Millerc4bce902006-02-11 21:57:54 -08002635 return pte;
2636}
2637
David S. Millerc4bce902006-02-11 21:57:54 -08002638static unsigned long kern_large_tte(unsigned long paddr)
2639{
2640 unsigned long val;
2641
2642 val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
2643 _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
2644 _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
2645 if (tlb_type == hypervisor)
2646 val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
Khalid Aziz494e5b62015-05-27 10:00:46 -06002647 page_cache4v_flag | _PAGE_P_4V |
David S. Millerc4bce902006-02-11 21:57:54 -08002648 _PAGE_EXEC_4V | _PAGE_W_4V);
2649
2650 return val | paddr;
2651}
2652
David S. Millerc4bce902006-02-11 21:57:54 -08002653/* If not locked, zap it. */
2654void __flush_tlb_all(void)
2655{
2656 unsigned long pstate;
2657 int i;
2658
2659 __asm__ __volatile__("flushw\n\t"
2660 "rdpr %%pstate, %0\n\t"
2661 "wrpr %0, %1, %%pstate"
2662 : "=r" (pstate)
2663 : "i" (PSTATE_IE));
David S. Miller8f3614532007-12-13 06:13:38 -08002664 if (tlb_type == hypervisor) {
2665 sun4v_mmu_demap_all();
2666 } else if (tlb_type == spitfire) {
David S. Millerc4bce902006-02-11 21:57:54 -08002667 for (i = 0; i < 64; i++) {
2668 /* Spitfire Errata #32 workaround */
2669 /* NOTE: Always runs on spitfire, so no
2670 * cheetah+ page size encodings.
2671 */
2672 __asm__ __volatile__("stxa %0, [%1] %2\n\t"
2673 "flush %%g6"
2674 : /* No outputs */
2675 : "r" (0),
2676 "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
2677
2678 if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
2679 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
2680 "membar #Sync"
2681 : /* no outputs */
2682 : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
2683 spitfire_put_dtlb_data(i, 0x0UL);
2684 }
2685
2686 /* Spitfire Errata #32 workaround */
2687 /* NOTE: Always runs on spitfire, so no
2688 * cheetah+ page size encodings.
2689 */
2690 __asm__ __volatile__("stxa %0, [%1] %2\n\t"
2691 "flush %%g6"
2692 : /* No outputs */
2693 : "r" (0),
2694 "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
2695
2696 if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
2697 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
2698 "membar #Sync"
2699 : /* no outputs */
2700 : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
2701 spitfire_put_itlb_data(i, 0x0UL);
2702 }
2703 }
2704 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
2705 cheetah_flush_dtlb_all();
2706 cheetah_flush_itlb_all();
2707 }
2708 __asm__ __volatile__("wrpr %0, 0, %%pstate"
2709 : : "r" (pstate));
2710}
David Millerc460bec2012-10-08 16:34:22 -07002711
David Millerc460bec2012-10-08 16:34:22 -07002712pte_t *pte_alloc_one_kernel(struct mm_struct *mm,
2713 unsigned long address)
2714{
David S. Miller37b3a8f2013-09-25 13:48:49 -07002715 struct page *page = alloc_page(GFP_KERNEL | __GFP_NOTRACK |
2716 __GFP_REPEAT | __GFP_ZERO);
2717 pte_t *pte = NULL;
David Millerc460bec2012-10-08 16:34:22 -07002718
David Millerc460bec2012-10-08 16:34:22 -07002719 if (page)
2720 pte = (pte_t *) page_address(page);
2721
2722 return pte;
2723}
2724
2725pgtable_t pte_alloc_one(struct mm_struct *mm,
2726 unsigned long address)
2727{
David S. Miller37b3a8f2013-09-25 13:48:49 -07002728 struct page *page = alloc_page(GFP_KERNEL | __GFP_NOTRACK |
2729 __GFP_REPEAT | __GFP_ZERO);
Kirill A. Shutemov1ae9ae52013-11-14 14:31:42 -08002730 if (!page)
2731 return NULL;
2732 if (!pgtable_page_ctor(page)) {
2733 free_hot_cold_page(page, 0);
2734 return NULL;
David Millerc460bec2012-10-08 16:34:22 -07002735 }
Kirill A. Shutemov1ae9ae52013-11-14 14:31:42 -08002736 return (pte_t *) page_address(page);
David Millerc460bec2012-10-08 16:34:22 -07002737}
2738
2739void pte_free_kernel(struct mm_struct *mm, pte_t *pte)
2740{
David S. Miller37b3a8f2013-09-25 13:48:49 -07002741 free_page((unsigned long)pte);
David Millerc460bec2012-10-08 16:34:22 -07002742}
2743
2744static void __pte_free(pgtable_t pte)
2745{
2746 struct page *page = virt_to_page(pte);
David S. Miller37b3a8f2013-09-25 13:48:49 -07002747
2748 pgtable_page_dtor(page);
2749 __free_page(page);
David Millerc460bec2012-10-08 16:34:22 -07002750}
2751
2752void pte_free(struct mm_struct *mm, pgtable_t pte)
2753{
2754 __pte_free(pte);
2755}
2756
2757void pgtable_free(void *table, bool is_page)
2758{
2759 if (is_page)
2760 __pte_free(table);
2761 else
2762 kmem_cache_free(pgtable_cache, table);
2763}
David Miller9e695d22012-10-08 16:34:29 -07002764
2765#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David Miller9e695d22012-10-08 16:34:29 -07002766void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
2767 pmd_t *pmd)
2768{
2769 unsigned long pte, flags;
2770 struct mm_struct *mm;
2771 pmd_t entry = *pmd;
David Miller9e695d22012-10-08 16:34:29 -07002772
2773 if (!pmd_large(entry) || !pmd_young(entry))
2774 return;
2775
David S. Millera7b94032013-09-26 13:45:15 -07002776 pte = pmd_val(entry);
David Miller9e695d22012-10-08 16:34:29 -07002777
David S. Miller18f38132014-08-04 16:34:01 -07002778 /* Don't insert a non-valid PMD into the TSB, we'll deadlock. */
2779 if (!(pte & _PAGE_VALID))
2780 return;
2781
David S. Miller37b3a8f2013-09-25 13:48:49 -07002782 /* We are fabricating 8MB pages using 4MB real hw pages. */
2783 pte |= (addr & (1UL << REAL_HPAGE_SHIFT));
David Miller9e695d22012-10-08 16:34:29 -07002784
2785 mm = vma->vm_mm;
2786
2787 spin_lock_irqsave(&mm->context.lock, flags);
2788
2789 if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL)
David S. Miller37b3a8f2013-09-25 13:48:49 -07002790 __update_mmu_tsb_insert(mm, MM_TSB_HUGE, REAL_HPAGE_SHIFT,
David Miller9e695d22012-10-08 16:34:29 -07002791 addr, pte);
2792
2793 spin_unlock_irqrestore(&mm->context.lock, flags);
2794}
2795#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
2796
2797#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
2798static void context_reload(void *__data)
2799{
2800 struct mm_struct *mm = __data;
2801
2802 if (mm == current->mm)
2803 load_secondary_context(mm);
2804}
2805
David S. Miller0fbebed2013-02-19 22:34:10 -08002806void hugetlb_setup(struct pt_regs *regs)
David Miller9e695d22012-10-08 16:34:29 -07002807{
David S. Miller0fbebed2013-02-19 22:34:10 -08002808 struct mm_struct *mm = current->mm;
2809 struct tsb_config *tp;
David Miller9e695d22012-10-08 16:34:29 -07002810
David Hildenbrand70ffdb92015-05-11 17:52:11 +02002811 if (faulthandler_disabled() || !mm) {
David S. Miller0fbebed2013-02-19 22:34:10 -08002812 const struct exception_table_entry *entry;
David Miller9e695d22012-10-08 16:34:29 -07002813
David S. Miller0fbebed2013-02-19 22:34:10 -08002814 entry = search_exception_tables(regs->tpc);
2815 if (entry) {
2816 regs->tpc = entry->fixup;
2817 regs->tnpc = regs->tpc + 4;
2818 return;
2819 }
2820 pr_alert("Unexpected HugeTLB setup in atomic context.\n");
2821 die_if_kernel("HugeTSB in atomic", regs);
2822 }
2823
2824 tp = &mm->context.tsb_block[MM_TSB_HUGE];
2825 if (likely(tp->tsb == NULL))
2826 tsb_grow(mm, MM_TSB_HUGE, 0);
2827
David Miller9e695d22012-10-08 16:34:29 -07002828 tsb_context_switch(mm);
2829 smp_tsb_sync(mm);
2830
2831 /* On UltraSPARC-III+ and later, configure the second half of
2832 * the Data-TLB for huge pages.
2833 */
2834 if (tlb_type == cheetah_plus) {
2835 unsigned long ctx;
2836
2837 spin_lock(&ctx_alloc_lock);
2838 ctx = mm->context.sparc64_ctx_val;
2839 ctx &= ~CTX_PGSZ_MASK;
2840 ctx |= CTX_PGSZ_BASE << CTX_PGSZ0_SHIFT;
2841 ctx |= CTX_PGSZ_HUGE << CTX_PGSZ1_SHIFT;
2842
2843 if (ctx != mm->context.sparc64_ctx_val) {
2844 /* When changing the page size fields, we
2845 * must perform a context flush so that no
2846 * stale entries match. This flush must
2847 * occur with the original context register
2848 * settings.
2849 */
2850 do_flush_tlb_mm(mm);
2851
2852 /* Reload the context register of all processors
2853 * also executing in this address space.
2854 */
2855 mm->context.sparc64_ctx_val = ctx;
2856 on_each_cpu(context_reload, mm, 0);
2857 }
2858 spin_unlock(&ctx_alloc_lock);
2859 }
2860}
2861#endif
bob piccof6d4fb52014-03-03 11:54:42 -05002862
2863static struct resource code_resource = {
2864 .name = "Kernel code",
2865 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
2866};
2867
2868static struct resource data_resource = {
2869 .name = "Kernel data",
2870 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
2871};
2872
2873static struct resource bss_resource = {
2874 .name = "Kernel bss",
2875 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
2876};
2877
2878static inline resource_size_t compute_kern_paddr(void *addr)
2879{
2880 return (resource_size_t) (addr - KERNBASE + kern_base);
2881}
2882
2883static void __init kernel_lds_init(void)
2884{
2885 code_resource.start = compute_kern_paddr(_text);
2886 code_resource.end = compute_kern_paddr(_etext - 1);
2887 data_resource.start = compute_kern_paddr(_etext);
2888 data_resource.end = compute_kern_paddr(_edata - 1);
2889 bss_resource.start = compute_kern_paddr(__bss_start);
2890 bss_resource.end = compute_kern_paddr(_end - 1);
2891}
2892
2893static int __init report_memory(void)
2894{
2895 int i;
2896 struct resource *res;
2897
2898 kernel_lds_init();
2899
2900 for (i = 0; i < pavail_ents; i++) {
2901 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
2902
2903 if (!res) {
2904 pr_warn("Failed to allocate source.\n");
2905 break;
2906 }
2907
2908 res->name = "System RAM";
2909 res->start = pavail[i].phys_addr;
2910 res->end = pavail[i].phys_addr + pavail[i].reg_size - 1;
2911 res->flags = IORESOURCE_BUSY | IORESOURCE_MEM;
2912
2913 if (insert_resource(&iomem_resource, res) < 0) {
2914 pr_warn("Resource insertion failed.\n");
2915 break;
2916 }
2917
2918 insert_resource(res, &code_resource);
2919 insert_resource(res, &data_resource);
2920 insert_resource(res, &bss_resource);
2921 }
2922
2923 return 0;
2924}
David S. Miller3c081582015-03-18 19:15:28 -07002925arch_initcall(report_memory);
David S. Millere9011d02014-08-05 18:57:18 -07002926
David S. Miller4ca9a232014-08-04 20:07:37 -07002927#ifdef CONFIG_SMP
2928#define do_flush_tlb_kernel_range smp_flush_tlb_kernel_range
2929#else
2930#define do_flush_tlb_kernel_range __flush_tlb_kernel_range
2931#endif
2932
2933void flush_tlb_kernel_range(unsigned long start, unsigned long end)
2934{
2935 if (start < HI_OBP_ADDRESS && end > LOW_OBP_ADDRESS) {
2936 if (start < LOW_OBP_ADDRESS) {
2937 flush_tsb_kernel_range(start, LOW_OBP_ADDRESS);
2938 do_flush_tlb_kernel_range(start, LOW_OBP_ADDRESS);
2939 }
2940 if (end > HI_OBP_ADDRESS) {
David S. Miller473ad7f2014-10-04 21:05:14 -07002941 flush_tsb_kernel_range(HI_OBP_ADDRESS, end);
2942 do_flush_tlb_kernel_range(HI_OBP_ADDRESS, end);
David S. Miller4ca9a232014-08-04 20:07:37 -07002943 }
2944 } else {
2945 flush_tsb_kernel_range(start, end);
2946 do_flush_tlb_kernel_range(start, end);
2947 }
2948}