blob: 6ddb6ef1fda4ff0900b97d7b87942bbe9935475d [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050026#include <linux/of.h>
27#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030028#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/spi/spi.h>
30#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000032
Arnd Bergmannec2a0832012-08-24 15:11:34 +020033#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000034
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035#define CS_DEFAULT 0xFF
36
Sandeep Paulraj358934a2009-12-16 22:02:18 +000037#define SPIFMT_PHASE_MASK BIT(16)
38#define SPIFMT_POLARITY_MASK BIT(17)
39#define SPIFMT_DISTIMER_MASK BIT(18)
40#define SPIFMT_SHIFTDIR_MASK BIT(20)
41#define SPIFMT_WAITENA_MASK BIT(21)
42#define SPIFMT_PARITYENA_MASK BIT(22)
43#define SPIFMT_ODD_PARITY_MASK BIT(23)
44#define SPIFMT_WDELAY_MASK 0x3f000000u
45#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053046#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000047
Sandeep Paulraj358934a2009-12-16 22:02:18 +000048/* SPIPC0 */
49#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
50#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
51#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
52#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000053
54#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053055#define SPIINT_MASKINT 0x0000015F
56#define SPI_INTLVL_1 0x000001FF
57#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000058
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053059/* SPIDAT1 (upper 16 bit defines) */
60#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030061#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062
63/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000064#define SPIGCR1_CLKMOD_MASK BIT(1)
65#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053066#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053068#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000069
70/* SPIBUF */
71#define SPIBUF_TXFULL_MASK BIT(29)
72#define SPIBUF_RXEMPTY_MASK BIT(31)
73
Brian Niebuhr7abbf232010-08-19 15:07:38 +053074/* SPIDELAY */
75#define SPIDELAY_C2TDELAY_SHIFT 24
76#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
77#define SPIDELAY_T2CDELAY_SHIFT 16
78#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
79#define SPIDELAY_T2EDELAY_SHIFT 8
80#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
81#define SPIDELAY_C2EDELAY_SHIFT 0
82#define SPIDELAY_C2EDELAY_MASK 0xFF
83
Sandeep Paulraj358934a2009-12-16 22:02:18 +000084/* Error Masks */
85#define SPIFLG_DLEN_ERR_MASK BIT(0)
86#define SPIFLG_TIMEOUT_MASK BIT(1)
87#define SPIFLG_PARERR_MASK BIT(2)
88#define SPIFLG_DESYNC_MASK BIT(3)
89#define SPIFLG_BITERR_MASK BIT(4)
90#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053092#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
93 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
94 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
95 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000096
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099/* SPI Controller registers */
100#define SPIGCR0 0x00
101#define SPIGCR1 0x04
102#define SPIINT 0x08
103#define SPILVL 0x0c
104#define SPIFLG 0x10
105#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000106#define SPIDAT1 0x3c
107#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000108#define SPIDELAY 0x48
109#define SPIDEF 0x4c
110#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111
Frode Isaksen0718b762017-02-23 19:01:59 +0100112#define DMA_MIN_BYTES 16
113
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114/* SPI Controller driver's private data. */
115struct davinci_spi {
116 struct spi_bitbang bitbang;
117 struct clk *clk;
118
119 u8 version;
120 resource_size_t pbase;
121 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530122 u32 irq;
123 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000124
125 const void *tx;
126 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530127 int rcount;
128 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400129
130 struct dma_chan *dma_rx;
131 struct dma_chan *dma_tx;
Matt Porter048177c2012-08-22 21:09:36 -0400132
Murali Karicheriaae71472012-12-11 16:20:39 -0500133 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000134
135 void (*get_rx)(u32 rx_data, struct davinci_spi *);
136 u32 (*get_tx)(struct davinci_spi *);
137
Murali Karicheri7480e752014-07-31 20:33:14 +0300138 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500139
140 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000141};
142
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530143static struct davinci_spi_config davinci_spi_default_cfg;
144
Sekhar Nori212d4b62010-10-11 10:41:39 +0530145static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000146{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530147 if (dspi->rx) {
148 u8 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530149 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530151 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000152}
153
Sekhar Nori212d4b62010-10-11 10:41:39 +0530154static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000155{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530156 if (dspi->rx) {
157 u16 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530158 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530160 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000161}
162
Sekhar Nori212d4b62010-10-11 10:41:39 +0530163static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000164{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530165 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900166
Sekhar Nori212d4b62010-10-11 10:41:39 +0530167 if (dspi->tx) {
168 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900169
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530170 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530171 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530172 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000173 return data;
174}
175
Sekhar Nori212d4b62010-10-11 10:41:39 +0530176static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000177{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530178 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900179
Sekhar Nori212d4b62010-10-11 10:41:39 +0530180 if (dspi->tx) {
181 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900182
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530183 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530184 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530185 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000186 return data;
187}
188
189static inline void set_io_bits(void __iomem *addr, u32 bits)
190{
191 u32 v = ioread32(addr);
192
193 v |= bits;
194 iowrite32(v, addr);
195}
196
197static inline void clear_io_bits(void __iomem *addr, u32 bits)
198{
199 u32 v = ioread32(addr);
200
201 v &= ~bits;
202 iowrite32(v, addr);
203}
204
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000205/*
206 * Interface to control the chip select signal
207 */
208static void davinci_spi_chipselect(struct spi_device *spi, int value)
209{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530210 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000211 struct davinci_spi_platform_data *pdata;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300212 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530213 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530214 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000215
Sekhar Nori212d4b62010-10-11 10:41:39 +0530216 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500217 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000218
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300219 /* program delay transfers if tx_delay is non zero */
220 if (spicfg->wdelay)
221 spidat1 |= SPIDAT1_WDEL;
222
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000223 /*
224 * Board specific chip select logic decides the polarity and cs
225 * line for the controller
226 */
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100227 if (spi->cs_gpio >= 0) {
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 if (value == BITBANG_CS_ACTIVE)
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100229 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530230 else
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100231 gpio_set_value(spi->cs_gpio,
232 !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 } else {
234 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530235 spidat1 |= SPIDAT1_CSHOLD_MASK;
236 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530237 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530238 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300239
240 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000241}
242
243/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530244 * davinci_spi_get_prescale - Calculates the correct prescale value
245 * @maxspeed_hz: the maximum rate the SPI clock can run at
246 *
247 * This function calculates the prescale value that generates a clock rate
248 * less than or equal to the specified maximum.
249 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500250 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530251 * or negative error number if valid prescalar cannot be updated.
252 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530253static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 u32 max_speed_hz)
255{
256 int ret;
257
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500258 /* Subtract 1 to match what will be programmed into SPI register. */
259 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530260
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500261 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530262 return -EINVAL;
263
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500264 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530265}
266
267/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000268 * davinci_spi_setup_transfer - This functions will determine transfer method
269 * @spi: spi device on which data transfer to be done
270 * @t: spi transfer in which transfer info is filled
271 *
272 * This function determines data transfer method (8/16/32 bit transfer).
273 * It will also set the SPI Clock Control register according to
274 * SPI slave device freq.
275 */
276static int davinci_spi_setup_transfer(struct spi_device *spi,
277 struct spi_transfer *t)
278{
279
Sekhar Nori212d4b62010-10-11 10:41:39 +0530280 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530281 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000282 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530283 u32 hz = 0, spifmt = 0;
284 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000285
Sekhar Nori212d4b62010-10-11 10:41:39 +0530286 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300287 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530288 if (!spicfg)
289 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000290
291 if (t) {
292 bits_per_word = t->bits_per_word;
293 hz = t->speed_hz;
294 }
295
296 /* if bits_per_word is not set then set it default */
297 if (!bits_per_word)
298 bits_per_word = spi->bits_per_word;
299
300 /*
301 * Assign function pointer to appropriate transfer method
302 * 8bit, 16bit or 32bit transfer
303 */
Stephen Warren24778be2013-05-21 20:36:35 -0600304 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530305 dspi->get_rx = davinci_spi_rx_buf_u8;
306 dspi->get_tx = davinci_spi_tx_buf_u8;
307 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600308 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530309 dspi->get_rx = davinci_spi_rx_buf_u16;
310 dspi->get_tx = davinci_spi_tx_buf_u16;
311 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600312 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000313
314 if (!hz)
315 hz = spi->max_speed_hz;
316
Brian Niebuhr25f33512010-08-19 12:15:22 +0530317 /* Set up SPIFMTn register, unique to this chipselect. */
318
Sekhar Nori212d4b62010-10-11 10:41:39 +0530319 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530320 if (prescale < 0)
321 return prescale;
322
Brian Niebuhr25f33512010-08-19 12:15:22 +0530323 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000324
Brian Niebuhr25f33512010-08-19 12:15:22 +0530325 if (spi->mode & SPI_LSB_FIRST)
326 spifmt |= SPIFMT_SHIFTDIR_MASK;
327
328 if (spi->mode & SPI_CPOL)
329 spifmt |= SPIFMT_POLARITY_MASK;
330
331 if (!(spi->mode & SPI_CPHA))
332 spifmt |= SPIFMT_PHASE_MASK;
333
334 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300335 * Assume wdelay is used only on SPI peripherals that has this field
336 * in SPIFMTn register and when it's configured from board file or DT.
337 */
338 if (spicfg->wdelay)
339 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
340 & SPIFMT_WDELAY_MASK);
341
342 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530343 * Version 1 hardware supports two basic SPI modes:
344 * - Standard SPI mode uses 4 pins, with chipselect
345 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
346 * (distinct from SPI_3WIRE, with just one data wire;
347 * or similar variants without MOSI or without MISO)
348 *
349 * Version 2 hardware supports an optional handshaking signal,
350 * so it can support two more modes:
351 * - 5 pin SPI variant is standard SPI plus SPI_READY
352 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
353 */
354
Sekhar Nori212d4b62010-10-11 10:41:39 +0530355 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530356
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530357 u32 delay = 0;
358
Brian Niebuhr25f33512010-08-19 12:15:22 +0530359 if (spicfg->odd_parity)
360 spifmt |= SPIFMT_ODD_PARITY_MASK;
361
362 if (spicfg->parity_enable)
363 spifmt |= SPIFMT_PARITYENA_MASK;
364
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530365 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530366 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530367 } else {
368 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
369 & SPIDELAY_C2TDELAY_MASK;
370 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
371 & SPIDELAY_T2CDELAY_MASK;
372 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530373
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530374 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530375 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530376 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
377 & SPIDELAY_T2EDELAY_MASK;
378 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
379 & SPIDELAY_C2EDELAY_MASK;
380 }
381
Sekhar Nori212d4b62010-10-11 10:41:39 +0530382 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530383 }
384
Sekhar Nori212d4b62010-10-11 10:41:39 +0530385 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000386
387 return 0;
388}
389
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300390static int davinci_spi_of_setup(struct spi_device *spi)
391{
392 struct davinci_spi_config *spicfg = spi->controller_data;
393 struct device_node *np = spi->dev.of_node;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100394 struct davinci_spi *dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300395 u32 prop;
396
397 if (spicfg == NULL && np) {
398 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
399 if (!spicfg)
400 return -ENOMEM;
401 *spicfg = davinci_spi_default_cfg;
402 /* override with dt configured values */
403 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
404 spicfg->wdelay = (u8)prop;
405 spi->controller_data = spicfg;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100406
407 if (dspi->dma_rx && dspi->dma_tx)
408 spicfg->io_type = SPI_IO_TYPE_DMA;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300409 }
410
411 return 0;
412}
413
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000414/**
415 * davinci_spi_setup - This functions will set default transfer method
416 * @spi: spi device on which data transfer to be done
417 *
418 * This functions sets the default transfer method.
419 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000420static int davinci_spi_setup(struct spi_device *spi)
421{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530422 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530423 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530424 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300425 struct spi_master *master = spi->master;
426 struct device_node *np = spi->dev.of_node;
427 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000428
Sekhar Nori212d4b62010-10-11 10:41:39 +0530429 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500430 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000431
Brian Niebuhrbe884712010-09-03 12:15:28 +0530432 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300433 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300434 retval = gpio_direction_output(
435 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300436 internal_cs = false;
437 } else if (pdata->chip_sel &&
438 spi->chip_select < pdata->num_chipselect &&
439 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300440 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300441 retval = gpio_direction_output(
442 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300443 internal_cs = false;
444 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530445
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300446 if (retval) {
447 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
448 spi->cs_gpio, retval);
449 return retval;
450 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300451
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300452 if (internal_cs)
453 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
454 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300455
Brian Niebuhrbe884712010-09-03 12:15:28 +0530456 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530457 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530458
459 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530460 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530461 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530462 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530463
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300464 return davinci_spi_of_setup(spi);
465}
466
467static void davinci_spi_cleanup(struct spi_device *spi)
468{
469 struct davinci_spi_config *spicfg = spi->controller_data;
470
471 spi->controller_data = NULL;
472 if (spi->dev.of_node)
473 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000474}
475
Fabien Parent8aedbf52017-02-23 19:01:56 +0100476static bool davinci_spi_can_dma(struct spi_master *master,
477 struct spi_device *spi,
478 struct spi_transfer *xfer)
479{
480 struct davinci_spi_config *spicfg = spi->controller_data;
481 bool can_dma = false;
482
483 if (spicfg)
Frode Isaksen0718b762017-02-23 19:01:59 +0100484 can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) &&
Frode Isaksen4dd9bec2017-02-23 19:02:00 +0100485 (xfer->len >= DMA_MIN_BYTES) &&
486 !is_vmalloc_addr(xfer->rx_buf) &&
487 !is_vmalloc_addr(xfer->tx_buf);
Fabien Parent8aedbf52017-02-23 19:01:56 +0100488
489 return can_dma;
490}
491
Sekhar Nori212d4b62010-10-11 10:41:39 +0530492static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000493{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530494 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000495
496 if (int_status & SPIFLG_TIMEOUT_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530497 dev_err(sdev, "SPI Time-out Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000498 return -ETIMEDOUT;
499 }
500 if (int_status & SPIFLG_DESYNC_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530501 dev_err(sdev, "SPI Desynchronization Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000502 return -EIO;
503 }
504 if (int_status & SPIFLG_BITERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530505 dev_err(sdev, "SPI Bit error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000506 return -EIO;
507 }
508
Sekhar Nori212d4b62010-10-11 10:41:39 +0530509 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000510 if (int_status & SPIFLG_DLEN_ERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530511 dev_err(sdev, "SPI Data Length Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000512 return -EIO;
513 }
514 if (int_status & SPIFLG_PARERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530515 dev_err(sdev, "SPI Parity Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000516 return -EIO;
517 }
518 if (int_status & SPIFLG_OVRRUN_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530519 dev_err(sdev, "SPI Data Overrun error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000520 return -EIO;
521 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000522 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530523 dev_err(sdev, "SPI Buffer Init Active\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000524 return -EBUSY;
525 }
526 }
527
528 return 0;
529}
530
531/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530532 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530533 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530534 *
535 * This function will check the SPIFLG register and handle any events that are
536 * detected there
537 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530538static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530539{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530540 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530541
Sekhar Nori212d4b62010-10-11 10:41:39 +0530542 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530543
Sekhar Nori212d4b62010-10-11 10:41:39 +0530544 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
545 dspi->get_rx(buf & 0xFFFF, dspi);
546 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530547 }
548
Sekhar Nori212d4b62010-10-11 10:41:39 +0530549 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530550
551 if (unlikely(status & SPIFLG_ERROR_MASK)) {
552 errors = status & SPIFLG_ERROR_MASK;
553 goto out;
554 }
555
Sekhar Nori212d4b62010-10-11 10:41:39 +0530556 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
557 spidat1 = ioread32(dspi->base + SPIDAT1);
558 dspi->wcount--;
559 spidat1 &= ~0xFFFF;
560 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
561 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530562 }
563
564out:
565 return errors;
566}
567
Matt Porter048177c2012-08-22 21:09:36 -0400568static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530569{
Matt Porter048177c2012-08-22 21:09:36 -0400570 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530571
Matt Porter048177c2012-08-22 21:09:36 -0400572 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530573
Matt Porter048177c2012-08-22 21:09:36 -0400574 if (!dspi->wcount && !dspi->rcount)
575 complete(&dspi->done);
576}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530577
Matt Porter048177c2012-08-22 21:09:36 -0400578static void davinci_spi_dma_tx_callback(void *data)
579{
580 struct davinci_spi *dspi = (struct davinci_spi *)data;
581
582 dspi->wcount = 0;
583
584 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530585 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530586}
587
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530588/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000589 * davinci_spi_bufs - functions which will handle transfer data
590 * @spi: spi device on which data transfer to be done
591 * @t: spi transfer in which transfer info is filled
592 *
593 * This function will put data to be transferred into data register
594 * of SPI controller and then wait until the completion will be marked
595 * by the IRQ Handler.
596 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530597static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000598{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530599 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400600 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530601 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530602 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530603 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000604 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530605 unsigned uninitialized_var(rx_buf_count);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000606
Sekhar Nori212d4b62010-10-11 10:41:39 +0530607 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500608 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530609 spicfg = (struct davinci_spi_config *)spi->controller_data;
610 if (!spicfg)
611 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530612
613 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530614 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000615
Sekhar Nori212d4b62010-10-11 10:41:39 +0530616 dspi->tx = t->tx_buf;
617 dspi->rx = t->rx_buf;
618 dspi->wcount = t->len / data_type;
619 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530620
Sekhar Nori212d4b62010-10-11 10:41:39 +0530621 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530622
Sekhar Nori212d4b62010-10-11 10:41:39 +0530623 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
624 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000625
Wolfram Sang16735d02013-11-14 14:32:02 -0800626 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530627
Frode Isaksen0718b762017-02-23 19:01:59 +0100628 if (!davinci_spi_can_dma(spi->master, spi, t)) {
629 if (spicfg->io_type != SPI_IO_TYPE_POLL)
630 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530631 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530632 dspi->wcount--;
633 tx_data = dspi->get_tx(dspi);
634 spidat1 &= 0xFFFF0000;
635 spidat1 |= tx_data & 0xFFFF;
636 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530637 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400638 struct dma_slave_config dma_rx_conf = {
639 .direction = DMA_DEV_TO_MEM,
640 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
641 .src_addr_width = data_type,
642 .src_maxburst = 1,
643 };
644 struct dma_slave_config dma_tx_conf = {
645 .direction = DMA_MEM_TO_DEV,
646 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
647 .dst_addr_width = data_type,
648 .dst_maxburst = 1,
649 };
650 struct dma_async_tx_descriptor *rxdesc;
651 struct dma_async_tx_descriptor *txdesc;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530652
Matt Porter048177c2012-08-22 21:09:36 -0400653 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
654 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530655
Matt Porter048177c2012-08-22 21:09:36 -0400656 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100657 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
Matt Porter048177c2012-08-22 21:09:36 -0400658 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
659 if (!rxdesc)
660 goto err_desc;
661
Frode Isaksen6b3a6312017-02-23 19:01:58 +0100662 if (!t->tx_buf) {
Frode Isaksen1234e832017-03-17 16:41:10 +0100663 /* To avoid errors when doing rx-only transfers with
664 * many SG entries (> 20), use the rx buffer as the
665 * dummy tx buffer so that dma reloads are done at the
666 * same time for rx and tx.
667 */
Frode Isaksen6b3a6312017-02-23 19:01:58 +0100668 t->tx_sg.sgl = t->rx_sg.sgl;
669 t->tx_sg.nents = t->rx_sg.nents;
670 }
671
Matt Porter048177c2012-08-22 21:09:36 -0400672 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100673 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
Matt Porter048177c2012-08-22 21:09:36 -0400674 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
675 if (!txdesc)
676 goto err_desc;
677
678 rxdesc->callback = davinci_spi_dma_rx_callback;
679 rxdesc->callback_param = (void *)dspi;
680 txdesc->callback = davinci_spi_dma_tx_callback;
681 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530682
683 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530684 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530685
Matt Porter048177c2012-08-22 21:09:36 -0400686 dmaengine_submit(rxdesc);
687 dmaengine_submit(txdesc);
688
689 dma_async_issue_pending(dspi->dma_rx);
690 dma_async_issue_pending(dspi->dma_tx);
691
Sekhar Nori212d4b62010-10-11 10:41:39 +0530692 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530693 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530694
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530695 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530696 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori7f3ac712015-12-10 21:59:04 +0530697 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
698 errors = SPIFLG_TIMEOUT_MASK;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530699 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530700 while (dspi->rcount > 0 || dspi->wcount > 0) {
701 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530702 if (errors)
703 break;
704 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000705 }
706 }
707
Sekhar Nori212d4b62010-10-11 10:41:39 +0530708 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Frode Isaksen0718b762017-02-23 19:01:59 +0100709 if (davinci_spi_can_dma(spi->master, spi, t))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530710 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400711
Sekhar Nori212d4b62010-10-11 10:41:39 +0530712 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
713 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530714
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000715 /*
716 * Check for bit error, desync error,parity error,timeout error and
717 * receive overflow errors
718 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530719 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530720 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530721 WARN(!ret, "%s: error reported but no error found!\n",
722 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000723 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530724 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000725
Sekhar Nori212d4b62010-10-11 10:41:39 +0530726 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400727 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530728 return -EIO;
729 }
730
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000731 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400732
733err_desc:
Matt Porter048177c2012-08-22 21:09:36 -0400734 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000735}
736
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530737/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500738 * dummy_thread_fn - dummy thread function
739 * @irq: IRQ number for this SPI Master
740 * @context_data: structure for SPI Master controller davinci_spi
741 *
742 * This is to satisfy the request_threaded_irq() API so that the irq
743 * handler is called in interrupt context.
744 */
745static irqreturn_t dummy_thread_fn(s32 irq, void *data)
746{
747 return IRQ_HANDLED;
748}
749
750/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530751 * davinci_spi_irq - Interrupt handler for SPI Master Controller
752 * @irq: IRQ number for this SPI Master
753 * @context_data: structure for SPI Master controller davinci_spi
754 *
755 * ISR will determine that interrupt arrives either for READ or WRITE command.
756 * According to command it will do the appropriate action. It will check
757 * transfer length and if it is not zero then dispatch transfer command again.
758 * If transfer length is zero then it will indicate the COMPLETION so that
759 * davinci_spi_bufs function can go ahead.
760 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530761static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530762{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530763 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530764 int status;
765
Sekhar Nori212d4b62010-10-11 10:41:39 +0530766 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530767 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530768 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530769
Sekhar Nori212d4b62010-10-11 10:41:39 +0530770 if ((!dspi->rcount && !dspi->wcount) || status)
771 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530772
773 return IRQ_HANDLED;
774}
775
Sekhar Nori212d4b62010-10-11 10:41:39 +0530776static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530777{
Matt Porter048177c2012-08-22 21:09:36 -0400778 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530779
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300780 dspi->dma_rx = dma_request_chan(sdev, "rx");
781 if (IS_ERR(dspi->dma_rx))
782 return PTR_ERR(dspi->dma_rx);
Matt Porter048177c2012-08-22 21:09:36 -0400783
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300784 dspi->dma_tx = dma_request_chan(sdev, "tx");
785 if (IS_ERR(dspi->dma_tx)) {
786 dma_release_channel(dspi->dma_rx);
787 return PTR_ERR(dspi->dma_tx);
Sekhar Nori903ca252010-10-01 14:51:40 +0530788 }
789
790 return 0;
791}
792
Murali Karicheriaae71472012-12-11 16:20:39 -0500793#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500794
795/* OF SPI data structure */
796struct davinci_spi_of_data {
797 u8 version;
798 u8 prescaler_limit;
799};
800
801static const struct davinci_spi_of_data dm6441_spi_data = {
802 .version = SPI_VERSION_1,
803 .prescaler_limit = 2,
804};
805
806static const struct davinci_spi_of_data da830_spi_data = {
807 .version = SPI_VERSION_2,
808 .prescaler_limit = 2,
809};
810
811static const struct davinci_spi_of_data keystone_spi_data = {
812 .version = SPI_VERSION_1,
813 .prescaler_limit = 0,
814};
815
Murali Karicheriaae71472012-12-11 16:20:39 -0500816static const struct of_device_id davinci_spi_of_match[] = {
817 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530818 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500819 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500820 },
821 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530822 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500823 .data = &da830_spi_data,
824 },
825 {
826 .compatible = "ti,keystone-spi",
827 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500828 },
829 { },
830};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530831MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500832
833/**
834 * spi_davinci_get_pdata - Get platform data from DTS binding
835 * @pdev: ptr to platform data
836 * @dspi: ptr to driver data
837 *
838 * Parses and populates pdata in dspi from device tree bindings.
839 *
840 * NOTE: Not all platform data params are supported currently.
841 */
842static int spi_davinci_get_pdata(struct platform_device *pdev,
843 struct davinci_spi *dspi)
844{
845 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500846 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500847 struct davinci_spi_platform_data *pdata;
848 unsigned int num_cs, intr_line = 0;
849 const struct of_device_id *match;
850
851 pdata = &dspi->pdata;
852
Axel Linb53b34f2014-02-06 11:45:08 +0800853 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500854 if (!match)
855 return -ENODEV;
856
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500857 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500858
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500859 pdata->version = spi_data->version;
860 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500861 /*
862 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300863 * indicated by chip_sel being NULL or cs_gpios being NULL or
864 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500865 * indicated by chip_sel being NULL. GPIO based CS is not
866 * supported yet in DT bindings.
867 */
868 num_cs = 1;
869 of_property_read_u32(node, "num-cs", &num_cs);
870 pdata->num_chipselect = num_cs;
871 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
872 pdata->intr_line = intr_line;
873 return 0;
874}
875#else
Arvind Yadav2b747a52017-06-05 19:20:40 +0530876static int spi_davinci_get_pdata(struct platform_device *pdev,
877 struct davinci_spi *dspi)
Murali Karicheriaae71472012-12-11 16:20:39 -0500878{
879 return -ENODEV;
880}
881#endif
882
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000883/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000884 * davinci_spi_probe - probe function for SPI Master Controller
885 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530886 *
887 * According to Linux Device Model this function will be invoked by Linux
888 * with platform_device struct which contains the device specific info.
889 * This function will map the SPI controller's memory, register IRQ,
890 * Reset SPI controller and setting its registers to default value.
891 * It will invoke spi_bitbang_start to create work queue so that client driver
892 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000893 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000894static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000895{
896 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530897 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000898 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900899 struct resource *r;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300900 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530901 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000902
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000903 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
904 if (master == NULL) {
905 ret = -ENOMEM;
906 goto err;
907 }
908
Jingoo Han24b5a822013-05-23 19:20:40 +0900909 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000910
Sekhar Nori212d4b62010-10-11 10:41:39 +0530911 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000912
Jingoo Han8074cf02013-07-30 16:58:59 +0900913 if (dev_get_platdata(&pdev->dev)) {
914 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500915 dspi->pdata = *pdata;
916 } else {
917 /* update dspi pdata with that from the DT */
918 ret = spi_davinci_get_pdata(pdev, dspi);
919 if (ret < 0)
920 goto free_master;
921 }
922
923 /* pdata in dspi is now updated and point pdata to that */
924 pdata = &dspi->pdata;
925
Murali Karicheri7480e752014-07-31 20:33:14 +0300926 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
927 sizeof(*dspi->bytes_per_word) *
928 pdata->num_chipselect, GFP_KERNEL);
929 if (dspi->bytes_per_word == NULL) {
930 ret = -ENOMEM;
931 goto free_master;
932 }
933
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000934 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
935 if (r == NULL) {
936 ret = -ENOENT;
937 goto free_master;
938 }
939
Sekhar Nori212d4b62010-10-11 10:41:39 +0530940 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000941
Jingoo Han5b3bb592013-12-09 19:12:03 +0900942 dspi->base = devm_ioremap_resource(&pdev->dev, r);
943 if (IS_ERR(dspi->base)) {
944 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000945 goto free_master;
946 }
947
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200948 ret = platform_get_irq(pdev, 0);
949 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530950 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200951 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900952 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200953 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530954
Jingoo Han5b3bb592013-12-09 19:12:03 +0900955 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
956 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530957 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900958 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530959
Axel Lin94c69f72013-09-10 15:43:41 +0800960 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000961
Jingoo Han5b3bb592013-12-09 19:12:03 +0900962 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530963 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000964 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900965 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000966 }
Arvind Yadav35fc3b92017-06-05 17:36:28 +0530967 ret = clk_prepare_enable(dspi->clk);
968 if (ret)
969 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000970
Murali Karicheriaae71472012-12-11 16:20:39 -0500971 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000972 master->bus_num = pdev->id;
973 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600974 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Frode Isaksen6b3a6312017-02-23 19:01:58 +0100975 master->flags = SPI_MASTER_MUST_RX;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000976 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300977 master->cleanup = davinci_spi_cleanup;
Fabien Parent8aedbf52017-02-23 19:01:56 +0100978 master->can_dma = davinci_spi_can_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000979
Sekhar Nori212d4b62010-10-11 10:41:39 +0530980 dspi->bitbang.chipselect = davinci_spi_chipselect;
981 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500982 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530983 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000984
Sekhar Nori212d4b62010-10-11 10:41:39 +0530985 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
986 if (dspi->version == SPI_VERSION_2)
987 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000988
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300989 if (pdev->dev.of_node) {
990 int i;
991
992 for (i = 0; i < pdata->num_chipselect; i++) {
993 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
994 "cs-gpios", i);
995
996 if (cs_gpio == -EPROBE_DEFER) {
997 ret = cs_gpio;
998 goto free_clk;
999 }
1000
1001 if (gpio_is_valid(cs_gpio)) {
1002 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1003 dev_name(&pdev->dev));
1004 if (ret)
1005 goto free_clk;
1006 }
1007 }
1008 }
1009
Sekhar Nori212d4b62010-10-11 10:41:39 +05301010 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301011
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001012 ret = davinci_spi_request_dma(dspi);
1013 if (ret == -EPROBE_DEFER) {
1014 goto free_clk;
1015 } else if (ret) {
1016 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
1017 dspi->dma_rx = NULL;
1018 dspi->dma_tx = NULL;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001019 }
1020
Sekhar Nori212d4b62010-10-11 10:41:39 +05301021 dspi->get_rx = davinci_spi_rx_buf_u8;
1022 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001023
Sekhar Nori212d4b62010-10-11 10:41:39 +05301024 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301025
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001026 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301027 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001028 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301029 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001030
Brian Niebuhrbe884712010-09-03 12:15:28 +05301031 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301032 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301033 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301034
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301035 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301036 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301037 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301038 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301039
Sekhar Nori212d4b62010-10-11 10:41:39 +05301040 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301041
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001042 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301043 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1044 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1045 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001046
Sekhar Nori212d4b62010-10-11 10:41:39 +05301047 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001048 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301049 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001050
Sekhar Nori212d4b62010-10-11 10:41:39 +05301051 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001052
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001053 return ret;
1054
Sekhar Nori903ca252010-10-01 14:51:40 +05301055free_dma:
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001056 if (dspi->dma_rx) {
1057 dma_release_channel(dspi->dma_rx);
1058 dma_release_channel(dspi->dma_tx);
1059 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001060free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001061 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001062free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001063 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001064err:
1065 return ret;
1066}
1067
1068/**
1069 * davinci_spi_remove - remove function for SPI Master Controller
1070 * @pdev: platform_device structure which contains plateform specific data
1071 *
1072 * This function will do the reverse action of davinci_spi_probe function
1073 * It will free the IRQ and SPI controller's memory region.
1074 * It will also call spi_bitbang_stop to destroy the work queue which was
1075 * created by spi_bitbang_start.
1076 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001077static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001078{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301079 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001080 struct spi_master *master;
1081
Jingoo Han24b5a822013-05-23 19:20:40 +09001082 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301083 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001084
Sekhar Nori212d4b62010-10-11 10:41:39 +05301085 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001086
Murali Karicheriaae71472012-12-11 16:20:39 -05001087 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001088 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001089
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001090 if (dspi->dma_rx) {
1091 dma_release_channel(dspi->dma_rx);
1092 dma_release_channel(dspi->dma_tx);
1093 }
1094
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001095 return 0;
1096}
1097
1098static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301099 .driver = {
1100 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001101 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301102 },
Grant Likely940ab882011-10-05 11:29:49 -06001103 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001104 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001105};
Grant Likely940ab882011-10-05 11:29:49 -06001106module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001107
1108MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1109MODULE_LICENSE("GPL");