blob: 8aad6f4a5241158543091d24906fa6dabad24b98 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deuchera5bde2f2016-09-23 16:23:41 -040043#include "amdgpu_atomfirmware.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050044#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080045#ifdef CONFIG_DRM_AMDGPU_SI
46#include "si.h"
47#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040048#ifdef CONFIG_DRM_AMDGPU_CIK
49#include "cik.h"
50#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040051#include "vi.h"
Ken Wang460826e2017-03-06 14:53:16 -050052#include "soc15.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080054#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080055#include <linux/firmware.h>
Tom St Denisd1aff8e2016-08-09 18:01:55 -040056#include "amdgpu_pm.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057
58static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
59static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
60
61static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080062 "TAHITI",
63 "PITCAIRN",
64 "VERDE",
65 "OLAND",
66 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 "BONAIRE",
68 "KAVERI",
69 "KABINI",
70 "HAWAII",
71 "MULLINS",
72 "TOPAZ",
73 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080074 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040076 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040077 "POLARIS10",
78 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050079 "POLARIS12",
Ken Wangd4196f02016-03-09 09:28:32 +080080 "VEGA10",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081 "LAST",
82};
83
84bool amdgpu_device_is_px(struct drm_device *dev)
85{
86 struct amdgpu_device *adev = dev->dev_private;
87
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080088 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 return true;
90 return false;
91}
92
93/*
94 * MMIO register access helper functions.
95 */
96uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +080097 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098{
Tom St Denisf4b373f2016-05-31 08:02:27 -040099 uint32_t ret;
100
Monk Liu15d72fd2017-01-25 15:07:40 +0800101 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800102 BUG_ON(in_interrupt());
103 return amdgpu_virt_kiq_rreg(adev, reg);
104 }
105
Monk Liu15d72fd2017-01-25 15:07:40 +0800106 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Tom St Denisf4b373f2016-05-31 08:02:27 -0400107 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 else {
109 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400110
111 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
112 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
113 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
114 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400116 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
117 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118}
119
120void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +0800121 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400123 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800124
Monk Liu15d72fd2017-01-25 15:07:40 +0800125 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800126 BUG_ON(in_interrupt());
127 return amdgpu_virt_kiq_wreg(adev, reg, v);
128 }
129
Monk Liu15d72fd2017-01-25 15:07:40 +0800130 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
132 else {
133 unsigned long flags;
134
135 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
136 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
137 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
138 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
139 }
140}
141
142u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
143{
144 if ((reg * 4) < adev->rio_mem_size)
145 return ioread32(adev->rio_mem + (reg * 4));
146 else {
147 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
148 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
149 }
150}
151
152void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
153{
154
155 if ((reg * 4) < adev->rio_mem_size)
156 iowrite32(v, adev->rio_mem + (reg * 4));
157 else {
158 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
159 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
160 }
161}
162
163/**
164 * amdgpu_mm_rdoorbell - read a doorbell dword
165 *
166 * @adev: amdgpu_device pointer
167 * @index: doorbell index
168 *
169 * Returns the value in the doorbell aperture at the
170 * requested doorbell index (CIK).
171 */
172u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
173{
174 if (index < adev->doorbell.num_doorbells) {
175 return readl(adev->doorbell.ptr + index);
176 } else {
177 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
178 return 0;
179 }
180}
181
182/**
183 * amdgpu_mm_wdoorbell - write a doorbell dword
184 *
185 * @adev: amdgpu_device pointer
186 * @index: doorbell index
187 * @v: value to write
188 *
189 * Writes @v to the doorbell aperture at the
190 * requested doorbell index (CIK).
191 */
192void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
193{
194 if (index < adev->doorbell.num_doorbells) {
195 writel(v, adev->doorbell.ptr + index);
196 } else {
197 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
198 }
199}
200
201/**
Ken Wang832be402016-03-18 15:23:08 +0800202 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
203 *
204 * @adev: amdgpu_device pointer
205 * @index: doorbell index
206 *
207 * Returns the value in the doorbell aperture at the
208 * requested doorbell index (VEGA10+).
209 */
210u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
211{
212 if (index < adev->doorbell.num_doorbells) {
213 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
214 } else {
215 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
216 return 0;
217 }
218}
219
220/**
221 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
222 *
223 * @adev: amdgpu_device pointer
224 * @index: doorbell index
225 * @v: value to write
226 *
227 * Writes @v to the doorbell aperture at the
228 * requested doorbell index (VEGA10+).
229 */
230void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
231{
232 if (index < adev->doorbell.num_doorbells) {
233 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
234 } else {
235 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
236 }
237}
238
239/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 * amdgpu_invalid_rreg - dummy reg read function
241 *
242 * @adev: amdgpu device pointer
243 * @reg: offset of register
244 *
245 * Dummy register read function. Used for register blocks
246 * that certain asics don't have (all asics).
247 * Returns the value in the register.
248 */
249static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
250{
251 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
252 BUG();
253 return 0;
254}
255
256/**
257 * amdgpu_invalid_wreg - dummy reg write function
258 *
259 * @adev: amdgpu device pointer
260 * @reg: offset of register
261 * @v: value to write to the register
262 *
263 * Dummy register read function. Used for register blocks
264 * that certain asics don't have (all asics).
265 */
266static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
267{
268 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
269 reg, v);
270 BUG();
271}
272
273/**
274 * amdgpu_block_invalid_rreg - dummy reg read function
275 *
276 * @adev: amdgpu device pointer
277 * @block: offset of instance
278 * @reg: offset of register
279 *
280 * Dummy register read function. Used for register blocks
281 * that certain asics don't have (all asics).
282 * Returns the value in the register.
283 */
284static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
285 uint32_t block, uint32_t reg)
286{
287 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
288 reg, block);
289 BUG();
290 return 0;
291}
292
293/**
294 * amdgpu_block_invalid_wreg - dummy reg write function
295 *
296 * @adev: amdgpu device pointer
297 * @block: offset of instance
298 * @reg: offset of register
299 * @v: value to write to the register
300 *
301 * Dummy register read function. Used for register blocks
302 * that certain asics don't have (all asics).
303 */
304static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
305 uint32_t block,
306 uint32_t reg, uint32_t v)
307{
308 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
309 reg, block, v);
310 BUG();
311}
312
313static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
314{
315 int r;
316
317 if (adev->vram_scratch.robj == NULL) {
318 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
Alex Deucher857d9132015-08-27 00:14:16 -0400319 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +0200320 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
321 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +0200322 NULL, NULL, &adev->vram_scratch.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400323 if (r) {
324 return r;
325 }
326 }
327
328 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
329 if (unlikely(r != 0))
330 return r;
331 r = amdgpu_bo_pin(adev->vram_scratch.robj,
332 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
333 if (r) {
334 amdgpu_bo_unreserve(adev->vram_scratch.robj);
335 return r;
336 }
337 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
338 (void **)&adev->vram_scratch.ptr);
339 if (r)
340 amdgpu_bo_unpin(adev->vram_scratch.robj);
341 amdgpu_bo_unreserve(adev->vram_scratch.robj);
342
343 return r;
344}
345
346static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
347{
348 int r;
349
350 if (adev->vram_scratch.robj == NULL) {
351 return;
352 }
353 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
354 if (likely(r == 0)) {
355 amdgpu_bo_kunmap(adev->vram_scratch.robj);
356 amdgpu_bo_unpin(adev->vram_scratch.robj);
357 amdgpu_bo_unreserve(adev->vram_scratch.robj);
358 }
359 amdgpu_bo_unref(&adev->vram_scratch.robj);
360}
361
362/**
363 * amdgpu_program_register_sequence - program an array of registers.
364 *
365 * @adev: amdgpu_device pointer
366 * @registers: pointer to the register array
367 * @array_size: size of the register array
368 *
369 * Programs an array or registers with and and or masks.
370 * This is a helper for setting golden registers.
371 */
372void amdgpu_program_register_sequence(struct amdgpu_device *adev,
373 const u32 *registers,
374 const u32 array_size)
375{
376 u32 tmp, reg, and_mask, or_mask;
377 int i;
378
379 if (array_size % 3)
380 return;
381
382 for (i = 0; i < array_size; i +=3) {
383 reg = registers[i + 0];
384 and_mask = registers[i + 1];
385 or_mask = registers[i + 2];
386
387 if (and_mask == 0xffffffff) {
388 tmp = or_mask;
389 } else {
390 tmp = RREG32(reg);
391 tmp &= ~and_mask;
392 tmp |= or_mask;
393 }
394 WREG32(reg, tmp);
395 }
396}
397
398void amdgpu_pci_config_reset(struct amdgpu_device *adev)
399{
400 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
401}
402
403/*
404 * GPU doorbell aperture helpers function.
405 */
406/**
407 * amdgpu_doorbell_init - Init doorbell driver information.
408 *
409 * @adev: amdgpu_device pointer
410 *
411 * Init doorbell driver information (CIK)
412 * Returns 0 on success, error on failure.
413 */
414static int amdgpu_doorbell_init(struct amdgpu_device *adev)
415{
416 /* doorbell bar mapping */
417 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
418 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
419
Christian Königedf600d2016-05-03 15:54:54 +0200420 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400421 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
422 if (adev->doorbell.num_doorbells == 0)
423 return -EINVAL;
424
Christian König8972e5d2017-03-06 13:34:57 +0100425 adev->doorbell.ptr = ioremap(adev->doorbell.base,
426 adev->doorbell.num_doorbells *
427 sizeof(u32));
428 if (adev->doorbell.ptr == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400429 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430
431 return 0;
432}
433
434/**
435 * amdgpu_doorbell_fini - Tear down doorbell driver information.
436 *
437 * @adev: amdgpu_device pointer
438 *
439 * Tear down doorbell driver information (CIK)
440 */
441static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
442{
443 iounmap(adev->doorbell.ptr);
444 adev->doorbell.ptr = NULL;
445}
446
447/**
448 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
449 * setup amdkfd
450 *
451 * @adev: amdgpu_device pointer
452 * @aperture_base: output returning doorbell aperture base physical address
453 * @aperture_size: output returning doorbell aperture size in bytes
454 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
455 *
456 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
457 * takes doorbells required for its own rings and reports the setup to amdkfd.
458 * amdgpu reserved doorbells are at the start of the doorbell aperture.
459 */
460void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
461 phys_addr_t *aperture_base,
462 size_t *aperture_size,
463 size_t *start_offset)
464{
465 /*
466 * The first num_doorbells are used by amdgpu.
467 * amdkfd takes whatever's left in the aperture.
468 */
469 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
470 *aperture_base = adev->doorbell.base;
471 *aperture_size = adev->doorbell.size;
472 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
473 } else {
474 *aperture_base = 0;
475 *aperture_size = 0;
476 *start_offset = 0;
477 }
478}
479
480/*
481 * amdgpu_wb_*()
482 * Writeback is the the method by which the the GPU updates special pages
483 * in memory with the status of certain GPU events (fences, ring pointers,
484 * etc.).
485 */
486
487/**
488 * amdgpu_wb_fini - Disable Writeback and free memory
489 *
490 * @adev: amdgpu_device pointer
491 *
492 * Disables Writeback and frees the Writeback memory (all asics).
493 * Used at driver shutdown.
494 */
495static void amdgpu_wb_fini(struct amdgpu_device *adev)
496{
497 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400498 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
499 &adev->wb.gpu_addr,
500 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 adev->wb.wb_obj = NULL;
502 }
503}
504
505/**
506 * amdgpu_wb_init- Init Writeback driver info and allocate memory
507 *
508 * @adev: amdgpu_device pointer
509 *
510 * Disables Writeback and frees the Writeback memory (all asics).
511 * Used at driver startup.
512 * Returns 0 on success or an -error on failure.
513 */
514static int amdgpu_wb_init(struct amdgpu_device *adev)
515{
516 int r;
517
518 if (adev->wb.wb_obj == NULL) {
Huang Rui60a970a62017-03-15 10:13:32 +0800519 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
Alex Deuchera76ed482016-10-21 15:30:36 -0400520 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
521 &adev->wb.wb_obj, &adev->wb.gpu_addr,
522 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 if (r) {
524 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
525 return r;
526 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
528 adev->wb.num_wb = AMDGPU_MAX_WB;
529 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
530
531 /* clear wb memory */
Huang Rui60a970a62017-03-15 10:13:32 +0800532 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533 }
534
535 return 0;
536}
537
538/**
539 * amdgpu_wb_get - Allocate a wb entry
540 *
541 * @adev: amdgpu_device pointer
542 * @wb: wb index
543 *
544 * Allocate a wb slot for use by the driver (all asics).
545 * Returns 0 on success or -EINVAL on failure.
546 */
547int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
548{
549 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
550 if (offset < adev->wb.num_wb) {
551 __set_bit(offset, adev->wb.used);
552 *wb = offset;
553 return 0;
554 } else {
555 return -EINVAL;
556 }
557}
558
559/**
Ken Wang70142852016-03-18 15:08:49 +0800560 * amdgpu_wb_get_64bit - Allocate a wb entry
561 *
562 * @adev: amdgpu_device pointer
563 * @wb: wb index
564 *
565 * Allocate a wb slot for use by the driver (all asics).
566 * Returns 0 on success or -EINVAL on failure.
567 */
568int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
569{
570 unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
571 adev->wb.num_wb, 0, 2, 7, 0);
572 if ((offset + 1) < adev->wb.num_wb) {
573 __set_bit(offset, adev->wb.used);
574 __set_bit(offset + 1, adev->wb.used);
575 *wb = offset;
576 return 0;
577 } else {
578 return -EINVAL;
579 }
580}
581
582/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400583 * amdgpu_wb_free - Free a wb entry
584 *
585 * @adev: amdgpu_device pointer
586 * @wb: wb index
587 *
588 * Free a wb slot allocated for use by the driver (all asics)
589 */
590void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
591{
592 if (wb < adev->wb.num_wb)
593 __clear_bit(wb, adev->wb.used);
594}
595
596/**
Ken Wang70142852016-03-18 15:08:49 +0800597 * amdgpu_wb_free_64bit - Free a wb entry
598 *
599 * @adev: amdgpu_device pointer
600 * @wb: wb index
601 *
602 * Free a wb slot allocated for use by the driver (all asics)
603 */
604void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
605{
606 if ((wb + 1) < adev->wb.num_wb) {
607 __clear_bit(wb, adev->wb.used);
608 __clear_bit(wb + 1, adev->wb.used);
609 }
610}
611
612/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613 * amdgpu_vram_location - try to find VRAM location
614 * @adev: amdgpu device structure holding all necessary informations
615 * @mc: memory controller structure holding memory informations
616 * @base: base address at which to put VRAM
617 *
618 * Function will place try to place VRAM at base address provided
619 * as parameter (which is so far either PCI aperture address or
620 * for IGP TOM base address).
621 *
622 * If there is not enough space to fit the unvisible VRAM in the 32bits
623 * address space then we limit the VRAM size to the aperture.
624 *
625 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
626 * this shouldn't be a problem as we are using the PCI aperture as a reference.
627 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
628 * not IGP.
629 *
630 * Note: we use mc_vram_size as on some board we need to program the mc to
631 * cover the whole aperture even if VRAM size is inferior to aperture size
632 * Novell bug 204882 + along with lots of ubuntu ones
633 *
634 * Note: when limiting vram it's safe to overwritte real_vram_size because
635 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
636 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
637 * ones)
638 *
639 * Note: IGP TOM addr should be the same as the aperture addr, we don't
640 * explicitly check for that thought.
641 *
642 * FIXME: when reducing VRAM size align new size on power of 2.
643 */
644void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
645{
646 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
647
648 mc->vram_start = base;
649 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
650 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
651 mc->real_vram_size = mc->aper_size;
652 mc->mc_vram_size = mc->aper_size;
653 }
654 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
655 if (limit && limit < mc->real_vram_size)
656 mc->real_vram_size = limit;
657 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
658 mc->mc_vram_size >> 20, mc->vram_start,
659 mc->vram_end, mc->real_vram_size >> 20);
660}
661
662/**
663 * amdgpu_gtt_location - try to find GTT location
664 * @adev: amdgpu device structure holding all necessary informations
665 * @mc: memory controller structure holding memory informations
666 *
667 * Function will place try to place GTT before or after VRAM.
668 *
669 * If GTT size is bigger than space left then we ajust GTT size.
670 * Thus function will never fails.
671 *
672 * FIXME: when reducing GTT size align new size on power of 2.
673 */
674void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
675{
676 u64 size_af, size_bf;
677
678 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
679 size_bf = mc->vram_start & ~mc->gtt_base_align;
680 if (size_bf > size_af) {
681 if (mc->gtt_size > size_bf) {
682 dev_warn(adev->dev, "limiting GTT\n");
683 mc->gtt_size = size_bf;
684 }
Alex Deucher9dc5a912016-11-17 15:40:22 -0500685 mc->gtt_start = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686 } else {
687 if (mc->gtt_size > size_af) {
688 dev_warn(adev->dev, "limiting GTT\n");
689 mc->gtt_size = size_af;
690 }
691 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
692 }
693 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
694 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
695 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
696}
697
698/*
699 * GPU helpers function.
700 */
701/**
Jim Quc836fec2017-02-10 15:59:59 +0800702 * amdgpu_need_post - check if the hw need post or not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703 *
704 * @adev: amdgpu_device pointer
705 *
Jim Quc836fec2017-02-10 15:59:59 +0800706 * Check if the asic has been initialized (all asics) at driver startup
707 * or post is needed if hw reset is performed.
708 * Returns true if need or false if not.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 */
Jim Quc836fec2017-02-10 15:59:59 +0800710bool amdgpu_need_post(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711{
712 uint32_t reg;
713
Jim Quc836fec2017-02-10 15:59:59 +0800714 if (adev->has_hw_reset) {
715 adev->has_hw_reset = false;
716 return true;
717 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400718 /* then check MEM_SIZE, in case the crtcs are off */
Alex Deucherbbf282d2017-03-03 17:26:10 -0500719 reg = amdgpu_asic_get_config_memsize(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400720
Alex Deucherf2713e82017-03-28 12:19:31 -0400721 if ((reg != 0) && (reg != 0xffffffff))
Jim Quc836fec2017-02-10 15:59:59 +0800722 return false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723
Jim Quc836fec2017-02-10 15:59:59 +0800724 return true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725
726}
727
Monk Liubec86372016-09-14 19:38:08 +0800728static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
729{
730 if (amdgpu_sriov_vf(adev))
731 return false;
732
733 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800734 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
735 * some old smc fw still need driver do vPost otherwise gpu hang, while
736 * those smc fw version above 22.15 doesn't have this flaw, so we force
737 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800738 */
739 if (adev->asic_type == CHIP_FIJI) {
740 int err;
741 uint32_t fw_ver;
742 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
743 /* force vPost if error occured */
744 if (err)
745 return true;
746
747 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800748 if (fw_ver < 0x00160e00)
749 return true;
Monk Liubec86372016-09-14 19:38:08 +0800750 }
Monk Liubec86372016-09-14 19:38:08 +0800751 }
Jim Quc836fec2017-02-10 15:59:59 +0800752 return amdgpu_need_post(adev);
Monk Liubec86372016-09-14 19:38:08 +0800753}
754
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756 * amdgpu_dummy_page_init - init dummy page used by the driver
757 *
758 * @adev: amdgpu_device pointer
759 *
760 * Allocate the dummy page used by the driver (all asics).
761 * This dummy page is used by the driver as a filler for gart entries
762 * when pages are taken out of the GART
763 * Returns 0 on sucess, -ENOMEM on failure.
764 */
765int amdgpu_dummy_page_init(struct amdgpu_device *adev)
766{
767 if (adev->dummy_page.page)
768 return 0;
769 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
770 if (adev->dummy_page.page == NULL)
771 return -ENOMEM;
772 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
773 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
774 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
775 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
776 __free_page(adev->dummy_page.page);
777 adev->dummy_page.page = NULL;
778 return -ENOMEM;
779 }
780 return 0;
781}
782
783/**
784 * amdgpu_dummy_page_fini - free dummy page used by the driver
785 *
786 * @adev: amdgpu_device pointer
787 *
788 * Frees the dummy page used by the driver (all asics).
789 */
790void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
791{
792 if (adev->dummy_page.page == NULL)
793 return;
794 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
795 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
796 __free_page(adev->dummy_page.page);
797 adev->dummy_page.page = NULL;
798}
799
800
801/* ATOM accessor methods */
802/*
803 * ATOM is an interpreted byte code stored in tables in the vbios. The
804 * driver registers callbacks to access registers and the interpreter
805 * in the driver parses the tables and executes then to program specific
806 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
807 * atombios.h, and atom.c
808 */
809
810/**
811 * cail_pll_read - read PLL register
812 *
813 * @info: atom card_info pointer
814 * @reg: PLL register offset
815 *
816 * Provides a PLL register accessor for the atom interpreter (r4xx+).
817 * Returns the value of the PLL register.
818 */
819static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
820{
821 return 0;
822}
823
824/**
825 * cail_pll_write - write PLL register
826 *
827 * @info: atom card_info pointer
828 * @reg: PLL register offset
829 * @val: value to write to the pll register
830 *
831 * Provides a PLL register accessor for the atom interpreter (r4xx+).
832 */
833static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
834{
835
836}
837
838/**
839 * cail_mc_read - read MC (Memory Controller) register
840 *
841 * @info: atom card_info pointer
842 * @reg: MC register offset
843 *
844 * Provides an MC register accessor for the atom interpreter (r4xx+).
845 * Returns the value of the MC register.
846 */
847static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
848{
849 return 0;
850}
851
852/**
853 * cail_mc_write - write MC (Memory Controller) register
854 *
855 * @info: atom card_info pointer
856 * @reg: MC register offset
857 * @val: value to write to the pll register
858 *
859 * Provides a MC register accessor for the atom interpreter (r4xx+).
860 */
861static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
862{
863
864}
865
866/**
867 * cail_reg_write - write MMIO register
868 *
869 * @info: atom card_info pointer
870 * @reg: MMIO register offset
871 * @val: value to write to the pll register
872 *
873 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
874 */
875static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
876{
877 struct amdgpu_device *adev = info->dev->dev_private;
878
879 WREG32(reg, val);
880}
881
882/**
883 * cail_reg_read - read MMIO register
884 *
885 * @info: atom card_info pointer
886 * @reg: MMIO register offset
887 *
888 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
889 * Returns the value of the MMIO register.
890 */
891static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
892{
893 struct amdgpu_device *adev = info->dev->dev_private;
894 uint32_t r;
895
896 r = RREG32(reg);
897 return r;
898}
899
900/**
901 * cail_ioreg_write - write IO register
902 *
903 * @info: atom card_info pointer
904 * @reg: IO register offset
905 * @val: value to write to the pll register
906 *
907 * Provides a IO register accessor for the atom interpreter (r4xx+).
908 */
909static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
910{
911 struct amdgpu_device *adev = info->dev->dev_private;
912
913 WREG32_IO(reg, val);
914}
915
916/**
917 * cail_ioreg_read - read IO register
918 *
919 * @info: atom card_info pointer
920 * @reg: IO register offset
921 *
922 * Provides an IO register accessor for the atom interpreter (r4xx+).
923 * Returns the value of the IO register.
924 */
925static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
926{
927 struct amdgpu_device *adev = info->dev->dev_private;
928 uint32_t r;
929
930 r = RREG32_IO(reg);
931 return r;
932}
933
934/**
935 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
936 *
937 * @adev: amdgpu_device pointer
938 *
939 * Frees the driver info and register access callbacks for the ATOM
940 * interpreter (r4xx+).
941 * Called at driver shutdown.
942 */
943static void amdgpu_atombios_fini(struct amdgpu_device *adev)
944{
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800945 if (adev->mode_info.atom_context) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946 kfree(adev->mode_info.atom_context->scratch);
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800947 kfree(adev->mode_info.atom_context->iio);
948 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949 kfree(adev->mode_info.atom_context);
950 adev->mode_info.atom_context = NULL;
951 kfree(adev->mode_info.atom_card_info);
952 adev->mode_info.atom_card_info = NULL;
953}
954
955/**
956 * amdgpu_atombios_init - init the driver info and callbacks for atombios
957 *
958 * @adev: amdgpu_device pointer
959 *
960 * Initializes the driver info and register access callbacks for the
961 * ATOM interpreter (r4xx+).
962 * Returns 0 on sucess, -ENOMEM on failure.
963 * Called at driver startup.
964 */
965static int amdgpu_atombios_init(struct amdgpu_device *adev)
966{
967 struct card_info *atom_card_info =
968 kzalloc(sizeof(struct card_info), GFP_KERNEL);
969
970 if (!atom_card_info)
971 return -ENOMEM;
972
973 adev->mode_info.atom_card_info = atom_card_info;
974 atom_card_info->dev = adev->ddev;
975 atom_card_info->reg_read = cail_reg_read;
976 atom_card_info->reg_write = cail_reg_write;
977 /* needed for iio ops */
978 if (adev->rio_mem) {
979 atom_card_info->ioreg_read = cail_ioreg_read;
980 atom_card_info->ioreg_write = cail_ioreg_write;
981 } else {
Amber Linb64a18c2017-01-04 08:06:58 -0500982 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 atom_card_info->ioreg_read = cail_reg_read;
984 atom_card_info->ioreg_write = cail_reg_write;
985 }
986 atom_card_info->mc_read = cail_mc_read;
987 atom_card_info->mc_write = cail_mc_write;
988 atom_card_info->pll_read = cail_pll_read;
989 atom_card_info->pll_write = cail_pll_write;
990
991 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
992 if (!adev->mode_info.atom_context) {
993 amdgpu_atombios_fini(adev);
994 return -ENOMEM;
995 }
996
997 mutex_init(&adev->mode_info.atom_context->mutex);
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400998 if (adev->is_atom_fw) {
999 amdgpu_atomfirmware_scratch_regs_init(adev);
1000 amdgpu_atomfirmware_allocate_fb_scratch(adev);
1001 } else {
1002 amdgpu_atombios_scratch_regs_init(adev);
1003 amdgpu_atombios_allocate_fb_scratch(adev);
1004 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005 return 0;
1006}
1007
1008/* if we get transitioned to only one device, take VGA back */
1009/**
1010 * amdgpu_vga_set_decode - enable/disable vga decode
1011 *
1012 * @cookie: amdgpu_device pointer
1013 * @state: enable/disable vga decode
1014 *
1015 * Enable/disable vga decode (all asics).
1016 * Returns VGA resource flags.
1017 */
1018static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
1019{
1020 struct amdgpu_device *adev = cookie;
1021 amdgpu_asic_set_vga_state(adev, state);
1022 if (state)
1023 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1024 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1025 else
1026 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1027}
1028
1029/**
1030 * amdgpu_check_pot_argument - check that argument is a power of two
1031 *
1032 * @arg: value to check
1033 *
1034 * Validates that a certain argument is a power of two (all asics).
1035 * Returns true if argument is valid.
1036 */
1037static bool amdgpu_check_pot_argument(int arg)
1038{
1039 return (arg & (arg - 1)) == 0;
1040}
1041
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001042static void amdgpu_check_block_size(struct amdgpu_device *adev)
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001043{
1044 /* defines number of bits in page table versus page directory,
1045 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1046 * page table and the remaining bits are in the page directory */
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001047 if (amdgpu_vm_block_size == -1)
1048 return;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001049
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001050 if (amdgpu_vm_block_size < 9) {
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001051 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1052 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001053 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001054 }
1055
1056 if (amdgpu_vm_block_size > 24 ||
1057 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1058 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1059 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001060 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001061 }
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001062
1063 return;
1064
1065def_value:
1066 amdgpu_vm_block_size = -1;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001067}
1068
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001069static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1070{
1071 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
1072 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1073 amdgpu_vm_size);
1074 goto def_value;
1075 }
1076
1077 if (amdgpu_vm_size < 1) {
1078 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1079 amdgpu_vm_size);
1080 goto def_value;
1081 }
1082
1083 /*
1084 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1085 */
1086 if (amdgpu_vm_size > 1024) {
1087 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1088 amdgpu_vm_size);
1089 goto def_value;
1090 }
1091
1092 return;
1093
1094def_value:
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001095 amdgpu_vm_size = -1;
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001096}
1097
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001098/**
1099 * amdgpu_check_arguments - validate module params
1100 *
1101 * @adev: amdgpu_device pointer
1102 *
1103 * Validates certain module parameters and updates
1104 * the associated values used by the driver (all asics).
1105 */
1106static void amdgpu_check_arguments(struct amdgpu_device *adev)
1107{
Chunming Zhou5b011232015-12-10 17:34:33 +08001108 if (amdgpu_sched_jobs < 4) {
1109 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1110 amdgpu_sched_jobs);
1111 amdgpu_sched_jobs = 4;
1112 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
1113 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1114 amdgpu_sched_jobs);
1115 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1116 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001117
1118 if (amdgpu_gart_size != -1) {
Christian Königc4e1a132016-03-17 16:25:15 +01001119 /* gtt size must be greater or equal to 32M */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001120 if (amdgpu_gart_size < 32) {
1121 dev_warn(adev->dev, "gart size (%d) too small\n",
1122 amdgpu_gart_size);
1123 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001124 }
1125 }
1126
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001127 amdgpu_check_vm_size(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001128
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001129 amdgpu_check_block_size(adev);
Christian König6a7f76e2016-08-24 15:51:49 +02001130
jimqu526bae32016-11-07 09:53:10 +08001131 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1132 !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +02001133 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1134 amdgpu_vram_page_split);
1135 amdgpu_vram_page_split = 1024;
1136 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001137}
1138
1139/**
1140 * amdgpu_switcheroo_set_state - set switcheroo state
1141 *
1142 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +02001143 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001144 *
1145 * Callback for the switcheroo driver. Suspends or resumes the
1146 * the asics before or after it is powered up using ACPI methods.
1147 */
1148static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1149{
1150 struct drm_device *dev = pci_get_drvdata(pdev);
1151
1152 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1153 return;
1154
1155 if (state == VGA_SWITCHEROO_ON) {
1156 unsigned d3_delay = dev->pdev->d3_delay;
1157
Joe Perches7ca85292017-02-28 04:55:52 -08001158 pr_info("amdgpu: switched on\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 /* don't suspend or resume card normally */
1160 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1161
Alex Deucher810ddc32016-08-23 13:25:49 -04001162 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001163
1164 dev->pdev->d3_delay = d3_delay;
1165
1166 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1167 drm_kms_helper_poll_enable(dev);
1168 } else {
Joe Perches7ca85292017-02-28 04:55:52 -08001169 pr_info("amdgpu: switched off\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001170 drm_kms_helper_poll_disable(dev);
1171 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -04001172 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001173 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1174 }
1175}
1176
1177/**
1178 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1179 *
1180 * @pdev: pci dev pointer
1181 *
1182 * Callback for the switcheroo driver. Check of the switcheroo
1183 * state can be changed.
1184 * Returns true if the state can be changed, false if not.
1185 */
1186static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1187{
1188 struct drm_device *dev = pci_get_drvdata(pdev);
1189
1190 /*
1191 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1192 * locking inversion with the driver load path. And the access here is
1193 * completely racy anyway. So don't bother with locking for now.
1194 */
1195 return dev->open_count == 0;
1196}
1197
1198static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1199 .set_gpu_state = amdgpu_switcheroo_set_state,
1200 .reprobe = NULL,
1201 .can_switch = amdgpu_switcheroo_can_switch,
1202};
1203
1204int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001205 enum amd_ip_block_type block_type,
1206 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001207{
1208 int i, r = 0;
1209
1210 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001211 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001212 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001213 if (adev->ip_blocks[i].version->type != block_type)
1214 continue;
1215 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1216 continue;
1217 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1218 (void *)adev, state);
1219 if (r)
1220 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1221 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001222 }
1223 return r;
1224}
1225
1226int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001227 enum amd_ip_block_type block_type,
1228 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001229{
1230 int i, r = 0;
1231
1232 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001233 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001234 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001235 if (adev->ip_blocks[i].version->type != block_type)
1236 continue;
1237 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1238 continue;
1239 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1240 (void *)adev, state);
1241 if (r)
1242 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1243 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001244 }
1245 return r;
1246}
1247
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001248void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1249{
1250 int i;
1251
1252 for (i = 0; i < adev->num_ip_blocks; i++) {
1253 if (!adev->ip_blocks[i].status.valid)
1254 continue;
1255 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1256 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1257 }
1258}
1259
Alex Deucher5dbbb602016-06-23 11:41:04 -04001260int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1261 enum amd_ip_block_type block_type)
1262{
1263 int i, r;
1264
1265 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001266 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001267 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001268 if (adev->ip_blocks[i].version->type == block_type) {
1269 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001270 if (r)
1271 return r;
1272 break;
1273 }
1274 }
1275 return 0;
1276
1277}
1278
1279bool amdgpu_is_idle(struct amdgpu_device *adev,
1280 enum amd_ip_block_type block_type)
1281{
1282 int i;
1283
1284 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001285 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001286 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001287 if (adev->ip_blocks[i].version->type == block_type)
1288 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001289 }
1290 return true;
1291
1292}
1293
Alex Deuchera1255102016-10-13 17:41:13 -04001294struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1295 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296{
1297 int i;
1298
1299 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -04001300 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001301 return &adev->ip_blocks[i];
1302
1303 return NULL;
1304}
1305
1306/**
1307 * amdgpu_ip_block_version_cmp
1308 *
1309 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001310 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001311 * @major: major version
1312 * @minor: minor version
1313 *
1314 * return 0 if equal or greater
1315 * return 1 if smaller or the ip_block doesn't exist
1316 */
1317int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001318 enum amd_ip_block_type type,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001319 u32 major, u32 minor)
1320{
Alex Deuchera1255102016-10-13 17:41:13 -04001321 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322
Alex Deuchera1255102016-10-13 17:41:13 -04001323 if (ip_block && ((ip_block->version->major > major) ||
1324 ((ip_block->version->major == major) &&
1325 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001326 return 0;
1327
1328 return 1;
1329}
1330
Alex Deuchera1255102016-10-13 17:41:13 -04001331/**
1332 * amdgpu_ip_block_add
1333 *
1334 * @adev: amdgpu_device pointer
1335 * @ip_block_version: pointer to the IP to add
1336 *
1337 * Adds the IP block driver information to the collection of IPs
1338 * on the asic.
1339 */
1340int amdgpu_ip_block_add(struct amdgpu_device *adev,
1341 const struct amdgpu_ip_block_version *ip_block_version)
1342{
1343 if (!ip_block_version)
1344 return -EINVAL;
1345
1346 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1347
1348 return 0;
1349}
1350
Alex Deucher483ef982016-09-30 12:43:04 -04001351static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001352{
1353 adev->enable_virtual_display = false;
1354
1355 if (amdgpu_virtual_display) {
1356 struct drm_device *ddev = adev->ddev;
1357 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001358 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001359
1360 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1361 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001362 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1363 pciaddname = strsep(&pciaddname_tmp, ",");
Yintian Tao967de2a2017-01-22 15:16:51 +08001364 if (!strcmp("all", pciaddname)
1365 || !strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001366 long num_crtc;
1367 int res = -1;
1368
Emily Deng9accf2f2016-08-10 16:01:25 +08001369 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001370
1371 if (pciaddname_tmp)
1372 res = kstrtol(pciaddname_tmp, 10,
1373 &num_crtc);
1374
1375 if (!res) {
1376 if (num_crtc < 1)
1377 num_crtc = 1;
1378 if (num_crtc > 6)
1379 num_crtc = 6;
1380 adev->mode_info.num_crtc = num_crtc;
1381 } else {
1382 adev->mode_info.num_crtc = 1;
1383 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001384 break;
1385 }
1386 }
1387
Emily Deng0f663562016-09-30 13:02:18 -04001388 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1389 amdgpu_virtual_display, pci_address_name,
1390 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001391
1392 kfree(pciaddstr);
1393 }
1394}
1395
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001396static int amdgpu_early_init(struct amdgpu_device *adev)
1397{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001398 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001399
Alex Deucher483ef982016-09-30 12:43:04 -04001400 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001401
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001402 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001403 case CHIP_TOPAZ:
1404 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001405 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001406 case CHIP_POLARIS11:
1407 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001408 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001409 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001410 case CHIP_STONEY:
1411 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001412 adev->family = AMDGPU_FAMILY_CZ;
1413 else
1414 adev->family = AMDGPU_FAMILY_VI;
1415
1416 r = vi_set_ip_blocks(adev);
1417 if (r)
1418 return r;
1419 break;
Ken Wang33f34802016-01-21 17:29:41 +08001420#ifdef CONFIG_DRM_AMDGPU_SI
1421 case CHIP_VERDE:
1422 case CHIP_TAHITI:
1423 case CHIP_PITCAIRN:
1424 case CHIP_OLAND:
1425 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001426 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001427 r = si_set_ip_blocks(adev);
1428 if (r)
1429 return r;
1430 break;
1431#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001432#ifdef CONFIG_DRM_AMDGPU_CIK
1433 case CHIP_BONAIRE:
1434 case CHIP_HAWAII:
1435 case CHIP_KAVERI:
1436 case CHIP_KABINI:
1437 case CHIP_MULLINS:
1438 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1439 adev->family = AMDGPU_FAMILY_CI;
1440 else
1441 adev->family = AMDGPU_FAMILY_KV;
1442
1443 r = cik_set_ip_blocks(adev);
1444 if (r)
1445 return r;
1446 break;
1447#endif
Ken Wang460826e2017-03-06 14:53:16 -05001448 case CHIP_VEGA10:
1449 adev->family = AMDGPU_FAMILY_AI;
1450
1451 r = soc15_set_ip_blocks(adev);
1452 if (r)
1453 return r;
1454 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001455 default:
1456 /* FIXME: not supported yet */
1457 return -EINVAL;
1458 }
1459
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001460 if (amdgpu_sriov_vf(adev)) {
1461 r = amdgpu_virt_request_full_gpu(adev, true);
1462 if (r)
1463 return r;
1464 }
1465
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001466 for (i = 0; i < adev->num_ip_blocks; i++) {
1467 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1468 DRM_ERROR("disabled ip block: %d\n", i);
Alex Deuchera1255102016-10-13 17:41:13 -04001469 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001470 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001471 if (adev->ip_blocks[i].version->funcs->early_init) {
1472 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001473 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001474 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001475 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001476 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1477 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001478 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001479 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001480 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001481 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001482 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001483 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001484 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001485 }
1486 }
1487
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001488 adev->cg_flags &= amdgpu_cg_mask;
1489 adev->pg_flags &= amdgpu_pg_mask;
1490
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001491 return 0;
1492}
1493
1494static int amdgpu_init(struct amdgpu_device *adev)
1495{
1496 int i, r;
1497
1498 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001499 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001500 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001501 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001502 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001503 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1504 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001505 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001506 }
Alex Deuchera1255102016-10-13 17:41:13 -04001507 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001508 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001509 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001510 r = amdgpu_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001511 if (r) {
1512 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001513 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001514 }
Alex Deuchera1255102016-10-13 17:41:13 -04001515 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001516 if (r) {
1517 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001518 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001519 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001520 r = amdgpu_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001521 if (r) {
1522 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001523 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001524 }
Alex Deuchera1255102016-10-13 17:41:13 -04001525 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001526
1527 /* right after GMC hw init, we create CSA */
1528 if (amdgpu_sriov_vf(adev)) {
1529 r = amdgpu_allocate_static_csa(adev);
1530 if (r) {
1531 DRM_ERROR("allocate CSA failed %d\n", r);
1532 return r;
1533 }
1534 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001535 }
1536 }
1537
1538 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001539 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001540 continue;
1541 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001542 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001543 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001544 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001545 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001546 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1547 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001548 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001549 }
Alex Deuchera1255102016-10-13 17:41:13 -04001550 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001551 }
1552
1553 return 0;
1554}
1555
1556static int amdgpu_late_init(struct amdgpu_device *adev)
1557{
1558 int i = 0, r;
1559
1560 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001561 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001562 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001563 if (adev->ip_blocks[i].version->funcs->late_init) {
1564 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001565 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001566 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1567 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001568 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001569 }
Alex Deuchera1255102016-10-13 17:41:13 -04001570 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001571 }
Alex Deucher4a446d52016-10-07 14:48:18 -04001572 /* skip CG for VCE/UVD, it's handled specially */
Alex Deuchera1255102016-10-13 17:41:13 -04001573 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1574 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
Alex Deucher4a446d52016-10-07 14:48:18 -04001575 /* enable clockgating to save power */
Alex Deuchera1255102016-10-13 17:41:13 -04001576 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1577 AMD_CG_STATE_GATE);
Alex Deucher4a446d52016-10-07 14:48:18 -04001578 if (r) {
1579 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001580 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher4a446d52016-10-07 14:48:18 -04001581 return r;
1582 }
Arindam Nathb0b00ff2016-10-07 19:01:37 +05301583 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001584 }
1585
Tom St Denisd1aff8e2016-08-09 18:01:55 -04001586 amdgpu_dpm_enable_uvd(adev, false);
1587 amdgpu_dpm_enable_vce(adev, false);
1588
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001589 return 0;
1590}
1591
1592static int amdgpu_fini(struct amdgpu_device *adev)
1593{
1594 int i, r;
1595
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001596 /* need to disable SMC first */
1597 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001598 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001599 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001600 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001601 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001602 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1603 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001604 if (r) {
1605 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001606 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001607 return r;
1608 }
Alex Deuchera1255102016-10-13 17:41:13 -04001609 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001610 /* XXX handle errors */
1611 if (r) {
1612 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001613 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001614 }
Alex Deuchera1255102016-10-13 17:41:13 -04001615 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001616 break;
1617 }
1618 }
1619
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001620 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001621 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001622 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001623 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001624 amdgpu_wb_fini(adev);
1625 amdgpu_vram_scratch_fini(adev);
1626 }
Rex Zhu8201a672016-11-24 21:44:44 +08001627
1628 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1629 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1630 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1631 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1632 AMD_CG_STATE_UNGATE);
1633 if (r) {
1634 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1635 adev->ip_blocks[i].version->funcs->name, r);
1636 return r;
1637 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001638 }
Rex Zhu8201a672016-11-24 21:44:44 +08001639
Alex Deuchera1255102016-10-13 17:41:13 -04001640 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001641 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001642 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001643 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1644 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001645 }
Rex Zhu8201a672016-11-24 21:44:44 +08001646
Alex Deuchera1255102016-10-13 17:41:13 -04001647 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001648 }
1649
1650 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001651 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001652 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001653 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001654 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001655 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001656 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1657 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001658 }
Alex Deuchera1255102016-10-13 17:41:13 -04001659 adev->ip_blocks[i].status.sw = false;
1660 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001661 }
1662
Monk Liua6dcfd92016-05-19 14:36:34 +08001663 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001664 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001665 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001666 if (adev->ip_blocks[i].version->funcs->late_fini)
1667 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1668 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001669 }
1670
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001671 if (amdgpu_sriov_vf(adev)) {
Monk Liu24936642017-01-09 15:54:32 +08001672 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001673 amdgpu_virt_release_full_gpu(adev, false);
1674 }
Monk Liu24936642017-01-09 15:54:32 +08001675
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001676 return 0;
1677}
1678
Alex Deucherfaefba92016-12-06 10:38:29 -05001679int amdgpu_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001680{
1681 int i, r;
1682
Xiangliang Yue941ea92017-01-18 12:47:55 +08001683 if (amdgpu_sriov_vf(adev))
1684 amdgpu_virt_request_full_gpu(adev, false);
1685
Flora Cuic5a93a22016-02-26 10:45:25 +08001686 /* ungate SMC block first */
1687 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1688 AMD_CG_STATE_UNGATE);
1689 if (r) {
1690 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1691 }
1692
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001693 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001694 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001695 continue;
1696 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001697 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001698 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1699 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001700 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001701 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1702 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001703 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001704 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001705 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001706 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001707 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001708 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001709 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1710 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001711 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001712 }
1713
Xiangliang Yue941ea92017-01-18 12:47:55 +08001714 if (amdgpu_sriov_vf(adev))
1715 amdgpu_virt_release_full_gpu(adev, false);
1716
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001717 return 0;
1718}
1719
Monk Liue4f0fdc2017-02-09 11:55:49 +08001720static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001721{
1722 int i, r;
1723
1724 for (i = 0; i < adev->num_ip_blocks; i++) {
1725 if (!adev->ip_blocks[i].status.valid)
1726 continue;
1727
1728 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1729 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1730 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
Monk Liue4f0fdc2017-02-09 11:55:49 +08001731 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001732
1733 if (r) {
1734 DRM_ERROR("resume of IP block <%s> failed %d\n",
1735 adev->ip_blocks[i].version->funcs->name, r);
1736 return r;
1737 }
1738 }
1739
1740 return 0;
1741}
1742
Monk Liue4f0fdc2017-02-09 11:55:49 +08001743static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001744{
1745 int i, r;
1746
1747 for (i = 0; i < adev->num_ip_blocks; i++) {
1748 if (!adev->ip_blocks[i].status.valid)
1749 continue;
1750
1751 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1752 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1753 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1754 continue;
1755
Monk Liue4f0fdc2017-02-09 11:55:49 +08001756 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001757 if (r) {
1758 DRM_ERROR("resume of IP block <%s> failed %d\n",
1759 adev->ip_blocks[i].version->funcs->name, r);
1760 return r;
1761 }
1762 }
1763
1764 return 0;
1765}
1766
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001767static int amdgpu_resume(struct amdgpu_device *adev)
1768{
1769 int i, r;
1770
1771 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001772 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001773 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001774 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001775 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001776 DRM_ERROR("resume of IP block <%s> failed %d\n",
1777 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001778 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001779 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001780 }
1781
1782 return 0;
1783}
1784
Monk Liu4e99a442016-03-31 13:26:59 +08001785static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04001786{
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001787 if (adev->is_atom_fw) {
1788 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1789 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1790 } else {
1791 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1792 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1793 }
Andres Rodriguez048765a2016-06-11 02:51:32 -04001794}
1795
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001796/**
1797 * amdgpu_device_init - initialize the driver
1798 *
1799 * @adev: amdgpu_device pointer
1800 * @pdev: drm dev pointer
1801 * @pdev: pci dev pointer
1802 * @flags: driver flags
1803 *
1804 * Initializes the driver info and hw (all asics).
1805 * Returns 0 for success or an error on failure.
1806 * Called at driver startup.
1807 */
1808int amdgpu_device_init(struct amdgpu_device *adev,
1809 struct drm_device *ddev,
1810 struct pci_dev *pdev,
1811 uint32_t flags)
1812{
1813 int r, i;
1814 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02001815 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001816
1817 adev->shutdown = false;
1818 adev->dev = &pdev->dev;
1819 adev->ddev = ddev;
1820 adev->pdev = pdev;
1821 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001822 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001823 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1824 adev->mc.gtt_size = 512 * 1024 * 1024;
1825 adev->accel_working = false;
1826 adev->num_rings = 0;
1827 adev->mman.buffer_funcs = NULL;
1828 adev->mman.buffer_funcs_ring = NULL;
1829 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01001830 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001831 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001832 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001833
1834 adev->smc_rreg = &amdgpu_invalid_rreg;
1835 adev->smc_wreg = &amdgpu_invalid_wreg;
1836 adev->pcie_rreg = &amdgpu_invalid_rreg;
1837 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001838 adev->pciep_rreg = &amdgpu_invalid_rreg;
1839 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001840 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1841 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1842 adev->didt_rreg = &amdgpu_invalid_rreg;
1843 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001844 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1845 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001846 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1847 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1848
Rex Zhuccdbb202016-06-08 12:47:41 +08001849
Alex Deucher3e39ab92015-06-05 15:04:33 -04001850 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1851 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1852 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001853
1854 /* mutex initialization are all done here so we
1855 * can recall function without having locking issues */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001856 atomic_set(&adev->irq.ih.lock, 0);
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001857 mutex_init(&adev->firmware.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001858 mutex_init(&adev->pm.mutex);
1859 mutex_init(&adev->gfx.gpu_clock_mutex);
1860 mutex_init(&adev->srbm_mutex);
1861 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001862 mutex_init(&adev->mn_lock);
1863 hash_init(adev->mn_hash);
1864
1865 amdgpu_check_arguments(adev);
1866
1867 /* Registers mapping */
1868 /* TODO: block userspace mapping of io register */
1869 spin_lock_init(&adev->mmio_idx_lock);
1870 spin_lock_init(&adev->smc_idx_lock);
1871 spin_lock_init(&adev->pcie_idx_lock);
1872 spin_lock_init(&adev->uvd_ctx_idx_lock);
1873 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08001874 spin_lock_init(&adev->gc_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001875 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02001876 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001877
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001878 INIT_LIST_HEAD(&adev->shadow_list);
1879 mutex_init(&adev->shadow_list_lock);
1880
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001881 INIT_LIST_HEAD(&adev->gtt_list);
1882 spin_lock_init(&adev->gtt_list_lock);
1883
Ken Wangda69c1612016-01-21 19:08:55 +08001884 if (adev->asic_type >= CHIP_BONAIRE) {
1885 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1886 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1887 } else {
1888 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1889 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1890 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001891
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001892 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1893 if (adev->rmmio == NULL) {
1894 return -ENOMEM;
1895 }
1896 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1897 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1898
Ken Wangda69c1612016-01-21 19:08:55 +08001899 if (adev->asic_type >= CHIP_BONAIRE)
1900 /* doorbell bar mapping */
1901 amdgpu_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001902
1903 /* io port mapping */
1904 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1905 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1906 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1907 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1908 break;
1909 }
1910 }
1911 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05001912 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001913
1914 /* early init functions */
1915 r = amdgpu_early_init(adev);
1916 if (r)
1917 return r;
1918
1919 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1920 /* this will fail for cards that aren't VGA class devices, just
1921 * ignore it */
1922 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1923
1924 if (amdgpu_runtime_pm == 1)
1925 runtime = true;
Alex Deuchere9bef452016-04-25 13:12:18 -04001926 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001927 runtime = true;
Lukas Wunner84c8b222017-03-10 21:23:45 +01001928 if (!pci_is_thunderbolt_attached(adev->pdev))
1929 vga_switcheroo_register_client(adev->pdev,
1930 &amdgpu_switcheroo_ops, runtime);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001931 if (runtime)
1932 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1933
1934 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04001935 if (!amdgpu_get_bios(adev)) {
1936 r = -EINVAL;
1937 goto failed;
1938 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01001939
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001940 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001941 if (r) {
1942 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001943 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001944 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001945
Monk Liu4e99a442016-03-31 13:26:59 +08001946 /* detect if we are with an SRIOV vbios */
1947 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001948
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001949 /* Post card if necessary */
Monk Liubec86372016-09-14 19:38:08 +08001950 if (amdgpu_vpost_needed(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001951 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08001952 dev_err(adev->dev, "no vBIOS found\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001953 r = -EINVAL;
1954 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001955 }
Monk Liubec86372016-09-14 19:38:08 +08001956 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08001957 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1958 if (r) {
1959 dev_err(adev->dev, "gpu post error!\n");
1960 goto failed;
1961 }
1962 } else {
1963 DRM_INFO("GPU post is not needed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001964 }
1965
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001966 if (!adev->is_atom_fw) {
1967 /* Initialize clocks */
1968 r = amdgpu_atombios_get_clock_info(adev);
1969 if (r) {
1970 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
1971 return r;
1972 }
1973 /* init i2c buses */
1974 amdgpu_atombios_i2c_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001975 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001976
1977 /* Fence driver */
1978 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001979 if (r) {
1980 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001981 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001982 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001983
1984 /* init the mode config */
1985 drm_mode_config_init(adev->ddev);
1986
1987 r = amdgpu_init(adev);
1988 if (r) {
Alex Deucher2c1a2782015-12-07 17:02:53 -05001989 dev_err(adev->dev, "amdgpu_init failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001990 amdgpu_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001991 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001992 }
1993
1994 adev->accel_working = true;
1995
Marek Olšák95844d22016-08-17 23:49:27 +02001996 /* Initialize the buffer migration limit. */
1997 if (amdgpu_moverate >= 0)
1998 max_MBps = amdgpu_moverate;
1999 else
2000 max_MBps = 8; /* Allow 8 MB/s. */
2001 /* Get a log2 for easy divisions. */
2002 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2003
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002004 r = amdgpu_ib_pool_init(adev);
2005 if (r) {
2006 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deucher83ba1262016-06-03 18:21:41 -04002007 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002008 }
2009
2010 r = amdgpu_ib_ring_tests(adev);
2011 if (r)
2012 DRM_ERROR("ib ring test failed (%d).\n", r);
2013
Monk Liu9bc92b92017-02-08 17:38:13 +08002014 amdgpu_fbdev_init(adev);
2015
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002016 r = amdgpu_gem_debugfs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002017 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002018 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002019
2020 r = amdgpu_debugfs_regs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002021 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002022 DRM_ERROR("registering register debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002023
Huang Rui50ab2532016-06-12 15:51:09 +08002024 r = amdgpu_debugfs_firmware_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002025 if (r)
Huang Rui50ab2532016-06-12 15:51:09 +08002026 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
Huang Rui50ab2532016-06-12 15:51:09 +08002027
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002028 if ((amdgpu_testing & 1)) {
2029 if (adev->accel_working)
2030 amdgpu_test_moves(adev);
2031 else
2032 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2033 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002034 if (amdgpu_benchmarking) {
2035 if (adev->accel_working)
2036 amdgpu_benchmark(adev, amdgpu_benchmarking);
2037 else
2038 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2039 }
2040
2041 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2042 * explicit gating rather than handling it automatically.
2043 */
2044 r = amdgpu_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002045 if (r) {
2046 dev_err(adev->dev, "amdgpu_late_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04002047 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002048 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002049
2050 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04002051
2052failed:
2053 if (runtime)
2054 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2055 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002056}
2057
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002058/**
2059 * amdgpu_device_fini - tear down the driver
2060 *
2061 * @adev: amdgpu_device pointer
2062 *
2063 * Tear down the driver info (all asics).
2064 * Called at driver shutdown.
2065 */
2066void amdgpu_device_fini(struct amdgpu_device *adev)
2067{
2068 int r;
2069
2070 DRM_INFO("amdgpu: finishing device.\n");
2071 adev->shutdown = true;
Grazvydas Ignotasa951ed82016-09-25 23:34:48 +03002072 drm_crtc_force_disable_all(adev->ddev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002073 /* evict vram memory */
2074 amdgpu_bo_evict_vram(adev);
2075 amdgpu_ib_pool_fini(adev);
2076 amdgpu_fence_driver_fini(adev);
2077 amdgpu_fbdev_fini(adev);
2078 r = amdgpu_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002079 adev->accel_working = false;
2080 /* free i2c buses */
2081 amdgpu_i2c_fini(adev);
2082 amdgpu_atombios_fini(adev);
2083 kfree(adev->bios);
2084 adev->bios = NULL;
Lukas Wunner84c8b222017-03-10 21:23:45 +01002085 if (!pci_is_thunderbolt_attached(adev->pdev))
2086 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002087 if (adev->flags & AMD_IS_PX)
2088 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002089 vga_client_register(adev->pdev, NULL, NULL, NULL);
2090 if (adev->rio_mem)
2091 pci_iounmap(adev->pdev, adev->rio_mem);
2092 adev->rio_mem = NULL;
2093 iounmap(adev->rmmio);
2094 adev->rmmio = NULL;
Ken Wangda69c1612016-01-21 19:08:55 +08002095 if (adev->asic_type >= CHIP_BONAIRE)
2096 amdgpu_doorbell_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002097 amdgpu_debugfs_regs_cleanup(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002098}
2099
2100
2101/*
2102 * Suspend & resume.
2103 */
2104/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002105 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002106 *
2107 * @pdev: drm dev pointer
2108 * @state: suspend state
2109 *
2110 * Puts the hw in the suspend state (all asics).
2111 * Returns 0 for success or an error on failure.
2112 * Called at driver suspend.
2113 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002114int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002115{
2116 struct amdgpu_device *adev;
2117 struct drm_crtc *crtc;
2118 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002119 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002120
2121 if (dev == NULL || dev->dev_private == NULL) {
2122 return -ENODEV;
2123 }
2124
2125 adev = dev->dev_private;
2126
2127 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2128 return 0;
2129
2130 drm_kms_helper_poll_disable(dev);
2131
2132 /* turn off display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002133 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002134 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2135 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2136 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002137 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002138
Alex Deucher756e6882015-10-08 00:03:36 -04002139 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002140 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04002141 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002142 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2143 struct amdgpu_bo *robj;
2144
Alex Deucher756e6882015-10-08 00:03:36 -04002145 if (amdgpu_crtc->cursor_bo) {
2146 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2147 r = amdgpu_bo_reserve(aobj, false);
2148 if (r == 0) {
2149 amdgpu_bo_unpin(aobj);
2150 amdgpu_bo_unreserve(aobj);
2151 }
2152 }
2153
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002154 if (rfb == NULL || rfb->obj == NULL) {
2155 continue;
2156 }
2157 robj = gem_to_amdgpu_bo(rfb->obj);
2158 /* don't unpin kernel fb objects */
2159 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2160 r = amdgpu_bo_reserve(robj, false);
2161 if (r == 0) {
2162 amdgpu_bo_unpin(robj);
2163 amdgpu_bo_unreserve(robj);
2164 }
2165 }
2166 }
2167 /* evict vram memory */
2168 amdgpu_bo_evict_vram(adev);
2169
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002170 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002171
2172 r = amdgpu_suspend(adev);
2173
Alex Deuchera0a71e42016-10-10 12:41:36 -04002174 /* evict remaining vram memory
2175 * This second call to evict vram is to evict the gart page table
2176 * using the CPU.
2177 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002178 amdgpu_bo_evict_vram(adev);
2179
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002180 if (adev->is_atom_fw)
2181 amdgpu_atomfirmware_scratch_regs_save(adev);
2182 else
2183 amdgpu_atombios_scratch_regs_save(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002184 pci_save_state(dev->pdev);
2185 if (suspend) {
2186 /* Shut down the device */
2187 pci_disable_device(dev->pdev);
2188 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002189 } else {
2190 r = amdgpu_asic_reset(adev);
2191 if (r)
2192 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002193 }
2194
2195 if (fbcon) {
2196 console_lock();
2197 amdgpu_fbdev_set_suspend(adev, 1);
2198 console_unlock();
2199 }
2200 return 0;
2201}
2202
2203/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002204 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002205 *
2206 * @pdev: drm dev pointer
2207 *
2208 * Bring the hw back to operating state (all asics).
2209 * Returns 0 for success or an error on failure.
2210 * Called at driver resume.
2211 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002212int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002213{
2214 struct drm_connector *connector;
2215 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002216 struct drm_crtc *crtc;
Huang Rui03161a62017-04-13 16:12:26 +08002217 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002218
2219 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2220 return 0;
2221
jimqu74b0b152016-09-07 17:09:12 +08002222 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002223 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002224
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002225 if (resume) {
2226 pci_set_power_state(dev->pdev, PCI_D0);
2227 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002228 r = pci_enable_device(dev->pdev);
Huang Rui03161a62017-04-13 16:12:26 +08002229 if (r)
2230 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002231 }
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002232 if (adev->is_atom_fw)
2233 amdgpu_atomfirmware_scratch_regs_restore(adev);
2234 else
2235 amdgpu_atombios_scratch_regs_restore(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002236
2237 /* post card */
Jim Quc836fec2017-02-10 15:59:59 +08002238 if (amdgpu_need_post(adev)) {
jimqu74b0b152016-09-07 17:09:12 +08002239 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2240 if (r)
2241 DRM_ERROR("amdgpu asic init failed\n");
2242 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002243
2244 r = amdgpu_resume(adev);
Rex Zhue6707212017-03-30 13:21:01 +08002245 if (r) {
Flora Cuica198522016-02-04 15:10:08 +08002246 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
Huang Rui03161a62017-04-13 16:12:26 +08002247 goto unlock;
Rex Zhue6707212017-03-30 13:21:01 +08002248 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002249 amdgpu_fence_driver_resume(adev);
2250
Flora Cuica198522016-02-04 15:10:08 +08002251 if (resume) {
2252 r = amdgpu_ib_ring_tests(adev);
2253 if (r)
2254 DRM_ERROR("ib ring test failed (%d).\n", r);
2255 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002256
2257 r = amdgpu_late_init(adev);
Huang Rui03161a62017-04-13 16:12:26 +08002258 if (r)
2259 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002260
Alex Deucher756e6882015-10-08 00:03:36 -04002261 /* pin cursors */
2262 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2263 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2264
2265 if (amdgpu_crtc->cursor_bo) {
2266 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2267 r = amdgpu_bo_reserve(aobj, false);
2268 if (r == 0) {
2269 r = amdgpu_bo_pin(aobj,
2270 AMDGPU_GEM_DOMAIN_VRAM,
2271 &amdgpu_crtc->cursor_addr);
2272 if (r != 0)
2273 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2274 amdgpu_bo_unreserve(aobj);
2275 }
2276 }
2277 }
2278
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002279 /* blat the mode back in */
2280 if (fbcon) {
2281 drm_helper_resume_force_mode(dev);
2282 /* turn on display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002283 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002284 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2285 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2286 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002287 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002288 }
2289
2290 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002291
2292 /*
2293 * Most of the connector probing functions try to acquire runtime pm
2294 * refs to ensure that the GPU is powered on when connector polling is
2295 * performed. Since we're calling this from a runtime PM callback,
2296 * trying to acquire rpm refs will cause us to deadlock.
2297 *
2298 * Since we're guaranteed to be holding the rpm lock, it's safe to
2299 * temporarily disable the rpm helpers so this doesn't deadlock us.
2300 */
2301#ifdef CONFIG_PM
2302 dev->dev->power.disable_depth++;
2303#endif
Alex Deucher54fb2a52015-11-24 14:30:56 -05002304 drm_helper_hpd_irq_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002305#ifdef CONFIG_PM
2306 dev->dev->power.disable_depth--;
2307#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002308
Huang Rui03161a62017-04-13 16:12:26 +08002309 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002310 amdgpu_fbdev_set_suspend(adev, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002311
Huang Rui03161a62017-04-13 16:12:26 +08002312unlock:
2313 if (fbcon)
2314 console_unlock();
2315
2316 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002317}
2318
Chunming Zhou63fbf422016-07-15 11:19:20 +08002319static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2320{
2321 int i;
2322 bool asic_hang = false;
2323
2324 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002325 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002326 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002327 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2328 adev->ip_blocks[i].status.hang =
2329 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2330 if (adev->ip_blocks[i].status.hang) {
2331 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002332 asic_hang = true;
2333 }
2334 }
2335 return asic_hang;
2336}
2337
Baoyou Xie4d446652016-09-18 22:09:35 +08002338static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002339{
2340 int i, r = 0;
2341
2342 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002343 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002344 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002345 if (adev->ip_blocks[i].status.hang &&
2346 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2347 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002348 if (r)
2349 return r;
2350 }
2351 }
2352
2353 return 0;
2354}
2355
Chunming Zhou35d782f2016-07-15 15:57:13 +08002356static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2357{
Alex Deucherda146d32016-10-13 16:07:03 -04002358 int i;
2359
2360 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002361 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002362 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002363 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2364 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2365 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2366 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2367 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002368 DRM_INFO("Some block need full reset!\n");
2369 return true;
2370 }
2371 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002372 }
2373 return false;
2374}
2375
2376static int amdgpu_soft_reset(struct amdgpu_device *adev)
2377{
2378 int i, r = 0;
2379
2380 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002381 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002382 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002383 if (adev->ip_blocks[i].status.hang &&
2384 adev->ip_blocks[i].version->funcs->soft_reset) {
2385 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002386 if (r)
2387 return r;
2388 }
2389 }
2390
2391 return 0;
2392}
2393
2394static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2395{
2396 int i, r = 0;
2397
2398 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002399 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002400 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002401 if (adev->ip_blocks[i].status.hang &&
2402 adev->ip_blocks[i].version->funcs->post_soft_reset)
2403 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002404 if (r)
2405 return r;
2406 }
2407
2408 return 0;
2409}
2410
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002411bool amdgpu_need_backup(struct amdgpu_device *adev)
2412{
2413 if (adev->flags & AMD_IS_APU)
2414 return false;
2415
2416 return amdgpu_lockup_timeout > 0 ? true : false;
2417}
2418
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002419static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2420 struct amdgpu_ring *ring,
2421 struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +01002422 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002423{
2424 uint32_t domain;
2425 int r;
2426
2427 if (!bo->shadow)
2428 return 0;
2429
2430 r = amdgpu_bo_reserve(bo, false);
2431 if (r)
2432 return r;
2433 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2434 /* if bo has been evicted, then no need to recover */
2435 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2436 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2437 NULL, fence, true);
2438 if (r) {
2439 DRM_ERROR("recover page table failed!\n");
2440 goto err;
2441 }
2442 }
2443err:
2444 amdgpu_bo_unreserve(bo);
2445 return r;
2446}
2447
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002448/**
Monk Liua90ad3c2017-01-23 14:22:08 +08002449 * amdgpu_sriov_gpu_reset - reset the asic
2450 *
2451 * @adev: amdgpu device pointer
2452 * @voluntary: if this reset is requested by guest.
2453 * (true means by guest and false means by HYPERVISOR )
2454 *
2455 * Attempt the reset the GPU if it has hung (all asics).
2456 * for SRIOV case.
2457 * Returns 0 for success or an error on failure.
2458 */
2459int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, bool voluntary)
2460{
2461 int i, r = 0;
2462 int resched;
2463 struct amdgpu_bo *bo, *tmp;
2464 struct amdgpu_ring *ring;
2465 struct dma_fence *fence = NULL, *next = NULL;
2466
Monk Liu147b5982017-01-25 15:48:01 +08002467 mutex_lock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002468 atomic_inc(&adev->gpu_reset_counter);
Monk Liu1fb37a32017-01-26 15:36:37 +08002469 adev->gfx.in_reset = true;
Monk Liua90ad3c2017-01-23 14:22:08 +08002470
2471 /* block TTM */
2472 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2473
2474 /* block scheduler */
2475 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2476 ring = adev->rings[i];
2477
2478 if (!ring || !ring->sched.thread)
2479 continue;
2480
2481 kthread_park(ring->sched.thread);
2482 amd_sched_hw_job_reset(&ring->sched);
2483 }
2484
2485 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2486 amdgpu_fence_driver_force_completion(adev);
2487
2488 /* request to take full control of GPU before re-initialization */
2489 if (voluntary)
2490 amdgpu_virt_reset_gpu(adev);
2491 else
2492 amdgpu_virt_request_full_gpu(adev, true);
2493
2494
2495 /* Resume IP prior to SMC */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002496 amdgpu_sriov_reinit_early(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002497
2498 /* we need recover gart prior to run SMC/CP/SDMA resume */
2499 amdgpu_ttm_recover_gart(adev);
2500
2501 /* now we are okay to resume SMC/CP/SDMA */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002502 amdgpu_sriov_reinit_late(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002503
2504 amdgpu_irq_gpu_reset_resume_helper(adev);
2505
2506 if (amdgpu_ib_ring_tests(adev))
2507 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2508
2509 /* release full control of GPU after ib test */
2510 amdgpu_virt_release_full_gpu(adev, true);
2511
2512 DRM_INFO("recover vram bo from shadow\n");
2513
2514 ring = adev->mman.buffer_funcs_ring;
2515 mutex_lock(&adev->shadow_list_lock);
2516 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2517 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2518 if (fence) {
2519 r = dma_fence_wait(fence, false);
2520 if (r) {
2521 WARN(r, "recovery from shadow isn't completed\n");
2522 break;
2523 }
2524 }
2525
2526 dma_fence_put(fence);
2527 fence = next;
2528 }
2529 mutex_unlock(&adev->shadow_list_lock);
2530
2531 if (fence) {
2532 r = dma_fence_wait(fence, false);
2533 if (r)
2534 WARN(r, "recovery from shadow isn't completed\n");
2535 }
2536 dma_fence_put(fence);
2537
2538 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2539 struct amdgpu_ring *ring = adev->rings[i];
2540 if (!ring || !ring->sched.thread)
2541 continue;
2542
2543 amd_sched_job_recovery(&ring->sched);
2544 kthread_unpark(ring->sched.thread);
2545 }
2546
2547 drm_helper_resume_force_mode(adev->ddev);
2548 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2549 if (r) {
2550 /* bad news, how to tell it to userspace ? */
2551 dev_info(adev->dev, "GPU reset failed\n");
2552 }
2553
Monk Liu1fb37a32017-01-26 15:36:37 +08002554 adev->gfx.in_reset = false;
Monk Liu147b5982017-01-25 15:48:01 +08002555 mutex_unlock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002556 return r;
2557}
2558
2559/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002560 * amdgpu_gpu_reset - reset the asic
2561 *
2562 * @adev: amdgpu device pointer
2563 *
2564 * Attempt the reset the GPU if it has hung (all asics).
2565 * Returns 0 for success or an error on failure.
2566 */
2567int amdgpu_gpu_reset(struct amdgpu_device *adev)
2568{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002569 int i, r;
2570 int resched;
Chunming Zhou35d782f2016-07-15 15:57:13 +08002571 bool need_full_reset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002572
Xiangliang Yufb140b22016-12-17 22:48:57 +08002573 if (amdgpu_sriov_vf(adev))
Monk Liua90ad3c2017-01-23 14:22:08 +08002574 return amdgpu_sriov_gpu_reset(adev, true);
Xiangliang Yufb140b22016-12-17 22:48:57 +08002575
Chunming Zhou63fbf422016-07-15 11:19:20 +08002576 if (!amdgpu_check_soft_reset(adev)) {
2577 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2578 return 0;
2579 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002580
Marek Olšákd94aed52015-05-05 21:13:49 +02002581 atomic_inc(&adev->gpu_reset_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002582
Chunming Zhoua3c47d62016-06-30 16:44:41 +08002583 /* block TTM */
2584 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2585
Chunming Zhou0875dc92016-06-12 15:41:58 +08002586 /* block scheduler */
2587 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2588 struct amdgpu_ring *ring = adev->rings[i];
2589
2590 if (!ring)
2591 continue;
2592 kthread_park(ring->sched.thread);
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002593 amd_sched_hw_job_reset(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002594 }
Chunming Zhou2200eda2016-06-30 16:53:02 +08002595 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2596 amdgpu_fence_driver_force_completion(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002597
Chunming Zhou35d782f2016-07-15 15:57:13 +08002598 need_full_reset = amdgpu_need_full_reset(adev);
2599
2600 if (!need_full_reset) {
2601 amdgpu_pre_soft_reset(adev);
2602 r = amdgpu_soft_reset(adev);
2603 amdgpu_post_soft_reset(adev);
2604 if (r || amdgpu_check_soft_reset(adev)) {
2605 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2606 need_full_reset = true;
2607 }
2608 }
2609
2610 if (need_full_reset) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002611 r = amdgpu_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002612
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002613retry:
Chunming Zhou35d782f2016-07-15 15:57:13 +08002614 /* Disable fb access */
2615 if (adev->mode_info.num_crtc) {
2616 struct amdgpu_mode_mc_save save;
2617 amdgpu_display_stop_mc_access(adev, &save);
2618 amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
2619 }
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002620 if (adev->is_atom_fw)
2621 amdgpu_atomfirmware_scratch_regs_save(adev);
2622 else
2623 amdgpu_atombios_scratch_regs_save(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002624 r = amdgpu_asic_reset(adev);
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002625 if (adev->is_atom_fw)
2626 amdgpu_atomfirmware_scratch_regs_restore(adev);
2627 else
2628 amdgpu_atombios_scratch_regs_restore(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002629 /* post card */
2630 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002631
Chunming Zhou35d782f2016-07-15 15:57:13 +08002632 if (!r) {
2633 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2634 r = amdgpu_resume(adev);
2635 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002636 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002637 if (!r) {
Chunming Zhoue72cfd52016-07-27 13:15:20 +08002638 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002639 if (need_full_reset && amdgpu_need_backup(adev)) {
2640 r = amdgpu_ttm_recover_gart(adev);
2641 if (r)
2642 DRM_ERROR("gart recovery failed!!!\n");
2643 }
Chunming Zhou1f465082016-06-30 15:02:26 +08002644 r = amdgpu_ib_ring_tests(adev);
2645 if (r) {
2646 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Chunming Zhou40019dc2016-06-29 16:01:49 +08002647 r = amdgpu_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002648 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002649 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002650 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002651 /**
2652 * recovery vm page tables, since we cannot depend on VRAM is
2653 * consistent after gpu full reset.
2654 */
2655 if (need_full_reset && amdgpu_need_backup(adev)) {
2656 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2657 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002658 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002659
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002660 DRM_INFO("recover vram bo from shadow\n");
2661 mutex_lock(&adev->shadow_list_lock);
2662 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2663 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2664 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002665 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002666 if (r) {
Monk Liu1d7b17b2017-01-22 18:52:56 +08002667 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002668 break;
2669 }
2670 }
2671
Chris Wilsonf54d1862016-10-25 13:00:45 +01002672 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002673 fence = next;
2674 }
2675 mutex_unlock(&adev->shadow_list_lock);
2676 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002677 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002678 if (r)
Monk Liu1d7b17b2017-01-22 18:52:56 +08002679 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002680 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01002681 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002682 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002683 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2684 struct amdgpu_ring *ring = adev->rings[i];
2685 if (!ring)
2686 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002687
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002688 amd_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002689 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002690 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002691 } else {
Chunming Zhou2200eda2016-06-30 16:53:02 +08002692 dev_err(adev->dev, "asic resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002693 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Chunming Zhou0875dc92016-06-12 15:41:58 +08002694 if (adev->rings[i]) {
2695 kthread_unpark(adev->rings[i]->sched.thread);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002696 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002697 }
2698 }
2699
2700 drm_helper_resume_force_mode(adev->ddev);
2701
2702 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2703 if (r) {
2704 /* bad news, how to tell it to userspace ? */
2705 dev_info(adev->dev, "GPU reset failed\n");
2706 }
2707
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002708 return r;
2709}
2710
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002711void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2712{
2713 u32 mask;
2714 int ret;
2715
Alex Deuchercd474ba2016-02-04 10:21:23 -05002716 if (amdgpu_pcie_gen_cap)
2717 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2718
2719 if (amdgpu_pcie_lane_cap)
2720 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2721
2722 /* covers APUs as well */
2723 if (pci_is_root_bus(adev->pdev->bus)) {
2724 if (adev->pm.pcie_gen_mask == 0)
2725 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2726 if (adev->pm.pcie_mlw_mask == 0)
2727 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002728 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002729 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05002730
2731 if (adev->pm.pcie_gen_mask == 0) {
2732 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2733 if (!ret) {
2734 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2735 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2736 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2737
2738 if (mask & DRM_PCIE_SPEED_25)
2739 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2740 if (mask & DRM_PCIE_SPEED_50)
2741 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2742 if (mask & DRM_PCIE_SPEED_80)
2743 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2744 } else {
2745 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2746 }
2747 }
2748 if (adev->pm.pcie_mlw_mask == 0) {
2749 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2750 if (!ret) {
2751 switch (mask) {
2752 case 32:
2753 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2754 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2755 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2756 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2757 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2758 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2759 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2760 break;
2761 case 16:
2762 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2763 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2764 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2765 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2766 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2767 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2768 break;
2769 case 12:
2770 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2771 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2772 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2773 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2774 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2775 break;
2776 case 8:
2777 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2778 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2779 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2780 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2781 break;
2782 case 4:
2783 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2784 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2785 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2786 break;
2787 case 2:
2788 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2789 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2790 break;
2791 case 1:
2792 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2793 break;
2794 default:
2795 break;
2796 }
2797 } else {
2798 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002799 }
2800 }
2801}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002802
2803/*
2804 * Debugfs
2805 */
2806int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04002807 const struct drm_info_list *files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002808 unsigned nfiles)
2809{
2810 unsigned i;
2811
2812 for (i = 0; i < adev->debugfs_count; i++) {
2813 if (adev->debugfs[i].files == files) {
2814 /* Already registered */
2815 return 0;
2816 }
2817 }
2818
2819 i = adev->debugfs_count + 1;
2820 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2821 DRM_ERROR("Reached maximum number of debugfs components.\n");
2822 DRM_ERROR("Report so we increase "
2823 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2824 return -EINVAL;
2825 }
2826 adev->debugfs[adev->debugfs_count].files = files;
2827 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2828 adev->debugfs_count = i;
2829#if defined(CONFIG_DEBUG_FS)
2830 drm_debugfs_create_files(files, nfiles,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002831 adev->ddev->primary->debugfs_root,
2832 adev->ddev->primary);
2833#endif
2834 return 0;
2835}
2836
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002837#if defined(CONFIG_DEBUG_FS)
2838
2839static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2840 size_t size, loff_t *pos)
2841{
Al Viro45063092016-12-04 18:24:56 -05002842 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002843 ssize_t result = 0;
2844 int r;
Tom St Denisbd122672016-07-28 09:39:22 -04002845 bool pm_pg_lock, use_bank;
Tom St Denis566281592016-06-27 11:55:07 -04002846 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002847
2848 if (size & 0x3 || *pos & 0x3)
2849 return -EINVAL;
2850
Tom St Denisbd122672016-07-28 09:39:22 -04002851 /* are we reading registers for which a PG lock is necessary? */
2852 pm_pg_lock = (*pos >> 23) & 1;
2853
Tom St Denis566281592016-06-27 11:55:07 -04002854 if (*pos & (1ULL << 62)) {
2855 se_bank = (*pos >> 24) & 0x3FF;
2856 sh_bank = (*pos >> 34) & 0x3FF;
2857 instance_bank = (*pos >> 44) & 0x3FF;
Tom St Denis32977f92016-10-09 07:41:26 -04002858
2859 if (se_bank == 0x3FF)
2860 se_bank = 0xFFFFFFFF;
2861 if (sh_bank == 0x3FF)
2862 sh_bank = 0xFFFFFFFF;
2863 if (instance_bank == 0x3FF)
2864 instance_bank = 0xFFFFFFFF;
Tom St Denis566281592016-06-27 11:55:07 -04002865 use_bank = 1;
Tom St Denis566281592016-06-27 11:55:07 -04002866 } else {
2867 use_bank = 0;
2868 }
2869
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002870 *pos &= (1UL << 22) - 1;
Tom St Denisbd122672016-07-28 09:39:22 -04002871
Tom St Denis566281592016-06-27 11:55:07 -04002872 if (use_bank) {
Tom St Denis32977f92016-10-09 07:41:26 -04002873 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2874 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
Tom St Denis566281592016-06-27 11:55:07 -04002875 return -EINVAL;
2876 mutex_lock(&adev->grbm_idx_mutex);
2877 amdgpu_gfx_select_se_sh(adev, se_bank,
2878 sh_bank, instance_bank);
2879 }
2880
Tom St Denisbd122672016-07-28 09:39:22 -04002881 if (pm_pg_lock)
2882 mutex_lock(&adev->pm.mutex);
2883
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002884 while (size) {
2885 uint32_t value;
2886
2887 if (*pos > adev->rmmio_size)
Tom St Denis566281592016-06-27 11:55:07 -04002888 goto end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002889
2890 value = RREG32(*pos >> 2);
2891 r = put_user(value, (uint32_t *)buf);
Tom St Denis566281592016-06-27 11:55:07 -04002892 if (r) {
2893 result = r;
2894 goto end;
2895 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002896
2897 result += 4;
2898 buf += 4;
2899 *pos += 4;
2900 size -= 4;
2901 }
2902
Tom St Denis566281592016-06-27 11:55:07 -04002903end:
2904 if (use_bank) {
2905 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2906 mutex_unlock(&adev->grbm_idx_mutex);
2907 }
2908
Tom St Denisbd122672016-07-28 09:39:22 -04002909 if (pm_pg_lock)
2910 mutex_unlock(&adev->pm.mutex);
2911
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002912 return result;
2913}
2914
2915static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2916 size_t size, loff_t *pos)
2917{
Al Viro45063092016-12-04 18:24:56 -05002918 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002919 ssize_t result = 0;
2920 int r;
Tom St Denis394fdde2016-10-10 07:31:23 -04002921 bool pm_pg_lock, use_bank;
2922 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002923
2924 if (size & 0x3 || *pos & 0x3)
2925 return -EINVAL;
2926
Tom St Denis394fdde2016-10-10 07:31:23 -04002927 /* are we reading registers for which a PG lock is necessary? */
2928 pm_pg_lock = (*pos >> 23) & 1;
2929
2930 if (*pos & (1ULL << 62)) {
2931 se_bank = (*pos >> 24) & 0x3FF;
2932 sh_bank = (*pos >> 34) & 0x3FF;
2933 instance_bank = (*pos >> 44) & 0x3FF;
2934
2935 if (se_bank == 0x3FF)
2936 se_bank = 0xFFFFFFFF;
2937 if (sh_bank == 0x3FF)
2938 sh_bank = 0xFFFFFFFF;
2939 if (instance_bank == 0x3FF)
2940 instance_bank = 0xFFFFFFFF;
2941 use_bank = 1;
2942 } else {
2943 use_bank = 0;
2944 }
2945
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002946 *pos &= (1UL << 22) - 1;
Tom St Denis394fdde2016-10-10 07:31:23 -04002947
2948 if (use_bank) {
2949 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2950 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2951 return -EINVAL;
2952 mutex_lock(&adev->grbm_idx_mutex);
2953 amdgpu_gfx_select_se_sh(adev, se_bank,
2954 sh_bank, instance_bank);
2955 }
2956
2957 if (pm_pg_lock)
2958 mutex_lock(&adev->pm.mutex);
2959
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002960 while (size) {
2961 uint32_t value;
2962
2963 if (*pos > adev->rmmio_size)
2964 return result;
2965
2966 r = get_user(value, (uint32_t *)buf);
2967 if (r)
2968 return r;
2969
2970 WREG32(*pos >> 2, value);
2971
2972 result += 4;
2973 buf += 4;
2974 *pos += 4;
2975 size -= 4;
2976 }
2977
Tom St Denis394fdde2016-10-10 07:31:23 -04002978 if (use_bank) {
2979 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2980 mutex_unlock(&adev->grbm_idx_mutex);
2981 }
2982
2983 if (pm_pg_lock)
2984 mutex_unlock(&adev->pm.mutex);
2985
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002986 return result;
2987}
2988
Tom St Denisadcec282016-04-15 13:08:44 -04002989static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2990 size_t size, loff_t *pos)
2991{
Al Viro45063092016-12-04 18:24:56 -05002992 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002993 ssize_t result = 0;
2994 int r;
2995
2996 if (size & 0x3 || *pos & 0x3)
2997 return -EINVAL;
2998
2999 while (size) {
3000 uint32_t value;
3001
3002 value = RREG32_PCIE(*pos >> 2);
3003 r = put_user(value, (uint32_t *)buf);
3004 if (r)
3005 return r;
3006
3007 result += 4;
3008 buf += 4;
3009 *pos += 4;
3010 size -= 4;
3011 }
3012
3013 return result;
3014}
3015
3016static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3017 size_t size, loff_t *pos)
3018{
Al Viro45063092016-12-04 18:24:56 -05003019 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003020 ssize_t result = 0;
3021 int r;
3022
3023 if (size & 0x3 || *pos & 0x3)
3024 return -EINVAL;
3025
3026 while (size) {
3027 uint32_t value;
3028
3029 r = get_user(value, (uint32_t *)buf);
3030 if (r)
3031 return r;
3032
3033 WREG32_PCIE(*pos >> 2, value);
3034
3035 result += 4;
3036 buf += 4;
3037 *pos += 4;
3038 size -= 4;
3039 }
3040
3041 return result;
3042}
3043
3044static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3045 size_t size, loff_t *pos)
3046{
Al Viro45063092016-12-04 18:24:56 -05003047 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003048 ssize_t result = 0;
3049 int r;
3050
3051 if (size & 0x3 || *pos & 0x3)
3052 return -EINVAL;
3053
3054 while (size) {
3055 uint32_t value;
3056
3057 value = RREG32_DIDT(*pos >> 2);
3058 r = put_user(value, (uint32_t *)buf);
3059 if (r)
3060 return r;
3061
3062 result += 4;
3063 buf += 4;
3064 *pos += 4;
3065 size -= 4;
3066 }
3067
3068 return result;
3069}
3070
3071static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3072 size_t size, loff_t *pos)
3073{
Al Viro45063092016-12-04 18:24:56 -05003074 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003075 ssize_t result = 0;
3076 int r;
3077
3078 if (size & 0x3 || *pos & 0x3)
3079 return -EINVAL;
3080
3081 while (size) {
3082 uint32_t value;
3083
3084 r = get_user(value, (uint32_t *)buf);
3085 if (r)
3086 return r;
3087
3088 WREG32_DIDT(*pos >> 2, value);
3089
3090 result += 4;
3091 buf += 4;
3092 *pos += 4;
3093 size -= 4;
3094 }
3095
3096 return result;
3097}
3098
3099static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3100 size_t size, loff_t *pos)
3101{
Al Viro45063092016-12-04 18:24:56 -05003102 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003103 ssize_t result = 0;
3104 int r;
3105
3106 if (size & 0x3 || *pos & 0x3)
3107 return -EINVAL;
3108
3109 while (size) {
3110 uint32_t value;
3111
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003112 value = RREG32_SMC(*pos);
Tom St Denisadcec282016-04-15 13:08:44 -04003113 r = put_user(value, (uint32_t *)buf);
3114 if (r)
3115 return r;
3116
3117 result += 4;
3118 buf += 4;
3119 *pos += 4;
3120 size -= 4;
3121 }
3122
3123 return result;
3124}
3125
3126static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3127 size_t size, loff_t *pos)
3128{
Al Viro45063092016-12-04 18:24:56 -05003129 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003130 ssize_t result = 0;
3131 int r;
3132
3133 if (size & 0x3 || *pos & 0x3)
3134 return -EINVAL;
3135
3136 while (size) {
3137 uint32_t value;
3138
3139 r = get_user(value, (uint32_t *)buf);
3140 if (r)
3141 return r;
3142
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003143 WREG32_SMC(*pos, value);
Tom St Denisadcec282016-04-15 13:08:44 -04003144
3145 result += 4;
3146 buf += 4;
3147 *pos += 4;
3148 size -= 4;
3149 }
3150
3151 return result;
3152}
3153
Tom St Denis1e051412016-06-27 09:57:18 -04003154static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3155 size_t size, loff_t *pos)
3156{
Al Viro45063092016-12-04 18:24:56 -05003157 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis1e051412016-06-27 09:57:18 -04003158 ssize_t result = 0;
3159 int r;
3160 uint32_t *config, no_regs = 0;
3161
3162 if (size & 0x3 || *pos & 0x3)
3163 return -EINVAL;
3164
Markus Elfringecab7662016-09-18 17:00:52 +02003165 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
Tom St Denis1e051412016-06-27 09:57:18 -04003166 if (!config)
3167 return -ENOMEM;
3168
3169 /* version, increment each time something is added */
Tom St Denis9a999352017-01-18 13:01:25 -05003170 config[no_regs++] = 3;
Tom St Denis1e051412016-06-27 09:57:18 -04003171 config[no_regs++] = adev->gfx.config.max_shader_engines;
3172 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3173 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3174 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3175 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3176 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3177 config[no_regs++] = adev->gfx.config.max_gprs;
3178 config[no_regs++] = adev->gfx.config.max_gs_threads;
3179 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3180 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3181 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3182 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3183 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3184 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3185 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3186 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3187 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3188 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3189 config[no_regs++] = adev->gfx.config.num_gpus;
3190 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3191 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3192 config[no_regs++] = adev->gfx.config.gb_addr_config;
3193 config[no_regs++] = adev->gfx.config.num_rbs;
3194
Tom St Denis89a8f302016-08-12 15:14:31 -04003195 /* rev==1 */
3196 config[no_regs++] = adev->rev_id;
3197 config[no_regs++] = adev->pg_flags;
3198 config[no_regs++] = adev->cg_flags;
3199
Tom St Denise9f11dc2016-08-17 12:00:51 -04003200 /* rev==2 */
3201 config[no_regs++] = adev->family;
3202 config[no_regs++] = adev->external_rev_id;
3203
Tom St Denis9a999352017-01-18 13:01:25 -05003204 /* rev==3 */
3205 config[no_regs++] = adev->pdev->device;
3206 config[no_regs++] = adev->pdev->revision;
3207 config[no_regs++] = adev->pdev->subsystem_device;
3208 config[no_regs++] = adev->pdev->subsystem_vendor;
3209
Tom St Denis1e051412016-06-27 09:57:18 -04003210 while (size && (*pos < no_regs * 4)) {
3211 uint32_t value;
3212
3213 value = config[*pos >> 2];
3214 r = put_user(value, (uint32_t *)buf);
3215 if (r) {
3216 kfree(config);
3217 return r;
3218 }
3219
3220 result += 4;
3221 buf += 4;
3222 *pos += 4;
3223 size -= 4;
3224 }
3225
3226 kfree(config);
3227 return result;
3228}
3229
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003230static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3231 size_t size, loff_t *pos)
3232{
Al Viro45063092016-12-04 18:24:56 -05003233 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003234 int idx, x, outsize, r, valuesize;
3235 uint32_t values[16];
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003236
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003237 if (size & 3 || *pos & 0x3)
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003238 return -EINVAL;
3239
Samuel Pitoiset3cbc6142017-02-15 19:32:29 +01003240 if (amdgpu_dpm == 0)
3241 return -EINVAL;
3242
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003243 /* convert offset to sensor number */
3244 idx = *pos >> 2;
3245
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003246 valuesize = sizeof(values);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003247 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003248 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
Samuel Pitoiset3cbc6142017-02-15 19:32:29 +01003249 else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3250 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3251 &valuesize);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003252 else
3253 return -EINVAL;
3254
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003255 if (size > valuesize)
3256 return -EINVAL;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003257
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003258 outsize = 0;
3259 x = 0;
3260 if (!r) {
3261 while (size) {
3262 r = put_user(values[x++], (int32_t *)buf);
3263 buf += 4;
3264 size -= 4;
3265 outsize += 4;
3266 }
3267 }
3268
3269 return !r ? outsize : r;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003270}
Tom St Denis1e051412016-06-27 09:57:18 -04003271
Tom St Denis273d7aa2016-10-11 14:48:55 -04003272static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3273 size_t size, loff_t *pos)
3274{
3275 struct amdgpu_device *adev = f->f_inode->i_private;
3276 int r, x;
3277 ssize_t result=0;
Tom St Denis472259f2016-10-14 09:49:09 -04003278 uint32_t offset, se, sh, cu, wave, simd, data[32];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003279
3280 if (size & 3 || *pos & 3)
3281 return -EINVAL;
3282
3283 /* decode offset */
3284 offset = (*pos & 0x7F);
3285 se = ((*pos >> 7) & 0xFF);
3286 sh = ((*pos >> 15) & 0xFF);
3287 cu = ((*pos >> 23) & 0xFF);
3288 wave = ((*pos >> 31) & 0xFF);
3289 simd = ((*pos >> 37) & 0xFF);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003290
3291 /* switch to the specific se/sh/cu */
3292 mutex_lock(&adev->grbm_idx_mutex);
3293 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3294
3295 x = 0;
Tom St Denis472259f2016-10-14 09:49:09 -04003296 if (adev->gfx.funcs->read_wave_data)
3297 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003298
3299 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3300 mutex_unlock(&adev->grbm_idx_mutex);
3301
Tom St Denis5ecfb3b2016-10-13 12:15:03 -04003302 if (!x)
3303 return -EINVAL;
3304
Tom St Denis472259f2016-10-14 09:49:09 -04003305 while (size && (offset < x * 4)) {
Tom St Denis273d7aa2016-10-11 14:48:55 -04003306 uint32_t value;
3307
Tom St Denis472259f2016-10-14 09:49:09 -04003308 value = data[offset >> 2];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003309 r = put_user(value, (uint32_t *)buf);
3310 if (r)
3311 return r;
3312
3313 result += 4;
3314 buf += 4;
Tom St Denis472259f2016-10-14 09:49:09 -04003315 offset += 4;
Tom St Denis273d7aa2016-10-11 14:48:55 -04003316 size -= 4;
3317 }
3318
3319 return result;
3320}
3321
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003322static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3323 size_t size, loff_t *pos)
3324{
3325 struct amdgpu_device *adev = f->f_inode->i_private;
3326 int r;
3327 ssize_t result = 0;
3328 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3329
3330 if (size & 3 || *pos & 3)
3331 return -EINVAL;
3332
3333 /* decode offset */
3334 offset = (*pos & 0xFFF); /* in dwords */
3335 se = ((*pos >> 12) & 0xFF);
3336 sh = ((*pos >> 20) & 0xFF);
3337 cu = ((*pos >> 28) & 0xFF);
3338 wave = ((*pos >> 36) & 0xFF);
3339 simd = ((*pos >> 44) & 0xFF);
3340 thread = ((*pos >> 52) & 0xFF);
3341 bank = ((*pos >> 60) & 1);
3342
3343 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3344 if (!data)
3345 return -ENOMEM;
3346
3347 /* switch to the specific se/sh/cu */
3348 mutex_lock(&adev->grbm_idx_mutex);
3349 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3350
3351 if (bank == 0) {
3352 if (adev->gfx.funcs->read_wave_vgprs)
3353 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3354 } else {
3355 if (adev->gfx.funcs->read_wave_sgprs)
3356 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3357 }
3358
3359 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3360 mutex_unlock(&adev->grbm_idx_mutex);
3361
3362 while (size) {
3363 uint32_t value;
3364
3365 value = data[offset++];
3366 r = put_user(value, (uint32_t *)buf);
3367 if (r) {
3368 result = r;
3369 goto err;
3370 }
3371
3372 result += 4;
3373 buf += 4;
3374 size -= 4;
3375 }
3376
3377err:
3378 kfree(data);
3379 return result;
3380}
3381
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003382static const struct file_operations amdgpu_debugfs_regs_fops = {
3383 .owner = THIS_MODULE,
3384 .read = amdgpu_debugfs_regs_read,
3385 .write = amdgpu_debugfs_regs_write,
3386 .llseek = default_llseek
3387};
Tom St Denisadcec282016-04-15 13:08:44 -04003388static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3389 .owner = THIS_MODULE,
3390 .read = amdgpu_debugfs_regs_didt_read,
3391 .write = amdgpu_debugfs_regs_didt_write,
3392 .llseek = default_llseek
3393};
3394static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3395 .owner = THIS_MODULE,
3396 .read = amdgpu_debugfs_regs_pcie_read,
3397 .write = amdgpu_debugfs_regs_pcie_write,
3398 .llseek = default_llseek
3399};
3400static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3401 .owner = THIS_MODULE,
3402 .read = amdgpu_debugfs_regs_smc_read,
3403 .write = amdgpu_debugfs_regs_smc_write,
3404 .llseek = default_llseek
3405};
3406
Tom St Denis1e051412016-06-27 09:57:18 -04003407static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3408 .owner = THIS_MODULE,
3409 .read = amdgpu_debugfs_gca_config_read,
3410 .llseek = default_llseek
3411};
3412
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003413static const struct file_operations amdgpu_debugfs_sensors_fops = {
3414 .owner = THIS_MODULE,
3415 .read = amdgpu_debugfs_sensor_read,
3416 .llseek = default_llseek
3417};
3418
Tom St Denis273d7aa2016-10-11 14:48:55 -04003419static const struct file_operations amdgpu_debugfs_wave_fops = {
3420 .owner = THIS_MODULE,
3421 .read = amdgpu_debugfs_wave_read,
3422 .llseek = default_llseek
3423};
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003424static const struct file_operations amdgpu_debugfs_gpr_fops = {
3425 .owner = THIS_MODULE,
3426 .read = amdgpu_debugfs_gpr_read,
3427 .llseek = default_llseek
3428};
Tom St Denis273d7aa2016-10-11 14:48:55 -04003429
Tom St Denisadcec282016-04-15 13:08:44 -04003430static const struct file_operations *debugfs_regs[] = {
3431 &amdgpu_debugfs_regs_fops,
3432 &amdgpu_debugfs_regs_didt_fops,
3433 &amdgpu_debugfs_regs_pcie_fops,
3434 &amdgpu_debugfs_regs_smc_fops,
Tom St Denis1e051412016-06-27 09:57:18 -04003435 &amdgpu_debugfs_gca_config_fops,
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003436 &amdgpu_debugfs_sensors_fops,
Tom St Denis273d7aa2016-10-11 14:48:55 -04003437 &amdgpu_debugfs_wave_fops,
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003438 &amdgpu_debugfs_gpr_fops,
Tom St Denisadcec282016-04-15 13:08:44 -04003439};
3440
3441static const char *debugfs_regs_names[] = {
3442 "amdgpu_regs",
3443 "amdgpu_regs_didt",
3444 "amdgpu_regs_pcie",
3445 "amdgpu_regs_smc",
Tom St Denis1e051412016-06-27 09:57:18 -04003446 "amdgpu_gca_config",
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003447 "amdgpu_sensors",
Tom St Denis273d7aa2016-10-11 14:48:55 -04003448 "amdgpu_wave",
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003449 "amdgpu_gpr",
Tom St Denisadcec282016-04-15 13:08:44 -04003450};
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003451
3452static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3453{
3454 struct drm_minor *minor = adev->ddev->primary;
3455 struct dentry *ent, *root = minor->debugfs_root;
Tom St Denisadcec282016-04-15 13:08:44 -04003456 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003457
Tom St Denisadcec282016-04-15 13:08:44 -04003458 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3459 ent = debugfs_create_file(debugfs_regs_names[i],
3460 S_IFREG | S_IRUGO, root,
3461 adev, debugfs_regs[i]);
3462 if (IS_ERR(ent)) {
3463 for (j = 0; j < i; j++) {
3464 debugfs_remove(adev->debugfs_regs[i]);
3465 adev->debugfs_regs[i] = NULL;
3466 }
3467 return PTR_ERR(ent);
3468 }
3469
3470 if (!i)
3471 i_size_write(ent->d_inode, adev->rmmio_size);
3472 adev->debugfs_regs[i] = ent;
3473 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003474
3475 return 0;
3476}
3477
3478static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3479{
Tom St Denisadcec282016-04-15 13:08:44 -04003480 unsigned i;
3481
3482 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3483 if (adev->debugfs_regs[i]) {
3484 debugfs_remove(adev->debugfs_regs[i]);
3485 adev->debugfs_regs[i] = NULL;
3486 }
3487 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003488}
3489
3490int amdgpu_debugfs_init(struct drm_minor *minor)
3491{
3492 return 0;
3493}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003494#else
3495static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3496{
3497 return 0;
3498}
3499static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003500#endif