blob: 829224d2a3ed54453b301f3c928776856d29f308 [file] [log] [blame]
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +09001/*
2 * Device Tree Source for the r8a7791 SoC
3 *
Kazuya Mizuguchi118e4e62015-02-19 10:43:10 -05004 * Copyright (C) 2013-2015 Renesas Electronics Corporation
Sergei Shtylyov2e5d55c2014-02-20 02:27:04 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart59e79892013-12-11 15:05:16 +010013#include <dt-bindings/clock/r8a7791-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090017/ {
18 compatible = "renesas,r8a7791";
19 interrupt-parent = <&gic>;
20 #address-cells = <2>;
21 #size-cells = <2>;
22
Wolfram Sang5bd3de72014-02-17 11:44:41 +010023 aliases {
24 i2c0 = &i2c0;
25 i2c1 = &i2c1;
26 i2c2 = &i2c2;
27 i2c3 = &i2c3;
28 i2c4 = &i2c4;
29 i2c5 = &i2c5;
Wolfram Sang36408d92014-03-10 12:26:58 +010030 i2c6 = &i2c6;
31 i2c7 = &i2c7;
32 i2c8 = &i2c8;
Geert Uytterhoeven6f3e4ee2014-02-25 11:30:14 +010033 spi0 = &qspi;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +040037 vin0 = &vin0;
38 vin1 = &vin1;
39 vin2 = &vin2;
Wolfram Sang5bd3de72014-02-17 11:44:41 +010040 };
41
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090042 cpus {
43 #address-cells = <1>;
44 #size-cells = <0>;
45
46 cpu0: cpu@0 {
47 device_type = "cpu";
48 compatible = "arm,cortex-a15";
49 reg = <0>;
Magnus Damm896b79d2014-03-06 12:15:36 +090050 clock-frequency = <1500000000>;
Gaku Inamia57004ec2014-06-03 21:03:10 +090051 voltage-tolerance = <1>; /* 1% */
52 clocks = <&cpg_clocks R8A7791_CLK_Z>;
53 clock-latency = <300000>; /* 300 us */
54
55 /* kHz - uV - OPPs unknown yet */
56 operating-points = <1500000 1000000>,
57 <1312500 1000000>,
58 <1125000 1000000>,
59 < 937500 1000000>,
60 < 750000 1000000>,
61 < 375000 1000000>;
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090062 };
Magnus Damm15ab4262013-10-01 17:13:07 +090063
64 cpu1: cpu@1 {
65 device_type = "cpu";
66 compatible = "arm,cortex-a15";
67 reg = <1>;
Magnus Damm896b79d2014-03-06 12:15:36 +090068 clock-frequency = <1500000000>;
Magnus Damm15ab4262013-10-01 17:13:07 +090069 };
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090070 };
71
72 gic: interrupt-controller@f1001000 {
Geert Uytterhoevend238b5e2015-06-17 15:03:34 +020073 compatible = "arm,gic-400";
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090074 #interrupt-cells = <3>;
75 #address-cells = <0>;
76 interrupt-controller;
77 reg = <0 0xf1001000 0 0x1000>,
78 <0 0xf1002000 0 0x1000>,
79 <0 0xf1004000 0 0x2000>,
80 <0 0xf1006000 0 0x2000>;
Geert Uytterhoevenaa5404f2014-11-27 11:57:16 +010081 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090082 };
Magnus Dammd77db732013-10-01 17:12:29 +090083
Magnus Damm89fbba12013-11-21 14:22:00 +090084 gpio0: gpio@e6050000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +090085 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +090086 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010087 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +090088 #gpio-cells = <2>;
89 gpio-controller;
90 gpio-ranges = <&pfc 0 0 32>;
91 #interrupt-cells = <2>;
92 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +020093 clocks = <&mstp9_clks R8A7791_CLK_GPIO0>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +020094 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +090095 };
96
Magnus Damm89fbba12013-11-21 14:22:00 +090097 gpio1: gpio@e6051000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +090098 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +090099 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100100 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900101 #gpio-cells = <2>;
102 gpio-controller;
Sergei Shtylyov1329f6d2015-10-22 02:05:19 +0300103 gpio-ranges = <&pfc 0 32 26>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900104 #interrupt-cells = <2>;
105 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200106 clocks = <&mstp9_clks R8A7791_CLK_GPIO1>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200107 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900108 };
109
Magnus Damm89fbba12013-11-21 14:22:00 +0900110 gpio2: gpio@e6052000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900111 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900112 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100113 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900114 #gpio-cells = <2>;
115 gpio-controller;
116 gpio-ranges = <&pfc 0 64 32>;
117 #interrupt-cells = <2>;
118 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200119 clocks = <&mstp9_clks R8A7791_CLK_GPIO2>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200120 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900121 };
122
Magnus Damm89fbba12013-11-21 14:22:00 +0900123 gpio3: gpio@e6053000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900124 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900125 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100126 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900127 #gpio-cells = <2>;
128 gpio-controller;
129 gpio-ranges = <&pfc 0 96 32>;
130 #interrupt-cells = <2>;
131 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200132 clocks = <&mstp9_clks R8A7791_CLK_GPIO3>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200133 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900134 };
135
Magnus Damm89fbba12013-11-21 14:22:00 +0900136 gpio4: gpio@e6054000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900137 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900138 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100139 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900140 #gpio-cells = <2>;
141 gpio-controller;
142 gpio-ranges = <&pfc 0 128 32>;
143 #interrupt-cells = <2>;
144 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200145 clocks = <&mstp9_clks R8A7791_CLK_GPIO4>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200146 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900147 };
148
Magnus Damm89fbba12013-11-21 14:22:00 +0900149 gpio5: gpio@e6055000 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900150 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900151 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100152 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900153 #gpio-cells = <2>;
154 gpio-controller;
155 gpio-ranges = <&pfc 0 160 32>;
156 #interrupt-cells = <2>;
157 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200158 clocks = <&mstp9_clks R8A7791_CLK_GPIO5>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200159 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900160 };
161
Magnus Damm89fbba12013-11-21 14:22:00 +0900162 gpio6: gpio@e6055400 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900163 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900164 reg = <0 0xe6055400 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100165 interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900166 #gpio-cells = <2>;
167 gpio-controller;
168 gpio-ranges = <&pfc 0 192 32>;
169 #interrupt-cells = <2>;
170 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200171 clocks = <&mstp9_clks R8A7791_CLK_GPIO6>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200172 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900173 };
174
Magnus Damm89fbba12013-11-21 14:22:00 +0900175 gpio7: gpio@e6055800 {
Magnus Dammab87e3f2013-10-08 12:39:30 +0900176 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
Magnus Damm89fbba12013-11-21 14:22:00 +0900177 reg = <0 0xe6055800 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100178 interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900179 #gpio-cells = <2>;
180 gpio-controller;
181 gpio-ranges = <&pfc 0 224 26>;
182 #interrupt-cells = <2>;
183 interrupt-controller;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +0200184 clocks = <&mstp9_clks R8A7791_CLK_GPIO7>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200185 power-domains = <&cpg_clocks>;
Magnus Dammab87e3f2013-10-08 12:39:30 +0900186 };
187
Magnus Dammd103f4d2013-11-20 16:59:48 +0900188 thermal@e61f0000 {
189 compatible = "renesas,thermal-r8a7791", "renesas,rcar-thermal";
190 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Magnus Dammd103f4d2013-11-20 16:59:48 +0900191 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven563bc8e2014-01-07 19:57:13 +0100192 clocks = <&mstp5_clks R8A7791_CLK_THERMAL>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200193 power-domains = <&cpg_clocks>;
Magnus Dammd103f4d2013-11-20 16:59:48 +0900194 };
195
Magnus Damm03586ac2013-10-01 17:12:38 +0900196 timer {
197 compatible = "arm,armv7-timer";
Geert Uytterhoevenaa5404f2014-11-27 11:57:16 +0100198 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
199 <1 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
200 <1 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
201 <1 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm03586ac2013-10-01 17:12:38 +0900202 };
203
Laurent Pinchartceaa1892014-07-09 15:12:38 +0200204 cmt0: timer@ffca0000 {
Simon Horman4217f322014-09-08 09:27:46 +0900205 compatible = "renesas,cmt-48-r8a7791", "renesas,cmt-48-gen2";
Laurent Pinchartceaa1892014-07-09 15:12:38 +0200206 reg = <0 0xffca0000 0 0x1004>;
207 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
208 <0 143 IRQ_TYPE_LEVEL_HIGH>;
209 clocks = <&mstp1_clks R8A7791_CLK_CMT0>;
210 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200211 power-domains = <&cpg_clocks>;
Laurent Pinchartceaa1892014-07-09 15:12:38 +0200212
213 renesas,channels-mask = <0x60>;
214
215 status = "disabled";
216 };
217
218 cmt1: timer@e6130000 {
Simon Horman4217f322014-09-08 09:27:46 +0900219 compatible = "renesas,cmt-48-r8a7791", "renesas,cmt-48-gen2";
Laurent Pinchartceaa1892014-07-09 15:12:38 +0200220 reg = <0 0xe6130000 0 0x1004>;
221 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
222 <0 121 IRQ_TYPE_LEVEL_HIGH>,
223 <0 122 IRQ_TYPE_LEVEL_HIGH>,
224 <0 123 IRQ_TYPE_LEVEL_HIGH>,
225 <0 124 IRQ_TYPE_LEVEL_HIGH>,
226 <0 125 IRQ_TYPE_LEVEL_HIGH>,
227 <0 126 IRQ_TYPE_LEVEL_HIGH>,
228 <0 127 IRQ_TYPE_LEVEL_HIGH>;
229 clocks = <&mstp3_clks R8A7791_CLK_CMT1>;
230 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200231 power-domains = <&cpg_clocks>;
Laurent Pinchartceaa1892014-07-09 15:12:38 +0200232
233 renesas,channels-mask = <0xff>;
234
235 status = "disabled";
236 };
237
Magnus Dammd77db732013-10-01 17:12:29 +0900238 irqc0: interrupt-controller@e61c0000 {
Magnus Damm26041b02013-11-20 13:18:05 +0900239 compatible = "renesas,irqc-r8a7791", "renesas,irqc";
Magnus Dammd77db732013-10-01 17:12:29 +0900240 #interrupt-cells = <2>;
241 interrupt-controller;
242 reg = <0 0xe61c0000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100243 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
244 <0 1 IRQ_TYPE_LEVEL_HIGH>,
245 <0 2 IRQ_TYPE_LEVEL_HIGH>,
246 <0 3 IRQ_TYPE_LEVEL_HIGH>,
247 <0 12 IRQ_TYPE_LEVEL_HIGH>,
248 <0 13 IRQ_TYPE_LEVEL_HIGH>,
249 <0 14 IRQ_TYPE_LEVEL_HIGH>,
250 <0 15 IRQ_TYPE_LEVEL_HIGH>,
251 <0 16 IRQ_TYPE_LEVEL_HIGH>,
252 <0 17 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven62d386c2015-03-18 19:56:00 +0100253 clocks = <&mstp4_clks R8A7791_CLK_IRQC>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200254 power-domains = <&cpg_clocks>;
Magnus Dammd77db732013-10-01 17:12:29 +0900255 };
Magnus Damm55146922013-10-08 12:39:01 +0900256
Laurent Pinchartfde8fee2014-07-19 01:50:25 +0200257 dmac0: dma-controller@e6700000 {
Simon Hormane6d12b42015-11-13 11:23:49 +0900258 compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac";
Laurent Pinchartfde8fee2014-07-19 01:50:25 +0200259 reg = <0 0xe6700000 0 0x20000>;
260 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
261 0 200 IRQ_TYPE_LEVEL_HIGH
262 0 201 IRQ_TYPE_LEVEL_HIGH
263 0 202 IRQ_TYPE_LEVEL_HIGH
264 0 203 IRQ_TYPE_LEVEL_HIGH
265 0 204 IRQ_TYPE_LEVEL_HIGH
266 0 205 IRQ_TYPE_LEVEL_HIGH
267 0 206 IRQ_TYPE_LEVEL_HIGH
268 0 207 IRQ_TYPE_LEVEL_HIGH
269 0 208 IRQ_TYPE_LEVEL_HIGH
270 0 209 IRQ_TYPE_LEVEL_HIGH
271 0 210 IRQ_TYPE_LEVEL_HIGH
272 0 211 IRQ_TYPE_LEVEL_HIGH
273 0 212 IRQ_TYPE_LEVEL_HIGH
274 0 213 IRQ_TYPE_LEVEL_HIGH
275 0 214 IRQ_TYPE_LEVEL_HIGH>;
276 interrupt-names = "error",
277 "ch0", "ch1", "ch2", "ch3",
278 "ch4", "ch5", "ch6", "ch7",
279 "ch8", "ch9", "ch10", "ch11",
280 "ch12", "ch13", "ch14";
281 clocks = <&mstp2_clks R8A7791_CLK_SYS_DMAC0>;
282 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200283 power-domains = <&cpg_clocks>;
Laurent Pinchartfde8fee2014-07-19 01:50:25 +0200284 #dma-cells = <1>;
285 dma-channels = <15>;
286 };
287
288 dmac1: dma-controller@e6720000 {
Simon Hormane6d12b42015-11-13 11:23:49 +0900289 compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac";
Laurent Pinchartfde8fee2014-07-19 01:50:25 +0200290 reg = <0 0xe6720000 0 0x20000>;
291 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
292 0 216 IRQ_TYPE_LEVEL_HIGH
293 0 217 IRQ_TYPE_LEVEL_HIGH
294 0 218 IRQ_TYPE_LEVEL_HIGH
295 0 219 IRQ_TYPE_LEVEL_HIGH
296 0 308 IRQ_TYPE_LEVEL_HIGH
297 0 309 IRQ_TYPE_LEVEL_HIGH
298 0 310 IRQ_TYPE_LEVEL_HIGH
299 0 311 IRQ_TYPE_LEVEL_HIGH
300 0 312 IRQ_TYPE_LEVEL_HIGH
301 0 313 IRQ_TYPE_LEVEL_HIGH
302 0 314 IRQ_TYPE_LEVEL_HIGH
303 0 315 IRQ_TYPE_LEVEL_HIGH
304 0 316 IRQ_TYPE_LEVEL_HIGH
305 0 317 IRQ_TYPE_LEVEL_HIGH
306 0 318 IRQ_TYPE_LEVEL_HIGH>;
307 interrupt-names = "error",
308 "ch0", "ch1", "ch2", "ch3",
309 "ch4", "ch5", "ch6", "ch7",
310 "ch8", "ch9", "ch10", "ch11",
311 "ch12", "ch13", "ch14";
312 clocks = <&mstp2_clks R8A7791_CLK_SYS_DMAC1>;
313 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200314 power-domains = <&cpg_clocks>;
Laurent Pinchartfde8fee2014-07-19 01:50:25 +0200315 #dma-cells = <1>;
316 dma-channels = <15>;
317 };
318
Kuninori Morimoto8994fff2014-11-03 17:45:37 -0800319 audma0: dma-controller@ec700000 {
Simon Hormane6d12b42015-11-13 11:23:49 +0900320 compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac";
Kuninori Morimoto8994fff2014-11-03 17:45:37 -0800321 reg = <0 0xec700000 0 0x10000>;
322 interrupts = <0 346 IRQ_TYPE_LEVEL_HIGH
323 0 320 IRQ_TYPE_LEVEL_HIGH
324 0 321 IRQ_TYPE_LEVEL_HIGH
325 0 322 IRQ_TYPE_LEVEL_HIGH
326 0 323 IRQ_TYPE_LEVEL_HIGH
327 0 324 IRQ_TYPE_LEVEL_HIGH
328 0 325 IRQ_TYPE_LEVEL_HIGH
329 0 326 IRQ_TYPE_LEVEL_HIGH
330 0 327 IRQ_TYPE_LEVEL_HIGH
331 0 328 IRQ_TYPE_LEVEL_HIGH
332 0 329 IRQ_TYPE_LEVEL_HIGH
333 0 330 IRQ_TYPE_LEVEL_HIGH
334 0 331 IRQ_TYPE_LEVEL_HIGH
335 0 332 IRQ_TYPE_LEVEL_HIGH>;
336 interrupt-names = "error",
337 "ch0", "ch1", "ch2", "ch3",
338 "ch4", "ch5", "ch6", "ch7",
339 "ch8", "ch9", "ch10", "ch11",
340 "ch12";
341 clocks = <&mstp5_clks R8A7791_CLK_AUDIO_DMAC0>;
342 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200343 power-domains = <&cpg_clocks>;
Kuninori Morimoto8994fff2014-11-03 17:45:37 -0800344 #dma-cells = <1>;
345 dma-channels = <13>;
346 };
347
348 audma1: dma-controller@ec720000 {
Simon Hormane6d12b42015-11-13 11:23:49 +0900349 compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac";
Kuninori Morimoto8994fff2014-11-03 17:45:37 -0800350 reg = <0 0xec720000 0 0x10000>;
351 interrupts = <0 347 IRQ_TYPE_LEVEL_HIGH
352 0 333 IRQ_TYPE_LEVEL_HIGH
353 0 334 IRQ_TYPE_LEVEL_HIGH
354 0 335 IRQ_TYPE_LEVEL_HIGH
355 0 336 IRQ_TYPE_LEVEL_HIGH
356 0 337 IRQ_TYPE_LEVEL_HIGH
357 0 338 IRQ_TYPE_LEVEL_HIGH
358 0 339 IRQ_TYPE_LEVEL_HIGH
359 0 340 IRQ_TYPE_LEVEL_HIGH
360 0 341 IRQ_TYPE_LEVEL_HIGH
361 0 342 IRQ_TYPE_LEVEL_HIGH
362 0 343 IRQ_TYPE_LEVEL_HIGH
363 0 344 IRQ_TYPE_LEVEL_HIGH
364 0 345 IRQ_TYPE_LEVEL_HIGH>;
365 interrupt-names = "error",
366 "ch0", "ch1", "ch2", "ch3",
367 "ch4", "ch5", "ch6", "ch7",
368 "ch8", "ch9", "ch10", "ch11",
369 "ch12";
370 clocks = <&mstp5_clks R8A7791_CLK_AUDIO_DMAC1>;
371 clock-names = "fck";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200372 power-domains = <&cpg_clocks>;
Kuninori Morimoto8994fff2014-11-03 17:45:37 -0800373 #dma-cells = <1>;
374 dma-channels = <13>;
375 };
376
Yoshihiro Shimodae3e25ed2015-05-08 16:13:33 +0900377 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900378 compatible = "renesas,r8a7791-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodae3e25ed2015-05-08 16:13:33 +0900379 reg = <0 0xe65a0000 0 0x100>;
380 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH
381 0 109 IRQ_TYPE_LEVEL_HIGH>;
382 interrupt-names = "ch0", "ch1";
383 clocks = <&mstp3_clks R8A7791_CLK_USBDMAC0>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200384 power-domains = <&cpg_clocks>;
Yoshihiro Shimodae3e25ed2015-05-08 16:13:33 +0900385 #dma-cells = <1>;
386 dma-channels = <2>;
387 };
388
389 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900390 compatible = "renesas,r8a7791-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodae3e25ed2015-05-08 16:13:33 +0900391 reg = <0 0xe65b0000 0 0x100>;
392 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH
393 0 110 IRQ_TYPE_LEVEL_HIGH>;
394 interrupt-names = "ch0", "ch1";
395 clocks = <&mstp3_clks R8A7791_CLK_USBDMAC1>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200396 power-domains = <&cpg_clocks>;
Yoshihiro Shimodae3e25ed2015-05-08 16:13:33 +0900397 #dma-cells = <1>;
398 dma-channels = <2>;
399 };
400
Wolfram Sang36408d92014-03-10 12:26:58 +0100401 /* The memory map in the User's Manual maps the cores to bus numbers */
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100402 i2c0: i2c@e6508000 {
403 #address-cells = <1>;
404 #size-cells = <0>;
405 compatible = "renesas,i2c-r8a7791";
406 reg = <0 0xe6508000 0 0x40>;
407 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
408 clocks = <&mstp9_clks R8A7791_CLK_I2C0>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200409 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100410 i2c-scl-internal-delay-ns = <6>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100411 status = "disabled";
412 };
413
414 i2c1: i2c@e6518000 {
415 #address-cells = <1>;
416 #size-cells = <0>;
417 compatible = "renesas,i2c-r8a7791";
418 reg = <0 0xe6518000 0 0x40>;
419 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
420 clocks = <&mstp9_clks R8A7791_CLK_I2C1>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200421 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100422 i2c-scl-internal-delay-ns = <6>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100423 status = "disabled";
424 };
425
426 i2c2: i2c@e6530000 {
427 #address-cells = <1>;
428 #size-cells = <0>;
429 compatible = "renesas,i2c-r8a7791";
430 reg = <0 0xe6530000 0 0x40>;
431 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
432 clocks = <&mstp9_clks R8A7791_CLK_I2C2>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200433 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100434 i2c-scl-internal-delay-ns = <6>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100435 status = "disabled";
436 };
437
438 i2c3: i2c@e6540000 {
439 #address-cells = <1>;
440 #size-cells = <0>;
441 compatible = "renesas,i2c-r8a7791";
442 reg = <0 0xe6540000 0 0x40>;
443 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
444 clocks = <&mstp9_clks R8A7791_CLK_I2C3>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200445 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100446 i2c-scl-internal-delay-ns = <6>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100447 status = "disabled";
448 };
449
450 i2c4: i2c@e6520000 {
451 #address-cells = <1>;
452 #size-cells = <0>;
453 compatible = "renesas,i2c-r8a7791";
454 reg = <0 0xe6520000 0 0x40>;
455 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>;
456 clocks = <&mstp9_clks R8A7791_CLK_I2C4>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200457 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100458 i2c-scl-internal-delay-ns = <6>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100459 status = "disabled";
460 };
461
462 i2c5: i2c@e6528000 {
Wolfram Sang36408d92014-03-10 12:26:58 +0100463 /* doesn't need pinmux */
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100464 #address-cells = <1>;
465 #size-cells = <0>;
466 compatible = "renesas,i2c-r8a7791";
467 reg = <0 0xe6528000 0 0x40>;
468 interrupts = <0 20 IRQ_TYPE_LEVEL_HIGH>;
469 clocks = <&mstp9_clks R8A7791_CLK_I2C5>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200470 power-domains = <&cpg_clocks>;
Wolfram Sang49160dc2015-12-08 10:37:51 +0100471 i2c-scl-internal-delay-ns = <110>;
Wolfram Sang5bd3de72014-02-17 11:44:41 +0100472 status = "disabled";
473 };
474
Wolfram Sang36408d92014-03-10 12:26:58 +0100475 i2c6: i2c@e60b0000 {
476 /* doesn't need pinmux */
477 #address-cells = <1>;
478 #size-cells = <0>;
479 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
480 reg = <0 0xe60b0000 0 0x425>;
481 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
482 clocks = <&mstp9_clks R8A7791_CLK_IICDVFS>;
Wolfram Sang3f58c542014-11-07 11:11:44 +0100483 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
484 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200485 power-domains = <&cpg_clocks>;
Wolfram Sang36408d92014-03-10 12:26:58 +0100486 status = "disabled";
487 };
488
489 i2c7: i2c@e6500000 {
490 #address-cells = <1>;
491 #size-cells = <0>;
492 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
493 reg = <0 0xe6500000 0 0x425>;
494 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
495 clocks = <&mstp3_clks R8A7791_CLK_IIC0>;
Wolfram Sang3f58c542014-11-07 11:11:44 +0100496 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
497 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200498 power-domains = <&cpg_clocks>;
Wolfram Sang36408d92014-03-10 12:26:58 +0100499 status = "disabled";
500 };
501
502 i2c8: i2c@e6510000 {
503 #address-cells = <1>;
504 #size-cells = <0>;
505 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
506 reg = <0 0xe6510000 0 0x425>;
507 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
508 clocks = <&mstp3_clks R8A7791_CLK_IIC1>;
Wolfram Sang3f58c542014-11-07 11:11:44 +0100509 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
510 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200511 power-domains = <&cpg_clocks>;
Wolfram Sang36408d92014-03-10 12:26:58 +0100512 status = "disabled";
513 };
514
Magnus Damm55146922013-10-08 12:39:01 +0900515 pfc: pfc@e6060000 {
516 compatible = "renesas,pfc-r8a7791";
517 reg = <0 0xe6060000 0 0x250>;
Magnus Damm55146922013-10-08 12:39:01 +0900518 };
Laurent Pinchart59e79892013-12-11 15:05:16 +0100519
Laurent Pinchart8edae492014-10-26 19:40:12 +0200520 mmcif0: mmc@ee200000 {
521 compatible = "renesas,mmcif-r8a7791", "renesas,sh-mmcif";
522 reg = <0 0xee200000 0 0x80>;
523 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
524 clocks = <&mstp3_clks R8A7791_CLK_MMCIF0>;
Laurent Pinchart16b355b2014-10-26 19:40:14 +0200525 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
526 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200527 power-domains = <&cpg_clocks>;
Laurent Pinchart8edae492014-10-26 19:40:12 +0200528 reg-io-width = <4>;
529 status = "disabled";
Kuninori Morimotod957ab82015-05-14 07:23:20 +0000530 max-frequency = <97500000>;
Laurent Pinchart8edae492014-10-26 19:40:12 +0200531 };
532
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900533 sdhi0: sd@ee100000 {
534 compatible = "renesas,sdhi-r8a7791";
Kuninori Morimotoe849b062015-02-24 02:20:52 +0000535 reg = <0 0xee100000 0 0x328>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900536 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
537 clocks = <&mstp3_clks R8A7791_CLK_SDHI0>;
Laurent Pinchartae67fa22015-02-24 02:20:19 +0000538 dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
539 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200540 power-domains = <&cpg_clocks>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900541 status = "disabled";
542 };
543
544 sdhi1: sd@ee140000 {
545 compatible = "renesas,sdhi-r8a7791";
546 reg = <0 0xee140000 0 0x100>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900547 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
548 clocks = <&mstp3_clks R8A7791_CLK_SDHI1>;
Laurent Pinchartae67fa22015-02-24 02:20:19 +0000549 dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
550 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200551 power-domains = <&cpg_clocks>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900552 status = "disabled";
553 };
554
555 sdhi2: sd@ee160000 {
556 compatible = "renesas,sdhi-r8a7791";
557 reg = <0 0xee160000 0 0x100>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900558 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
559 clocks = <&mstp3_clks R8A7791_CLK_SDHI2>;
Laurent Pinchartae67fa22015-02-24 02:20:19 +0000560 dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
561 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200562 power-domains = <&cpg_clocks>;
Magnus Dammb7ed8a02014-02-12 18:53:55 +0900563 status = "disabled";
564 };
565
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100566 scifa0: serial@e6c40000 {
567 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
568 reg = <0 0xe6c40000 0 64>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100569 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
570 clocks = <&mstp2_clks R8A7791_CLK_SCIFA0>;
571 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200572 dmas = <&dmac0 0x21>, <&dmac0 0x22>;
573 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200574 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100575 status = "disabled";
576 };
577
578 scifa1: serial@e6c50000 {
579 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100580 reg = <0 0xe6c50000 0 64>;
581 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
582 clocks = <&mstp2_clks R8A7791_CLK_SCIFA1>;
583 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200584 dmas = <&dmac0 0x25>, <&dmac0 0x26>;
585 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200586 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100587 status = "disabled";
588 };
589
590 scifa2: serial@e6c60000 {
591 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100592 reg = <0 0xe6c60000 0 64>;
593 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
594 clocks = <&mstp2_clks R8A7791_CLK_SCIFA2>;
595 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200596 dmas = <&dmac0 0x27>, <&dmac0 0x28>;
597 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200598 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100599 status = "disabled";
600 };
601
602 scifa3: serial@e6c70000 {
603 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100604 reg = <0 0xe6c70000 0 64>;
605 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
606 clocks = <&mstp11_clks R8A7791_CLK_SCIFA3>;
607 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200608 dmas = <&dmac0 0x1b>, <&dmac0 0x1c>;
609 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200610 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100611 status = "disabled";
612 };
613
614 scifa4: serial@e6c78000 {
615 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100616 reg = <0 0xe6c78000 0 64>;
617 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
618 clocks = <&mstp11_clks R8A7791_CLK_SCIFA4>;
619 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200620 dmas = <&dmac0 0x1f>, <&dmac0 0x20>;
621 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200622 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100623 status = "disabled";
624 };
625
626 scifa5: serial@e6c80000 {
627 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100628 reg = <0 0xe6c80000 0 64>;
629 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
630 clocks = <&mstp11_clks R8A7791_CLK_SCIFA5>;
631 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200632 dmas = <&dmac0 0x23>, <&dmac0 0x24>;
633 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200634 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100635 status = "disabled";
636 };
637
638 scifb0: serial@e6c20000 {
639 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100640 reg = <0 0xe6c20000 0 64>;
641 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
642 clocks = <&mstp2_clks R8A7791_CLK_SCIFB0>;
643 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200644 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
645 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200646 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100647 status = "disabled";
648 };
649
650 scifb1: serial@e6c30000 {
651 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100652 reg = <0 0xe6c30000 0 64>;
653 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
654 clocks = <&mstp2_clks R8A7791_CLK_SCIFB1>;
655 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200656 dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
657 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200658 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100659 status = "disabled";
660 };
661
662 scifb2: serial@e6ce0000 {
663 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100664 reg = <0 0xe6ce0000 0 64>;
665 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
666 clocks = <&mstp2_clks R8A7791_CLK_SCIFB2>;
667 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200668 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
669 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200670 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100671 status = "disabled";
672 };
673
674 scif0: serial@e6e60000 {
675 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100676 reg = <0 0xe6e60000 0 64>;
677 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
678 clocks = <&mstp7_clks R8A7791_CLK_SCIF0>;
679 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200680 dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
681 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200682 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100683 status = "disabled";
684 };
685
686 scif1: serial@e6e68000 {
687 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100688 reg = <0 0xe6e68000 0 64>;
689 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
690 clocks = <&mstp7_clks R8A7791_CLK_SCIF1>;
691 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200692 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
693 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200694 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100695 status = "disabled";
696 };
697
698 scif2: serial@e6e58000 {
699 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100700 reg = <0 0xe6e58000 0 64>;
701 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
702 clocks = <&mstp7_clks R8A7791_CLK_SCIF2>;
703 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200704 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>;
705 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200706 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100707 status = "disabled";
708 };
709
710 scif3: serial@e6ea8000 {
711 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100712 reg = <0 0xe6ea8000 0 64>;
713 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
714 clocks = <&mstp7_clks R8A7791_CLK_SCIF3>;
715 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200716 dmas = <&dmac0 0x2f>, <&dmac0 0x30>;
717 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200718 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100719 status = "disabled";
720 };
721
722 scif4: serial@e6ee0000 {
723 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100724 reg = <0 0xe6ee0000 0 64>;
725 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
726 clocks = <&mstp7_clks R8A7791_CLK_SCIF4>;
727 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200728 dmas = <&dmac0 0xfb>, <&dmac0 0xfc>;
729 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200730 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100731 status = "disabled";
732 };
733
734 scif5: serial@e6ee8000 {
735 compatible = "renesas,scif-r8a7791", "renesas,scif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100736 reg = <0 0xe6ee8000 0 64>;
737 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
738 clocks = <&mstp7_clks R8A7791_CLK_SCIF5>;
739 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200740 dmas = <&dmac0 0xfd>, <&dmac0 0xfe>;
741 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200742 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100743 status = "disabled";
744 };
745
746 hscif0: serial@e62c0000 {
747 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100748 reg = <0 0xe62c0000 0 96>;
749 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
750 clocks = <&mstp7_clks R8A7791_CLK_HSCIF0>;
751 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200752 dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
753 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200754 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100755 status = "disabled";
756 };
757
758 hscif1: serial@e62c8000 {
759 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100760 reg = <0 0xe62c8000 0 96>;
761 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
762 clocks = <&mstp7_clks R8A7791_CLK_HSCIF1>;
763 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200764 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
765 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200766 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100767 status = "disabled";
768 };
769
770 hscif2: serial@e62d0000 {
771 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100772 reg = <0 0xe62d0000 0 96>;
773 interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
774 clocks = <&mstp7_clks R8A7791_CLK_HSCIF2>;
775 clock-names = "sci_ick";
Geert Uytterhoeven558d6562015-05-20 19:46:26 +0200776 dmas = <&dmac0 0x3b>, <&dmac0 0x3c>;
777 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200778 power-domains = <&cpg_clocks>;
Laurent Pinchart9640cf22013-12-11 14:14:22 +0100779 status = "disabled";
780 };
781
Sergei Shtylyov2e5d55c2014-02-20 02:27:04 +0300782 ether: ethernet@ee700000 {
783 compatible = "renesas,ether-r8a7791";
784 reg = <0 0xee700000 0 0x400>;
785 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
786 clocks = <&mstp8_clks R8A7791_CLK_ETHER>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200787 power-domains = <&cpg_clocks>;
Sergei Shtylyov2e5d55c2014-02-20 02:27:04 +0300788 phy-mode = "rmii";
789 #address-cells = <1>;
790 #size-cells = <0>;
791 status = "disabled";
792 };
793
Sergei Shtylyov46ece342015-12-03 01:23:03 +0300794 avb: ethernet@e6800000 {
795 compatible = "renesas,etheravb-r8a7791",
796 "renesas,etheravb-rcar-gen2";
797 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
798 interrupts = <0 163 IRQ_TYPE_LEVEL_HIGH>;
799 clocks = <&mstp8_clks R8A7791_CLK_ETHERAVB>;
800 power-domains = <&cpg_clocks>;
801 #address-cells = <1>;
802 #size-cells = <0>;
803 status = "disabled";
804 };
805
Valentine Barshakb8532c62014-01-14 21:05:40 +0400806 sata0: sata@ee300000 {
807 compatible = "renesas,sata-r8a7791";
808 reg = <0 0xee300000 0 0x2000>;
Valentine Barshakb8532c62014-01-14 21:05:40 +0400809 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
810 clocks = <&mstp8_clks R8A7791_CLK_SATA0>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200811 power-domains = <&cpg_clocks>;
Valentine Barshakb8532c62014-01-14 21:05:40 +0400812 status = "disabled";
813 };
814
815 sata1: sata@ee500000 {
816 compatible = "renesas,sata-r8a7791";
817 reg = <0 0xee500000 0 0x2000>;
Valentine Barshakb8532c62014-01-14 21:05:40 +0400818 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
819 clocks = <&mstp8_clks R8A7791_CLK_SATA1>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200820 power-domains = <&cpg_clocks>;
Valentine Barshakb8532c62014-01-14 21:05:40 +0400821 status = "disabled";
822 };
823
Yoshihiro Shimoda1c1fee72014-10-24 19:45:06 +0900824 hsusb: usb@e6590000 {
Simon Horman8cf1d452016-01-04 08:20:18 +1100825 compatible = "renesas,usbhs-r8a7791", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimoda1c1fee72014-10-24 19:45:06 +0900826 reg = <0 0xe6590000 0 0x100>;
827 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
828 clocks = <&mstp7_clks R8A7791_CLK_HSUSB>;
Yoshihiro Shimoda77069932015-05-08 16:13:34 +0900829 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
830 <&usb_dmac1 0>, <&usb_dmac1 1>;
831 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200832 power-domains = <&cpg_clocks>;
833 renesas,buswait = <4>;
834 phys = <&usb0 1>;
835 phy-names = "usb";
Yoshihiro Shimoda1c1fee72014-10-24 19:45:06 +0900836 status = "disabled";
837 };
838
Sergei Shtylyov3b7e5302014-09-27 01:08:12 +0400839 usbphy: usb-phy@e6590100 {
840 compatible = "renesas,usb-phy-r8a7791";
841 reg = <0 0xe6590100 0 0x100>;
842 #address-cells = <1>;
843 #size-cells = <0>;
844 clocks = <&mstp7_clks R8A7791_CLK_HSUSB>;
845 clock-names = "usbhs";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200846 power-domains = <&cpg_clocks>;
Sergei Shtylyov3b7e5302014-09-27 01:08:12 +0400847 status = "disabled";
848
849 usb0: usb-channel@0 {
850 reg = <0>;
851 #phy-cells = <1>;
852 };
853 usb2: usb-channel@2 {
854 reg = <2>;
855 #phy-cells = <1>;
856 };
857 };
858
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400859 vin0: video@e6ef0000 {
860 compatible = "renesas,vin-r8a7791";
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400861 reg = <0 0xe6ef0000 0 0x1000>;
862 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200863 clocks = <&mstp8_clks R8A7791_CLK_VIN0>;
864 power-domains = <&cpg_clocks>;
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400865 status = "disabled";
866 };
867
868 vin1: video@e6ef1000 {
869 compatible = "renesas,vin-r8a7791";
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400870 reg = <0 0xe6ef1000 0 0x1000>;
871 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200872 clocks = <&mstp8_clks R8A7791_CLK_VIN1>;
873 power-domains = <&cpg_clocks>;
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400874 status = "disabled";
875 };
876
877 vin2: video@e6ef2000 {
878 compatible = "renesas,vin-r8a7791";
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400879 reg = <0 0xe6ef2000 0 0x1000>;
880 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200881 clocks = <&mstp8_clks R8A7791_CLK_VIN2>;
882 power-domains = <&cpg_clocks>;
Sergei Shtylyov0b8d1d52014-08-02 04:04:21 +0400883 status = "disabled";
884 };
885
Laurent Pinchart8eefac22014-01-21 16:00:46 +0100886 vsp1@fe928000 {
887 compatible = "renesas,vsp1";
888 reg = <0 0xfe928000 0 0x8000>;
889 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
890 clocks = <&mstp1_clks R8A7791_CLK_VSP1_S>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200891 power-domains = <&cpg_clocks>;
Laurent Pinchart8eefac22014-01-21 16:00:46 +0100892
893 renesas,has-lut;
894 renesas,has-sru;
895 renesas,#rpf = <5>;
896 renesas,#uds = <3>;
897 renesas,#wpf = <4>;
898 };
899
900 vsp1@fe930000 {
901 compatible = "renesas,vsp1";
902 reg = <0 0xfe930000 0 0x8000>;
903 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
904 clocks = <&mstp1_clks R8A7791_CLK_VSP1_DU0>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200905 power-domains = <&cpg_clocks>;
Laurent Pinchart8eefac22014-01-21 16:00:46 +0100906
907 renesas,has-lif;
908 renesas,has-lut;
909 renesas,#rpf = <4>;
910 renesas,#uds = <1>;
911 renesas,#wpf = <4>;
912 };
913
914 vsp1@fe938000 {
915 compatible = "renesas,vsp1";
916 reg = <0 0xfe938000 0 0x8000>;
917 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
918 clocks = <&mstp1_clks R8A7791_CLK_VSP1_DU1>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200919 power-domains = <&cpg_clocks>;
Laurent Pinchart8eefac22014-01-21 16:00:46 +0100920
921 renesas,has-lif;
922 renesas,has-lut;
923 renesas,#rpf = <4>;
924 renesas,#uds = <1>;
925 renesas,#wpf = <4>;
926 };
927
928 du: display@feb00000 {
929 compatible = "renesas,du-r8a7791";
930 reg = <0 0xfeb00000 0 0x40000>,
931 <0 0xfeb90000 0 0x1c>;
932 reg-names = "du", "lvds.0";
933 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
934 <0 268 IRQ_TYPE_LEVEL_HIGH>;
935 clocks = <&mstp7_clks R8A7791_CLK_DU0>,
936 <&mstp7_clks R8A7791_CLK_DU1>,
937 <&mstp7_clks R8A7791_CLK_LVDS0>;
938 clock-names = "du.0", "du.1", "lvds.0";
939 status = "disabled";
940
941 ports {
942 #address-cells = <1>;
943 #size-cells = <0>;
944
945 port@0 {
946 reg = <0>;
947 du_out_rgb: endpoint {
948 };
949 };
950 port@1 {
951 reg = <1>;
952 du_out_lvds0: endpoint {
953 };
954 };
955 };
956 };
957
Sergei Shtylyov3cf01882015-01-06 01:25:25 +0300958 can0: can@e6e80000 {
959 compatible = "renesas,can-r8a7791";
960 reg = <0 0xe6e80000 0 0x1000>;
961 interrupts = <0 186 IRQ_TYPE_LEVEL_HIGH>;
962 clocks = <&mstp9_clks R8A7791_CLK_RCAN0>,
963 <&cpg_clocks R8A7791_CLK_RCAN>, <&can_clk>;
964 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200965 power-domains = <&cpg_clocks>;
Sergei Shtylyov3cf01882015-01-06 01:25:25 +0300966 status = "disabled";
967 };
968
969 can1: can@e6e88000 {
970 compatible = "renesas,can-r8a7791";
971 reg = <0 0xe6e88000 0 0x1000>;
972 interrupts = <0 187 IRQ_TYPE_LEVEL_HIGH>;
973 clocks = <&mstp9_clks R8A7791_CLK_RCAN1>,
974 <&cpg_clocks R8A7791_CLK_RCAN>, <&can_clk>;
975 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200976 power-domains = <&cpg_clocks>;
Sergei Shtylyov3cf01882015-01-06 01:25:25 +0300977 status = "disabled";
978 };
979
Mikhail Ulyanov0caa3662015-07-24 16:25:46 +0300980 jpu: jpeg-codec@fe980000 {
981 compatible = "renesas,jpu-r8a7791";
982 reg = <0 0xfe980000 0 0x10300>;
983 interrupts = <0 272 IRQ_TYPE_LEVEL_HIGH>;
984 clocks = <&mstp1_clks R8A7791_CLK_JPU>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +0200985 power-domains = <&cpg_clocks>;
Mikhail Ulyanov0caa3662015-07-24 16:25:46 +0300986 };
987
Laurent Pinchart59e79892013-12-11 15:05:16 +0100988 clocks {
989 #address-cells = <2>;
990 #size-cells = <2>;
991 ranges;
992
993 /* External root clock */
994 extal_clk: extal_clk {
995 compatible = "fixed-clock";
996 #clock-cells = <0>;
997 /* This value must be overriden by the board. */
998 clock-frequency = <0>;
999 clock-output-names = "extal";
1000 };
1001
Kuninori Morimoto0d3dbde2014-06-11 21:44:04 -07001002 /*
1003 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1004 * default. Boards that provide audio clocks should override them.
1005 */
1006 audio_clk_a: audio_clk_a {
1007 compatible = "fixed-clock";
1008 #clock-cells = <0>;
1009 clock-frequency = <0>;
1010 clock-output-names = "audio_clk_a";
1011 };
1012 audio_clk_b: audio_clk_b {
1013 compatible = "fixed-clock";
1014 #clock-cells = <0>;
1015 clock-frequency = <0>;
1016 clock-output-names = "audio_clk_b";
1017 };
1018 audio_clk_c: audio_clk_c {
1019 compatible = "fixed-clock";
1020 #clock-cells = <0>;
1021 clock-frequency = <0>;
1022 clock-output-names = "audio_clk_c";
1023 };
1024
Phil Edworthy66c405e2014-06-13 10:37:19 +01001025 /* External PCIe clock - can be overridden by the board */
1026 pcie_bus_clk: pcie_bus_clk {
1027 compatible = "fixed-clock";
1028 #clock-cells = <0>;
1029 clock-frequency = <100000000>;
1030 clock-output-names = "pcie_bus";
1031 status = "disabled";
1032 };
1033
Sergei Shtylyovb3242522015-01-06 01:24:08 +03001034 /* External USB clock - can be overridden by the board */
1035 usb_extal_clk: usb_extal_clk {
1036 compatible = "fixed-clock";
1037 #clock-cells = <0>;
1038 clock-frequency = <48000000>;
1039 clock-output-names = "usb_extal";
1040 };
1041
1042 /* External CAN clock */
1043 can_clk: can_clk {
1044 compatible = "fixed-clock";
1045 #clock-cells = <0>;
1046 /* This value must be overridden by the board. */
1047 clock-frequency = <0>;
1048 clock-output-names = "can_clk";
1049 status = "disabled";
1050 };
1051
Laurent Pinchart59e79892013-12-11 15:05:16 +01001052 /* Special CPG clocks */
1053 cpg_clocks: cpg_clocks@e6150000 {
1054 compatible = "renesas,r8a7791-cpg-clocks",
1055 "renesas,rcar-gen2-cpg-clocks";
1056 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyovb3242522015-01-06 01:24:08 +03001057 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001058 #clock-cells = <1>;
1059 clock-output-names = "main", "pll0", "pll1", "pll3",
Sergei Shtylyovb3242522015-01-06 01:24:08 +03001060 "lb", "qspi", "sdh", "sd0", "z",
Sergei Shtylyovae65a8a2014-12-30 23:20:34 +03001061 "rcan", "adsp";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001062 #power-domain-cells = <0>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001063 };
1064
1065 /* Variable factor clocks */
Simon Horman2ea0d4e2015-01-29 10:41:24 +09001066 sd2_clk: sd2_clk@e6150078 {
Laurent Pinchart59e79892013-12-11 15:05:16 +01001067 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
1068 reg = <0 0xe6150078 0 4>;
1069 clocks = <&pll1_div2_clk>;
1070 #clock-cells = <0>;
Simon Horman2ea0d4e2015-01-29 10:41:24 +09001071 clock-output-names = "sd2";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001072 };
Simon Horman2ea0d4e2015-01-29 10:41:24 +09001073 sd3_clk: sd3_clk@e615026c {
Laurent Pinchart59e79892013-12-11 15:05:16 +01001074 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharac9b22772014-07-21 22:04:29 -07001075 reg = <0 0xe615026c 0 4>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001076 clocks = <&pll1_div2_clk>;
1077 #clock-cells = <0>;
Simon Horman2ea0d4e2015-01-29 10:41:24 +09001078 clock-output-names = "sd3";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001079 };
1080 mmc0_clk: mmc0_clk@e6150240 {
1081 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
1082 reg = <0 0xe6150240 0 4>;
1083 clocks = <&pll1_div2_clk>;
1084 #clock-cells = <0>;
1085 clock-output-names = "mmc0";
1086 };
1087 ssp_clk: ssp_clk@e6150248 {
1088 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
1089 reg = <0 0xe6150248 0 4>;
1090 clocks = <&pll1_div2_clk>;
1091 #clock-cells = <0>;
1092 clock-output-names = "ssp";
1093 };
1094 ssprs_clk: ssprs_clk@e615024c {
1095 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
1096 reg = <0 0xe615024c 0 4>;
1097 clocks = <&pll1_div2_clk>;
1098 #clock-cells = <0>;
1099 clock-output-names = "ssprs";
1100 };
1101
1102 /* Fixed factor clocks */
1103 pll1_div2_clk: pll1_div2_clk {
1104 compatible = "fixed-factor-clock";
1105 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1106 #clock-cells = <0>;
1107 clock-div = <2>;
1108 clock-mult = <1>;
1109 clock-output-names = "pll1_div2";
1110 };
1111 zg_clk: zg_clk {
1112 compatible = "fixed-factor-clock";
1113 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1114 #clock-cells = <0>;
1115 clock-div = <3>;
1116 clock-mult = <1>;
1117 clock-output-names = "zg";
1118 };
1119 zx_clk: zx_clk {
1120 compatible = "fixed-factor-clock";
1121 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1122 #clock-cells = <0>;
1123 clock-div = <3>;
1124 clock-mult = <1>;
1125 clock-output-names = "zx";
1126 };
1127 zs_clk: zs_clk {
1128 compatible = "fixed-factor-clock";
1129 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1130 #clock-cells = <0>;
1131 clock-div = <6>;
1132 clock-mult = <1>;
1133 clock-output-names = "zs";
1134 };
1135 hp_clk: hp_clk {
1136 compatible = "fixed-factor-clock";
1137 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1138 #clock-cells = <0>;
1139 clock-div = <12>;
1140 clock-mult = <1>;
1141 clock-output-names = "hp";
1142 };
1143 i_clk: i_clk {
1144 compatible = "fixed-factor-clock";
1145 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1146 #clock-cells = <0>;
1147 clock-div = <2>;
1148 clock-mult = <1>;
1149 clock-output-names = "i";
1150 };
1151 b_clk: b_clk {
1152 compatible = "fixed-factor-clock";
1153 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1154 #clock-cells = <0>;
1155 clock-div = <12>;
1156 clock-mult = <1>;
1157 clock-output-names = "b";
1158 };
1159 p_clk: p_clk {
1160 compatible = "fixed-factor-clock";
1161 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1162 #clock-cells = <0>;
1163 clock-div = <24>;
1164 clock-mult = <1>;
1165 clock-output-names = "p";
1166 };
1167 cl_clk: cl_clk {
1168 compatible = "fixed-factor-clock";
1169 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1170 #clock-cells = <0>;
1171 clock-div = <48>;
1172 clock-mult = <1>;
1173 clock-output-names = "cl";
1174 };
1175 m2_clk: m2_clk {
1176 compatible = "fixed-factor-clock";
1177 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1178 #clock-cells = <0>;
1179 clock-div = <8>;
1180 clock-mult = <1>;
1181 clock-output-names = "m2";
1182 };
Laurent Pinchart59e79892013-12-11 15:05:16 +01001183 rclk_clk: rclk_clk {
1184 compatible = "fixed-factor-clock";
1185 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1186 #clock-cells = <0>;
1187 clock-div = <(48 * 1024)>;
1188 clock-mult = <1>;
1189 clock-output-names = "rclk";
1190 };
1191 oscclk_clk: oscclk_clk {
1192 compatible = "fixed-factor-clock";
1193 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1194 #clock-cells = <0>;
1195 clock-div = <(12 * 1024)>;
1196 clock-mult = <1>;
1197 clock-output-names = "oscclk";
1198 };
1199 zb3_clk: zb3_clk {
1200 compatible = "fixed-factor-clock";
1201 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1202 #clock-cells = <0>;
1203 clock-div = <4>;
1204 clock-mult = <1>;
1205 clock-output-names = "zb3";
1206 };
1207 zb3d2_clk: zb3d2_clk {
1208 compatible = "fixed-factor-clock";
1209 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1210 #clock-cells = <0>;
1211 clock-div = <8>;
1212 clock-mult = <1>;
1213 clock-output-names = "zb3d2";
1214 };
1215 ddr_clk: ddr_clk {
1216 compatible = "fixed-factor-clock";
1217 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1218 #clock-cells = <0>;
1219 clock-div = <8>;
1220 clock-mult = <1>;
1221 clock-output-names = "ddr";
1222 };
1223 mp_clk: mp_clk {
1224 compatible = "fixed-factor-clock";
1225 clocks = <&pll1_div2_clk>;
1226 #clock-cells = <0>;
1227 clock-div = <15>;
1228 clock-mult = <1>;
1229 clock-output-names = "mp";
1230 };
1231 cp_clk: cp_clk {
1232 compatible = "fixed-factor-clock";
1233 clocks = <&extal_clk>;
1234 #clock-cells = <0>;
1235 clock-div = <2>;
1236 clock-mult = <1>;
1237 clock-output-names = "cp";
1238 };
1239
1240 /* Gate clocks */
Laurent Pinchartcded80f2013-12-19 16:51:02 +01001241 mstp0_clks: mstp0_clks@e6150130 {
1242 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1243 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1244 clocks = <&mp_clk>;
1245 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001246 clock-indices = <R8A7791_CLK_MSIOF0>;
Laurent Pinchartcded80f2013-12-19 16:51:02 +01001247 clock-output-names = "msiof0";
1248 };
Laurent Pinchart59e79892013-12-11 15:05:16 +01001249 mstp1_clks: mstp1_clks@e6150134 {
1250 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1251 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya74d89d22014-10-14 16:01:43 +09001252 clocks = <&zs_clk>, <&zs_clk>, <&m2_clk>, <&zs_clk>, <&p_clk>,
1253 <&zg_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
1254 <&p_clk>, <&rclk_clk>, <&cp_clk>, <&zs_clk>, <&zs_clk>,
1255 <&zs_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001256 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001257 clock-indices = <
Yoshifumi Hosoya74d89d22014-10-14 16:01:43 +09001258 R8A7791_CLK_VCP0 R8A7791_CLK_VPC0 R8A7791_CLK_JPU
1259 R8A7791_CLK_SSP1 R8A7791_CLK_TMU1 R8A7791_CLK_3DG
1260 R8A7791_CLK_2DDMAC R8A7791_CLK_FDP1_1 R8A7791_CLK_FDP1_0
1261 R8A7791_CLK_TMU3 R8A7791_CLK_TMU2 R8A7791_CLK_CMT0
1262 R8A7791_CLK_TMU0 R8A7791_CLK_VSP1_DU1 R8A7791_CLK_VSP1_DU0
1263 R8A7791_CLK_VSP1_S
Laurent Pinchart59e79892013-12-11 15:05:16 +01001264 >;
1265 clock-output-names =
Yoshifumi Hosoya74d89d22014-10-14 16:01:43 +09001266 "vcp0", "vpc0", "jpu", "ssp1", "tmu1", "3dg",
1267 "2ddmac", "fdp1-1", "fdp1-0", "tmu3", "tmu2", "cmt0",
1268 "tmu0", "vsp1-du1", "vsp1-du0", "vsp1-sy";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001269 };
1270 mstp2_clks: mstp2_clks@e6150138 {
1271 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1272 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1273 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Geert Uytterhoeven4e074bc2014-06-02 15:42:07 +02001274 <&mp_clk>, <&mp_clk>, <&mp_clk>,
1275 <&zs_clk>, <&zs_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001276 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001277 clock-indices = <
Laurent Pinchart59e79892013-12-11 15:05:16 +01001278 R8A7791_CLK_SCIFA2 R8A7791_CLK_SCIFA1 R8A7791_CLK_SCIFA0
Laurent Pinchartcded80f2013-12-19 16:51:02 +01001279 R8A7791_CLK_MSIOF2 R8A7791_CLK_SCIFB0 R8A7791_CLK_SCIFB1
1280 R8A7791_CLK_MSIOF1 R8A7791_CLK_SCIFB2
Geert Uytterhoeven4e074bc2014-06-02 15:42:07 +02001281 R8A7791_CLK_SYS_DMAC1 R8A7791_CLK_SYS_DMAC0
Laurent Pinchart59e79892013-12-11 15:05:16 +01001282 >;
1283 clock-output-names =
Geert Uytterhoeven0c002ef2014-02-20 15:49:29 +01001284 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Geert Uytterhoeven4e074bc2014-06-02 15:42:07 +02001285 "scifb1", "msiof1", "scifb2",
1286 "sys-dmac1", "sys-dmac0";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001287 };
1288 mstp3_clks: mstp3_clks@e615013c {
1289 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1290 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Simon Horman2ea0d4e2015-01-29 10:41:24 +09001291 clocks = <&cp_clk>, <&sd3_clk>, <&sd2_clk>, <&cpg_clocks R8A7791_CLK_SD0>,
Yoshihiro Shimodab9473d92014-11-17 18:25:25 +09001292 <&mmc0_clk>, <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1293 <&hp_clk>, <&hp_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001294 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001295 clock-indices = <
Wolfram Sangc08691b2014-03-10 12:26:57 +01001296 R8A7791_CLK_TPU0 R8A7791_CLK_SDHI2 R8A7791_CLK_SDHI1 R8A7791_CLK_SDHI0
Phil Edworthy4bfb3762014-06-13 10:37:18 +01001297 R8A7791_CLK_MMCIF0 R8A7791_CLK_IIC0 R8A7791_CLK_PCIEC R8A7791_CLK_IIC1
1298 R8A7791_CLK_SSUSB R8A7791_CLK_CMT1
Yoshihiro Shimodab9473d92014-11-17 18:25:25 +09001299 R8A7791_CLK_USBDMAC0 R8A7791_CLK_USBDMAC1
Laurent Pinchart59e79892013-12-11 15:05:16 +01001300 >;
1301 clock-output-names =
Wolfram Sangc08691b2014-03-10 12:26:57 +01001302 "tpu0", "sdhi2", "sdhi1", "sdhi0",
Yoshihiro Shimodab9473d92014-11-17 18:25:25 +09001303 "mmcif0", "i2c7", "pciec", "i2c8", "ssusb", "cmt1",
1304 "usbdmac0", "usbdmac1";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001305 };
Geert Uytterhoeven62d386c2015-03-18 19:56:00 +01001306 mstp4_clks: mstp4_clks@e6150140 {
1307 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1308 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1309 clocks = <&cp_clk>;
1310 #clock-cells = <1>;
1311 clock-indices = <R8A7791_CLK_IRQC>;
1312 clock-output-names = "irqc";
1313 };
Laurent Pinchart59e79892013-12-11 15:05:16 +01001314 mstp5_clks: mstp5_clks@e6150144 {
1315 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1316 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyovae65a8a2014-12-30 23:20:34 +03001317 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7791_CLK_ADSP>,
1318 <&extal_clk>, <&p_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001319 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001320 clock-indices = <
1321 R8A7791_CLK_AUDIO_DMAC0 R8A7791_CLK_AUDIO_DMAC1
Sergei Shtylyovae65a8a2014-12-30 23:20:34 +03001322 R8A7791_CLK_ADSP_MOD R8A7791_CLK_THERMAL
1323 R8A7791_CLK_PWM
Ben Dookscb0bf852014-11-10 19:49:38 +01001324 >;
Sergei Shtylyovae65a8a2014-12-30 23:20:34 +03001325 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1326 "thermal", "pwm";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001327 };
1328 mstp7_clks: mstp7_clks@e615014c {
1329 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1330 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchi118e4e62015-02-19 10:43:10 -05001331 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&zs_clk>,
Laurent Pinchart59e79892013-12-11 15:05:16 +01001332 <&zs_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1333 <&zx_clk>, <&zx_clk>, <&zx_clk>;
1334 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001335 clock-indices = <
Magnus Damm6225b992014-04-07 15:04:21 +09001336 R8A7791_CLK_EHCI R8A7791_CLK_HSUSB R8A7791_CLK_HSCIF2 R8A7791_CLK_SCIF5
Laurent Pinchart59e79892013-12-11 15:05:16 +01001337 R8A7791_CLK_SCIF4 R8A7791_CLK_HSCIF1 R8A7791_CLK_HSCIF0
1338 R8A7791_CLK_SCIF3 R8A7791_CLK_SCIF2 R8A7791_CLK_SCIF1
1339 R8A7791_CLK_SCIF0 R8A7791_CLK_DU1 R8A7791_CLK_DU0
1340 R8A7791_CLK_LVDS0
1341 >;
1342 clock-output-names =
Magnus Damm6225b992014-04-07 15:04:21 +09001343 "ehci", "hsusb", "hscif2", "scif5", "scif4", "hscif1", "hscif0",
Laurent Pinchart59e79892013-12-11 15:05:16 +01001344 "scif3", "scif2", "scif1", "scif0", "du1", "du0", "lvds0";
1345 };
1346 mstp8_clks: mstp8_clks@e6150990 {
1347 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1348 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Ryo Kataoka75a499a2015-02-19 22:29:06 +09001349 clocks = <&zx_clk>, <&hp_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyoveaa870b2015-12-03 01:21:49 +03001350 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1351 <&zs_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001352 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001353 clock-indices = <
Andrey Gusakov7408d302014-12-18 23:43:03 +03001354 R8A7791_CLK_IPMMU_SGX R8A7791_CLK_MLB
Laurent Pinchart09c98342014-01-07 09:22:54 +01001355 R8A7791_CLK_VIN2 R8A7791_CLK_VIN1 R8A7791_CLK_VIN0
Sergei Shtylyoveaa870b2015-12-03 01:21:49 +03001356 R8A7791_CLK_ETHERAVB R8A7791_CLK_ETHER
1357 R8A7791_CLK_SATA1 R8A7791_CLK_SATA0
Laurent Pinchart09c98342014-01-07 09:22:54 +01001358 >;
Laurent Pinchart65f05c32014-01-07 09:22:56 +01001359 clock-output-names =
Sergei Shtylyoveaa870b2015-12-03 01:21:49 +03001360 "ipmmu_sgx", "mlb", "vin2", "vin1", "vin0",
1361 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001362 };
1363 mstp9_clks: mstp9_clks@e6150994 {
1364 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1365 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +02001366 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
1367 <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
1368 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7791_CLK_QSPI>, <&hp_clk>,
Laurent Pinchart11b48db2014-04-01 13:02:18 +02001369 <&cp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>,
1370 <&hp_clk>, <&hp_clk>;
Laurent Pinchart59e79892013-12-11 15:05:16 +01001371 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001372 clock-indices = <
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +02001373 R8A7791_CLK_GPIO7 R8A7791_CLK_GPIO6 R8A7791_CLK_GPIO5 R8A7791_CLK_GPIO4
1374 R8A7791_CLK_GPIO3 R8A7791_CLK_GPIO2 R8A7791_CLK_GPIO1 R8A7791_CLK_GPIO0
Wolfram Sangc08691b2014-03-10 12:26:57 +01001375 R8A7791_CLK_RCAN1 R8A7791_CLK_RCAN0 R8A7791_CLK_QSPI_MOD R8A7791_CLK_I2C5
1376 R8A7791_CLK_IICDVFS R8A7791_CLK_I2C4 R8A7791_CLK_I2C3 R8A7791_CLK_I2C2
1377 R8A7791_CLK_I2C1 R8A7791_CLK_I2C0
Laurent Pinchart59e79892013-12-11 15:05:16 +01001378 >;
1379 clock-output-names =
Geert Uytterhoeven4faf9c52014-04-23 10:25:28 +02001380 "gpio7", "gpio6", "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
1381 "rcan1", "rcan0", "qspi_mod", "i2c5", "i2c6", "i2c4", "i2c3", "i2c2",
1382 "i2c1", "i2c0";
Laurent Pinchart59e79892013-12-11 15:05:16 +01001383 };
Kuninori Morimotoee914152014-06-11 21:44:16 -07001384 mstp10_clks: mstp10_clks@e6150998 {
1385 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1386 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1387 clocks = <&p_clk>,
1388 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1389 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1390 <&p_clk>,
1391 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1392 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1393 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1394 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1395 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
Kuninori Morimoto88401702015-07-21 00:27:03 +00001396 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
Kuninori Morimotoee914152014-06-11 21:44:16 -07001397 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>;
1398
1399 #clock-cells = <1>;
1400 clock-indices = <
1401 R8A7791_CLK_SSI_ALL
1402 R8A7791_CLK_SSI9 R8A7791_CLK_SSI8 R8A7791_CLK_SSI7 R8A7791_CLK_SSI6 R8A7791_CLK_SSI5
1403 R8A7791_CLK_SSI4 R8A7791_CLK_SSI3 R8A7791_CLK_SSI2 R8A7791_CLK_SSI1 R8A7791_CLK_SSI0
1404 R8A7791_CLK_SCU_ALL
1405 R8A7791_CLK_SCU_DVC1 R8A7791_CLK_SCU_DVC0
Kuninori Morimoto88401702015-07-21 00:27:03 +00001406 R8A7791_CLK_SCU_CTU1_MIX1 R8A7791_CLK_SCU_CTU0_MIX0
Kuninori Morimotoee914152014-06-11 21:44:16 -07001407 R8A7791_CLK_SCU_SRC9 R8A7791_CLK_SCU_SRC8 R8A7791_CLK_SCU_SRC7 R8A7791_CLK_SCU_SRC6 R8A7791_CLK_SCU_SRC5
1408 R8A7791_CLK_SCU_SRC4 R8A7791_CLK_SCU_SRC3 R8A7791_CLK_SCU_SRC2 R8A7791_CLK_SCU_SRC1 R8A7791_CLK_SCU_SRC0
1409 >;
1410 clock-output-names =
1411 "ssi-all",
1412 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1413 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1414 "scu-all",
1415 "scu-dvc1", "scu-dvc0",
Kuninori Morimoto88401702015-07-21 00:27:03 +00001416 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotoee914152014-06-11 21:44:16 -07001417 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1418 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1419 };
Laurent Pinchart59e79892013-12-11 15:05:16 +01001420 mstp11_clks: mstp11_clks@e615099c {
1421 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1422 reg = <0 0xe615099c 0 4>, <0 0xe61509ac 0 4>;
1423 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>;
1424 #clock-cells = <1>;
Ben Dookscb0bf852014-11-10 19:49:38 +01001425 clock-indices = <
Laurent Pinchart59e79892013-12-11 15:05:16 +01001426 R8A7791_CLK_SCIFA3 R8A7791_CLK_SCIFA4 R8A7791_CLK_SCIFA5
1427 >;
1428 clock-output-names = "scifa3", "scifa4", "scifa5";
1429 };
1430 };
Geert Uytterhoeven4d5b59c2014-02-04 16:24:03 +01001431
Geert Uytterhoeven6f3e4ee2014-02-25 11:30:14 +01001432 qspi: spi@e6b10000 {
Geert Uytterhoeven4d5b59c2014-02-04 16:24:03 +01001433 compatible = "renesas,qspi-r8a7791", "renesas,qspi";
1434 reg = <0 0xe6b10000 0 0x2c>;
Geert Uytterhoeven4d5b59c2014-02-04 16:24:03 +01001435 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1436 clocks = <&mstp9_clks R8A7791_CLK_QSPI_MOD>;
Geert Uytterhoeven591f2fa2014-08-06 14:59:06 +02001437 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1438 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001439 power-domains = <&cpg_clocks>;
Geert Uytterhoeven4d5b59c2014-02-04 16:24:03 +01001440 num-cs = <1>;
1441 #address-cells = <1>;
1442 #size-cells = <0>;
1443 status = "disabled";
1444 };
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001445
1446 msiof0: spi@e6e20000 {
1447 compatible = "renesas,msiof-r8a7791";
Ryo Kataokacb6d08a2015-04-05 01:55:12 +09001448 reg = <0 0xe6e20000 0 0x0064>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001449 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1450 clocks = <&mstp0_clks R8A7791_CLK_MSIOF0>;
Geert Uytterhoevena5ce27f2014-08-06 14:59:07 +02001451 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1452 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001453 power-domains = <&cpg_clocks>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001454 #address-cells = <1>;
1455 #size-cells = <0>;
1456 status = "disabled";
1457 };
1458
1459 msiof1: spi@e6e10000 {
1460 compatible = "renesas,msiof-r8a7791";
Ryo Kataokacb6d08a2015-04-05 01:55:12 +09001461 reg = <0 0xe6e10000 0 0x0064>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001462 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1463 clocks = <&mstp2_clks R8A7791_CLK_MSIOF1>;
Geert Uytterhoevena5ce27f2014-08-06 14:59:07 +02001464 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1465 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001466 power-domains = <&cpg_clocks>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001467 #address-cells = <1>;
1468 #size-cells = <0>;
1469 status = "disabled";
1470 };
1471
1472 msiof2: spi@e6e00000 {
1473 compatible = "renesas,msiof-r8a7791";
Ryo Kataokacb6d08a2015-04-05 01:55:12 +09001474 reg = <0 0xe6e00000 0 0x0064>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001475 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1476 clocks = <&mstp2_clks R8A7791_CLK_MSIOF2>;
Geert Uytterhoevena5ce27f2014-08-06 14:59:07 +02001477 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1478 dma-names = "tx", "rx";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001479 power-domains = <&cpg_clocks>;
Geert Uytterhoeven7713d3a2014-02-25 11:30:16 +01001480 #address-cells = <1>;
1481 #size-cells = <0>;
1482 status = "disabled";
1483 };
Phil Edworthy811cdfa2014-06-13 10:37:20 +01001484
Yoshihiro Shimodac1969312014-10-24 19:43:02 +09001485 xhci: usb@ee000000 {
1486 compatible = "renesas,xhci-r8a7791";
1487 reg = <0 0xee000000 0 0xc00>;
1488 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1489 clocks = <&mstp3_clks R8A7791_CLK_SSUSB>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001490 power-domains = <&cpg_clocks>;
Yoshihiro Shimodac1969312014-10-24 19:43:02 +09001491 phys = <&usb2 1>;
1492 phy-names = "usb";
1493 status = "disabled";
1494 };
1495
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001496 pci0: pci@ee090000 {
1497 compatible = "renesas,pci-r8a7791";
1498 device_type = "pci";
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001499 reg = <0 0xee090000 0 0xc00>,
1500 <0 0xee080000 0 0x1100>;
1501 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001502 clocks = <&mstp7_clks R8A7791_CLK_EHCI>;
1503 power-domains = <&cpg_clocks>;
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001504 status = "disabled";
1505
1506 bus-range = <0 0>;
1507 #address-cells = <3>;
1508 #size-cells = <2>;
1509 #interrupt-cells = <1>;
1510 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1511 interrupt-map-mask = <0xff00 0 0 0x7>;
1512 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1513 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1514 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyove1bce122014-09-29 22:23:11 +04001515
1516 usb@0,1 {
1517 reg = <0x800 0 0 0 0>;
1518 device_type = "pci";
1519 phys = <&usb0 0>;
1520 phy-names = "usb";
1521 };
1522
1523 usb@0,2 {
1524 reg = <0x1000 0 0 0 0>;
1525 device_type = "pci";
1526 phys = <&usb0 0>;
1527 phy-names = "usb";
1528 };
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001529 };
1530
1531 pci1: pci@ee0d0000 {
1532 compatible = "renesas,pci-r8a7791";
1533 device_type = "pci";
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001534 reg = <0 0xee0d0000 0 0xc00>,
1535 <0 0xee0c0000 0 0x1100>;
1536 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001537 clocks = <&mstp7_clks R8A7791_CLK_EHCI>;
1538 power-domains = <&cpg_clocks>;
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001539 status = "disabled";
1540
1541 bus-range = <1 1>;
1542 #address-cells = <3>;
1543 #size-cells = <2>;
1544 #interrupt-cells = <1>;
1545 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1546 interrupt-map-mask = <0xff00 0 0 0x7>;
1547 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1548 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1549 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyove1bce122014-09-29 22:23:11 +04001550
1551 usb@0,1 {
1552 reg = <0x800 0 0 0 0>;
1553 device_type = "pci";
1554 phys = <&usb2 0>;
1555 phy-names = "usb";
1556 };
1557
1558 usb@0,2 {
1559 reg = <0x1000 0 0 0 0>;
1560 device_type = "pci";
1561 phys = <&usb2 0>;
1562 phy-names = "usb";
1563 };
Sergei Shtylyovaace0802014-06-24 22:10:05 +04001564 };
1565
Phil Edworthy811cdfa2014-06-13 10:37:20 +01001566 pciec: pcie@fe000000 {
1567 compatible = "renesas,pcie-r8a7791";
1568 reg = <0 0xfe000000 0 0x80000>;
1569 #address-cells = <3>;
1570 #size-cells = <2>;
1571 bus-range = <0x00 0xff>;
1572 device_type = "pci";
1573 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1574 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1575 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1576 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1577 /* Map all possible DDR as inbound ranges */
1578 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1579 0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
1580 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1581 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1582 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1583 #interrupt-cells = <1>;
1584 interrupt-map-mask = <0 0 0 0>;
1585 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1586 clocks = <&mstp3_clks R8A7791_CLK_PCIEC>, <&pcie_bus_clk>;
1587 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven797a0622015-08-04 14:28:11 +02001588 power-domains = <&cpg_clocks>;
Phil Edworthy811cdfa2014-06-13 10:37:20 +01001589 status = "disabled";
1590 };
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001591
Laurent Pinchartf1951852015-01-27 11:13:24 +02001592 ipmmu_sy0: mmu@e6280000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001593 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001594 reg = <0 0xe6280000 0 0x1000>;
1595 interrupts = <0 223 IRQ_TYPE_LEVEL_HIGH>,
1596 <0 224 IRQ_TYPE_LEVEL_HIGH>;
1597 #iommu-cells = <1>;
1598 status = "disabled";
1599 };
1600
1601 ipmmu_sy1: mmu@e6290000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001602 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001603 reg = <0 0xe6290000 0 0x1000>;
1604 interrupts = <0 225 IRQ_TYPE_LEVEL_HIGH>;
1605 #iommu-cells = <1>;
1606 status = "disabled";
1607 };
1608
1609 ipmmu_ds: mmu@e6740000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001610 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001611 reg = <0 0xe6740000 0 0x1000>;
1612 interrupts = <0 198 IRQ_TYPE_LEVEL_HIGH>,
1613 <0 199 IRQ_TYPE_LEVEL_HIGH>;
1614 #iommu-cells = <1>;
1615 status = "disabled";
1616 };
1617
1618 ipmmu_mp: mmu@ec680000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001619 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001620 reg = <0 0xec680000 0 0x1000>;
1621 interrupts = <0 226 IRQ_TYPE_LEVEL_HIGH>;
1622 #iommu-cells = <1>;
1623 status = "disabled";
1624 };
1625
1626 ipmmu_mx: mmu@fe951000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001627 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001628 reg = <0 0xfe951000 0 0x1000>;
1629 interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
1630 <0 221 IRQ_TYPE_LEVEL_HIGH>;
1631 #iommu-cells = <1>;
1632 status = "disabled";
1633 };
1634
1635 ipmmu_rt: mmu@ffc80000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001636 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001637 reg = <0 0xffc80000 0 0x1000>;
1638 interrupts = <0 307 IRQ_TYPE_LEVEL_HIGH>;
1639 #iommu-cells = <1>;
1640 status = "disabled";
1641 };
1642
1643 ipmmu_gp: mmu@e62a0000 {
Magnus Damm3c8ab0c2015-11-17 13:31:05 +09001644 compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
Laurent Pinchartf1951852015-01-27 11:13:24 +02001645 reg = <0 0xe62a0000 0 0x1000>;
1646 interrupts = <0 260 IRQ_TYPE_LEVEL_HIGH>,
1647 <0 261 IRQ_TYPE_LEVEL_HIGH>;
1648 #iommu-cells = <1>;
1649 status = "disabled";
1650 };
1651
Geert Uytterhoeven6c63e072015-04-27 14:55:29 +02001652 rcar_sound: sound@ec500000 {
Kuninori Morimotod2b541c2014-12-17 06:12:02 +00001653 /*
1654 * #sound-dai-cells is required
1655 *
1656 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1657 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1658 */
Geert Uytterhoevenf49cd2b2015-01-06 21:01:53 +01001659 compatible = "renesas,rcar_sound-r8a7791", "renesas,rcar_sound-gen2";
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001660 reg = <0 0xec500000 0 0x1000>, /* SCU */
1661 <0 0xec5a0000 0 0x100>, /* ADG */
1662 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto8c3f9032015-08-24 08:28:17 +00001663 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimotod73a5012015-03-10 01:39:55 +00001664 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1665 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimotod88a6a22015-03-10 01:39:18 +00001666
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001667 clocks = <&mstp10_clks R8A7791_CLK_SSI_ALL>,
1668 <&mstp10_clks R8A7791_CLK_SSI9>, <&mstp10_clks R8A7791_CLK_SSI8>,
1669 <&mstp10_clks R8A7791_CLK_SSI7>, <&mstp10_clks R8A7791_CLK_SSI6>,
1670 <&mstp10_clks R8A7791_CLK_SSI5>, <&mstp10_clks R8A7791_CLK_SSI4>,
1671 <&mstp10_clks R8A7791_CLK_SSI3>, <&mstp10_clks R8A7791_CLK_SSI2>,
1672 <&mstp10_clks R8A7791_CLK_SSI1>, <&mstp10_clks R8A7791_CLK_SSI0>,
1673 <&mstp10_clks R8A7791_CLK_SCU_SRC9>, <&mstp10_clks R8A7791_CLK_SCU_SRC8>,
1674 <&mstp10_clks R8A7791_CLK_SCU_SRC7>, <&mstp10_clks R8A7791_CLK_SCU_SRC6>,
1675 <&mstp10_clks R8A7791_CLK_SCU_SRC5>, <&mstp10_clks R8A7791_CLK_SCU_SRC4>,
1676 <&mstp10_clks R8A7791_CLK_SCU_SRC3>, <&mstp10_clks R8A7791_CLK_SCU_SRC2>,
1677 <&mstp10_clks R8A7791_CLK_SCU_SRC1>, <&mstp10_clks R8A7791_CLK_SCU_SRC0>,
Kuninori Morimoto88401702015-07-21 00:27:03 +00001678 <&mstp10_clks R8A7791_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7791_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto7fd6e112015-07-21 00:27:24 +00001679 <&mstp10_clks R8A7791_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7791_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto150c8ad2014-06-25 17:52:33 -07001680 <&mstp10_clks R8A7791_CLK_SCU_DVC0>, <&mstp10_clks R8A7791_CLK_SCU_DVC1>,
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001681 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1682 clock-names = "ssi-all",
1683 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1684 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1685 "src.9", "src.8", "src.7", "src.6", "src.5",
1686 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimoto88401702015-07-21 00:27:03 +00001687 "ctu.0", "ctu.1",
Kuninori Morimoto7fd6e112015-07-21 00:27:24 +00001688 "mix.0", "mix.1",
Kuninori Morimoto150c8ad2014-06-25 17:52:33 -07001689 "dvc.0", "dvc.1",
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001690 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven56e86dd2015-08-20 01:25:20 +00001691 power-domains = <&cpg_clocks>;
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001692
1693 status = "disabled";
1694
Kuninori Morimoto150c8ad2014-06-25 17:52:33 -07001695 rcar_sound,dvc {
Kuninori Morimoto63573332015-03-10 01:40:27 +00001696 dvc0: dvc@0 {
1697 dmas = <&audma0 0xbc>;
1698 dma-names = "tx";
1699 };
1700 dvc1: dvc@1 {
1701 dmas = <&audma0 0xbe>;
1702 dma-names = "tx";
1703 };
Kuninori Morimoto150c8ad2014-06-25 17:52:33 -07001704 };
1705
Kuninori Morimoto7fd6e112015-07-21 00:27:24 +00001706 rcar_sound,mix {
1707 mix0: mix@0 { };
1708 mix1: mix@1 { };
1709 };
1710
Kuninori Morimoto88401702015-07-21 00:27:03 +00001711 rcar_sound,ctu {
1712 ctu00: ctu@0 { };
1713 ctu01: ctu@1 { };
1714 ctu02: ctu@2 { };
1715 ctu03: ctu@3 { };
1716 ctu10: ctu@4 { };
1717 ctu11: ctu@5 { };
1718 ctu12: ctu@6 { };
1719 ctu13: ctu@7 { };
1720 };
1721
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001722 rcar_sound,src {
Kuninori Morimoto63573332015-03-10 01:40:27 +00001723 src0: src@0 {
1724 interrupts = <0 352 IRQ_TYPE_LEVEL_HIGH>;
1725 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1726 dma-names = "rx", "tx";
1727 };
1728 src1: src@1 {
1729 interrupts = <0 353 IRQ_TYPE_LEVEL_HIGH>;
1730 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1731 dma-names = "rx", "tx";
1732 };
1733 src2: src@2 {
1734 interrupts = <0 354 IRQ_TYPE_LEVEL_HIGH>;
1735 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1736 dma-names = "rx", "tx";
1737 };
1738 src3: src@3 {
1739 interrupts = <0 355 IRQ_TYPE_LEVEL_HIGH>;
1740 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1741 dma-names = "rx", "tx";
1742 };
1743 src4: src@4 {
1744 interrupts = <0 356 IRQ_TYPE_LEVEL_HIGH>;
1745 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1746 dma-names = "rx", "tx";
1747 };
1748 src5: src@5 {
1749 interrupts = <0 357 IRQ_TYPE_LEVEL_HIGH>;
1750 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1751 dma-names = "rx", "tx";
1752 };
1753 src6: src@6 {
1754 interrupts = <0 358 IRQ_TYPE_LEVEL_HIGH>;
1755 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1756 dma-names = "rx", "tx";
1757 };
1758 src7: src@7 {
1759 interrupts = <0 359 IRQ_TYPE_LEVEL_HIGH>;
1760 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1761 dma-names = "rx", "tx";
1762 };
1763 src8: src@8 {
1764 interrupts = <0 360 IRQ_TYPE_LEVEL_HIGH>;
1765 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1766 dma-names = "rx", "tx";
1767 };
1768 src9: src@9 {
1769 interrupts = <0 361 IRQ_TYPE_LEVEL_HIGH>;
1770 dmas = <&audma0 0x97>, <&audma1 0xba>;
1771 dma-names = "rx", "tx";
1772 };
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001773 };
1774
1775 rcar_sound,ssi {
Kuninori Morimoto63573332015-03-10 01:40:27 +00001776 ssi0: ssi@0 {
1777 interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>;
1778 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1779 dma-names = "rx", "tx", "rxu", "txu";
1780 };
1781 ssi1: ssi@1 {
1782 interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>;
1783 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1784 dma-names = "rx", "tx", "rxu", "txu";
1785 };
1786 ssi2: ssi@2 {
1787 interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>;
1788 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1789 dma-names = "rx", "tx", "rxu", "txu";
1790 };
1791 ssi3: ssi@3 {
1792 interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>;
1793 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1794 dma-names = "rx", "tx", "rxu", "txu";
1795 };
1796 ssi4: ssi@4 {
1797 interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>;
1798 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1799 dma-names = "rx", "tx", "rxu", "txu";
1800 };
1801 ssi5: ssi@5 {
1802 interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>;
1803 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1804 dma-names = "rx", "tx", "rxu", "txu";
1805 };
1806 ssi6: ssi@6 {
1807 interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>;
1808 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1809 dma-names = "rx", "tx", "rxu", "txu";
1810 };
1811 ssi7: ssi@7 {
1812 interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>;
1813 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1814 dma-names = "rx", "tx", "rxu", "txu";
1815 };
1816 ssi8: ssi@8 {
1817 interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>;
1818 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1819 dma-names = "rx", "tx", "rxu", "txu";
1820 };
1821 ssi9: ssi@9 {
1822 interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>;
1823 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1824 dma-names = "rx", "tx", "rxu", "txu";
1825 };
Kuninori Morimoto09abd1f2014-06-11 21:44:26 -07001826 };
1827 };
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +09001828};