blob: 2f92487724c677e5245b6c2d8aa4e237209866c4 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000016#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/types.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020019
Eilon Greenstein34f80b02008-06-23 20:33:01 -070020/* compilation time flags */
21
22/* define this to make the driver freeze on error to allow getting debug info
23 * (you will need to reboot afterwards) */
24/* #define BNX2X_STOP_ON_ERROR */
25
Vladislav Zolotarovb96368e2011-06-14 01:34:46 +000026#define DRV_MODULE_VERSION "1.70.00-0"
27#define DRV_MODULE_RELDATE "2011/06/13"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000028#define BNX2X_BC_VER 0x040200
29
Shmulik Ravid785b9b12010-12-30 06:27:03 +000030#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080031#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000032#endif
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000033#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
34#define BCM_CNIC 1
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000035#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000036#endif
37
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000038#ifdef BCM_CNIC
39#define BNX2X_MIN_MSIX_VEC_CNT 3
40#define BNX2X_MSIX_VEC_FP_START 2
41#else
42#define BNX2X_MIN_MSIX_VEC_CNT 2
43#define BNX2X_MSIX_VEC_FP_START 1
44#endif
45
Eilon Greenstein01cd4522009-08-12 08:23:08 +000046#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030047
Eilon Greenstein359d8b12009-02-12 08:38:25 +000048#include "bnx2x_reg.h"
49#include "bnx2x_fw_defs.h"
50#include "bnx2x_hsi.h"
51#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030052#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000053#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000054#include "bnx2x_stats.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000055
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020056/* error/debug prints */
57
Eilon Greenstein34f80b02008-06-23 20:33:01 -070058#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
60/* for messages that are currently off */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_MSG_OFF 0
62#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
63#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
64#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
Eliezer Tamirf1410642008-02-28 11:51:50 -080066#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
67#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020068
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000070#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000071do { \
72 if (bp->msg_enable & (__mask)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000073 pr_notice("[%s:%d(%s)]" fmt, \
74 __func__, __LINE__, \
75 bp->dev ? (bp->dev->name) : "?", \
76 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000077} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078
Joe Perchesf1deab52011-08-14 12:16:21 +000079#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030080do { \
81 if (bp->msg_enable & (__mask)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000082 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083} while (0)
84
Eilon Greenstein34f80b02008-06-23 20:33:01 -070085/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000086#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000087do { \
88 if (netif_msg_probe(bp)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000089 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000090 __func__, __LINE__, \
91 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +000092 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000093} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
95/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +000096#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000097do { \
Joe Perchesf1deab52011-08-14 12:16:21 +000098 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000099 __func__, __LINE__, \
100 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000101 ##__VA_ARGS__); \
102} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000103
Joe Perchesf1deab52011-08-14 12:16:21 +0000104#define BNX2X_ERROR(fmt, ...) \
105 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000106
Eliezer Tamirf1410642008-02-28 11:51:50 -0800107
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200108/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000109#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000110do { \
111 if (netif_msg_probe(bp)) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000112 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000113} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200115#ifdef BNX2X_STOP_ON_ERROR
Ariel Elior6383c0b2011-07-14 08:31:57 +0000116void bnx2x_int_disable(struct bnx2x *bp);
Joe Perchesf1deab52011-08-14 12:16:21 +0000117#define bnx2x_panic() \
118do { \
119 bp->panic = 1; \
120 BNX2X_ERR("driver assert\n"); \
121 bnx2x_int_disable(bp); \
122 bnx2x_panic_dump(bp); \
123} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000125#define bnx2x_panic() \
126do { \
127 bp->panic = 1; \
128 BNX2X_ERR("driver assert\n"); \
129 bnx2x_panic_dump(bp); \
130} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131#endif
132
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000133#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800134#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700136#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
137#define U64_HI(x) (u32)(((u64)(x)) >> 32)
138#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000141#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700142
143#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
144#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000145#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146
147#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700149#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200150
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700151#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
152#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200153
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700154#define REG_RD_DMAE(bp, offset, valp, len32) \
155 do { \
156 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000157 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700158 } while (0)
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000162 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
164 offset, len32); \
165 } while (0)
166
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000167#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
168 REG_WR_DMAE(bp, offset, valp, len32)
169
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800170#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000171 do { \
172 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
173 bnx2x_write_big_buf_wb(bp, addr, len32); \
174 } while (0)
175
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700176#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
177 offsetof(struct shmem_region, field))
178#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
179#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200180
Eilon Greenstein2691d512009-08-12 08:22:08 +0000181#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
182 offsetof(struct shmem2_region, field))
183#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
184#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000185#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
186 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000187#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000188 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000189
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000190#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
191#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
192 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000193#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000194
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000195#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
196 (SHMEM2_RD((bp), size) > \
197 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000198
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700199#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700200#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200201
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000202/* SP SB indices */
203
204/* General SP events - stats query, cfc delete, etc */
205#define HC_SP_INDEX_ETH_DEF_CONS 3
206
207/* EQ completions */
208#define HC_SP_INDEX_EQ_CONS 7
209
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000210/* FCoE L2 connection completions */
211#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
212#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000213/* iSCSI L2 */
214#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
215#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
216
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000217/* Special clients parameters */
218
219/* SB indices */
220/* FCoE L2 */
221#define BNX2X_FCOE_L2_RX_INDEX \
222 (&bp->def_status_blk->sp_sb.\
223 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
224
225#define BNX2X_FCOE_L2_TX_INDEX \
226 (&bp->def_status_blk->sp_sb.\
227 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
228
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000229/**
230 * CIDs and CLIDs:
231 * CLIDs below is a CLID for func 0, then the CLID for other
232 * functions will be calculated by the formula:
233 *
234 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
235 *
236 */
237/* iSCSI L2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238#define BNX2X_ISCSI_ETH_CL_ID_IDX 1
Ariel Elior6383c0b2011-07-14 08:31:57 +0000239#define BNX2X_ISCSI_ETH_CID 49
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000240
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000241/* FCoE L2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300242#define BNX2X_FCOE_ETH_CL_ID_IDX 2
Ariel Elior6383c0b2011-07-14 08:31:57 +0000243#define BNX2X_FCOE_ETH_CID 50
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000244
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000245/** Additional rings budgeting */
246#ifdef BCM_CNIC
Ariel Elior6383c0b2011-07-14 08:31:57 +0000247#define CNIC_PRESENT 1
248#define FCOE_PRESENT 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000249#else
Ariel Elior6383c0b2011-07-14 08:31:57 +0000250#define CNIC_PRESENT 0
251#define FCOE_PRESENT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000252#endif /* BCM_CNIC */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000253#define NON_ETH_CONTEXT_USE (FCOE_PRESENT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000254
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000255#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
256 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
257
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000258#define SM_RX_ID 0
259#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200260
Ariel Elior6383c0b2011-07-14 08:31:57 +0000261/* defines for multiple tx priority indices */
262#define FIRST_TX_ONLY_COS_INDEX 1
263#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200264
Ariel Elior6383c0b2011-07-14 08:31:57 +0000265/* defines for decodeing the fastpath index and the cos index out of the
266 * transmission queue index
267 */
268#define MAX_TXQS_PER_COS FP_SB_MAX_E1x
269
270#define TXQ_TO_FP(txq_index) ((txq_index) % MAX_TXQS_PER_COS)
271#define TXQ_TO_COS(txq_index) ((txq_index) / MAX_TXQS_PER_COS)
272
273/* rules for calculating the cids of tx-only connections */
274#define CID_TO_FP(cid) ((cid) % MAX_TXQS_PER_COS)
275#define CID_COS_TO_TX_ONLY_CID(cid, cos) (cid + cos * MAX_TXQS_PER_COS)
276
277/* fp index inside class of service range */
278#define FP_COS_TO_TXQ(fp, cos) ((fp)->index + cos * MAX_TXQS_PER_COS)
279
280/*
281 * 0..15 eth cos0
282 * 16..31 eth cos1 if applicable
283 * 32..47 eth cos2 If applicable
284 * fcoe queue follows eth queues (16, 32, 48 depending on cos)
285 */
286#define MAX_ETH_TXQ_IDX(bp) (MAX_TXQS_PER_COS * (bp)->max_cos)
287#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp))
288
289/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200290struct sw_rx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700291 struct sk_buff *skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000292 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293};
294
295struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700296 struct sk_buff *skb;
297 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700298 u8 flags;
299/* Set on the first BD descriptor when there is a split BD */
300#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301};
302
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700303struct sw_rx_page {
304 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000305 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700306};
307
Eilon Greensteinca003922009-08-12 22:53:28 -0700308union db_prod {
309 struct doorbell_set_prod data;
310 u32 raw;
311};
312
David S. Miller8decf862011-09-22 03:23:13 -0400313/* dropless fc FW/HW related params */
314#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
315#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
316 ETH_MAX_AGGREGATION_QUEUES_E1 :\
317 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
318#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
319#define FW_PREFETCH_CNT 16
320#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700321
322/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300323#define BCM_PAGE_SHIFT 12
324#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
325#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700326#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300328#define PAGES_PER_SGE_SHIFT 0
329#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
330#define SGE_PAGE_SIZE PAGE_SIZE
331#define SGE_PAGE_SHIFT PAGE_SHIFT
332#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700333
334/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300335#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700336#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400337#define NEXT_PAGE_SGE_DESC_CNT 2
338#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700339/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300340#define RX_SGE_MASK (RX_SGE_CNT - 1)
341#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
342#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700343#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400344 (MAX_RX_SGE_CNT - 1)) ? \
345 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
346 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300347#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700348
David S. Miller8decf862011-09-22 03:23:13 -0400349/*
350 * Number of required SGEs is the sum of two:
351 * 1. Number of possible opened aggregations (next packet for
352 * these aggregations will probably consume SGE immidiatelly)
353 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
354 * after placement on BD for new TPA aggregation)
355 *
356 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
357 */
358#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
359 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
360#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
361 MAX_RX_SGE_CNT)
362#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
363 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
364#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
365
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300366/* Manipulate a bit vector defined as an array of u64 */
367
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700368/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300369#define BIT_VEC64_ELEM_SZ 64
370#define BIT_VEC64_ELEM_SHIFT 6
371#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
372
373
374#define __BIT_VEC64_SET_BIT(el, bit) \
375 do { \
376 el = ((el) | ((u64)0x1 << (bit))); \
377 } while (0)
378
379#define __BIT_VEC64_CLEAR_BIT(el, bit) \
380 do { \
381 el = ((el) & (~((u64)0x1 << (bit)))); \
382 } while (0)
383
384
385#define BIT_VEC64_SET_BIT(vec64, idx) \
386 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
387 (idx) & BIT_VEC64_ELEM_MASK)
388
389#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
390 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
391 (idx) & BIT_VEC64_ELEM_MASK)
392
393#define BIT_VEC64_TEST_BIT(vec64, idx) \
394 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
395 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700396
397/* Creates a bitmask of all ones in less significant bits.
398 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300399#define BIT_VEC64_ONES_MASK(idx) \
400 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
401#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
402
403/*******************************************************/
404
405
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700406
407/* Number of u64 elements in SGE mask array */
408#define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300409 BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700410#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
411#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
412
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000413union host_hc_status_block {
414 /* pointer to fp status block e1x */
415 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000416 /* pointer to fp status block e2 */
417 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000418};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700419
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300420struct bnx2x_agg_info {
421 /*
422 * First aggregation buffer is an skb, the following - are pages.
423 * We will preallocate the skbs for each aggregation when
424 * we open the interface and will replace the BD at the consumer
425 * with this one when we receive the TPA_START CQE in order to
426 * keep the Rx BD ring consistent.
427 */
428 struct sw_rx_bd first_buf;
429 u8 tpa_state;
430#define BNX2X_TPA_START 1
431#define BNX2X_TPA_STOP 2
432#define BNX2X_TPA_ERROR 3
433 u8 placement_offset;
434 u16 parsing_flags;
435 u16 vlan_tag;
436 u16 len_on_bd;
437};
438
439#define Q_STATS_OFFSET32(stat_name) \
440 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
441
Ariel Elior6383c0b2011-07-14 08:31:57 +0000442struct bnx2x_fp_txdata {
443
444 struct sw_tx_bd *tx_buf_ring;
445
446 union eth_tx_bd_types *tx_desc_ring;
447 dma_addr_t tx_desc_mapping;
448
449 u32 cid;
450
451 union db_prod tx_db;
452
453 u16 tx_pkt_prod;
454 u16 tx_pkt_cons;
455 u16 tx_bd_prod;
456 u16 tx_bd_cons;
457
458 unsigned long tx_pkt;
459
460 __le16 *tx_cons_sb;
461
462 int txq_index;
463};
464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200465struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300466 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200467
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000468#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700469 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000470 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000471 /* chip independed shortcuts into sb structure */
472 __le16 *sb_index_values;
473 __le16 *sb_running_index;
474 /* chip independed shortcut into rx_prods_offset memory */
475 u32 ustorm_rx_prods_offset;
476
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800477 u32 rx_buf_size;
478
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700479 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200480
Ariel Elior6383c0b2011-07-14 08:31:57 +0000481 u8 max_cos; /* actual number of active tx coses */
482 struct bnx2x_fp_txdata txdata[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200483
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700484 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
485 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200486
487 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700488 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
490 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700491 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200492
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700493 /* SGE ring */
494 struct eth_rx_sge *rx_sge_ring;
495 dma_addr_t rx_sge_mapping;
496
497 u64 sge_mask[RX_SGE_MASK_LEN];
498
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300499 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200500
Ariel Elior6383c0b2011-07-14 08:31:57 +0000501 __le16 fp_hc_idx;
502
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000503 u8 index; /* number in fp array */
504 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000505 u8 cl_qzone_id;
506 u8 fw_sb_id; /* status block number in FW */
507 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 u16 rx_bd_prod;
510 u16 rx_bd_cons;
511 u16 rx_comp_prod;
512 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700513 u16 rx_sge_prod;
514 /* The last maximal completed SGE */
515 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000516 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000517 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700518 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000519
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700520 /* TPA related */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300521 struct bnx2x_agg_info tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700522 u8 disable_tpa;
523#ifdef BNX2X_STOP_ON_ERROR
524 u64 tpa_queue_used;
525#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300527 struct tstorm_per_queue_stats old_tclient;
528 struct ustorm_per_queue_stats old_uclient;
529 struct xstorm_per_queue_stats old_xclient;
Eilon Greensteinde832a52009-02-12 08:36:33 +0000530 struct bnx2x_eth_q_stats eth_q_stats;
531
Eilon Greensteinca003922009-08-12 22:53:28 -0700532 /* The size is calculated using the following:
533 sizeof name field from netdev structure +
534 4 ('-Xx-' string) +
535 4 (for the digits and to make it DWORD aligned) */
536#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
537 char name[FP_NAME_SIZE];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300538
539 /* MACs object */
540 struct bnx2x_vlan_mac_obj mac_obj;
541
542 /* Queue State object */
543 struct bnx2x_queue_sp_obj q_obj;
544
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200545};
546
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700547#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800548
549/* Use 2500 as a mini-jumbo MTU for FCoE */
550#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
551
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300552/* FCoE L2 `fastpath' entry is right after the eth entries */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000553#define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp)
554#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX])
555#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000556#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
557 txdata[FIRST_TX_COS_INDEX].var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300558
559
Ariel Elior6383c0b2011-07-14 08:31:57 +0000560#define IS_ETH_FP(fp) (fp->index < \
561 BNX2X_NUM_ETH_QUEUES(fp->bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300562#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000563#define IS_FCOE_FP(fp) (fp->index == FCOE_IDX)
564#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX)
565#else
566#define IS_FCOE_FP(fp) false
567#define IS_FCOE_IDX(idx) false
568#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700569
570
571/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300572#define MAX_FETCH_BD 13 /* HW max BDs per packet */
573#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300575#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700576#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400577#define NEXT_PAGE_TX_DESC_CNT 1
578#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300579#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
580#define MAX_TX_BD (NUM_TX_BD - 1)
581#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700582#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400583 (MAX_TX_DESC_CNT - 1)) ? \
584 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
585 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300586#define TX_BD(x) ((x) & MAX_TX_BD)
587#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700588
589/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300590#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700591#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400592#define NEXT_PAGE_RX_DESC_CNT 2
593#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300594#define RX_DESC_MASK (RX_DESC_CNT - 1)
595#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
596#define MAX_RX_BD (NUM_RX_BD - 1)
597#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400598
599/* dropless fc calculations for BDs
600 *
601 * Number of BDs should as number of buffers in BRB:
602 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
603 * "next" elements on each page
604 */
605#define NUM_BD_REQ BRB_SIZE(bp)
606#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
607 MAX_RX_DESC_CNT)
608#define BD_TH_LO(bp) (NUM_BD_REQ + \
609 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
610 FW_DROP_LEVEL(bp))
611#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
612
613#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300614
615#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
616 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
617 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
618#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
619#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
620#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
621 MIN_RX_AVAIL))
622
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700623#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400624 (MAX_RX_DESC_CNT - 1)) ? \
625 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
626 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300627#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700628
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300629/*
630 * As long as CQE is X times bigger than BD entry we have to allocate X times
631 * more pages for CQ ring in order to keep it balanced with BD ring
632 */
633#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
634#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700635#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400636#define NEXT_PAGE_RCQ_DESC_CNT 1
637#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300638#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
639#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
640#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700641#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400642 (MAX_RCQ_DESC_CNT - 1)) ? \
643 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
644 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300645#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700646
David S. Miller8decf862011-09-22 03:23:13 -0400647/* dropless fc calculations for RCQs
648 *
649 * Number of RCQs should be as number of buffers in BRB:
650 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
651 * "next" elements on each page
652 */
653#define NUM_RCQ_REQ BRB_SIZE(bp)
654#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
655 MAX_RCQ_DESC_CNT)
656#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
657 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
658 FW_DROP_LEVEL(bp))
659#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
660
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700661
Eilon Greenstein33471622008-08-13 15:59:08 -0700662/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300663#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
664#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700665
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700666
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300667#define BNX2X_SWCID_SHIFT 17
668#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700669
670/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300671#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700672#define CQE_CMD(x) (le32_to_cpu(x) >> \
673 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
674
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700675#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
676 le32_to_cpu((bd)->addr_lo))
677#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
678
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000679#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
680#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300681#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
682#error "Min DB doorbell stride is 8"
683#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700684#define DPM_TRIGER_TYPE 0x40
685#define DOORBELL(bp, cid, val) \
686 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700688 DPM_TRIGER_TYPE); \
689 } while (0)
690
691
692/* TX CSUM helpers */
693#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
694 skb->csum_offset)
695#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
696 skb->csum_offset))
697
698#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
699
700#define XMIT_PLAIN 0
701#define XMIT_CSUM_V4 0x1
702#define XMIT_CSUM_V6 0x2
703#define XMIT_CSUM_TCP 0x4
704#define XMIT_GSO_V4 0x8
705#define XMIT_GSO_V6 0x10
706
707#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
708#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
709
710
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700711/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300712#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
713#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
714#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
715#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
716#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700717
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700718#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
719
720#define BNX2X_IP_CSUM_ERR(cqe) \
721 (!((cqe)->fast_path_cqe.status_flags & \
722 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
723 ((cqe)->fast_path_cqe.type_error_flags & \
724 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
725
726#define BNX2X_L4_CSUM_ERR(cqe) \
727 (!((cqe)->fast_path_cqe.status_flags & \
728 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
729 ((cqe)->fast_path_cqe.type_error_flags & \
730 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
731
732#define BNX2X_RX_CSUM_OK(cqe) \
733 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700734
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000735#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
736 (((le16_to_cpu(flags) & \
737 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
738 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
739 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700740#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000741 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300743
744#define FP_USB_FUNC_OFF \
745 offsetof(struct cstorm_status_block_u, func)
746#define FP_CSB_FUNC_OFF \
747 offsetof(struct cstorm_status_block_c, func)
748
David S. Miller8decf862011-09-22 03:23:13 -0400749#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300750
David S. Miller8decf862011-09-22 03:23:13 -0400751#define HC_INDEX_OOO_TX_CQ_CONS 4
752
753#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
754
755#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
756
757#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300758
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
760
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700761#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300762 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763
Ariel Elior6383c0b2011-07-14 08:31:57 +0000764#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
765
766#define BNX2X_TX_SB_INDEX_COS0 \
767 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700768
769/* end of fast path */
770
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700771/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200772
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700773struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200774
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700775 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200776/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700777#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200778
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700779#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700780#define CHIP_NUM_57710 0x164e
781#define CHIP_NUM_57711 0x164f
782#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000783#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300784#define CHIP_NUM_57712_MF 0x1663
785#define CHIP_NUM_57713 0x1651
786#define CHIP_NUM_57713E 0x1652
787#define CHIP_NUM_57800 0x168a
788#define CHIP_NUM_57800_MF 0x16a5
789#define CHIP_NUM_57810 0x168e
790#define CHIP_NUM_57810_MF 0x16ae
791#define CHIP_NUM_57840 0x168d
792#define CHIP_NUM_57840_MF 0x16ab
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700793#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
794#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
795#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000796#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300797#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
798#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
799#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
800#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
801#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
802#define CHIP_IS_57840(bp) (CHIP_NUM(bp) == CHIP_NUM_57840)
803#define CHIP_IS_57840_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_MF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700804#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
805 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000806#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300807 CHIP_IS_57712_MF(bp))
808#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
809 CHIP_IS_57800_MF(bp) || \
810 CHIP_IS_57810(bp) || \
811 CHIP_IS_57810_MF(bp) || \
812 CHIP_IS_57840(bp) || \
813 CHIP_IS_57840_MF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000814#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300815#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
816#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200817
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300818#define CHIP_REV_SHIFT 12
819#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
820#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
821#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
822#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700823/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300824#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700825/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
826#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300827 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700828/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
829#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300830 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700832#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
833 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
834
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700835#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
836#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300837#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
838 (CHIP_REV_SHIFT + 1)) \
839 << CHIP_REV_SHIFT)
840#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
841 CHIP_REV_SIM(bp) :\
842 CHIP_REV_VAL(bp))
843#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
844 (CHIP_REV(bp) == CHIP_REV_Bx))
845#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
846 (CHIP_REV(bp) == CHIP_REV_Ax))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700848 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000849#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
850#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
851#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700853 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000854 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000855 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000856 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700857
858 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200859
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700860 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000861
862 u8 int_block;
863#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000864#define INT_BLOCK_IGU 1
865#define INT_BLOCK_MODE_NORMAL 0
866#define INT_BLOCK_MODE_BW_COMP 2
867#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300868 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000869 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
870#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
871
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000872 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000873#define CHIP_4_PORT_MODE 0x0
874#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000875#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000876#define CHIP_MODE(bp) (bp->common.chip_port_mode)
877#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700878};
879
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000880/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
881#define BNX2X_IGU_STAS_MSG_VF_CNT 64
882#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700883
884/* end of common */
885
886/* port */
887
888struct bnx2x_port {
889 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000891 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200892
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000893 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700895#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000897 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700898/* link settings - missing defines */
899#define ADVERTISED_2500baseX_Full (1 << 15)
900
901 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700902
903 /* used to synchronize phy accesses */
904 struct mutex phy_mutex;
Eilon Greenstein46c6a672009-02-12 08:36:58 +0000905 int need_hw_lock;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700906
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700907 u32 port_stx;
908
909 struct nig_stats old_nig_stats;
910};
911
912/* end of port */
913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300914#define STATS_OFFSET32(stat_name) \
915 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700916
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300917/* slow path */
918
919/* slow path work-queue */
920extern struct workqueue_struct *bnx2x_wq;
921
922#define BNX2X_MAX_NUM_OF_VFS 64
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000923#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700924
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925/*
926 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
927 * control by the number of fast-path status blocks supported by the
928 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
929 * status block represents an independent interrupts context that can
930 * serve a regular L2 networking queue. However special L2 queues such
931 * as the FCoE queue do not require a FP-SB and other components like
932 * the CNIC may consume FP-SB reducing the number of possible L2 queues
933 *
934 * If the maximum number of FP-SB available is X then:
935 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
936 * regular L2 queues is Y=X-1
937 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
938 * c. If the FCoE L2 queue is supported the actual number of L2 queues
939 * is Y+1
940 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
941 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
942 * FP interrupt context for the CNIC).
943 * e. The number of HW context (CID count) is always X or X+1 if FCoE
944 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
945 */
946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300947/* fast-path interrupt contexts E1x */
948#define FP_SB_MAX_E1x 16
949/* fast-path interrupt contexts E2 */
950#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000951
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952union cdu_context {
953 struct eth_context eth;
954 char pad[1024];
955};
956
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957/* CDU host DB constants */
958#define CDU_ILT_PAGE_SZ_HW 3
Ariel Elior6383c0b2011-07-14 08:31:57 +0000959#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
961
962#ifdef BCM_CNIC
963#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000964#define CNIC_FCOE_CID_MAX 2048
965#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
967#endif
968
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300969#define QM_ILT_PAGE_SZ_HW 0
970#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971#define QM_CID_ROUND 1024
972
973#ifdef BCM_CNIC
974/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300975#define TM_ILT_PAGE_SZ_HW 0
976#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000977/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
978#define TM_CONN_NUM 1024
979#define TM_ILT_SZ (8 * TM_CONN_NUM)
980#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
981
982/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983#define SRC_ILT_PAGE_SZ_HW 0
984#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985#define SRC_HASH_BITS 10
986#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
987#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
988#define SRC_T2_SZ SRC_ILT_SZ
989#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300990
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000991#endif
992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300993#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700994
995/* DMA memory not used in fastpath */
996struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997 union {
998 struct mac_configuration_cmd e1x;
999 struct eth_classify_rules_ramrod_data e2;
1000 } mac_rdata;
1001
1002
1003 union {
1004 struct tstorm_eth_mac_filter_config e1x;
1005 struct eth_filter_rules_ramrod_data e2;
1006 } rx_mode_rdata;
1007
1008 union {
1009 struct mac_configuration_cmd e1;
1010 struct eth_multicast_rules_ramrod_data e2;
1011 } mcast_rdata;
1012
1013 struct eth_rss_update_ramrod_data rss_rdata;
1014
1015 /* Queue State related ramrods are always sent under rtnl_lock */
1016 union {
1017 struct client_init_ramrod_data init_data;
1018 struct client_update_ramrod_data update_data;
1019 } q_rdata;
1020
1021 union {
1022 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001023 /* pfc configuration for DCBX ramrod */
1024 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001025 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001026
1027 /* used by dmae command executer */
1028 struct dmae_command dmae[MAX_DMAE_C];
1029
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001030 u32 stats_comp;
1031 union mac_stats mac_stats;
1032 struct nig_stats nig_stats;
1033 struct host_port_stats port_stats;
1034 struct host_func_stats func_stats;
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00001035 struct host_func_stats func_stats_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001036
1037 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001038 u32 wb_data[4];
1039};
1040
1041#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1042#define bnx2x_sp_mapping(bp, var) \
1043 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001044
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001046/* attn group wiring */
1047#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001049struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001051};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001053struct iro {
1054 u32 base;
1055 u16 m1;
1056 u16 m2;
1057 u16 m3;
1058 u16 size;
1059};
1060
1061struct hw_context {
1062 union cdu_context *vcxt;
1063 dma_addr_t cxt_mapping;
1064 size_t size;
1065};
1066
1067/* forward */
1068struct bnx2x_ilt;
1069
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001070
1071enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001072 BNX2X_RECOVERY_DONE,
1073 BNX2X_RECOVERY_INIT,
1074 BNX2X_RECOVERY_WAIT,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001075 BNX2X_RECOVERY_FAILED
1076};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001077
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001078/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001079 * Event queue (EQ or event ring) MC hsi
1080 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1081 */
1082#define NUM_EQ_PAGES 1
1083#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1084#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1085#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1086#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1087#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1088
1089/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1090#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1091 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1092
1093/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1094#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1095
1096#define BNX2X_EQ_INDEX \
1097 (&bp->def_status_blk->sp_sb.\
1098 index_values[HC_SP_INDEX_EQ_CONS])
1099
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001100/* This is a data that will be used to create a link report message.
1101 * We will keep the data used for the last link report in order
1102 * to prevent reporting the same link parameters twice.
1103 */
1104struct bnx2x_link_report_data {
1105 u16 line_speed; /* Effective line speed */
1106 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1107};
1108
1109enum {
1110 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1111 BNX2X_LINK_REPORT_LINK_DOWN,
1112 BNX2X_LINK_REPORT_RX_FC_ON,
1113 BNX2X_LINK_REPORT_TX_FC_ON,
1114};
1115
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001116enum {
1117 BNX2X_PORT_QUERY_IDX,
1118 BNX2X_PF_QUERY_IDX,
1119 BNX2X_FIRST_QUEUE_QUERY_IDX,
1120};
1121
1122struct bnx2x_fw_stats_req {
1123 struct stats_query_header hdr;
1124 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
1125};
1126
1127struct bnx2x_fw_stats_data {
1128 struct stats_counter storm_counters;
1129 struct per_port_stats port;
1130 struct per_pf_stats pf;
1131 struct per_queue_stats queue_stats[1];
1132};
1133
Ariel Elior7be08a72011-07-14 08:31:19 +00001134/* Public slow path states */
1135enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001136 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001137 BNX2X_SP_RTNL_TX_TIMEOUT,
1138};
1139
1140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001141struct bnx2x {
1142 /* Fields used in the tx and intr/napi performance paths
1143 * are grouped together in the beginning of the structure
1144 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001145 struct bnx2x_fastpath *fp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001146 void __iomem *regview;
1147 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001148 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001149
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001150 u8 pf_num; /* absolute PF number */
1151 u8 pfid; /* per-path PF number */
1152 int base_fw_ndsb; /**/
1153#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1154#define BP_PORT(bp) (bp->pfid & 1)
1155#define BP_FUNC(bp) (bp->pfid)
1156#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001157#define BP_VN(bp) ((bp)->pfid >> 1)
1158#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1159#define BP_L_ID(bp) (BP_VN(bp) << 2)
1160#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1161 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1162#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001164 struct net_device *dev;
1165 struct pci_dev *pdev;
1166
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001167 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001168#define IRO (bp->iro_arr)
1169
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001170 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001171 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001172 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001173
1174 int tx_ring_size;
1175
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001176/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1177#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001178#define ETH_MIN_PACKET_SIZE 60
1179#define ETH_MAX_PACKET_SIZE 1500
1180#define ETH_MAX_JUMBO_PACKET_SIZE 9600
1181
Eilon Greenstein0f008462009-02-12 08:36:18 +00001182 /* Max supported alignment is 256 (8 shift) */
1183#define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
1184 L1_CACHE_SHIFT : 8)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001185 /* FW use 2 Cache lines Alignment for start packet and size */
1186#define BNX2X_FW_RX_ALIGN (2 << BNX2X_RX_ALIGN_SHIFT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001187#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001188
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001189 struct host_sp_status_block *def_status_blk;
1190#define DEF_SB_IGU_ID 16
1191#define DEF_SB_ID HC_SP_SB_ID
1192 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001193 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001194 u32 attn_state;
1195 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001196
1197 /* slow path ring */
1198 struct eth_spe *spq;
1199 dma_addr_t spq_mapping;
1200 u16 spq_prod_idx;
1201 struct eth_spe *spq_prod_bd;
1202 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001203 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001204 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001205 /* used to synchronize spq accesses */
1206 spinlock_t spq_lock;
1207
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001208 /* event queue */
1209 union event_ring_elem *eq_ring;
1210 dma_addr_t eq_mapping;
1211 u16 eq_prod;
1212 u16 eq_cons;
1213 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001214 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001215
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001216
1217
1218 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1219 u16 stats_pending;
1220 /* Counter for completed statistics ramrods */
1221 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001222
Eilon Greenstein33471622008-08-13 15:59:08 -07001223 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001224
1225 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001226 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001227
1228 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001229#define PCIX_FLAG (1 << 0)
1230#define PCI_32BIT_FLAG (1 << 1)
1231#define ONE_PORT_FLAG (1 << 2)
1232#define NO_WOL_FLAG (1 << 3)
1233#define USING_DAC_FLAG (1 << 4)
1234#define USING_MSIX_FLAG (1 << 5)
1235#define USING_MSI_FLAG (1 << 6)
1236#define DISABLE_MSI_FLAG (1 << 7)
1237#define TPA_ENABLE_FLAG (1 << 8)
1238#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00001239
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001240#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001241#define MF_FUNC_DIS (1 << 11)
1242#define OWN_CNIC_IRQ (1 << 12)
1243#define NO_ISCSI_OOO_FLAG (1 << 13)
1244#define NO_ISCSI_FLAG (1 << 14)
1245#define NO_FCOE_FLAG (1 << 15)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001246
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001247#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1248#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001249#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001250
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001251 int pm_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001252 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001253
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001254 struct delayed_work sp_task;
Ariel Elior7be08a72011-07-14 08:31:19 +00001255 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001256
1257 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001258 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001259 int current_interval;
1260
1261 u16 fw_seq;
1262 u16 fw_drv_pulse_wr_seq;
1263 u32 func_stx;
1264
1265 struct link_params link_params;
1266 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001267 u32 link_cnt;
1268 struct bnx2x_link_report_data last_reported_link;
1269
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001270 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001271
1272 struct bnx2x_common common;
1273 struct bnx2x_port port;
1274
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001275 struct cmng_struct_per_port cmng;
1276 u32 vn_weight_sum;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001277 u32 mf_config[E1HVN_MAX];
1278 u32 mf2_config[E2_FUNC_MAX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001279 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001280 u16 mf_ov;
1281 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001282#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001283#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1284#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001285
Eliezer Tamirf1410642008-02-28 11:51:50 -08001286 u8 wol;
1287
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001288 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001290 u16 tx_quick_cons_trip_int;
1291 u16 tx_quick_cons_trip;
1292 u16 tx_ticks_int;
1293 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001295 u16 rx_quick_cons_trip_int;
1296 u16 rx_quick_cons_trip;
1297 u16 rx_ticks_int;
1298 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001299/* Maximal coalescing timeout in us */
1300#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001302 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001303
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001304 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001305#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001306#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1307#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001308#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001309#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001310#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001311
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001312#define BNX2X_STATE_DIAG 0xe000
1313#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001314
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001315 int multi_mode;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001316#define BNX2X_MAX_PRIORITY 8
1317#define BNX2X_MAX_ENTRIES_PER_PRI 16
1318#define BNX2X_MAX_COS 3
1319#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001320 int num_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001321 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001323 u32 rx_mode;
1324#define BNX2X_RX_MODE_NONE 0
1325#define BNX2X_RX_MODE_NORMAL 1
1326#define BNX2X_RX_MODE_ALLMULTI 2
1327#define BNX2X_RX_MODE_PROMISC 3
1328#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001329
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001330 u8 igu_dsb_id;
1331 u8 igu_base_sb;
1332 u8 igu_sb_cnt;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001333 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001334
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001335 struct bnx2x_slowpath *slowpath;
1336 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001337
1338 /* Total number of FW statistics requests */
1339 u8 fw_stats_num;
1340
1341 /*
1342 * This is a memory buffer that will contain both statistics
1343 * ramrod request and data.
1344 */
1345 void *fw_stats;
1346 dma_addr_t fw_stats_mapping;
1347
1348 /*
1349 * FW statistics request shortcut (points at the
1350 * beginning of fw_stats buffer).
1351 */
1352 struct bnx2x_fw_stats_req *fw_stats_req;
1353 dma_addr_t fw_stats_req_mapping;
1354 int fw_stats_req_sz;
1355
1356 /*
1357 * FW statistics data shortcut (points at the begining of
1358 * fw_stats buffer + fw_stats_req_sz).
1359 */
1360 struct bnx2x_fw_stats_data *fw_stats_data;
1361 dma_addr_t fw_stats_data_mapping;
1362 int fw_stats_data_sz;
1363
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001364 struct hw_context context;
1365
1366 struct bnx2x_ilt *ilt;
1367#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001368#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001369/*
1370 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1371 * to CNIC.
1372 */
1373#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_PRESENT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001374
Ariel Elior6383c0b2011-07-14 08:31:57 +00001375/*
1376 * Maximum CID count that might be required by the bnx2x:
1377 * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related)
1378 */
1379#define BNX2X_L2_CID_COUNT(bp) (MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\
1380 NON_ETH_CONTEXT_USE + CNIC_PRESENT)
1381#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1382 ILT_PAGE_CIDS))
1383#define BNX2X_DB_SIZE(bp) (BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001384
1385 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001386
Eilon Greensteina18f5122009-08-12 08:23:26 +00001387 int dropless_fc;
1388
Michael Chan37b091b2009-10-10 13:46:55 +00001389#ifdef BCM_CNIC
1390 u32 cnic_flags;
1391#define BNX2X_CNIC_FLAG_MAC_SET 1
Michael Chan37b091b2009-10-10 13:46:55 +00001392 void *t2;
1393 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001394 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001395 void *cnic_data;
1396 u32 cnic_tag;
1397 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001398 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001399 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001400 struct eth_spe *cnic_kwq;
1401 struct eth_spe *cnic_kwq_prod;
1402 struct eth_spe *cnic_kwq_cons;
1403 struct eth_spe *cnic_kwq_last;
1404 u16 cnic_kwq_pending;
1405 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001406 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001407 struct mutex cnic_mutex;
1408 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1409
1410 /* Start index of the "special" (CNIC related) L2 cleints */
1411 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001412#endif
1413
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001414 int dmae_ready;
1415 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001416 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001417
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001418 /* used to protect the FW mail box */
1419 struct mutex fw_mb_mutex;
1420
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001421 /* used to synchronize stats collecting */
1422 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001423
1424 /* used for synchronization of concurrent threads statistics handling */
1425 spinlock_t stats_lock;
1426
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001427 /* used by dmae command loader */
1428 struct dmae_command stats_dmae;
1429 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001430
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001431 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001432 struct bnx2x_eth_stats eth_stats;
1433
1434 struct z_stream_s *strm;
1435 void *gunzip_buf;
1436 dma_addr_t gunzip_mapping;
1437 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001438#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001439#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1440#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1441#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001442
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001443 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001444 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001445 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001446 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001447 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001448 u32 init_mode_flags;
1449#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001450 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001451 const u8 *tsem_int_table_data;
1452 const u8 *tsem_pram_data;
1453 const u8 *usem_int_table_data;
1454 const u8 *usem_pram_data;
1455 const u8 *xsem_int_table_data;
1456 const u8 *xsem_pram_data;
1457 const u8 *csem_int_table_data;
1458 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001459#define INIT_OPS(bp) (bp->init_ops)
1460#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1461#define INIT_DATA(bp) (bp->init_data)
1462#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1463#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1464#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1465#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1466#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1467#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1468#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1469#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1470
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001471#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001472 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001473 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001474
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001475 /* DCB support on/off */
1476 u16 dcb_state;
1477#define BNX2X_DCB_STATE_OFF 0
1478#define BNX2X_DCB_STATE_ON 1
1479
1480 /* DCBX engine mode */
1481 int dcbx_enabled;
1482#define BNX2X_DCBX_ENABLED_OFF 0
1483#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1484#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1485#define BNX2X_DCBX_ENABLED_INVALID (-1)
1486
1487 bool dcbx_mode_uset;
1488
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001489 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001490 struct bnx2x_dcbx_port_params dcbx_port_params;
1491 int dcb_version;
1492
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001493 /* CAM credit pools */
1494 struct bnx2x_credit_pool_obj macs_pool;
1495
1496 /* RX_MODE object */
1497 struct bnx2x_rx_mode_obj rx_mode_obj;
1498
1499 /* MCAST object */
1500 struct bnx2x_mcast_obj mcast_obj;
1501
1502 /* RSS configuration object */
1503 struct bnx2x_rss_config_obj rss_conf_obj;
1504
1505 /* Function State controlling object */
1506 struct bnx2x_func_sp_obj func_obj;
1507
1508 unsigned long sp_state;
1509
Ariel Elior7be08a72011-07-14 08:31:19 +00001510 /* operation indication for the sp_rtnl task */
1511 unsigned long sp_rtnl_state;
1512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001513 /* DCBX Negotation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001514 struct dcbx_features dcbx_local_feat;
1515 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001516
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001517#ifdef BCM_DCBNL
1518 struct dcbx_features dcbx_remote_feat;
1519 u32 dcbx_remote_flags;
1520#endif
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001521 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001522
1523 /* multiple tx classes of service */
1524 u8 max_cos;
1525
1526 /* priority to cos mapping */
1527 u8 prio_to_cos[8];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001528};
1529
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001530/* Tx queues may be less or equal to Rx queues */
1531extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001532#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001533#define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE)
1534#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001535
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001536#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001537
Ariel Elior6383c0b2011-07-14 08:31:57 +00001538#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1539/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001540
1541#define RSS_IPV4_CAP_MASK \
1542 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1543
1544#define RSS_IPV4_TCP_CAP_MASK \
1545 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1546
1547#define RSS_IPV6_CAP_MASK \
1548 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1549
1550#define RSS_IPV6_TCP_CAP_MASK \
1551 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1552
1553/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001554#define FUNC_FLG_RSS 0x0001
1555#define FUNC_FLG_STATS 0x0002
1556/* removed FUNC_FLG_UNMATCHED 0x0004 */
1557#define FUNC_FLG_TPA 0x0008
1558#define FUNC_FLG_SPQ 0x0010
1559#define FUNC_FLG_LEADING 0x0020 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001560
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001561
1562struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001563 /* dma */
1564 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1565 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1566
1567 u16 func_flgs;
1568 u16 func_id; /* abs fid */
1569 u16 pf_id;
1570 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1571};
1572
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001573#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001574 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001575
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001576#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001577 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001578
1579#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001580 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001581 if (skip_queue(bp, var)) \
1582 continue; \
1583 else
1584
Ariel Elior6383c0b2011-07-14 08:31:57 +00001585/* Skip forwarding FP */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001586#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001587 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001588 if (skip_rx_queue(bp, var)) \
1589 continue; \
1590 else
1591
Ariel Elior6383c0b2011-07-14 08:31:57 +00001592/* Skip OOO FP */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001593#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001594 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001595 if (skip_tx_queue(bp, var)) \
1596 continue; \
1597 else
1598
1599#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001600 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001601 if (skip_queue(bp, var)) \
1602 continue; \
1603 else
1604
Ariel Elior6383c0b2011-07-14 08:31:57 +00001605#define for_each_cos_in_tx_queue(fp, var) \
1606 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1607
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001608/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001609 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001610 */
1611#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1612
1613/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001614 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001615 */
1616#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1617
1618#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001619
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001621
1622
1623/**
1624 * bnx2x_set_mac_one - configure a single MAC address
1625 *
1626 * @bp: driver handle
1627 * @mac: MAC to configure
1628 * @obj: MAC object handle
1629 * @set: if 'true' add a new MAC, otherwise - delete
1630 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1631 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1632 *
1633 * Configures one MAC according to provided parameters or continues the
1634 * execution of previously scheduled commands if RAMROD_CONT is set in
1635 * ramrod_flags.
1636 *
1637 * Returns zero if operation has successfully completed, a positive value if the
1638 * operation has been successfully scheduled and a negative - if a requested
1639 * operations has failed.
1640 */
1641int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1642 struct bnx2x_vlan_mac_obj *obj, bool set,
1643 int mac_type, unsigned long *ramrod_flags);
1644/**
1645 * Deletes all MACs configured for the specific MAC object.
1646 *
1647 * @param bp Function driver instance
1648 * @param mac_obj MAC object to cleanup
1649 *
1650 * @return zero if all MACs were cleaned
1651 */
1652
1653/**
1654 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1655 *
1656 * @bp: driver handle
1657 * @mac_obj: MAC object handle
1658 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1659 * @wait_for_comp: if 'true' block until completion
1660 *
1661 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1662 *
1663 * Returns zero if operation has successfully completed, a positive value if the
1664 * operation has been successfully scheduled and a negative - if a requested
1665 * operations has failed.
1666 */
1667int bnx2x_del_all_macs(struct bnx2x *bp,
1668 struct bnx2x_vlan_mac_obj *mac_obj,
1669 int mac_type, bool wait_for_comp);
1670
1671/* Init Function API */
1672void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1673int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1674int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1675int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1676int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001677void bnx2x_read_mf_cfg(struct bnx2x *bp);
1678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001679
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001680/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001681void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1682void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1683 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001684void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1685u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1686u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1687u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1688 bool with_comp, u8 comp_type);
1689
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001690
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001691void bnx2x_calc_fc_adv(struct bnx2x *bp);
1692int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001693 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001694void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001695int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001696
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001697static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1698 int wait)
1699{
1700 u32 val;
1701
1702 do {
1703 val = REG_RD(bp, reg);
1704 if (val == expected)
1705 break;
1706 ms -= wait;
1707 msleep(wait);
1708
1709 } while (ms > 0);
1710
1711 return val;
1712}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001713
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001714#define BNX2X_ILT_ZALLOC(x, y, size) \
1715 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001716 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001717 if (x) \
1718 memset(x, 0, size); \
1719 } while (0)
1720
1721#define BNX2X_ILT_FREE(x, y, size) \
1722 do { \
1723 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001724 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001725 x = NULL; \
1726 y = 0; \
1727 } \
1728 } while (0)
1729
1730#define ILOG2(x) (ilog2((x)))
1731
1732#define ILT_NUM_PAGE_ENTRIES (3072)
1733/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001734 * In 57712 we have only 4 func, but use same size per func, then only half of
1735 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001736 */
1737#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1738
1739#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1740/*
1741 * the phys address is shifted right 12 bits and has an added
1742 * 1=valid bit added to the 53rd bit
1743 * then since this is a wide register(TM)
1744 * we split it into two 32 bit writes
1745 */
1746#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1747#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001749/* load/unload mode */
1750#define LOAD_NORMAL 0
1751#define LOAD_OPEN 1
1752#define LOAD_DIAG 2
1753#define UNLOAD_NORMAL 0
1754#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001755#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001756
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001757
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001758/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001759#define DMAE_TIMEOUT -1
1760#define DMAE_PCI_ERROR -2 /* E2 and onward */
1761#define DMAE_NOT_RDY -3
1762#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001763
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001764#define DMAE_SRC_PCI 0
1765#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001766
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001767#define DMAE_DST_NONE 0
1768#define DMAE_DST_PCI 1
1769#define DMAE_DST_GRC 2
1770
1771#define DMAE_COMP_PCI 0
1772#define DMAE_COMP_GRC 1
1773
1774/* E2 and onward - PCI error handling in the completion */
1775
1776#define DMAE_COMP_REGULAR 0
1777#define DMAE_COM_SET_ERR 1
1778
1779#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1780 DMAE_COMMAND_SRC_SHIFT)
1781#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1782 DMAE_COMMAND_SRC_SHIFT)
1783
1784#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1785 DMAE_COMMAND_DST_SHIFT)
1786#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1787 DMAE_COMMAND_DST_SHIFT)
1788
1789#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1790 DMAE_COMMAND_C_DST_SHIFT)
1791#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1792 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001793
1794#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1795
1796#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1797#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1798#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1799#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1800
1801#define DMAE_CMD_PORT_0 0
1802#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1803
1804#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1805#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1806#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1807
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001808#define DMAE_SRC_PF 0
1809#define DMAE_SRC_VF 1
1810
1811#define DMAE_DST_PF 0
1812#define DMAE_DST_VF 1
1813
1814#define DMAE_C_SRC 0
1815#define DMAE_C_DST 1
1816
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001817#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001818#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001819
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001820#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1821 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001822
1823#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001824#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04001825 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001826#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001827 E1HVN_MAX)
1828
Eliezer Tamir25047952008-02-28 11:50:16 -08001829/* PCIE link and speed */
1830#define PCICFG_LINK_WIDTH 0x1f00000
1831#define PCICFG_LINK_WIDTH_SHIFT 20
1832#define PCICFG_LINK_SPEED 0xf0000
1833#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001834
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001835
Eilon Greensteind3d4f492009-02-12 08:36:27 +00001836#define BNX2X_NUM_TESTS 7
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001837
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001838#define BNX2X_PHY_LOOPBACK 0
1839#define BNX2X_MAC_LOOPBACK 1
1840#define BNX2X_PHY_LOOPBACK_FAILED 1
1841#define BNX2X_MAC_LOOPBACK_FAILED 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001842#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1843 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001844
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001845
1846#define STROM_ASSERT_ARRAY_SIZE 50
1847
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001848
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001849/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001850#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04001851 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001852 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001853
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001854#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1855#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1856
1857
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001858#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001859#define MAX_SPQ_PENDING 8
1860
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00001861/* CMNG constants, as derived from system spec calculations */
1862/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
1863#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00001864/* resolution of the rate shaping timer - 400 usec */
1865#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001866/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00001867 * coefficient for calculating the fairness timer */
1868#define QM_ARB_BYTES 160000
1869/* resolution of Min algorithm 1:100 */
1870#define MIN_RES 100
1871/* how many bytes above threshold for the minimal credit of Min algorithm*/
1872#define MIN_ABOVE_THRESH 32768
1873/* Fairness algorithm integration time coefficient -
1874 * for calculating the actual Tfair */
1875#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
1876/* Memory of fairness algorithm . 2 cycles */
1877#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001878
1879
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001880#define ATTN_NIG_FOR_FUNC (1L << 8)
1881#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1882#define GPIO_2_FUNC (1L << 10)
1883#define GPIO_3_FUNC (1L << 11)
1884#define GPIO_4_FUNC (1L << 12)
1885#define ATTN_GENERAL_ATTN_1 (1L << 13)
1886#define ATTN_GENERAL_ATTN_2 (1L << 14)
1887#define ATTN_GENERAL_ATTN_3 (1L << 15)
1888#define ATTN_GENERAL_ATTN_4 (1L << 13)
1889#define ATTN_GENERAL_ATTN_5 (1L << 14)
1890#define ATTN_GENERAL_ATTN_6 (1L << 15)
1891
1892#define ATTN_HARD_WIRED_MASK 0xff00
1893#define ATTENTION_ID 4
1894
1895
1896/* stuff added to make the code fit 80Col */
1897
1898#define BNX2X_PMF_LINK_ASSERT \
1899 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1900
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001901#define BNX2X_MC_ASSERT_BITS \
1902 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1903 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1904 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1905 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1906
1907#define BNX2X_MCP_ASSERT \
1908 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1909
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001910#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1911#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1912 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1913 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1914 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1915 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1916 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001918#define HW_INTERRUT_ASSERT_SET_0 \
1919 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1920 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1921 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001922 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001923#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001924 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1925 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1926 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001927 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
1928 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
1929 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930#define HW_INTERRUT_ASSERT_SET_1 \
1931 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1932 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1933 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1934 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1935 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1936 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1937 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1938 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1939 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1940 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1941 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001942#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001943 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001944 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001945 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001946 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001947 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001948 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001949 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001950 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001951 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
1952 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001953 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001954 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
1955 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001956 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
1957 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001958#define HW_INTERRUT_ASSERT_SET_2 \
1959 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
1960 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
1961 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
1962 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
1963 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001964#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001965 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
1966 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
1967 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
1968 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001969 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001970 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
1971 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
1972
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001973#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
1974 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
1975 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
1976 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001977
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00001978#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
1979 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
1980
Tom Herbertc68ed252010-04-23 00:10:52 -07001981#define RSS_FLAGS(bp) \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001982 (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
1983 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
1984 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
1985 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001986 (bp->multi_mode << \
1987 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001988#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001990
1991#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
1992#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
1993#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
1994#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
1995
1996#define DEF_USB_IGU_INDEX_OFF \
1997 offsetof(struct cstorm_def_status_block_u, igu_index)
1998#define DEF_CSB_IGU_INDEX_OFF \
1999 offsetof(struct cstorm_def_status_block_c, igu_index)
2000#define DEF_XSB_IGU_INDEX_OFF \
2001 offsetof(struct xstorm_def_status_block, igu_index)
2002#define DEF_TSB_IGU_INDEX_OFF \
2003 offsetof(struct tstorm_def_status_block, igu_index)
2004
2005#define DEF_USB_SEGMENT_OFF \
2006 offsetof(struct cstorm_def_status_block_u, segment)
2007#define DEF_CSB_SEGMENT_OFF \
2008 offsetof(struct cstorm_def_status_block_c, segment)
2009#define DEF_XSB_SEGMENT_OFF \
2010 offsetof(struct xstorm_def_status_block, segment)
2011#define DEF_TSB_SEGMENT_OFF \
2012 offsetof(struct tstorm_def_status_block, segment)
2013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002014#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002015 (&bp->def_status_blk->sp_sb.\
2016 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002018#define SET_FLAG(value, mask, flag) \
2019 do {\
2020 (value) &= ~(mask);\
2021 (value) |= ((flag) << (mask##_SHIFT));\
2022 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002023
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002024#define GET_FLAG(value, mask) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002025 (((value) & (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002026
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002027#define GET_FIELD(value, fname) \
2028 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2029
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002030#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002031 (GET_FLAG(x.flags, \
2032 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2033 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002035/* Number of u32 elements in MC hash array */
2036#define MC_HASH_SIZE 8
2037#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2038 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2039
2040
2041#ifndef PXP2_REG_PXP2_INT_STS
2042#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2043#endif
2044
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002045#ifndef ETH_MAX_RX_CLIENTS_E2
2046#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2047#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002048
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002049#define BNX2X_VPD_LEN 128
2050#define VENDOR_ID_LEN 4
2051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002052/* Congestion management fairness mode */
2053#define CMNG_FNS_NONE 0
2054#define CMNG_FNS_MINMAX 1
2055
2056#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2057#define HC_SEG_ACCESS_ATTN 4
2058#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002060static const u32 dmae_reg_go_c[] = {
2061 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2062 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2063 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2064 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2065};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002067void bnx2x_set_ethtool_ops(struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002068void bnx2x_notify_link_changed(struct bnx2x *bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002069#endif /* bnx2x.h */