blob: 9f94576c435d3e7a06435001fcb9a817cee37dfc [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
4 * Author: Rob Clark <rob@ti.com>
5 * Andy Gross <andy.gross@ti.com>
6 *
7 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
Laurent Pinchart2d278f52015-03-05 21:31:37 +020018
19#include <linux/completion.h>
20#include <linux/delay.h>
21#include <linux/dma-mapping.h>
22#include <linux/errno.h>
Andy Gross71e88312011-12-05 19:19:21 -060023#include <linux/init.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <linux/interrupt.h>
25#include <linux/list.h>
26#include <linux/mm.h>
Andy Gross71e88312011-12-05 19:19:21 -060027#include <linux/module.h>
28#include <linux/platform_device.h> /* platform_device() */
Andy Gross71e88312011-12-05 19:19:21 -060029#include <linux/sched.h>
Andy Gross71e88312011-12-05 19:19:21 -060030#include <linux/slab.h>
Andy Gross71e88312011-12-05 19:19:21 -060031#include <linux/time.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020032#include <linux/vmalloc.h>
33#include <linux/wait.h>
Andy Gross71e88312011-12-05 19:19:21 -060034
35#include "omap_dmm_tiler.h"
36#include "omap_dmm_priv.h"
37
Andy Gross5c137792012-03-05 10:48:39 -060038#define DMM_DRIVER_NAME "dmm"
39
Andy Gross71e88312011-12-05 19:19:21 -060040/* mappings for associating views to luts */
41static struct tcm *containers[TILFMT_NFORMATS];
42static struct dmm *omap_dmm;
43
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000044#if defined(CONFIG_OF)
45static const struct of_device_id dmm_of_match[];
46#endif
47
Andy Grossef445932012-05-24 11:43:32 -050048/* global spinlock for protecting lists */
49static DEFINE_SPINLOCK(list_lock);
50
Andy Gross71e88312011-12-05 19:19:21 -060051/* Geometry table */
52#define GEOM(xshift, yshift, bytes_per_pixel) { \
53 .x_shft = (xshift), \
54 .y_shft = (yshift), \
55 .cpp = (bytes_per_pixel), \
56 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
57 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
58 }
59
60static const struct {
61 uint32_t x_shft; /* unused X-bits (as part of bpp) */
62 uint32_t y_shft; /* unused Y-bits (as part of bpp) */
63 uint32_t cpp; /* bytes/chars per pixel */
64 uint32_t slot_w; /* width of each slot (in pixels) */
65 uint32_t slot_h; /* height of each slot (in pixels) */
66} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020067 [TILFMT_8BIT] = GEOM(0, 0, 1),
68 [TILFMT_16BIT] = GEOM(0, 1, 2),
69 [TILFMT_32BIT] = GEOM(1, 1, 4),
70 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060071};
72
73
74/* lookup table for registers w/ per-engine instances */
75static const uint32_t reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020076 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
77 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
78 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
79 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060080};
81
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +030082static u32 dmm_read(struct dmm *dmm, u32 reg)
83{
84 return readl(dmm->base + reg);
85}
86
87static void dmm_write(struct dmm *dmm, u32 val, u32 reg)
88{
89 writel(val, dmm->base + reg);
90}
91
Andy Gross71e88312011-12-05 19:19:21 -060092/* simple allocator to grab next 16 byte aligned memory from txn */
93static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
94{
95 void *ptr;
96 struct refill_engine *engine = txn->engine_handle;
97
98 /* dmm programming requires 16 byte aligned addresses */
99 txn->current_pa = round_up(txn->current_pa, 16);
100 txn->current_va = (void *)round_up((long)txn->current_va, 16);
101
102 ptr = txn->current_va;
103 *pa = txn->current_pa;
104
105 txn->current_pa += sz;
106 txn->current_va += sz;
107
108 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
109
110 return ptr;
111}
112
113/* check status and spin until wait_mask comes true */
114static int wait_status(struct refill_engine *engine, uint32_t wait_mask)
115{
116 struct dmm *dmm = engine->dmm;
117 uint32_t r = 0, err, i;
118
119 i = DMM_FIXED_RETRY_COUNT;
120 while (true) {
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300121 r = dmm_read(dmm, reg[PAT_STATUS][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600122 err = r & DMM_PATSTATUS_ERR;
123 if (err)
124 return -EFAULT;
125
126 if ((r & wait_mask) == wait_mask)
127 break;
128
129 if (--i == 0)
130 return -ETIMEDOUT;
131
132 udelay(1);
133 }
134
135 return 0;
136}
137
Andy Grossfaaa0542012-10-12 11:18:11 -0500138static void release_engine(struct refill_engine *engine)
139{
140 unsigned long flags;
141
142 spin_lock_irqsave(&list_lock, flags);
143 list_add(&engine->idle_node, &omap_dmm->idle_head);
144 spin_unlock_irqrestore(&list_lock, flags);
145
146 atomic_inc(&omap_dmm->engine_counter);
147 wake_up_interruptible(&omap_dmm->engine_queue);
148}
149
Andy Grossd7de9932012-08-09 00:14:56 -0500150static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600151{
152 struct dmm *dmm = arg;
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300153 uint32_t status = dmm_read(dmm, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600154 int i;
155
156 /* ack IRQ */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300157 dmm_write(dmm, status, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600158
159 for (i = 0; i < dmm->num_engines; i++) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500160 if (status & DMM_IRQSTAT_LST) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500161 if (dmm->engines[i].async)
162 release_engine(&dmm->engines[i]);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200163
164 complete(&dmm->engines[i].compl);
Andy Grossfaaa0542012-10-12 11:18:11 -0500165 }
166
Andy Gross71e88312011-12-05 19:19:21 -0600167 status >>= 8;
168 }
169
170 return IRQ_HANDLED;
171}
172
173/**
174 * Get a handle for a DMM transaction
175 */
176static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
177{
178 struct dmm_txn *txn = NULL;
179 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500180 int ret;
181 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600182
Andy Grossfaaa0542012-10-12 11:18:11 -0500183
184 /* wait until an engine is available */
185 ret = wait_event_interruptible(omap_dmm->engine_queue,
186 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
187 if (ret)
188 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600189
190 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500191 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600192 if (!list_empty(&dmm->idle_head)) {
193 engine = list_entry(dmm->idle_head.next, struct refill_engine,
194 idle_node);
195 list_del(&engine->idle_node);
196 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500197 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600198
199 BUG_ON(!engine);
200
201 txn = &engine->txn;
202 engine->tcm = tcm;
203 txn->engine_handle = engine;
204 txn->last_pat = NULL;
205 txn->current_va = engine->refill_va;
206 txn->current_pa = engine->refill_pa;
207
208 return txn;
209}
210
211/**
212 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
213 * corresponding slot is cleared (ie. dummy_pa is programmed)
214 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500215static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Rob Clarka6a91822011-12-09 23:26:08 -0600216 struct page **pages, uint32_t npages, uint32_t roll)
Andy Gross71e88312011-12-05 19:19:21 -0600217{
Russell King2d31ca32014-07-12 10:53:41 +0100218 dma_addr_t pat_pa = 0, data_pa = 0;
Andy Gross71e88312011-12-05 19:19:21 -0600219 uint32_t *data;
220 struct pat *pat;
221 struct refill_engine *engine = txn->engine_handle;
222 int columns = (1 + area->x1 - area->x0);
223 int rows = (1 + area->y1 - area->y0);
224 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600225
226 pat = alloc_dma(txn, sizeof(struct pat), &pat_pa);
227
228 if (txn->last_pat)
229 txn->last_pat->next_pa = (uint32_t)pat_pa;
230
231 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600232
233 /* adjust Y coordinates based off of container parameters */
234 pat->area.y0 += engine->tcm->y_offset;
235 pat->area.y1 += engine->tcm->y_offset;
236
Andy Gross71e88312011-12-05 19:19:21 -0600237 pat->ctrl = (struct pat_ctrl){
238 .start = 1,
239 .lut_id = engine->tcm->lut_id,
240 };
241
Russell King2d31ca32014-07-12 10:53:41 +0100242 data = alloc_dma(txn, 4*i, &data_pa);
243 /* FIXME: what if data_pa is more than 32-bit ? */
244 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600245
246 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600247 int n = i + roll;
248 if (n >= npages)
249 n -= npages;
250 data[i] = (pages && pages[n]) ?
251 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600252 }
253
Andy Gross71e88312011-12-05 19:19:21 -0600254 txn->last_pat = pat;
255
Andy Grossfaaa0542012-10-12 11:18:11 -0500256 return;
Andy Gross71e88312011-12-05 19:19:21 -0600257}
258
259/**
260 * Commit the DMM transaction.
261 */
262static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
263{
264 int ret = 0;
265 struct refill_engine *engine = txn->engine_handle;
266 struct dmm *dmm = engine->dmm;
267
268 if (!txn->last_pat) {
269 dev_err(engine->dmm->dev, "need at least one txn\n");
270 ret = -EINVAL;
271 goto cleanup;
272 }
273
274 txn->last_pat->next_pa = 0;
275
276 /* write to PAT_DESCR to clear out any pending transaction */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300277 dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600278
279 /* wait for engine ready: */
280 ret = wait_status(engine, DMM_PATSTATUS_READY);
281 if (ret) {
282 ret = -EFAULT;
283 goto cleanup;
284 }
285
Andy Grossfaaa0542012-10-12 11:18:11 -0500286 /* mark whether it is async to denote list management in IRQ handler */
287 engine->async = wait ? false : true;
Tomi Valkeinen74395072014-12-17 14:34:23 +0200288 reinit_completion(&engine->compl);
289 /* verify that the irq handler sees the 'async' and completion value */
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200290 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500291
Andy Gross71e88312011-12-05 19:19:21 -0600292 /* kick reload */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300293 dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600294
295 if (wait) {
Tomi Valkeinen74395072014-12-17 14:34:23 +0200296 if (!wait_for_completion_timeout(&engine->compl,
Tomi Valkeinen96cbd142015-04-28 14:01:32 +0300297 msecs_to_jiffies(100))) {
Andy Gross71e88312011-12-05 19:19:21 -0600298 dev_err(dmm->dev, "timed out waiting for done\n");
299 ret = -ETIMEDOUT;
300 }
301 }
302
303cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500304 /* only place engine back on list if we are done with it */
305 if (ret || wait)
306 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600307
Andy Gross71e88312011-12-05 19:19:21 -0600308 return ret;
309}
310
311/*
312 * DMM programming
313 */
Rob Clarka6a91822011-12-09 23:26:08 -0600314static int fill(struct tcm_area *area, struct page **pages,
315 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600316{
317 int ret = 0;
318 struct tcm_area slice, area_s;
319 struct dmm_txn *txn;
320
Tomi Valkeinen2bb2daf2015-04-28 14:01:34 +0300321 /*
322 * FIXME
323 *
324 * Asynchronous fill does not work reliably, as the driver does not
325 * handle errors in the async code paths. The fill operation may
326 * silently fail, leading to leaking DMM engines, which may eventually
327 * lead to deadlock if we run out of DMM engines.
328 *
329 * For now, always set 'wait' so that we only use sync fills. Async
330 * fills should be fixed, or alternatively we could decide to only
331 * support sync fills and so the whole async code path could be removed.
332 */
333
334 wait = true;
335
Andy Gross71e88312011-12-05 19:19:21 -0600336 txn = dmm_txn_init(omap_dmm, area->tcm);
337 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600338 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600339
340 tcm_for_each_slice(slice, *area, area_s) {
341 struct pat_area p_area = {
342 .x0 = slice.p0.x, .y0 = slice.p0.y,
343 .x1 = slice.p1.x, .y1 = slice.p1.y,
344 };
345
Andy Grossfaaa0542012-10-12 11:18:11 -0500346 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600347
Rob Clarka6a91822011-12-09 23:26:08 -0600348 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600349 }
350
351 ret = dmm_txn_commit(txn, wait);
352
Andy Gross71e88312011-12-05 19:19:21 -0600353 return ret;
354}
355
356/*
357 * Pin/unpin
358 */
359
360/* note: slots for which pages[i] == NULL are filled w/ dummy page
361 */
Rob Clarka6a91822011-12-09 23:26:08 -0600362int tiler_pin(struct tiler_block *block, struct page **pages,
363 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600364{
365 int ret;
366
Rob Clarka6a91822011-12-09 23:26:08 -0600367 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600368
369 if (ret)
370 tiler_unpin(block);
371
372 return ret;
373}
374
375int tiler_unpin(struct tiler_block *block)
376{
Rob Clarka6a91822011-12-09 23:26:08 -0600377 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600378}
379
380/*
381 * Reserve/release
382 */
383struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, uint16_t w,
384 uint16_t h, uint16_t align)
385{
386 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
387 u32 min_align = 128;
388 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500389 unsigned long flags;
Andy Gross0d6fa532015-08-12 11:24:38 +0300390 size_t slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600391
392 BUG_ON(!validfmt(fmt));
393
394 /* convert width/height to slots */
395 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
396 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
397
398 /* convert alignment to slots */
Andy Gross0d6fa532015-08-12 11:24:38 +0300399 slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
400 min_align = max(min_align, slot_bytes);
401 align = (align > min_align) ? ALIGN(align, min_align) : min_align;
402 align /= slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600403
404 block->fmt = fmt;
405
Andy Gross0d6fa532015-08-12 11:24:38 +0300406 ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
407 &block->area);
Andy Gross71e88312011-12-05 19:19:21 -0600408 if (ret) {
409 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500410 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600411 }
412
413 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500414 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600415 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500416 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600417
418 return block;
419}
420
421struct tiler_block *tiler_reserve_1d(size_t size)
422{
423 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
424 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500425 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600426
427 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500428 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600429
430 block->fmt = TILFMT_PAGE;
431
432 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
433 &block->area)) {
434 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500435 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600436 }
437
Andy Grossfaaa0542012-10-12 11:18:11 -0500438 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600439 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500440 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600441
442 return block;
443}
444
445/* note: if you have pin'd pages, you should have already unpin'd first! */
446int tiler_release(struct tiler_block *block)
447{
448 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500449 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600450
451 if (block->area.tcm)
452 dev_err(omap_dmm->dev, "failed to release block\n");
453
Andy Grossfaaa0542012-10-12 11:18:11 -0500454 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600455 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500456 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600457
458 kfree(block);
459 return ret;
460}
461
462/*
463 * Utils
464 */
465
Rob Clark3c810c62012-08-15 15:18:01 -0500466/* calculate the tiler space address of a pixel in a view orientation...
467 * below description copied from the display subsystem section of TRM:
468 *
469 * When the TILER is addressed, the bits:
470 * [28:27] = 0x0 for 8-bit tiled
471 * 0x1 for 16-bit tiled
472 * 0x2 for 32-bit tiled
473 * 0x3 for page mode
474 * [31:29] = 0x0 for 0-degree view
475 * 0x1 for 180-degree view + mirroring
476 * 0x2 for 0-degree view + mirroring
477 * 0x3 for 180-degree view
478 * 0x4 for 270-degree view + mirroring
479 * 0x5 for 270-degree view
480 * 0x6 for 90-degree view
481 * 0x7 for 90-degree view + mirroring
482 * Otherwise the bits indicated the corresponding bit address to access
483 * the SDRAM.
484 */
485static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600486{
487 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
488
489 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
490 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
491 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
492
493 /* validate coordinate */
494 x_mask = MASK(x_bits);
495 y_mask = MASK(y_bits);
496
Rob Clark3c810c62012-08-15 15:18:01 -0500497 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
498 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
499 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600500 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500501 }
Andy Gross71e88312011-12-05 19:19:21 -0600502
503 /* account for mirroring */
504 if (orient & MASK_X_INVERT)
505 x ^= x_mask;
506 if (orient & MASK_Y_INVERT)
507 y ^= y_mask;
508
509 /* get coordinate address */
510 if (orient & MASK_XY_FLIP)
511 tmp = ((x << y_bits) + y);
512 else
513 tmp = ((y << x_bits) + x);
514
515 return TIL_ADDR((tmp << alignment), orient, fmt);
516}
517
518dma_addr_t tiler_ssptr(struct tiler_block *block)
519{
520 BUG_ON(!validfmt(block->fmt));
521
Rob Clark3c810c62012-08-15 15:18:01 -0500522 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600523 block->area.p0.x * geom[block->fmt].slot_w,
524 block->area.p0.y * geom[block->fmt].slot_h);
525}
526
Rob Clark3c810c62012-08-15 15:18:01 -0500527dma_addr_t tiler_tsptr(struct tiler_block *block, uint32_t orient,
528 uint32_t x, uint32_t y)
529{
530 struct tcm_pt *p = &block->area.p0;
531 BUG_ON(!validfmt(block->fmt));
532
533 return tiler_get_address(block->fmt, orient,
534 (p->x * geom[block->fmt].slot_w) + x,
535 (p->y * geom[block->fmt].slot_h) + y);
536}
537
Andy Gross71e88312011-12-05 19:19:21 -0600538void tiler_align(enum tiler_fmt fmt, uint16_t *w, uint16_t *h)
539{
540 BUG_ON(!validfmt(fmt));
541 *w = round_up(*w, geom[fmt].slot_w);
542 *h = round_up(*h, geom[fmt].slot_h);
543}
544
Rob Clark3c810c62012-08-15 15:18:01 -0500545uint32_t tiler_stride(enum tiler_fmt fmt, uint32_t orient)
Andy Gross71e88312011-12-05 19:19:21 -0600546{
547 BUG_ON(!validfmt(fmt));
548
Rob Clark3c810c62012-08-15 15:18:01 -0500549 if (orient & MASK_XY_FLIP)
550 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
551 else
552 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600553}
554
555size_t tiler_size(enum tiler_fmt fmt, uint16_t w, uint16_t h)
556{
557 tiler_align(fmt, &w, &h);
558 return geom[fmt].cpp * w * h;
559}
560
561size_t tiler_vsize(enum tiler_fmt fmt, uint16_t w, uint16_t h)
562{
563 BUG_ON(!validfmt(fmt));
564 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
565}
566
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000567uint32_t tiler_get_cpu_cache_flags(void)
568{
569 return omap_dmm->plat_data->cpu_cache_flags;
570}
571
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500572bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600573{
574 return omap_dmm ? true : false;
575}
576
577static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600578{
579 struct tiler_block *block, *_block;
580 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500581 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600582
583 if (omap_dmm) {
584 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500585 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600586 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
587 alloc_node) {
588 list_del(&block->alloc_node);
589 kfree(block);
590 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500591 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600592
593 for (i = 0; i < omap_dmm->num_lut; i++)
594 if (omap_dmm->tcm && omap_dmm->tcm[i])
595 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
596 kfree(omap_dmm->tcm);
597
598 kfree(omap_dmm->engines);
599 if (omap_dmm->refill_va)
Andy Grossfe4fc162012-10-11 23:07:36 -0500600 dma_free_writecombine(omap_dmm->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600601 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
602 omap_dmm->refill_va,
603 omap_dmm->refill_pa);
604 if (omap_dmm->dummy_page)
605 __free_page(omap_dmm->dummy_page);
606
Andy Grossef445932012-05-24 11:43:32 -0500607 if (omap_dmm->irq > 0)
Andy Gross71e88312011-12-05 19:19:21 -0600608 free_irq(omap_dmm->irq, omap_dmm);
609
Andy Gross5c137792012-03-05 10:48:39 -0600610 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600611 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600612 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600613 }
614
615 return 0;
616}
617
Andy Gross5c137792012-03-05 10:48:39 -0600618static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600619{
620 int ret = -EFAULT, i;
621 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500622 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600623 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600624
625 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800626 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600627 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600628
Andy Grossef445932012-05-24 11:43:32 -0500629 /* initialize lists */
630 INIT_LIST_HEAD(&omap_dmm->alloc_head);
631 INIT_LIST_HEAD(&omap_dmm->idle_head);
632
Andy Grossfaaa0542012-10-12 11:18:11 -0500633 init_waitqueue_head(&omap_dmm->engine_queue);
634
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000635 if (dev->dev.of_node) {
636 const struct of_device_id *match;
637
638 match = of_match_node(dmm_of_match, dev->dev.of_node);
639 if (!match) {
640 dev_err(&dev->dev, "failed to find matching device node\n");
641 return -ENODEV;
642 }
643
644 omap_dmm->plat_data = match->data;
645 }
646
Andy Gross71e88312011-12-05 19:19:21 -0600647 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600648 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
649 if (!mem) {
650 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600651 goto fail;
652 }
653
Andy Gross5c137792012-03-05 10:48:39 -0600654 omap_dmm->base = ioremap(mem->start, SZ_2K);
655
656 if (!omap_dmm->base) {
657 dev_err(&dev->dev, "failed to get dmm base address\n");
658 goto fail;
659 }
660
661 omap_dmm->irq = platform_get_irq(dev, 0);
662 if (omap_dmm->irq < 0) {
663 dev_err(&dev->dev, "failed to get IRQ resource\n");
664 goto fail;
665 }
666
667 omap_dmm->dev = &dev->dev;
668
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300669 hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO);
Andy Gross71e88312011-12-05 19:19:21 -0600670 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
671 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
672 omap_dmm->container_width = 256;
673 omap_dmm->container_height = 128;
674
Andy Grossfaaa0542012-10-12 11:18:11 -0500675 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
676
Andy Gross71e88312011-12-05 19:19:21 -0600677 /* read out actual LUT width and height */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300678 pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY);
Andy Gross71e88312011-12-05 19:19:21 -0600679 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
680 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
681
Andy Grossc6b7ae552012-12-19 14:53:38 -0600682 /* increment LUT by one if on OMAP5 */
683 /* LUT has twice the height, and is split into a separate container */
684 if (omap_dmm->lut_height != omap_dmm->container_height)
685 omap_dmm->num_lut++;
686
Andy Gross71e88312011-12-05 19:19:21 -0600687 /* initialize DMM registers */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300688 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0);
689 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1);
690 dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0);
691 dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE);
692 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0);
693 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1);
Andy Gross71e88312011-12-05 19:19:21 -0600694
695 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
696 "omap_dmm_irq_handler", omap_dmm);
697
698 if (ret) {
Andy Gross5c137792012-03-05 10:48:39 -0600699 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
Andy Gross71e88312011-12-05 19:19:21 -0600700 omap_dmm->irq, ret);
701 omap_dmm->irq = -1;
702 goto fail;
703 }
704
Rob Clarka6a91822011-12-09 23:26:08 -0600705 /* Enable all interrupts for each refill engine except
706 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
707 * about because we want to be able to refill live scanout
708 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
709 * we just generally don't care about.
710 */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300711 dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET);
Andy Gross71e88312011-12-05 19:19:21 -0600712
Andy Gross71e88312011-12-05 19:19:21 -0600713 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
714 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600715 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600716 ret = -ENOMEM;
717 goto fail;
718 }
Andy Gross5c137792012-03-05 10:48:39 -0600719
720 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100721 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
722 if (ret)
723 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600724
Andy Gross71e88312011-12-05 19:19:21 -0600725 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
726
727 /* alloc refill memory */
Andy Grossfe4fc162012-10-11 23:07:36 -0500728 omap_dmm->refill_va = dma_alloc_writecombine(&dev->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600729 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
730 &omap_dmm->refill_pa, GFP_KERNEL);
731 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600732 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600733 goto fail;
734 }
735
736 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800737 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
738 sizeof(struct refill_engine), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600739 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600740 ret = -ENOMEM;
741 goto fail;
742 }
743
Andy Gross71e88312011-12-05 19:19:21 -0600744 for (i = 0; i < omap_dmm->num_engines; i++) {
745 omap_dmm->engines[i].id = i;
746 omap_dmm->engines[i].dmm = omap_dmm;
747 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
748 (REFILL_BUFFER_SIZE * i);
749 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
750 (REFILL_BUFFER_SIZE * i);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200751 init_completion(&omap_dmm->engines[i].compl);
Andy Gross71e88312011-12-05 19:19:21 -0600752
753 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
754 }
755
Joe Perches78110bb2013-02-11 09:41:29 -0800756 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600757 GFP_KERNEL);
758 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600759 ret = -ENOMEM;
760 goto fail;
761 }
762
763 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600764 /* Each LUT is associated with a TCM (container manager). We use the
765 lut_id to denote the lut_id used to identify the correct LUT for
766 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600767 for (i = 0; i < omap_dmm->num_lut; i++) {
768 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
Andy Gross0d6fa532015-08-12 11:24:38 +0300769 omap_dmm->container_height);
Andy Gross71e88312011-12-05 19:19:21 -0600770
771 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600772 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600773 ret = -ENOMEM;
774 goto fail;
775 }
776
777 omap_dmm->tcm[i]->lut_id = i;
778 }
779
780 /* assign access mode containers to applicable tcm container */
781 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600782 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600783 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
784 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
785 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600786
787 if (omap_dmm->container_height != omap_dmm->lut_height) {
788 /* second LUT is used for PAGE mode. Programming must use
789 y offset that is added to all y coordinates. LUT id is still
790 0, because it is the same LUT, just the upper 128 lines */
791 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
792 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
793 omap_dmm->tcm[1]->lut_id = 0;
794 } else {
795 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
796 }
Andy Gross71e88312011-12-05 19:19:21 -0600797
Andy Gross71e88312011-12-05 19:19:21 -0600798 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600799 .tcm = NULL,
800 .p1.x = omap_dmm->container_width - 1,
801 .p1.y = omap_dmm->container_height - 1,
802 };
803
Andy Gross71e88312011-12-05 19:19:21 -0600804 /* initialize all LUTs to dummy page entries */
805 for (i = 0; i < omap_dmm->num_lut; i++) {
806 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600807 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600808 dev_err(omap_dmm->dev, "refill failed");
809 }
810
811 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
812
813 return 0;
814
815fail:
Andy Grossef445932012-05-24 11:43:32 -0500816 if (omap_dmm_remove(dev))
817 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600818 return ret;
819}
Andy Gross6169a1482011-12-15 21:05:17 -0600820
821/*
822 * debugfs support
823 */
824
825#ifdef CONFIG_DEBUG_FS
826
827static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
828 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
829static const char *special = ".,:;'\"`~!^-+";
830
831static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
832 char c, bool ovw)
833{
834 int x, y;
835 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
836 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
837 if (map[y][x] == ' ' || ovw)
838 map[y][x] = c;
839}
840
841static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
842 char c)
843{
844 map[p->y / ydiv][p->x / xdiv] = c;
845}
846
847static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
848{
849 return map[p->y / ydiv][p->x / xdiv];
850}
851
852static int map_width(int xdiv, int x0, int x1)
853{
854 return (x1 / xdiv) - (x0 / xdiv) + 1;
855}
856
857static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
858{
859 char *p = map[yd] + (x0 / xdiv);
860 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
861 if (w >= 0) {
862 p += w;
863 while (*nice)
864 *p++ = *nice++;
865 }
866}
867
868static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
869 struct tcm_area *a)
870{
871 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
872 if (a->p0.y + 1 < a->p1.y) {
873 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
874 256 - 1);
875 } else if (a->p0.y < a->p1.y) {
876 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
877 text_map(map, xdiv, nice, a->p0.y / ydiv,
878 a->p0.x + xdiv, 256 - 1);
879 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
880 text_map(map, xdiv, nice, a->p1.y / ydiv,
881 0, a->p1.y - xdiv);
882 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
883 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
884 }
885}
886
887static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
888 struct tcm_area *a)
889{
890 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
891 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
892 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
893 a->p0.x, a->p1.x);
894}
895
896int tiler_map_show(struct seq_file *s, void *arg)
897{
898 int xdiv = 2, ydiv = 1;
899 char **map = NULL, *global_map;
900 struct tiler_block *block;
901 struct tcm_area a, p;
902 int i;
903 const char *m2d = alphabet;
904 const char *a2d = special;
905 const char *m2dp = m2d, *a2dp = a2d;
906 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600907 int h_adj;
908 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600909 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600910 int lut_idx;
911
Andy Gross6169a1482011-12-15 21:05:17 -0600912
Andy Gross02646fb2012-03-05 10:48:38 -0600913 if (!omap_dmm) {
914 /* early return if dmm/tiler device is not initialized */
915 return 0;
916 }
917
Andy Grossc6b7ae552012-12-19 14:53:38 -0600918 h_adj = omap_dmm->container_height / ydiv;
919 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600920
Andy Grossc6b7ae552012-12-19 14:53:38 -0600921 map = kmalloc(h_adj * sizeof(*map), GFP_KERNEL);
922 global_map = kmalloc((w_adj + 1) * h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600923
924 if (!map || !global_map)
925 goto error;
926
Andy Grossc6b7ae552012-12-19 14:53:38 -0600927 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300928 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600929 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600930
Andy Grossc6b7ae552012-12-19 14:53:38 -0600931 for (i = 0; i < omap_dmm->container_height; i++) {
932 map[i] = global_map + i * (w_adj + 1);
933 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600934 }
Andy Gross6169a1482011-12-15 21:05:17 -0600935
Andy Grossc6b7ae552012-12-19 14:53:38 -0600936 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600937
Andy Grossc6b7ae552012-12-19 14:53:38 -0600938 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
939 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
940 if (block->fmt != TILFMT_PAGE) {
941 fill_map(map, xdiv, ydiv, &block->area,
942 *m2dp, true);
943 if (!*++a2dp)
944 a2dp = a2d;
945 if (!*++m2dp)
946 m2dp = m2d;
947 map_2d_info(map, xdiv, ydiv, nice,
948 &block->area);
949 } else {
950 bool start = read_map_pt(map, xdiv,
951 ydiv, &block->area.p0) == ' ';
952 bool end = read_map_pt(map, xdiv, ydiv,
953 &block->area.p1) == ' ';
954
955 tcm_for_each_slice(a, block->area, p)
956 fill_map(map, xdiv, ydiv, &a,
957 '=', true);
958 fill_map_pt(map, xdiv, ydiv,
959 &block->area.p0,
960 start ? '<' : 'X');
961 fill_map_pt(map, xdiv, ydiv,
962 &block->area.p1,
963 end ? '>' : 'X');
964 map_1d_info(map, xdiv, ydiv, nice,
965 &block->area);
966 }
967 }
968 }
969
970 spin_unlock_irqrestore(&list_lock, flags);
971
972 if (s) {
973 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
974 for (i = 0; i < 128; i++)
975 seq_printf(s, "%03d:%s\n", i, map[i]);
976 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
977 } else {
978 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
979 lut_idx);
980 for (i = 0; i < 128; i++)
981 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
982 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
983 lut_idx);
984 }
Andy Gross6169a1482011-12-15 21:05:17 -0600985 }
986
987error:
988 kfree(map);
989 kfree(global_map);
990
991 return 0;
992}
993#endif
Andy Gross5c137792012-03-05 10:48:39 -0600994
Grygorii Strashko1d601da2015-02-25 20:08:20 +0200995#ifdef CONFIG_PM_SLEEP
Andy Grosse78edba2012-12-19 14:53:37 -0600996static int omap_dmm_resume(struct device *dev)
997{
998 struct tcm_area area;
999 int i;
1000
1001 if (!omap_dmm)
1002 return -ENODEV;
1003
1004 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -06001005 .tcm = NULL,
1006 .p1.x = omap_dmm->container_width - 1,
1007 .p1.y = omap_dmm->container_height - 1,
1008 };
1009
1010 /* initialize all LUTs to dummy page entries */
1011 for (i = 0; i < omap_dmm->num_lut; i++) {
1012 area.tcm = omap_dmm->tcm[i];
1013 if (fill(&area, NULL, 0, 0, true))
1014 dev_err(dev, "refill failed");
1015 }
1016
1017 return 0;
1018}
Andy Grosse78edba2012-12-19 14:53:37 -06001019#endif
1020
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001021static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1022
Archit Taneja3d232342013-10-15 12:34:20 +05301023#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001024static const struct dmm_platform_data dmm_omap4_platform_data = {
1025 .cpu_cache_flags = OMAP_BO_WC,
1026};
1027
1028static const struct dmm_platform_data dmm_omap5_platform_data = {
1029 .cpu_cache_flags = OMAP_BO_UNCACHED,
1030};
1031
Archit Taneja3d232342013-10-15 12:34:20 +05301032static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001033 {
1034 .compatible = "ti,omap4-dmm",
1035 .data = &dmm_omap4_platform_data,
1036 },
1037 {
1038 .compatible = "ti,omap5-dmm",
1039 .data = &dmm_omap5_platform_data,
1040 },
Archit Taneja3d232342013-10-15 12:34:20 +05301041 {},
1042};
1043#endif
1044
Andy Gross5c137792012-03-05 10:48:39 -06001045struct platform_driver omap_dmm_driver = {
1046 .probe = omap_dmm_probe,
1047 .remove = omap_dmm_remove,
1048 .driver = {
1049 .owner = THIS_MODULE,
1050 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301051 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001052 .pm = &omap_dmm_pm_ops,
Andy Gross5c137792012-03-05 10:48:39 -06001053 },
1054};
1055
1056MODULE_LICENSE("GPL v2");
1057MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1058MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");