blob: 7a6b9f69a7b1ad0ad0e674d0ec5e512c86b74629 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023
Sujith55624202010-01-08 10:36:02 +053024#include "ath9k.h"
25
26static char *dev_info = "ath9k";
27
28MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
34module_param_named(debug, ath9k_debug, uint, 0);
35MODULE_PARM_DESC(debug, "Debugging mask");
36
John W. Linville3e6109c2011-01-05 09:39:17 -050037int ath9k_modparam_nohwcrypt;
38module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053039MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
40
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053041int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053042module_param_named(blink, led_blink, int, 0444);
43MODULE_PARM_DESC(blink, "Enable LED blink on activity");
44
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080045static int ath9k_btcoex_enable;
46module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
47MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
48
Rajkumar Manoharand5847472010-12-20 14:39:51 +053049bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053050/* We use the hw_value as an index into our private channel structure */
51
52#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053053 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053054 .center_freq = (_freq), \
55 .hw_value = (_idx), \
56 .max_power = 20, \
57}
58
59#define CHAN5G(_freq, _idx) { \
60 .band = IEEE80211_BAND_5GHZ, \
61 .center_freq = (_freq), \
62 .hw_value = (_idx), \
63 .max_power = 20, \
64}
65
66/* Some 2 GHz radios are actually tunable on 2312-2732
67 * on 5 MHz steps, we support the channels which we know
68 * we have calibration data for all cards though to make
69 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020070static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053071 CHAN2G(2412, 0), /* Channel 1 */
72 CHAN2G(2417, 1), /* Channel 2 */
73 CHAN2G(2422, 2), /* Channel 3 */
74 CHAN2G(2427, 3), /* Channel 4 */
75 CHAN2G(2432, 4), /* Channel 5 */
76 CHAN2G(2437, 5), /* Channel 6 */
77 CHAN2G(2442, 6), /* Channel 7 */
78 CHAN2G(2447, 7), /* Channel 8 */
79 CHAN2G(2452, 8), /* Channel 9 */
80 CHAN2G(2457, 9), /* Channel 10 */
81 CHAN2G(2462, 10), /* Channel 11 */
82 CHAN2G(2467, 11), /* Channel 12 */
83 CHAN2G(2472, 12), /* Channel 13 */
84 CHAN2G(2484, 13), /* Channel 14 */
85};
86
87/* Some 5 GHz radios are actually tunable on XXXX-YYYY
88 * on 5 MHz steps, we support the channels which we know
89 * we have calibration data for all cards though to make
90 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020091static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053092 /* _We_ call this UNII 1 */
93 CHAN5G(5180, 14), /* Channel 36 */
94 CHAN5G(5200, 15), /* Channel 40 */
95 CHAN5G(5220, 16), /* Channel 44 */
96 CHAN5G(5240, 17), /* Channel 48 */
97 /* _We_ call this UNII 2 */
98 CHAN5G(5260, 18), /* Channel 52 */
99 CHAN5G(5280, 19), /* Channel 56 */
100 CHAN5G(5300, 20), /* Channel 60 */
101 CHAN5G(5320, 21), /* Channel 64 */
102 /* _We_ call this "Middle band" */
103 CHAN5G(5500, 22), /* Channel 100 */
104 CHAN5G(5520, 23), /* Channel 104 */
105 CHAN5G(5540, 24), /* Channel 108 */
106 CHAN5G(5560, 25), /* Channel 112 */
107 CHAN5G(5580, 26), /* Channel 116 */
108 CHAN5G(5600, 27), /* Channel 120 */
109 CHAN5G(5620, 28), /* Channel 124 */
110 CHAN5G(5640, 29), /* Channel 128 */
111 CHAN5G(5660, 30), /* Channel 132 */
112 CHAN5G(5680, 31), /* Channel 136 */
113 CHAN5G(5700, 32), /* Channel 140 */
114 /* _We_ call this UNII 3 */
115 CHAN5G(5745, 33), /* Channel 149 */
116 CHAN5G(5765, 34), /* Channel 153 */
117 CHAN5G(5785, 35), /* Channel 157 */
118 CHAN5G(5805, 36), /* Channel 161 */
119 CHAN5G(5825, 37), /* Channel 165 */
120};
121
122/* Atheros hardware rate code addition for short premble */
123#define SHPCHECK(__hw_rate, __flags) \
124 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
125
126#define RATE(_bitrate, _hw_rate, _flags) { \
127 .bitrate = (_bitrate), \
128 .flags = (_flags), \
129 .hw_value = (_hw_rate), \
130 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
131}
132
133static struct ieee80211_rate ath9k_legacy_rates[] = {
134 RATE(10, 0x1b, 0),
135 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
136 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
137 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
138 RATE(60, 0x0b, 0),
139 RATE(90, 0x0f, 0),
140 RATE(120, 0x0a, 0),
141 RATE(180, 0x0e, 0),
142 RATE(240, 0x09, 0),
143 RATE(360, 0x0d, 0),
144 RATE(480, 0x08, 0),
145 RATE(540, 0x0c, 0),
146};
147
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100148#ifdef CONFIG_MAC80211_LEDS
149static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
150 { .throughput = 0 * 1024, .blink_time = 334 },
151 { .throughput = 1 * 1024, .blink_time = 260 },
152 { .throughput = 5 * 1024, .blink_time = 220 },
153 { .throughput = 10 * 1024, .blink_time = 190 },
154 { .throughput = 20 * 1024, .blink_time = 170 },
155 { .throughput = 50 * 1024, .blink_time = 150 },
156 { .throughput = 70 * 1024, .blink_time = 130 },
157 { .throughput = 100 * 1024, .blink_time = 110 },
158 { .throughput = 200 * 1024, .blink_time = 80 },
159 { .throughput = 300 * 1024, .blink_time = 50 },
160};
161#endif
162
Sujith285f2dd2010-01-08 10:36:07 +0530163static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530164
165/*
166 * Read and write, they both share the same lock. We do this to serialize
167 * reads and writes on Atheros 802.11n PCI devices only. This is required
168 * as the FIFO on these devices can only accept sanely 2 requests.
169 */
170
171static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
172{
173 struct ath_hw *ah = (struct ath_hw *) hw_priv;
174 struct ath_common *common = ath9k_hw_common(ah);
175 struct ath_softc *sc = (struct ath_softc *) common->priv;
176
Felix Fietkauf3eef642012-03-14 16:40:25 +0100177 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530178 unsigned long flags;
179 spin_lock_irqsave(&sc->sc_serial_rw, flags);
180 iowrite32(val, sc->mem + reg_offset);
181 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
182 } else
183 iowrite32(val, sc->mem + reg_offset);
184}
185
186static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
187{
188 struct ath_hw *ah = (struct ath_hw *) hw_priv;
189 struct ath_common *common = ath9k_hw_common(ah);
190 struct ath_softc *sc = (struct ath_softc *) common->priv;
191 u32 val;
192
Felix Fietkauf3eef642012-03-14 16:40:25 +0100193 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530194 unsigned long flags;
195 spin_lock_irqsave(&sc->sc_serial_rw, flags);
196 val = ioread32(sc->mem + reg_offset);
197 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
198 } else
199 val = ioread32(sc->mem + reg_offset);
200 return val;
201}
202
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530203static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
204 u32 set, u32 clr)
205{
206 u32 val;
207
208 val = ioread32(sc->mem + reg_offset);
209 val &= ~clr;
210 val |= set;
211 iowrite32(val, sc->mem + reg_offset);
212
213 return val;
214}
215
Felix Fietkau845e03c2011-03-23 20:57:25 +0100216static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
217{
218 struct ath_hw *ah = (struct ath_hw *) hw_priv;
219 struct ath_common *common = ath9k_hw_common(ah);
220 struct ath_softc *sc = (struct ath_softc *) common->priv;
221 unsigned long uninitialized_var(flags);
222 u32 val;
223
Felix Fietkauf3eef642012-03-14 16:40:25 +0100224 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530226 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530228 } else
229 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100230
231 return val;
232}
233
Sujith55624202010-01-08 10:36:02 +0530234/**************************/
235/* Initialization */
236/**************************/
237
238static void setup_ht_cap(struct ath_softc *sc,
239 struct ieee80211_sta_ht_cap *ht_info)
240{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200241 struct ath_hw *ah = sc->sc_ah;
242 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530243 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200244 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530245
246 ht_info->ht_supported = true;
247 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
248 IEEE80211_HT_CAP_SM_PS |
249 IEEE80211_HT_CAP_SGI_40 |
250 IEEE80211_HT_CAP_DSSSCCK40;
251
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400252 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
253 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
254
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700255 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
256 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
257
Sujith55624202010-01-08 10:36:02 +0530258 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
259 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
260
Gabor Juhos72161982011-06-21 11:23:42 +0200261 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800262 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530263 else if (AR_SREV_9462(ah))
264 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800265 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200266 max_streams = 3;
267 else
268 max_streams = 2;
269
Felix Fietkau7a370812010-09-22 12:34:52 +0200270 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200271 if (max_streams >= 2)
272 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
273 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
274 }
275
Sujith55624202010-01-08 10:36:02 +0530276 /* set up supported mcs set */
277 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200278 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
279 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200280
Joe Perchesd2182b62011-12-15 14:55:53 -0800281 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800282 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530283
284 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530285 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
286 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
287 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
288 }
289
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200290 for (i = 0; i < rx_streams; i++)
291 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530292
293 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
294}
295
296static int ath9k_reg_notifier(struct wiphy *wiphy,
297 struct regulatory_request *request)
298{
299 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100300 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530301 struct ath_hw *ah = sc->sc_ah;
302 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
303 int ret;
Sujith55624202010-01-08 10:36:02 +0530304
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530305 ret = ath_reg_notifier_apply(wiphy, request, reg);
306
307 /* Set tx power */
308 if (ah->curchan) {
309 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
310 ath9k_ps_wakeup(sc);
311 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
312 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
313 ath9k_ps_restore(sc);
314 }
315
316 return ret;
Sujith55624202010-01-08 10:36:02 +0530317}
318
319/*
320 * This function will allocate both the DMA descriptor structure, and the
321 * buffers it contains. These are used to contain the descriptors used
322 * by the system.
323*/
324int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
325 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400326 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530327{
Sujith55624202010-01-08 10:36:02 +0530328 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530330 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400331 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530332
Joe Perchesd2182b62011-12-15 14:55:53 -0800333 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800334 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530335
336 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400337
338 if (is_tx)
339 desc_len = sc->sc_ah->caps.tx_desc_len;
340 else
341 desc_len = sizeof(struct ath_desc);
342
Sujith55624202010-01-08 10:36:02 +0530343 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400344 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800345 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400346 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530347 error = -ENOMEM;
348 goto fail;
349 }
350
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400351 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530352
353 /*
354 * Need additional DMA memory because we can't use
355 * descriptors that cross the 4K page boundary. Assume
356 * one skipped descriptor per 4K page.
357 */
358 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
359 u32 ndesc_skipped =
360 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
361 u32 dma_len;
362
363 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400364 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530365 dd->dd_desc_len += dma_len;
366
367 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700368 }
Sujith55624202010-01-08 10:36:02 +0530369 }
370
371 /* allocate descriptors */
372 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
373 &dd->dd_desc_paddr, GFP_KERNEL);
374 if (dd->dd_desc == NULL) {
375 error = -ENOMEM;
376 goto fail;
377 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400378 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800379 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800380 name, ds, (u32) dd->dd_desc_len,
381 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530382
383 /* allocate buffers */
384 bsize = sizeof(struct ath_buf) * nbuf;
385 bf = kzalloc(bsize, GFP_KERNEL);
386 if (bf == NULL) {
387 error = -ENOMEM;
388 goto fail2;
389 }
390 dd->dd_bufptr = bf;
391
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400392 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530393 bf->bf_desc = ds;
394 bf->bf_daddr = DS2PHYS(dd, ds);
395
396 if (!(sc->sc_ah->caps.hw_caps &
397 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
398 /*
399 * Skip descriptor addresses which can cause 4KB
400 * boundary crossing (addr + length) with a 32 dword
401 * descriptor fetch.
402 */
403 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
404 BUG_ON((caddr_t) bf->bf_desc >=
405 ((caddr_t) dd->dd_desc +
406 dd->dd_desc_len));
407
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400408 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530409 bf->bf_desc = ds;
410 bf->bf_daddr = DS2PHYS(dd, ds);
411 }
412 }
413 list_add_tail(&bf->list, head);
414 }
415 return 0;
416fail2:
417 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
418 dd->dd_desc_paddr);
419fail:
420 memset(dd, 0, sizeof(*dd));
421 return error;
Sujith55624202010-01-08 10:36:02 +0530422}
423
Sujith285f2dd2010-01-08 10:36:07 +0530424static int ath9k_init_queues(struct ath_softc *sc)
425{
Sujith285f2dd2010-01-08 10:36:07 +0530426 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530427
Sujith285f2dd2010-01-08 10:36:07 +0530428 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530429 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530430
Sujith285f2dd2010-01-08 10:36:07 +0530431 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
432 ath_cabq_update(sc);
433
Ben Greear60f2d1d2011-01-09 23:11:52 -0800434 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100435 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800436 sc->tx.txq_map[i]->mac80211_qnum = i;
437 }
Sujith285f2dd2010-01-08 10:36:07 +0530438 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530439}
440
Felix Fietkauf209f522010-10-01 01:06:53 +0200441static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530442{
Felix Fietkauf209f522010-10-01 01:06:53 +0200443 void *channels;
444
Felix Fietkaucac42202010-10-09 02:39:30 +0200445 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
446 ARRAY_SIZE(ath9k_5ghz_chantable) !=
447 ATH9K_NUM_CHANNELS);
448
Felix Fietkaud4659912010-10-14 16:02:39 +0200449 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200450 channels = kmemdup(ath9k_2ghz_chantable,
451 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
452 if (!channels)
453 return -ENOMEM;
454
455 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530456 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
457 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
458 ARRAY_SIZE(ath9k_2ghz_chantable);
459 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
460 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
461 ARRAY_SIZE(ath9k_legacy_rates);
462 }
463
Felix Fietkaud4659912010-10-14 16:02:39 +0200464 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200465 channels = kmemdup(ath9k_5ghz_chantable,
466 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
467 if (!channels) {
468 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
469 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
470 return -ENOMEM;
471 }
472
473 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530474 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
475 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
476 ARRAY_SIZE(ath9k_5ghz_chantable);
477 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
478 ath9k_legacy_rates + 4;
479 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
480 ARRAY_SIZE(ath9k_legacy_rates) - 4;
481 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200482 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530483}
Sujith55624202010-01-08 10:36:02 +0530484
Sujith285f2dd2010-01-08 10:36:07 +0530485static void ath9k_init_misc(struct ath_softc *sc)
486{
487 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
488 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530489
Sujith285f2dd2010-01-08 10:36:07 +0530490 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
491
492 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200493 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530494 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
495
Felix Fietkau7545daf2011-01-24 19:23:16 +0100496 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530497 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700498
499 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
500 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530501}
502
Pavel Roskineb93e892011-07-23 03:55:39 -0400503static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530504 const struct ath_bus_ops *bus_ops)
505{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100506 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530507 struct ath_hw *ah = NULL;
508 struct ath_common *common;
509 int ret = 0, i;
510 int csz = 0;
511
Sujith285f2dd2010-01-08 10:36:07 +0530512 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
513 if (!ah)
514 return -ENOMEM;
515
Ben Greear233536e2011-01-09 23:11:44 -0800516 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530517 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100518 ah->reg_ops.read = ath9k_ioread32;
519 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100520 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530521 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530522 sc->sc_ah = ah;
523
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200524 sc->dfs_detector = dfs_pattern_detector_init(NL80211_DFS_UNSET);
525
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100526 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100527 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100528 sc->sc_ah->led_pin = -1;
529 } else {
530 sc->sc_ah->gpio_mask = pdata->gpio_mask;
531 sc->sc_ah->gpio_val = pdata->gpio_val;
532 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530533 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200534 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200535 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100536 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100537
Sujith285f2dd2010-01-08 10:36:07 +0530538 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100539 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530540 common->bus_ops = bus_ops;
541 common->ah = ah;
542 common->hw = sc->hw;
543 common->priv = sc;
544 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800545 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530546 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700547 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530548
Sujith285f2dd2010-01-08 10:36:07 +0530549 spin_lock_init(&sc->sc_serial_rw);
550 spin_lock_init(&sc->sc_pm_lock);
551 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800552#ifdef CONFIG_ATH9K_DEBUGFS
553 spin_lock_init(&sc->nodes_lock);
554 INIT_LIST_HEAD(&sc->nodes);
555#endif
Felix Fietkau5baec742012-03-03 15:17:03 +0100556#ifdef CONFIG_ATH9K_MAC_DEBUG
557 spin_lock_init(&sc->debug.samp_lock);
558#endif
Sujith285f2dd2010-01-08 10:36:07 +0530559 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
560 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
561 (unsigned long)sc);
562
563 /*
564 * Cache line size is used to size and align various
565 * structures used to communicate with the hardware.
566 */
567 ath_read_cachesize(common, &csz);
568 common->cachelsz = csz << 2; /* convert to bytes */
569
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400570 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530571 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530573 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530574
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100575 if (pdata && pdata->macaddr)
576 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
577
Sujith285f2dd2010-01-08 10:36:07 +0530578 ret = ath9k_init_queues(sc);
579 if (ret)
580 goto err_queues;
581
582 ret = ath9k_init_btcoex(sc);
583 if (ret)
584 goto err_btcoex;
585
Felix Fietkauf209f522010-10-01 01:06:53 +0200586 ret = ath9k_init_channels_rates(sc);
587 if (ret)
588 goto err_btcoex;
589
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530590 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530591 ath9k_init_misc(sc);
592
Sujith55624202010-01-08 10:36:02 +0530593 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530594
595err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530596 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
597 if (ATH_TXQ_SETUP(sc, i))
598 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530599err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530600 ath9k_hw_deinit(ah);
601err_hw:
Sujith55624202010-01-08 10:36:02 +0530602
Sujith285f2dd2010-01-08 10:36:07 +0530603 kfree(ah);
604 sc->sc_ah = NULL;
605
606 return ret;
Sujith55624202010-01-08 10:36:02 +0530607}
608
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200609static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
610{
611 struct ieee80211_supported_band *sband;
612 struct ieee80211_channel *chan;
613 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200614 int i;
615
616 sband = &sc->sbands[band];
617 for (i = 0; i < sband->n_channels; i++) {
618 chan = &sband->channels[i];
619 ah->curchan = &ah->channels[chan->hw_value];
620 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
621 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200622 }
623}
624
625static void ath9k_init_txpower_limits(struct ath_softc *sc)
626{
627 struct ath_hw *ah = sc->sc_ah;
628 struct ath9k_channel *curchan = ah->curchan;
629
630 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
631 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
632 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
633 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
634
635 ah->curchan = curchan;
636}
637
Felix Fietkau43c35282011-09-03 01:40:27 +0200638void ath9k_reload_chainmask_settings(struct ath_softc *sc)
639{
640 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
641 return;
642
643 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
644 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
645 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
646 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
647}
648
649
Sujith285f2dd2010-01-08 10:36:07 +0530650void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530651{
Felix Fietkau43c35282011-09-03 01:40:27 +0200652 struct ath_hw *ah = sc->sc_ah;
653 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530654
Sujith55624202010-01-08 10:36:02 +0530655 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
656 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
657 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530658 IEEE80211_HW_SUPPORTS_PS |
659 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530660 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530661 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530662
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500663 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
664 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
665
John W. Linville3e6109c2011-01-05 09:39:17 -0500666 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530667 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
668
669 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100670 BIT(NL80211_IFTYPE_P2P_GO) |
671 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530672 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400673 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530674 BIT(NL80211_IFTYPE_STATION) |
675 BIT(NL80211_IFTYPE_ADHOC) |
676 BIT(NL80211_IFTYPE_MESH_POINT);
677
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400678 if (AR_SREV_5416(sc->sc_ah))
679 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530680
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200681 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300682 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200683 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200684
Sujith55624202010-01-08 10:36:02 +0530685 hw->queues = 4;
686 hw->max_rates = 4;
687 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530688 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100689 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530690 hw->sta_data_size = sizeof(struct ath_node);
691 hw->vif_data_size = sizeof(struct ath_vif);
692
Felix Fietkau43c35282011-09-03 01:40:27 +0200693 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
694 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
695
696 /* single chain devices with rx diversity */
697 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
698 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
699
700 sc->ant_rx = hw->wiphy->available_antennas_rx;
701 sc->ant_tx = hw->wiphy->available_antennas_tx;
702
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200703#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530704 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200705#endif
Sujith55624202010-01-08 10:36:02 +0530706
Felix Fietkaud4659912010-10-14 16:02:39 +0200707 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530708 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
709 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200710 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530711 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
712 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530713
Felix Fietkau43c35282011-09-03 01:40:27 +0200714 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530715
716 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530717}
718
Pavel Roskineb93e892011-07-23 03:55:39 -0400719int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530720 const struct ath_bus_ops *bus_ops)
721{
722 struct ieee80211_hw *hw = sc->hw;
723 struct ath_common *common;
724 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530725 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530726 struct ath_regulatory *reg;
727
Sujith285f2dd2010-01-08 10:36:07 +0530728 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400729 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530730 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530731 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530732
733 ah = sc->sc_ah;
734 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530735 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530736
Sujith285f2dd2010-01-08 10:36:07 +0530737 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530738 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
739 ath9k_reg_notifier);
740 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530741 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530742
743 reg = &common->regulatory;
744
Sujith285f2dd2010-01-08 10:36:07 +0530745 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530746 error = ath_tx_init(sc, ATH_TXBUF);
747 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530748 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530749
Sujith285f2dd2010-01-08 10:36:07 +0530750 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530751 error = ath_rx_init(sc, ATH_RXBUF);
752 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530753 goto error_rx;
754
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200755 ath9k_init_txpower_limits(sc);
756
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100757#ifdef CONFIG_MAC80211_LEDS
758 /* must be initialized before ieee80211_register_hw */
759 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
760 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
761 ARRAY_SIZE(ath9k_tpt_blink));
762#endif
763
Mohammed Shafi Shajakhan07445f62012-02-02 16:29:05 +0530764 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
765 INIT_WORK(&sc->hw_check_work, ath_hw_check);
766 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
767 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
768
Sujith285f2dd2010-01-08 10:36:07 +0530769 /* Register with mac80211 */
770 error = ieee80211_register_hw(hw);
771 if (error)
772 goto error_register;
773
Ben Greeareb272442010-11-29 14:13:22 -0800774 error = ath9k_init_debug(ah);
775 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800776 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800777 goto error_world;
778 }
779
Sujith285f2dd2010-01-08 10:36:07 +0530780 /* Handle world regulatory */
781 if (!ath_is_world_regd(reg)) {
782 error = regulatory_hint(hw->wiphy, reg->alpha2);
783 if (error)
784 goto error_world;
785 }
Sujith55624202010-01-08 10:36:02 +0530786
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530787 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100788 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530789
Sujith55624202010-01-08 10:36:02 +0530790 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530791 ath_start_rfkill_poll(sc);
792
793 return 0;
794
Sujith285f2dd2010-01-08 10:36:07 +0530795error_world:
796 ieee80211_unregister_hw(hw);
797error_register:
798 ath_rx_cleanup(sc);
799error_rx:
800 ath_tx_cleanup(sc);
801error_tx:
802 /* Nothing */
803error_regd:
804 ath9k_deinit_softc(sc);
805error_init:
Sujith55624202010-01-08 10:36:02 +0530806 return error;
807}
808
809/*****************************/
810/* De-Initialization */
811/*****************************/
812
Sujith285f2dd2010-01-08 10:36:07 +0530813static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530814{
Sujith285f2dd2010-01-08 10:36:07 +0530815 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530816
Felix Fietkauf209f522010-10-01 01:06:53 +0200817 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
818 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
819
820 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
821 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
822
Sujith Manoharan59081202012-02-22 12:40:21 +0530823 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530824
Sujith285f2dd2010-01-08 10:36:07 +0530825 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
826 if (ATH_TXQ_SETUP(sc, i))
827 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
828
Sujith285f2dd2010-01-08 10:36:07 +0530829 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200830 if (sc->dfs_detector != NULL)
831 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530832
Sujith736b3a22010-03-17 14:25:24 +0530833 kfree(sc->sc_ah);
834 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530835}
836
Sujith285f2dd2010-01-08 10:36:07 +0530837void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530838{
839 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530840
841 ath9k_ps_wakeup(sc);
842
Sujith55624202010-01-08 10:36:02 +0530843 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530844 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530845
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530846 ath9k_ps_restore(sc);
847
Sujith55624202010-01-08 10:36:02 +0530848 ieee80211_unregister_hw(hw);
849 ath_rx_cleanup(sc);
850 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530851 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530852}
853
854void ath_descdma_cleanup(struct ath_softc *sc,
855 struct ath_descdma *dd,
856 struct list_head *head)
857{
858 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
859 dd->dd_desc_paddr);
860
861 INIT_LIST_HEAD(head);
862 kfree(dd->dd_bufptr);
863 memset(dd, 0, sizeof(*dd));
864}
865
Sujith55624202010-01-08 10:36:02 +0530866/************************/
867/* Module Hooks */
868/************************/
869
870static int __init ath9k_init(void)
871{
872 int error;
873
874 /* Register rate control algorithm */
875 error = ath_rate_control_register();
876 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700877 pr_err("Unable to register rate control algorithm: %d\n",
878 error);
Sujith55624202010-01-08 10:36:02 +0530879 goto err_out;
880 }
881
Sujith55624202010-01-08 10:36:02 +0530882 error = ath_pci_init();
883 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700884 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530885 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800886 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530887 }
888
889 error = ath_ahb_init();
890 if (error < 0) {
891 error = -ENODEV;
892 goto err_pci_exit;
893 }
894
895 return 0;
896
897 err_pci_exit:
898 ath_pci_exit();
899
Sujith55624202010-01-08 10:36:02 +0530900 err_rate_unregister:
901 ath_rate_control_unregister();
902 err_out:
903 return error;
904}
905module_init(ath9k_init);
906
907static void __exit ath9k_exit(void)
908{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530909 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530910 ath_ahb_exit();
911 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530912 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -0700913 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +0530914}
915module_exit(ath9k_exit);